

# LP2980-ADJ Micropower 50 mA Ultra Low-Dropout Adjustable Voltage Regulator in SOT-23

Check for Samples: LP2980-ADJ

#### **FEATURES**

- **Ultra Low Dropout Voltage**
- **Output Adjusts from 1.23V to 15V**
- Specified 50 mA Output Current
- **Uses Tiny SOT-23 Package**
- **Requires Few External Components**
- <1 µA Quiescent Current when Shutdown
- Low Ground Pin Current at All Loads
- High Peak Current Capability (150 mA Typical)
- Wide Supply Voltage Range (2.5V–16V)
- **Overtemperature/overcurrent Protection**
- -40°C to +125°C Junction Temperature Range

#### **APPLICATIONS**

- **Cellular Phone**
- Palmtop/Laptop Computer
- Camcorder, Personal Stereo, Camera

#### DESCRIPTION

The LP2980-ADJ is a 50 mA adjustable voltage regulator designed to provide ultra low dropout in battery powered applications.

Using an optimized VIP (vertically Integrated PNP) process, the LP2980-ADJ delivers unequaled performance in all specifications critical to batterypowered designs:

Adjustable Output: output voltage can be set from 1.23V to 15V.

Precision Reference: 1.0% tolerance.

Dropout Voltage: typically 120 mV @ 50 mA load, and 7 mV @ 1 mA load.

Ground Pin Current: typically 320 µA @ 50 mA load, and 80 µA @ 1 mA load.

Sleep Mode: less than 1 µA quiescent current when on/off pin is pulled low.

Smallest Possible Size: Package uses minimum board space.

### **Block Diagram**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# **Connection Diagram**



Figure 1. 5-Lead Small Outline Package Top View See Package Number DBV0005A

### **PIN DESCRIPTIONS**

| Name             | Pin<br>Number | Function                         |
|------------------|---------------|----------------------------------|
| $V_{IN}$         | 1             | Input Voltage                    |
| GND              | 2             | Common Ground (device substrate) |
| ON/OFF           | 3             | Logic high enable pin            |
| ADJ              | 4             | Output voltage feedback pin      |
| V <sub>OUT</sub> | 5             | Regulated output voltage         |





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ABSOLUTE MAXIMUM RATINGS(1)(2)

| ADOCEOTE MAXIMOM NATINGO             |                         |
|--------------------------------------|-------------------------|
| Storage Temperature Range            | −65 to +150°C           |
| Operating Junction Temperature Range | −40 to +125°C           |
| Lead Temp. (Soldering, 5 seconds)    | 260°C                   |
| ESD Rating (3)                       | 2 kV                    |
| Power Dissipation <sup>(4)</sup>     | Internally Limited      |
| Input Supply Voltage (Survival)      | -0.3V to +16V           |
| Input Supply Voltage (Operating)     | 2.5V to +16V            |
| Shutdown Input Voltage (Survival)    | -0.3V to +16V           |
| Output Voltage (Survival) (5)        | -0.3V to 16V            |
| I <sub>OUT</sub> (Survival)          | Short Circuit Protected |
| Input-Output Voltage (Survival) (6)  | -0.3V to 16V            |

- (1) Absolute maximum ratings indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) The ESD rating of pins 3 and 4 is 1 kV.
- (4) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance, θ<sub>J-A</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is calculated
  P(MAX) = T<sub>J</sub>(MAX) = T<sub>A</sub>

using:  $\theta_{J-A}$ . The value of  $\theta_{J-A}$  for the SOT-23 package is 300°C/W. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown.

- (5) If used in a dual-supply system where the regulator load is returned to a negative supply, the LP2980-ADJ output must be diodeclamped to ground.
- (6) The output PNP structure contains a diode between the V<sub>IN</sub> and V<sub>OUT</sub> terminals that is normally reverse-biased. Reversing the polarity from V<sub>IN</sub> to V<sub>OUT</sub> will turn on this diode (see APPLICATION HINTS).

#### **ELECTRICAL CHARACTERISTICS**

Limits in standard typeface are for  $T_J = 25^{\circ}C$ , and limits in **boldface type** apply over the full operating temperature range. Unless otherwise specified:  $V_{IN} = 4.3V$ ,  $V_{OUT} = 3.3V$ ,  $I_L = 1$  mA,  $C_{IN} = 1$   $\mu$ F,  $C_{OUT} = 2.2$   $\mu$ F,  $V_{ON/OFF} = 2V$ .

| Symbol                          | Danamatan                            | Conditions                                             | T     | LP2980                | Heite                 |       |
|---------------------------------|--------------------------------------|--------------------------------------------------------|-------|-----------------------|-----------------------|-------|
|                                 | Parameter                            | Conditions                                             | Тур   | Min                   | Max                   | Units |
| V <sub>REF</sub>                | Reference Voltage                    |                                                        | 1.225 | 1.213                 | 1.237                 | V     |
|                                 |                                      | 1 mA < $I_L$ < 50 mA<br>$V_{OUT}$ + 1 ≤ $V_{IN}$ ≤ 16V | 1.225 | 1.206<br><b>1.182</b> | 1.243<br><b>1.268</b> |       |
| $\Delta V_{REF}/\Delta V_{IN}$  | Reference Voltage Line<br>Regulation | 2.5V ≤ V <sub>IN</sub> ≤ 16V                           | 3     |                       | 6.0<br><b>15.0</b>    | mV    |
| V <sub>IN</sub> -V <sub>O</sub> | Dropout Voltage (2)                  | I <sub>L</sub> = 0                                     | 1     |                       | 3<br><b>5</b>         |       |
|                                 |                                      | I <sub>L</sub> = 1 mA                                  | 7     |                       | 10<br><b>15</b>       | \/    |
|                                 |                                      | I <sub>L</sub> = 10 mA                                 | 40    |                       | 60<br><b>90</b>       | mV    |
|                                 |                                      | I <sub>L</sub> = 50 mA                                 | 120   |                       | 150<br><b>225</b>     |       |

Product Folder Links: LP2980-ADJ

<sup>(1)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate Tl's Average Outgoing Quality Level (AOQL).

<sup>(2)</sup> Dropout voltage is defined as the input to output differential at which the output voltage drops 100 mV below the value measured with a 1V differential.



# **ELECTRICAL CHARACTERISTICS (continued)**

Limits in standard typeface are for  $T_J$  = 25°C, and limits in **boldface type** apply over the full operating temperature range. Unless otherwise specified:  $V_{IN}$  = 4.3V,  $V_{OUT}$  = 3.3V,  $I_L$  = 1 mA,  $C_{IN}$  = 1  $\mu$ F,  $C_{OUT}$  = 2.2  $\mu$ F,  $V_{ON/OFF}$  = 2V.

| Symbol                         | B                          | 0 1111                                        | <b>-</b> | LP2980  |                                         |       |  |
|--------------------------------|----------------------------|-----------------------------------------------|----------|---------|-----------------------------------------|-------|--|
|                                | Parameter                  | Conditions                                    | Тур      | Min Max |                                         | Units |  |
| I <sub>GND</sub>               | Ground Pin Current         | I <sub>L</sub> = 0                            | 60       |         | 95<br><b>125</b>                        |       |  |
|                                |                            | I <sub>L</sub> = 1 mA                         | 80       |         | 110<br><b>170</b>                       |       |  |
|                                |                            | I <sub>L</sub> = 10 mA                        | 120      |         | 220<br><b>460</b><br>600<br><b>1200</b> | μΑ    |  |
|                                |                            | I <sub>L</sub> = 50 mA                        | 320      |         |                                         |       |  |
|                                |                            | V <sub>ON/OFF</sub> < 0.18V                   | 0.01     |         | 1                                       |       |  |
| I <sub>ADJ</sub>               | ADJ Pin Bias Current       | 1 mA ≤ I <sub>L</sub> ≤ 50 mA                 | 150      |         | 350                                     | nA    |  |
| V <sub>ON/OFF</sub>            | ON/OFF Input Voltage       | High = O/P ON                                 | 1.4      | 1.6     |                                         | V     |  |
| 014/011                        | (3)                        | Low = O/P OFF                                 | 0.55     |         | 0.18                                    |       |  |
| I <sub>ON/OFF</sub>            | ON/OFF Input Current       | V <sub>ON/OFF</sub> = 0                       | 0.01     |         | -1                                      |       |  |
|                                |                            | $V_{ON/OFF} = 5V$                             | 5        |         | 15                                      | μA    |  |
| I <sub>O</sub> (PK)            | Peak Output Current        | $V_{OUT} \ge V_{O}(NOM) - 5\%$                | 150      | 100     |                                         | mA    |  |
| e <sub>n</sub>                 | Output Noise Voltage (RMS) | BW = 300 Hz to 50 kHz, $C_{OUT}$ = 10 $\mu F$ | 160      |         |                                         | μV    |  |
| $\Delta V_{OUT}/\Delta V_{IN}$ | Ripple Rejection           | f = 1 kHz<br>C <sub>OUT</sub> = 10 μF         | 68       |         |                                         | dB    |  |
| I <sub>O</sub> (MAX)           | Short Circuit Current      | R <sub>L</sub> = 0 (Steady State)             | 150      |         |                                         | mA    |  |

- (3) The ON/OFF input must be properly driven to prevent possible misoperation. For details, refer to APPLICATION HINTS.
- (4) See TYPICAL PERFORMANCE CHARACTERISTICS curves.

### TYPICAL APPLICATION CIRCUIT



\*ON/ $\overline{\rm OFF}$  INPUT MUST BE ACTIVELY TERMINATED. TIE TO V<sub>IN</sub> IF THIS FUNCTION IS NOT TO BE USED. \*\*MINIMUM CAPACITANCE IS SHOWN TO ENSURE STABILITY OVER FULL LOAD CURRENT RANGE (SEE APPLICATION HINTS).



### TYPICAL PERFORMANCE CHARACTERISTICS

Unless otherwise specified:  $T_A = 25$ °C,  $V_{IN} = V_O(NOM) + 1V$ ,  $I_L = 1$  mA, ON/OFF pin tied to  $V_{IN}$ ,  $R_{ADJ} = 86.6$ k, and test circuit is as shown in Basic Application Circuit.



Figure 2.











Copyright © 2000–2013, Texas Instruments Incorporated



### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified:  $T_A = 25$ °C,  $V_{IN} = V_O(NOM) + 1V$ ,  $I_L = 1$  mA, ON/OFF pin tied to  $V_{IN}$ ,  $R_{ADJ} = 86.6$ k, and test circuit is as shown in Basic Application Circuit.







Figure 9.



Figure 10.



**Short Circuit Current** 200 150 (mA)  $V_{IN} = 4.3V$ 100 Sc OUTPUT SHORTED TO GROUND AT TIME = 0.50 2 3 0 TIME (s) Figure 12.





### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified:  $T_A = 25$ °C,  $V_{IN} = V_O(NOM) + 1V$ ,  $I_L = 1$  mA, ON/OFF pin tied to  $V_{IN}$ ,  $R_{ADJ} = 86.6$ k, and test circuit is as shown in Basic Application Circuit.





Figure 15.









#### APPLICATION HINTS

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, the external capacitors must be selected carefully to assure regulator loop stability.

**INPUT CAPACITOR:** An input capacitor whose value is ≥1 µF is *required* (the amount of capacitance may be increased without limit).

Any good quality Tantalum or Ceramic capacitor may be used here. The capacitor must be located not more than 0.5" from the input pin and returned to a clean analog ground.

**OUTPUT CAPACITOR:** The output capacitor must meet both the requirement for minimum amount of capacitance and E.S.R. (Equivalent Series Resistance) for stable operation.

Curves are provided below which show the allowable ESR of the output capacitor as a function of load current for both 2.2 µF and 4.7 µF. A solid Tantalum capacitor is the best choice for the output.



Figure 19. 2.2 µF ESR Curves



Figure 20. 4.7 µF ESR Curves

**IMPORTANT:** The output capacitor must maintain its ESR in the stable region *over the full operating temperature range* to assure stability. Also, capacitor tolerance and variation with temperature must be considered to assure the minimum amount of capacitance is provided at all times.

Note that this capacitor must be located not more than 0.5" from the output pin and returned to a clean analog ground.

**FEED-FORWARD CAPACITOR:** A 7 pF feed-forward capacitor is required (see Basic Application Circuit). The function of this capacitor is to provide the lead compensation necessary for loop stability.

A temperature-stable ceramic capacitor (type NPO or COG) should be used here.

#### **CAPACITOR CHARACTERISTICS**

**TANTALUM:** The best capacitor choice for the LP2980-ADJ output is solid Tantalum. The ESR of a good quality Tantalum is almost perfectly centered in the middle of the "stable" range of the ESR curve (about  $0.5\Omega-1\Omega$ ).

The temperature stability of Tantalums is typically very good, with a total variation of only about 2:1 over the temperature range of −40°C to +125°C (ESR increases at colder temperatures).

Off-brand capacitors should be avoided, as some poor quality Tantalums are seen with ESR's >  $10\Omega$ , and this usually causes oscillation problems.

One caution about Tantalums if they are used on the input: the ESR of a Tantalum is low enough that it can be destroyed by surge current if powered up from a low impedance source (like a battery) that has no limit on inrush current. In these cases, use a ceramic input capacitor which does not have this problem.

**CERAMIC:** Ceramics are generally larger and more costly than Tantalums for a given amount of capacitance. Also, they have a very low ESR which is quite stable with temperature.

Submit Documentation Feedback

Copyright © 2000–2013, Texas Instruments Incorporated



Be warned that the ESR of a ceramic capacitor is typically low enough to make an LDO oscillate: a 2.2  $\mu$ F ceramic demonstrated an ESR of about 15 m $\Omega$  when tested. If used as an output capacitor, this will cause instability (see ESR Curves).

If a ceramic is used on the output of an LDO, a small resistance (about  $1\Omega$ ) should be placed in series with the capacitor. If it is used as an input capacitor, no resistor is needed as there is no requirement for ESR on capacitors used on the input.

#### **EXTERNAL RESISTORS**

The output voltage is set using two external resistors (see Basic Application Circuit). It is recommended that the resistor from the ADJ pin to ground be 51.1 k $\Omega$ .

The other resistor ( $R_{ADJ}$ ) which connects between  $V_{OUT}$  and the ADJ pin is selected to set  $V_{OUT}$  as given by the formula:

$$V_{OUT} = V_{REF} + (V_{REF} \times (R_{ADJ} / 51.1 \text{ k}\Omega))$$

#### **REVERSE CURRENT PATH**

The PNP power transistor used as the pass element in the LP2980-ADJ has an inherent diode connected between the regulator output and input. During normal operation (where the input voltage is higher than the output) this diode is reverse biased (See Figure 21).



Figure 21. LP2980-ADJ Reverse Current Path

However, if the input voltage is more than a  $V_{BE}$  below the output voltage, this diode will turn ON and current will flow into the regulator output. In such cases, a parasitic SCR can latch which will allow a high current to flow into the  $V_{IN}$  pin and out the ground pin, which can damage the part.

The internal diode can also be turned on if the input voltage is abruptly stepped down to a voltage which is a  $V_{BE}$  below the output voltage.

In any application where the output may be pulled above the input, an external Schottky diode must be connected from  $V_{IN}$  to  $V_{OUT}$  (cathode on  $V_{IN}$ , anode on  $V_{OUT}$ . See Figure 22), to limit the reverse voltage across the LP2980-ADJ to 0.3V (see Absolute Maximum Ratings).



Figure 22. Adding External Schottky Diode Protection



#### **ON/OFF INPUT OPERATION**

The LP2980-ADJ is shut off by driving the ON/OFF input low, and turned on by pulling the ON/OFF input high. If this feature is not to be used, the ON/OFF input must be tied to  $V_{IN}$  to keep the regulator output on at all times (the ON/OFF input must not be left floating).

To ensure proper operation, the signal source used to drive the ON/OFF input must be able to swing above and below the specified turn-on/turn-off voltage thresholds which specify an ON or OFF state (see Electrical Characteristics).

It is also important that the turn-on (and turn-off) voltage signals applied to the ON/OFF input have a slew rate which is greater than 40 mV/ $\mu$ s.

**IMPORTANT:** The ON/OFF function will not operate correctly if a slow-moving signal is used to drive the ON/OFF input.



# **REVISION HISTORY**

| Changes from Revision D (April 2013) to Revision E |                                                    |  |    |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 10 |  |  |  |  |





13-Sep-2014

#### **PACKAGING INFORMATION**

| Orderable Device    | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|---------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                     | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LP2980IM5-ADJ       | NRND   | SOT-23       | DBV     | 5    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 125   | L06B           |         |
| LP2980IM5-ADJ/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | L06B           | Samples |
| LP2980IM5X-ADJ      | NRND   | SOT-23       | DBV     | 5    | 3000    | TBD                        | Call TI          | Call TI            | -40 to 125   | L06B           |         |
| LP2980IM5X-ADJ/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | L06B           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

13-Sep-2014

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Dec-2016

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are normal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP2980IM5-ADJ              | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2980IM5-ADJ/NOPB         | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2980IM5X-ADJ             | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2980IM5X-ADJ/NOPB        | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 20-Dec-2016



\*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP2980IM5-ADJ       | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LP2980IM5-ADJ/NOPB  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LP2980IM5X-ADJ      | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LP2980IM5X-ADJ/NOPB | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated