













LM3674 SNVS405G - DECEMBER 2005-REVISED APRIL 2015

# LM3674 2-MHz, 600-mA Step-Down DC-DC Converter in SOT-23

#### **Features**

- Input Voltage Range From 2.7 V to 5.5 V
- 600-mA Maximum Load Current
- Available in Fixed and Adjustable Output Voltages Ranging From 1 V to 3.3 V
- Operates From a Single Li-Ion Cell Battery
- Internal Synchronous Rectification for High Efficiency
- Internal Soft-Start
- 0.01-µA Typical Shutdown Current
- 2-MHz PWM Fixed Switching Frequency (typical)
- Current Overload Protection and Thermal Shutdown Protection

## **Applications**

- Mobile Phones
- **PDAs**
- MP3 Players
- Portable Instruments
- W-LAN
- Digital Still Cameras
- Portable Hard Disk Drives

### **Typical Application Circuit**



## 3 Description

The LM3674 step-down DC-DC optimized for powering low-voltage circuits from a single Li-Ion cell battery and input voltage rails from 2.7 V to 5.5 V. It provides up to 600-mA load current over the entire input voltage range. There are several fixed output voltages and adjustable output voltage versions.

The device offers superior features and performance for mobile phones and similar portable systems. During the Pulse Width Modulation (PWM) mode, the device operates at a fixed-frequency of 2 MHz (typical). Internal synchronous rectification provides high efficiency during the PWM mode operation. In shutdown mode, the device turns off and reduces battery consumption to 0.01 µA (typical).

The LM3674 is available in a 5-pin SOT-23 package. A high switching frequency of 2 MHz (typical) allows use of only three tiny external surface-mount components, an inductor and two ceramic capacitors.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| LM3674      | SOT-23 (5) | 2.90 mm × 1.60 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Circuit for Adjustable Voltage Option





# **Table of Contents**

| 1 | Features 1                           |    | 7.3 Feature Description              | 10 |
|---|--------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes          | 11 |
| 3 | Description 1                        | 8  | Application and Implementation       | 12 |
| 4 | Revision History2                    |    | 8.1 Application Information          | 12 |
| 5 | Pin Configuration and Functions3     |    | 8.2 Typical Applications             | 12 |
| 6 | Specifications4                      | 9  | Power Supply Recommendations         | 17 |
| U | 6.1 Absolute Maximum Ratings         | 10 | Layout                               | 17 |
|   | 6.2 ESD Ratings                      |    | 10.1 Layout Guidelines               | 17 |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example                  | 18 |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support     | 19 |
|   | 6.5 Dissipation Ratings              |    | 11.1 Device Support                  | 19 |
|   | 6.6 Electrical Characteristics       |    | 11.2 Trademarks                      |    |
|   | 6.7 Typical Characteristics 6        |    | 11.3 Electrostatic Discharge Caution | 19 |
| 7 | Detailed Description9                |    | 11.4 Glossary                        | 19 |
| • | 7.1 Overview                         | 12 | Mechanical, Packaging, and Orderable | 40 |
|   | 7.2 Functional Block Diagram 9       |    | Information                          | 19 |

# 4 Revision History

| CI | hanges from Revision F (May 2013) to Revision G                                                                                                                                                                                                                                                                                                                                       | Page     |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| •  | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section  Deleted "in leaded (Pb) and lead-free (no Pb) versions" | <i>'</i> |
| CI | hanges from Revision E (April 2013) to Revision F                                                                                                                                                                                                                                                                                                                                     | Page     |
| •  | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                                                                                                    | 18       |

Submit Documentation Feedback



# 5 Pin Configuration and Functions



Note: The actual physical placement of the package marking will vary from part to part.

#### **Pin Functions**

| PIN                                                                                                                                               |        | TYPE                                                                                                                                    | DESCRIPTION                                                                                                                                                                                                                                                         |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                                                                                                                              | NUMBER | ITPE                                                                                                                                    | DESCRIPTION                                                                                                                                                                                                                                                         |  |  |
| EN Bigital Digital Enable input. The device is in shutdown mode when voltage to this pin is < 0.4 V and enable v. Do not leave this pin floating. |        | Enable input. The device is in shutdown mode when voltage to this pin is < 0.4 V and enable when > 1 V. Do not leave this pin floating. |                                                                                                                                                                                                                                                                     |  |  |
| FB 4                                                                                                                                              |        | Analog                                                                                                                                  | Feedback analog input. Connect to the output filter capacitor, $C_{OUT}$ , for fixed voltage versions. For adjustable version, external resistor dividers are required ( $R_1$ and $R_2$ ). The internal resistor dividers are disabled for the adjustable version. |  |  |
| GND 2                                                                                                                                             |        | Ground                                                                                                                                  | Ground pin                                                                                                                                                                                                                                                          |  |  |
| SW                                                                                                                                                | 5      | Analog                                                                                                                                  | Switching node connection to the internal PFET switch and NFET synchronous rectifier.                                                                                                                                                                               |  |  |
| $V_{\text{IN}}$                                                                                                                                   | 1      | Power                                                                                                                                   | Power supply input. Connect to the input filter capacitor, C <sub>IN</sub> .                                                                                                                                                                                        |  |  |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                                  | MIN        | MAX            | UNIT |
|--------------------------------------------------|------------|----------------|------|
| V <sub>IN</sub> pin: voltage to GND              | -0.2       | 6              | V    |
| EN, FB, and SW pins                              | GND - 0.2  | $V_{IN} + 0.2$ | V    |
| Continuous power dissipation <sup>(3)</sup>      | Internally | Limited        |      |
| Junction temperature (T <sub>J-MAX</sub> )       |            | 125            | °C   |
| Maximum lead temperature (soldering, 10 seconds) |            | 260            | °C   |
| Storage temperature, T <sub>stg</sub>            | -65        |                | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) If Military- or Aerospace-specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) In applications where high power dissipation and/or poor package resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX</sub>), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>) and the junction-to-ambient thermal resistance of the package (R<sub>θJA</sub>) in the application, as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX</sub> (R<sub>θJA</sub> × P<sub>D-MAX</sub>). See *Dissipation Ratings* for P<sub>D-MAX</sub> values at different ambient temperatures.

### 6.2 ESD Ratings

|                    |                          |                                                                               | VALUE | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±2000 | V    |
| V <sub>(ESD)</sub> | <sup>SD)</sup> discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±200  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                                      | MIN | MAX | UNIT |
|--------------------------------------|-----|-----|------|
| Input voltage (2)                    | 2.7 | 5.5 | V    |
| Recommended load current             | 0   | 600 | mA   |
| Junction temperature, T <sub>J</sub> | -30 | 125 | °C   |
| Ambient temperature,T <sub>A</sub>   | -30 | 85  | °C   |

- (1) All voltages are with respect to the potential at the GND pin.
- (2) Input voltage range recommended for ideal applications performance for the specified output voltages are given below: V<sub>IN</sub> = 2.7 V to 5.5 V for 1 V ≤ V<sub>OUT</sub> < 1.8 V</p>
  - VIN = (V<sub>OUT</sub> + V<sub>DROP</sub> <sub>OUT</sub>) to 5.5 V for 1.8 ≤ V<sub>OUT</sub> ≤ 3.3 V, where V<sub>DROP</sub> <sub>OUT</sub> = I<sub>LOAD</sub> × (R<sub>DSON</sub> <sub>(P)</sub> + R<sub>INDUCTOR</sub>)

## 6.4 Thermal Information

|                 |                                        |               | LM3674 |        |
|-----------------|----------------------------------------|---------------|--------|--------|
|                 | THERMAL METRIC <sup>(1)</sup>          | DBV (SOT-23)  | UNIT   |        |
|                 |                                        |               | 5 PINS |        |
| D               | lunction to ambient the mod registeres | 4-layer board | 130    | °C /// |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 2-layer board | 250    | °C/W   |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Dissipation Ratings

over operating free-air temperature range (unless otherwise noted)

| R <sub>0JA</sub>        | T <sub>A</sub> ≤ 25°C (POWER RATING) | $T_A = 60$ °C (POWER RATING) | T <sub>A</sub> = 85°C (POWER RATING) |
|-------------------------|--------------------------------------|------------------------------|--------------------------------------|
| 250°C/W (2-layer board) | 400 mW                               | 260 mW                       | 160 mW                               |
| 130°C/W (4-layer board) | 770 mW                               | 500 mW                       | 310 mW                               |



#### 6.6 Electrical Characteristics

Typical limits are  $T_A = 25$ °C; unless otherwise noted, specifications apply to the LM3674 with  $V_{IN} = EN = 3.6 V^{(1)(2)(3)}$ 

| PARAMETER             |                                      | TEST CONDITIONS                                                                                   | MIN | TYP    | MAX  | UNIT    |  |
|-----------------------|--------------------------------------|---------------------------------------------------------------------------------------------------|-----|--------|------|---------|--|
|                       | Feedback voltage (4)(5)              | I <sub>O</sub> = 10 mA, −30°C ≤ T <sub>J</sub> ≤ 125°C                                            | -4% |        | 4%   |         |  |
| $V_{FB}$              | Line regulation                      | $2.7 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}, \text{ I}_{\text{O}} = 100 \text{ mA}$ |     | 0.083  |      | %/V     |  |
|                       | Load regulation                      | 100 mA ≤ I <sub>O</sub> ≤ 600 mA, V <sub>IN</sub> = 3.6 V                                         |     | 0.0010 |      | %/mA    |  |
| $V_{REF}$             | Internal reference voltage           | See <sup>(6)</sup>                                                                                |     | 0.5    |      | V       |  |
|                       | Chartelesses assembly assembly       | EN = 0 V                                                                                          |     | 0.01   |      |         |  |
| I <sub>SHDN</sub>     | Shutdown supply current              | EN = 0 V, −30°C ≤ T <sub>J</sub> ≤ 125°C                                                          |     |        | 1    | μΑ      |  |
|                       | DC bias current into V <sub>IN</sub> | No load, device is not switching (FB = 0 V)                                                       |     | 300    |      | μΑ      |  |
| IQ                    |                                      | No load, device is not switching (FB = 0 V)<br>$-30$ °C $\leq T_J \leq 125$ °C                    |     |        | 600  |         |  |
| R <sub>DSON (P)</sub> | Pin-to-pin resistance for PFET       | I <sub>SW</sub> = 200 mA                                                                          |     | 380    | 500  | mΩ      |  |
| R <sub>DSON (N)</sub> | Pin-to-pin resistance for NFET       | I <sub>SW</sub> = 200 mA                                                                          |     | 250    | 400  | mΩ      |  |
|                       |                                      | Open loop <sup>(7)</sup>                                                                          |     | 1020   |      | mA      |  |
| I <sub>LIM</sub>      | Switch peak current limit            | Open loop <sup>(7)</sup> , –30°C ≤ T <sub>J</sub> ≤ 125°C                                         | 830 |        | 1200 |         |  |
| V <sub>IH</sub>       | Logic high input                     | -30°C ≤ T <sub>J</sub> ≤ 125°C                                                                    | 1   |        |      | V       |  |
| V <sub>IL</sub>       | Logic low input                      | -30°C ≤ T <sub>J</sub> ≤ 125°C                                                                    |     |        | 0.4  | V       |  |
|                       | Facility (FNI) investigation         |                                                                                                   |     | 0.01   |      |         |  |
| I <sub>EN</sub>       | Enable (EN) input current            | -30°C ≤ T <sub>J</sub> ≤ 125°C                                                                    |     |        | 1    | μΑ      |  |
| _                     | latamal assillatas fuasconas.        | PWM mode                                                                                          |     | 2      |      | N 41 1- |  |
| Fosc                  | Internal oscillator frequency        | PWM mode, −30°C ≤ T <sub>J</sub> ≤ 125°C                                                          | 1.6 |        | 2.6  | MHz     |  |

- All voltages are with respect to the potential at the GND pin.
- Minimum and maximum limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely values.
- The parameters in the Electrical Characteristics are tested at V<sub>IN</sub> = 3.6 V unless otherwise specified. For performance curves over the input voltage range, see *Typical Characteristics*. ADJ configured to 1.5-V output.

- For  $V_{OUT}$  < 2.5 V,  $V_{IN}$  = 3.6 V; for  $V_{OUT}$   $\geq$  2.5 V,  $V_{IN}$  =  $V_{OUT}$  + 1. For the ADJ version the resistor dividers should be selected such that at the desired output voltage, the voltage at the FB pin is 0.5 V.
- See Typical Characteristics for closed loop data and its variation with regards to supply voltage and temperature. Electrical Characteristics reflect open loop data (FB = 0 V and current drawn from the SW pin ramped up until cycle-by-cycle current limit is activated). Closed-loop current limit is the peak inductor current measured in the application circuit by increasing output current until output voltage drops by 10%.



## 6.7 Typical Characteristics

(unless otherwise stated:  $V_{IN} = 3.6 \text{ V}$ ,  $V_{OUT} = 1.5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ )





## **Typical Characteristics (continued)**

(unless otherwise stated:  $V_{IN} = 3.6 \text{ V}$ ,  $V_{OUT} = 1.5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ )



Figure 7.  $R_{\text{DSON}}$  vs Temperature



Figure 8. Switching Frequency vs Temperature



Figure 9. Efficiency vs Output Current



 $V_{OUT}$  = 1.5 V, L = 2.2  $\mu H,$  DCR = 200  $m\Omega$ 

Figure 10. Efficiency vs Output Current



Figure 11. Efficiency vs Output Current

 $V_{OUT}$  = 1.8 V, L = 2.2  $\mu H,$  DCR = 200  $m\Omega$ 



 $V_{OUT}$  = 3.3 V, L = 2.2  $\mu$ H, DCR = 200  $m\Omega$ 

Figure 12. Efficiency vs Output Current

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





Submit Documentation Feedback

ΕN

Figure 17. Start-Up

40 μs/DIV Output Current = 10 mA 2V/DIV



## **Detailed Description**

#### 7.1 Overview

The LM3674, a high-efficiency, step-down, DC-DC switching buck converter, delivers a constant voltage from a single Li-lon battery and input voltage rails from 2.7 V to 5.5 V to portable devices such as cell phones and PDAs. Using a voltage mode architecture with synchronous rectification, the LM3674 has the ability to deliver up to 600 mA depending on the input voltage, output voltage, ambient temperature, and the inductor chosen.

Additional features include soft-start, undervoltage protection, current overload protection, and thermal overload protection. As shown in *Typical Application Circuit*, only three external power components, C<sub>IN</sub>, C<sub>OUT</sub>, and L<sub>1</sub>, are required for implementation.

The part uses an internal reference voltage of 0.5 V. It is recommended to keep the part in shutdown mode until the input voltage is 2.7 V or higher.

#### 7.2 Functional Block Diagram



Copyright © 2005-2015, Texas Instruments Incorporated



### 7.3 Feature Description

#### 7.3.1 Circuit Operation

During the first portion of each switching cycle, the control block in the LM3674 turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of:

$$\frac{V_{\text{IN}}-V_{\text{OUT}}}{L} \tag{1}$$

by storing energy in a magnetic field. During the second portion of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of:

$$\frac{-V_{OUT}}{L}$$
 (2)

The output filter stores charge when the inductor current is high, and releases it when the inductor current is low, smoothing the voltage across the load.

The output voltage is regulated by modulating the PFET switch-on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at the SW pin to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.

## 7.3.2 PWM Operation

During PWM operation, the converter operates as a voltage-mode controller with input voltage feed-forward. This allows the converter to achieve excellent load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed-forward inversely proportional to the input voltage is introduced.

While in PWM mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle, the PFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch.

The current limit comparator can also turn off the switch in case the current limit of the PFET is exceeded. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initiated by the clock turning off the NFET and turning on the PFET.



Figure 18. PWM Operation

Submit Documentation Feedback

Copyright © 2005–2015, Texas Instruments Incorporated



## **Feature Description (continued)**

#### 7.3.2.1 Internal Synchronous Rectification

While in PWM mode, the LM3674 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

#### 7.3.2.2 Current Limiting

A current limit feature allows the LM3674 to protect itself and external components during overload conditions. PWM mode implements current limiting using an internal comparator that trips at 1020 mA (typical). If the output is shorted to ground, then the device enters a timed current-limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold, ensuring inductor current has more time to decay, and thereby preventing runaway.

#### 7.4 Device Functional Modes

There are two modes of operation depending on the current required: Pulse Width Modulation (PWM) and shutdown. The device operates in PWM mode throughout the  $I_{OUT}$  range. Shutdown mode turns off the device, offering the lowest current consumption ( $I_{SHUTDOWN} = 0.01 \mu A$ , typical). Additional features include soft-start, undervoltage protection, and current overload protection.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

#### 8.1.1 Soft-Start

The LM3674 has a soft-start circuit that limits in-rush current during start-up. During start-up the switch current limit is increased in steps. Soft-start is activated only if EN goes from logic low to logic high after  $V_{IN}$  reaches 2.7 V. Soft-start is implemented by increasing switch current limit in steps of 70 mA, 140 mA, 280 mA, and 1020 mA (typical switch current limit). The start-up time thereby depends on the output capacitor and load current demanded at start-up. Typical start-up times with 10- $\mu$ F output capacitor and a 300-mA load current is 350  $\mu$ s and with a 10-mA load current is 240  $\mu$ s.

#### 8.1.2 Low-Dropout (LDO) Operation

The LM3674-ADJ can operate at 100% duty-cycle (no switching, PMOS switch completely on) for low-dropout support of the output voltage. In this way the output voltage will be controlled down to the lowest possible input voltage. When the device operates near 100% duty-cycle, the output voltage supply ripple is slightly higher, approximately 25 mV.

The minimum input voltage needed to support the output voltage is:

$$V_{IN,MIN} = I_{LOAD} \times (R_{DSON (P)} + R_{INDUCTOR}) + V_{OUT}$$

where:

- I<sub>LOAD</sub> is load current
- R<sub>DSON (P)</sub> is drain-to-source resistance of PFET switch in the triode region
- R<sub>INDUCTOR</sub> is inductor resistance

(3)

#### 8.2 Typical Applications

## 8.2.1 Typical Application for Fixed Voltage Configuration



Figure 19. Fixed-Voltage Typical Application Circuit

#### 8.2.1.1 Design Requirements

| DESIGN PARAMETER | EXAMPLE VALUE |
|------------------|---------------|
| Input voltage    | 3.6 V         |
| Output voltage   | 1.5 V         |
| Output current   | 300 mA        |

Copyright © 2005–2015, Texas Instruments Incorporated Product Folder Links: *LM3674* 



#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Inductor Selection

There are two main considerations when choosing an inductor:

- The inductor should not saturate.
- The inductor current ripple should be small enough to achieve the desired output voltage ripple.

Different saturation current rating specifications are followed by different manufacturers so attention must be given to details. Saturation current ratings are typically specified at 25°C. However, ratings at the maximum ambient temperature of the application should be requested from the manufacturer. The minimum value of inductance to ensure good performance is 1.76 µH at I<sub>LIM</sub> (typical) DC current over the ambient temperature range. Shielded inductors radiate less noise and should be preferred.

There are two methods to choose the inductor saturation current rating:

#### Method 1:

The saturation current is greater than the sum of the maximum load current and the worst case average to peak inductor current. This can be written as:

$$I_{SAT} > I_{OUTMAX} + I_{RIPPLE}$$
 (4)

where 
$$I_{RIPPLE} = \left(\frac{V_{IN} - V_{OUT}}{2 \text{ x L}}\right) \left(\frac{V_{OUT}}{V_{IN}}\right) \left(\frac{1}{f}\right)$$

and

- I<sub>RIPPLE</sub> is average-to-peak inductor current
- I<sub>OUTMAX</sub> is maximum load current (600 mA)
- V<sub>IN</sub> is maximum input voltage in application
- L is minimum inductor value including worst case tolerances (30% drop can be considered for method 1
- f is minimum switching frequency (1.6 MHz)

#### Method 2:

A more conservative and recommended approach is to choose an inductor that has saturation current rating greater than the maximum current limit of 1200 mA.

A 2.2- $\mu$ H inductor with a saturation current rating of at least 1200 mA is recommended for most applications. The resistance of the inductor should be less than 0.3  $\Omega$  for good efficiency. Table 1 lists suggested inductors and suppliers. For low-cost applications, an unshielded bobbin inductor is suggested. For noise critical applications, a toroidal or shielded-bobbin inductor should be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise toroidal inductor in the event that noise from low-cost bobbin models is unacceptable.

**Table 1. Suggested Inductors and Their Suppliers** 

| MODEL            | VENDOR    | DIMENSIONS L×W×H (mm) | D.C.R (maximum) (mΩ) |
|------------------|-----------|-----------------------|----------------------|
| DO3314-222MX     | Coilcraft | 3.3 x 3.3 x 1.4       | 200                  |
| LPO3310-222MX    | Coilcraft | 3.3 x 3.3 x 1.0       | 150                  |
| ELL5GM2R2N       | Panasonic | 5.2 x 5.2 x 1.5       | 53                   |
| CDRH2D14NP-2R2NC | Sumida    | 3.2 x 3.2 x 1.55      | 94                   |



#### 8.2.1.2.2 Input Capacitor Selection

A ceramic input capacitor of 4.7  $\mu$ F, 6.3 V is sufficient for most applications. Place the input capacitor as close as possible to the  $V_{IN}$  pin of the device. A larger value may be used for improved input voltage filtering. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. The minimum input capacitance to ensure good performance is 2.2  $\mu$ F at 3-V DC bias; 1.5  $\mu$ F at 5-V DC bias including tolerances and over ambient temperature range. The input filter capacitor supplies current to the PFET switch of the LM3674 in the first half of each cycle and reduces voltage ripple imposed on the input power source. The low equivalent series resistance (ESR) of a ceramic capacitor provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select a capacitor with sufficient ripple current rating. The input current ripple can be calculated as:

$$I_{RMS} = I_{OUTMAX} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times (1 - \frac{V_{OUT}}{V_{IN}} + \frac{r^2}{12})$$

$$r = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{L \times f \times I_{OUTMAX} \times V_{IN}} \quad V_{IN} = 2 \times V_{OUT}$$
(6)

#### 8.2.1.2.3 Output Capacitor Selection

A ceramic output capacitor of  $10 \mu F$ , 6.3 V is sufficient for most applications. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. DC-bias characteristics vary from manufacturer to manufacturer and DC-bias curves should be requested from them as part of the capacitor selection process.

The minimum output capacitance to ensure good performance is  $5.75~\mu F$  at 1.8~V DC bias including tolerances and over ambient temperature range. The output filter capacitor smoothes out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes, and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

The output voltage ripple is caused by the charging and discharging of the output capacitor and by the R<sub>ESR</sub> and can be calculated as:

Voltage peak-to-peak ripple due to capacitance can be expressed as:

$$V_{PP-C} = \frac{I_{ripple}}{f \times 4 \times C}$$
 (7)

Voltage peak-to-peak ripple due to ESR:

$$V_{OUT} = V_{PP-ESR} = I_{PP} * R_{ESR}$$
(8)

Because these two components are out of phase, the root mean squared (rms) value can be used to get an approximate value of peak-to-peak ripple.

Voltage peak-to-peak ripple, rms:

$$V_{PP-RMS} = \sqrt{V_{PP-C}^2 + V_{PP-ESR}^2}$$
(9)

Note that the output ripple is dependent on the current ripple and the equivalent series resistance of the output capacitor (R<sub>ESR</sub>).

The R<sub>ESR</sub> is frequency-dependent (as well as temperature-dependent); make sure the value used for calculations is at the switching frequency of the part.

Submit Documentation Feedback



| Table 2. Suggested Capacitors and Their Suppliers | Table 2. Sugg | ested Capacite | ors and The | ir Suppliers |
|---------------------------------------------------|---------------|----------------|-------------|--------------|
|---------------------------------------------------|---------------|----------------|-------------|--------------|

| MODEL                      | TYPE         | VENDOR      | VOLTAGE RATING (V) | CASE SIZE [Inch (mm)] |
|----------------------------|--------------|-------------|--------------------|-----------------------|
| 10 μF for C <sub>OUT</sub> |              |             |                    |                       |
| GRM21BR60J106K             | Ceramic, X5R | Murata      | 6.3                | 0805 (2012)           |
| C2012X5R0J106K             | Ceramic, X5R | TDK         | 6.3                | 0805 (2012)           |
| JMK212BJ106K               | Ceramic, X5R | Taiyo-Yuden | 6.3                | 0805 (2012)           |
| 4.7 $\mu F$ for $C_{IN}$   |              |             |                    |                       |
| GRM21BR60J475K             | Ceramic, X5R | Murata      | 6.3                | 0805 (2012)           |
| JMK212BJ475K               | Ceramic, X5R | Taiyo-Yuden | 6.3                | 0805 (2012)           |
| C2012X5R0J475K             | Ceramic, X5R | TDK         | 6.3                | 0805 (2012)           |

## 8.2.1.3 Application Curves

**Table 3. Related Plots** 

| PLOT TITLE                       | FIGURE    |
|----------------------------------|-----------|
| Output Voltage vs Supply Voltage | Figure 4  |
| Output Voltage vs Temperature    | Figure 5  |
| Output Voltage vs Output Current | Figure 6  |
| Efficiency vs Output Current     | Figure 9  |
| Efficiency vs Output Current     | Figure 10 |
| Efficiency vs Output Current     | Figure 11 |
| Efficiency vs Output Current     | Figure 12 |
| Line Transient Response          | Figure 14 |
| Load Transient                   | Figure 15 |
| Start-Up                         | Figure 16 |
| Start-Up                         | Figure 17 |

## 8.2.2 Typical Application Circuit for Adjustable Voltage Option



Figure 20. Typical Application Circuit for Adjustable Voltage Option Schematic

## 8.2.2.1 Design Requirements

| DESIGN PARAMETER | EXAMPLE VALUE |
|------------------|---------------|
| Output voltage   | 1.5 V         |



#### 8.2.2.2 Detailed Design Procedure

#### 8.2.2.2.1 Output Voltage Selection for Adjustable (LM3674-ADJ)

The output voltage of the adjustable parts can be programmed through the resistor network connected from  $V_{OUT}$  to FB then to GND.  $V_{OUT}$  will be adjusted to make FB equal to 0.5 V. The resistor from FB to GND (R2) should be 200 k $\Omega$  to keep the current drawn through this network small but large enough that it is not susceptible to noise. If  $R_2$  is 200 k $\Omega$ , and given the  $V_{FB}$  is 0.5 V, then the current through the resistor feedback network will be 2.5  $\mu$ A. The output voltage formula is:

$$V_{OUT} = V_{FB} * (\frac{R_1}{R_2} + 1)$$

#### where:

- V<sub>OUT</sub> = Output voltage (V)
- V<sub>FB</sub> = Feedback voltage (0.5 V typical)
- $R_1$  = Resistor from  $V_{OUT}$  to FB ( $\Omega$ )

• 
$$R_2$$
 = Resistor from FB to GND ( $\Omega$ ) (10)

For any output voltage greater than or equal to 1.0 V, a frequency zero must be added at 45 kHz for stability. The formula is:

$$C_1 = \frac{1}{2 \times \pi \times R_1 \times 45 \text{ kHz}}$$
 (11)

For output voltages greater than or equal to 2.5 V, a pole must also be placed at 45 kHz as well. If the pole and zero are at the same frequency the formula for calculation of C2 is:

$$C_2 = \frac{1}{2 \times \pi \times R_2 \times 45 \text{ kHz}}$$
 (12)

The formula for location of zero and pole frequency created by adding C1,C2 are given below. It can be seen that by adding C1, a zero as well as a higher frequency pole is introduced.

$$Fz = \frac{1}{(2 * \pi * R1 * C1)} Fp = \frac{1}{2 * \pi * (R1 || R2) * (C1 + C2)}$$
(13)

See Table 4.

Table 4. Adjustable LM3674 Configurations for Various V<sub>OUT</sub>

| VOUT (V) | R1 (kΩ) | R2 (kΩ) | C1 (pF) | C2 (pF) | L (µH) | C <sub>IN</sub> (µF) | C <sub>OUT</sub> (µF) |
|----------|---------|---------|---------|---------|--------|----------------------|-----------------------|
| 1.0      | 200     | 200     | 18      | None    | 2.2    | 4.7                  | 10                    |
| 1.1      | 191     | 158     | 18      | None    | 2.2    | 4.7                  | 10                    |
| 1.2      | 280     | 200     | 12      | None    | 2.2    | 4.7                  | 10                    |
| 1.5      | 357     | 178     | 10      | None    | 2.2    | 4.7                  | 10                    |
| 1.6      | 442     | 200     | 8.2     | None    | 2.2    | 4.7                  | 10                    |
| 1.7      | 432     | 178     | 8.2     | None    | 2.2    | 4.7                  | 10                    |
| 1.8      | 464     | 178     | 8.2     | None    | 2.2    | 4.7                  | 10                    |
| 1.875    | 523     | 191     | 6.8     | None    | 2.2    | 4.7                  | 10                    |
| 2.5      | 402     | 100     | 8.2     | None    | 2.2    | 4.7                  | 10                    |
| 2.8      | 464     | 100     | 8.2     | 33      | 2.2    | 4.7                  | 10                    |
| 3.3      | 562     | 100     | 6.8     | 33      | 2.2    | 4.7                  | 10                    |



#### 8.2.2.3 Application Curves

**Table 5. Related Plots** 

| PLOT TITLE                       | FIGURE    |
|----------------------------------|-----------|
| Output Voltage vs Supply Voltage | Figure 4  |
| Output Voltage vs Temperature    | Figure 5  |
| Output Voltage vs Output Current | Figure 6  |
| Efficiency vs Output Current     | Figure 9  |
| Efficiency vs Output Current     | Figure 10 |
| Efficiency vs Output Current     | Figure 11 |
| Efficiency vs Output Current     | Figure 12 |
| Line Transient Response          | Figure 14 |
| Load Transient                   | Figure 15 |
| Start-Up                         | Figure 16 |
| Start-Up                         | Figure 17 |

## 9 Power Supply Recommendations

The LM3674 requires a single supply input voltage. This voltage can range between 2.7 V to 5.5 V and be able to supply enough current for a given application.

## 10 Layout

## 10.1 Layout Guidelines

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter device, resulting in poor regulation or instability.

Good layout for the LM3674 can be implemented by following a few simple design rules, as illustrated in Figure 21.

- 1. Place the LM3674, inductor and filter capacitors close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Special care must by given to place the input filter capacitor very close to the V<sub>IN</sub> and GND pin.
- 2. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor, through the LM3674 and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground, through the LM3674 by the inductor, to the output filter capacitor and then back through ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 3. Connect the ground pins of the LM3674, and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then, connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the LM3674 by giving it a low-impedance ground connection.
- 4. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.
- 5. Route noise sensitive traces, such as the voltage feedback path, away from noisy traces between the power components. The voltage feedback trace must remain close to the LM3674 circuit and should be direct but should be routed opposite to noisy components. This reduces the EMI radiated onto the voltage feedback trace of the DC-DC converter. A good approach is to route the feedback trace on another layer and to have a ground plane between the top layer and layer on which the feedback trace is routed. In the same manner for the adjustable part it is desired to have the feedback dividers on the bottom layer.
- 6. Place noise sensitive circuitry, such as radio IF blocks, away from the DC-DC converter, CMOS digital blocks



## **Layout Guidelines (continued)**

and other noisy circuitry. Interference with noise-sensitive circuitry in the system can be reduced through distance.

In mobile phones, for example, a common practice is to place the DC-DC converter on one corner of the board, arrange the CMOS digital circuitry around it (because this also generates noise), and then place sensitive preamplifiers and IF stages on the diagonally opposing corner. Often, the sensitive circuitry is shielded with a metal pan and power to it is post-regulated to reduce conducted noise by using low-dropout linear regulators.

#### 10.2 Layout Example



Figure 21. Board Layout Design Rules for the LM3674

Submit Documentation Feedback



## 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 Trademarks

All trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





11-Jan-2021

#### **PACKAGING INFORMATION**

| Orderable Device     | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|----------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM3674MF-1.2/NOPB    | ACTIVE     | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLRB                    | Samples |
| LM3674MF-1.5/NOPB    | ACTIVE     | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLSB                    | Samples |
| LM3674MF-1.8/NOPB    | ACTIVE     | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLHB                    | Samples |
| LM3674MF-1.875/NOPB  | ACTIVE     | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SNNB                    | Samples |
| LM3674MF-2.8/NOPB    | ACTIVE     | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLZB                    | Samples |
| LM3674MF-ADJ         | NRND       | SOT-23       | DBV                | 5    | 1000           | Non-RoHS<br>& Green | Call TI                       | Call TI            | -30 to 85    | SLTB                    |         |
| LM3674MF-ADJ/NOPB    | ACTIVE     | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLTB                    | Samples |
| LM3674MFX-1.2/NOPB   | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLRB                    | Samples |
| LM3674MFX-1.5/NOPB   | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLSB                    | Samples |
| LM3674MFX-1.8/NOPB   | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLHB                    | Samples |
| LM3674MFX-1.875/NOPB | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SNNB                    | Samples |
| LM3674MFX-ADJ/NOPB   | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -30 to 85    | SLTB                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



## PACKAGE OPTION ADDENDUM

11-Jan-2021

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Sep-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device               | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM3674MF-1.2/NOPB    | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MF-1.5/NOPB    | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MF-1.8/NOPB    | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MF-1.875/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MF-2.8/NOPB    | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MF-ADJ         | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MF-ADJ/NOPB    | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MFX-1.2/NOPB   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MFX-1.5/NOPB   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MFX-1.8/NOPB   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MFX-1.875/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM3674MFX-ADJ/NOPB   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 29-Sep-2019



\*All dimensions are nominal

| Device               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3674MF-1.2/NOPB    | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM3674MF-1.5/NOPB    | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM3674MF-1.8/NOPB    | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM3674MF-1.875/NOPB  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM3674MF-2.8/NOPB    | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM3674MF-ADJ         | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM3674MF-ADJ/NOPB    | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM3674MFX-1.2/NOPB   | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LM3674MFX-1.5/NOPB   | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LM3674MFX-1.8/NOPB   | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LM3674MFX-1.875/NOPB | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LM3674MFX-ADJ/NOPB   | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated