

# **Product highlights**

- Enhanced Active Burst Mode with selectable entry and exit standby power to reach the lowest standby power <100 mW</li>
- Digital frequency reduction for better overall system efficiency
- Fast startup achieved with cascode configuration
- Frequency jitter and soft gate driving for low EMI
- Integrated error amplifier
- Comprehensive protection with input line over voltage protection
- Pb-free lead plating, halogen-free mold compound, RoHS compliant



### **Features**

- Enhanced Active Burst Mode with selectable entry and exit standby power
- Digital frequency reduction for better overall system efficiency
- Fast startup achieved with cascode configuration
- DCM and CCM operation with slope compensation
- Frequency jitter and soft gate driving for low EMI
- Built-in digital soft start
- Integrated error amplifier to support direct feedback in non-isolated flyback
- Comprehensive protection with input line over voltage protection, V<sub>cc</sub> over voltage, V<sub>cc</sub> under voltage, overload/open loop, over temperature
- · All protections are in auto restart mode
- Limited charging current for V<sub>cc</sub> short to GND

### **Applications**

- Auxiliary power supply for home appliances/white goods, TV, PC & server
- Blu-ray player, set-top box & LCD/LED monitor

### **Product validation**

Fully qualified according to JEDEC for Industrial Applications

### Description

The ICE5xSAG is the 5<sup>th</sup> generation of fixed frequency PWM controller optimized for off-line switch mode power supply in cascode configuration. The cascode configuration helps achieve fast startup. The frequency reduction with soft gate driving and frequency jitter operation offers lower EMI and better efficiency between light load and 50% load. The selectable entry and exit standby power ABM enables flexibility and ultra-low power consumption at standby mode with small and controllable output voltage ripple. The product has a wide operating range (10.0 ~ 25.5 V) of IC power supply and lower power consumption. The numerous protection functions with adjustable line over voltage protection support the power supply system in failure situations. All these make the 5<sup>th</sup> generation ICE5xSAG series an outstanding PWM controller for fixed frequency flyback converter in the market.





Figure 1 Typical application in isolated flyback using TL431 and optocoupler



Typical application in non-isolated flyback utilizing integrated error amplifier Figure 2

# Output power of 5<sup>th</sup> generation Fixed-Frequency PWM controller

Output power of 5th generation Fixed-Frequency PWM controller Table 1

| Туре     | Package  | Marking | Fsw     | 220 V AC ±20%1 at DCM | 85-300 V AC1 at DCM | 85-300 V AC1 at CCM |  |
|----------|----------|---------|---------|-----------------------|---------------------|---------------------|--|
| ICE5ASAG | PG-DSO-8 | 5ASAG   | 100 kHz | 108 W                 | 60 W                | 66 W                |  |
| ICE5GSAG | PG-DSO-8 | 5GSAG   | 125 kHz | 108W                  | 60 W                | 66 W                |  |

<sup>&</sup>lt;sup>1</sup> Calculated maximum output power rating in an open frame design at T<sub>a</sub>=50 °C, T<sub>J</sub>=125 °C using minimum pin copper area in a 2 oz copper single sided PCB. The output power figure is for selection purpose only. The actual power can vary depending on particular designs. Please contact to a technical expert from Infineon for more information.



### Pin configuration and functionality

### **Table of contents**

| Produ                    | uct highlights                                                        | 1  |
|--------------------------|-----------------------------------------------------------------------|----|
| Featu                    | ıres                                                                  | 1  |
| Appli                    | cations                                                               | 1  |
| Produ                    | uct validation                                                        | 1  |
| Descr                    | ription                                                               | 1  |
| Outp                     | ut power of 5 <sup>th</sup> generation Fixed-Frequency PWM controller | 2  |
|                          | of contents                                                           |    |
| 1                        | Pin configuration and functionality                                   |    |
| 2                        | Representative block diagram                                          |    |
| -<br>3                   | Functional description                                                |    |
| 3.1                      | $V_{cc}$ pre-charging and typical $V_{cc}$ voltage during start-up    |    |
| 3.2                      | Soft-start                                                            |    |
| 3.3                      | Normal operation                                                      |    |
| 3.3.1                    | PWM operation and peak current mode control                           |    |
| 3.3.1.                   | ·                                                                     |    |
| 3.3.1.                   | 2 Switch-off determination                                            | 8  |
| 3.3.2                    | Current sense                                                         | 9  |
| 3.3.3                    | Frequency reduction                                                   | 10 |
| 3.3.4                    | Slope compensation                                                    | 10 |
| 3.3.5                    | Oscillator and frequency jittering                                    |    |
| 3.3.6                    | Modulated gate drive                                                  |    |
| 3.4                      | Peak current limitation                                               |    |
| 3.4.1                    | Propagation delay compensation                                        |    |
| 3.5                      | Active Burst Mode (ABM) with selectable power level                   |    |
| 3.5.1                    | Entering ABM operation                                                |    |
| 3.5.2                    | During ABM operation                                                  |    |
| 3.5.3<br>3.5.4           | Leaving ABM operation                                                 |    |
| 3.5. <del>4</del><br>3.6 | ABM configuration  Non-isolated/isolated configuration                |    |
| 3.0<br>3.7               | Protection functions                                                  |    |
| 3.7.1                    | Line over voltage                                                     |    |
| 3.7.2                    | V <sub>cc</sub> over/under voltage                                    |    |
| 3.7.3                    | Overload/ open loop                                                   |    |
| 3.7.4                    | Over temperature                                                      | 16 |
| 3.7.5                    | V <sub>cc</sub> short to GND                                          | 17 |
| 3.7.6                    | Protection modes                                                      | 17 |
| 4                        | Electrical characteristics                                            | 19 |
| 4.1                      | Absolute maximum ratings                                              | 19 |
| 4.2                      | Operating range                                                       | 19 |
| 4.3                      | Operating conditions                                                  |    |
| 4.4                      | Internal voltage reference                                            |    |
| 4.5                      | Gate driver                                                           |    |
| 4.6                      | PWM section                                                           |    |
| 4.7                      | Error amplifier                                                       |    |
| 4.8                      | Current sense                                                         |    |
| 4.9                      | Soft start                                                            | 22 |



### **Pin configuration and functionality**

| 4.10  | Active Burst Mode                       | 22 |
|-------|-----------------------------------------|----|
| 4.11  | Line over voltage protection            | 23 |
| 4.12  | V <sub>cc</sub> over voltage protection | 23 |
| 4.13  | • .                                     |    |
| 4.14  | ·                                       |    |
| 4.15  | •                                       |    |
| 5     | Output power curve                      | 25 |
| 6     | Outline dimension                       | 26 |
| 7     | Marking                                 | 27 |
| Pavio | ision history                           | 28 |



Pin configuration and functionality

# 1 Pin configuration and functionality

The pin configuration is shown in Figure 3 and the functions are described in Table 2.



Figure 3 Pin configuration

Table 2Pin definitions and functions

| Pin | Symbol | Function                                                                                                                                                                                                                                                                                                       |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VIN    | Input Line Over Voltage Protection (LOVP)  VIN pin is connected to the bus via resistor divider (see Figure 1) to sense the line voltage.  Internally, it is connected to the line over voltage comparator which will stop the switching when LOVP condition occurs. To disable LOVP, connect this pin to GND. |
| 2   | VERR   | Error amplifier  VERR pin is internally connected to the transconductance error amplifier for non-isolated flyback application. Connect this pin to GND for isolated flyback application.                                                                                                                      |
| 3   | FB     | Feedback and ABM entry/exit control FB pin combines the functions of feedback control, selectable burst entry/exit control and overload/open loop protection.                                                                                                                                                  |
| 4   | CS     | Current sense The CS pin is connected to the shunt resistor for the primary current sensing externally and to the PWM signal generator block for switch-off determination (together with the feedback voltage) internally.                                                                                     |
| 5   | SOURCE | SOURCE The SOURCE pin is connected to the source of external power MOSFET which is in series connection with internal low side MOSFET and internal VCC diode D.                                                                                                                                                |
| 6   | GATE   | Gate driver output The GATE pin is connected to the gate pin of the power MOSFET and additionally, a pull up resistor is connected from bus voltage to turn it on for charging up the $V_{CC}$ capacitor during startup.                                                                                       |
| 7   | VCC    | VCC(Positive voltage supply) The VCC pin is the positive voltage supply to the IC. The operating range is between $V_{\text{VCC\_OFF}}$ and $V_{\text{VCC\_OVP}}$ .                                                                                                                                            |
| 8   | GND    | Ground The GND pin is the common ground of the controller.                                                                                                                                                                                                                                                     |



Representative block diagram

#### Representative block diagram 2



Figure 4 Representative block diagram



### **Functional description**

### 3 Functional description

### 3.1 V<sub>cc</sub> pre-charging and typical V<sub>cc</sub> voltage during start-up

As shown in Figure 1, once the line input voltage is applied, a rectified voltage appears across the capacitor  $C_{BUS.}$  The pull up resistor  $R_{STARTUP}$  provides a current to charge the  $C_{iss}$  (input capacitance) of power MOSFET and gradually generate one voltage level. If the voltage over  $C_{iss}$  is high enough, power MOSFET turns on and  $V_{CC}$  capacitor will be charged through primary inductance of transformer  $L_{P,}$  power MOSFET and internal diode  $D_1$  with two steps constant current source  $I_{VCC\_Charge1}^1$  and  $I_{VCC\_Charge3}^1$ .

A very small constant current source ( $I_{VCC\_Charge1}$ ) is charged to the  $V_{CC}$  capacitor till  $V_{CC}$  reach  $V_{CC\_SCP}$  to protect the controller from  $V_{CC}$  pin short to ground during the start up. After this, the second step constant current source ( $I_{VCC\_Charge3}$ ) is provided to charge the  $V_{CC}$  capacitor further, until the  $V_{CC}$  voltage exceeds the turned-on threshold  $V_{VCC\_ON}$ . As shown in the time phase I in Figure 5, the  $V_{CC}$  voltage increase almost linearly with two steps.



Figure 5 V<sub>cc</sub> voltage and current at startup

The time taking for the V<sub>CC</sub> pre-charging can then be approximately calculated as:

$$t_{1} = t_{A} + t_{B} = \frac{V_{VCC\_SCP} \cdot C_{VCC}}{I_{VCC\_charge1}} + \frac{(V_{VCC\_ON} - V_{VCC\_SCP}) \cdot C_{VCC}}{I_{VCC\_charge3}}$$

$$\tag{1}$$

When the  $V_{CC}$  voltage exceeds the  $V_{CC}$  turn on threshold  $V_{VCC\_ON}$  at time  $t_1$ , the IC begins to operate with soft-start. Due to power consumption of the IC and the fact that there is still no energy from the auxiliary winding to charge the  $V_{CC}$  capacitor before the output voltage is built up, the  $V_{CC}$  voltage drops (Phase II). Once the output voltage rises close to regulation, the auxiliary winding starts to charge the  $V_{CC}$  capacitor from the time  $t_2$  onward and delivering the  $I_{VCC\_Normal}^2$  to the controller. The  $V_{CC}$  then will reach a constant value depending on output load.

<sup>&</sup>lt;sup>1</sup> I<sub>VCC\_Charge1/2/3</sub> is charging current from the controller to VCC capacitor during start up

<sup>&</sup>lt;sup>2</sup> I<sub>VCC\_Normal</sub> is supply current from VCC capacitor or auxiliary winding to the controller during normal operation



### **Functional description**

### 3.2 Soft-start

As shown in Figure 6, the IC begins to operate with a soft-start at time  $t_{on}$ . The switching stresses on the power MOSFET, diode and transformer are minimized during soft-start. The soft-start implemented in ICE5xSAG is a digital time-based function. The preset soft-start time is  $t_{SS}$  (12 ms) with 4 steps. If not limited by other functions, the peak voltage on CS pin will increase step by step from 0.3 V to  $V_{CS_N}$  (0.8 V) finally. The normal feedback loop will take over the control when the output voltage reaches its regulated value.



Figure 6 Maximum current sense voltage during soft start

### 3.3 Normal operation

The PWM controller during normal operation consists of a digital signal processing circuit including regulation control and an analog circuit including a current measurement unit and a comparator. Details about the full operation of the PWM controller in normal operation are illustrated in the following paragraphs.

### 3.3.1 PWM operation and peak current mode control

### 3.3.1.1 Switch-on determination

The power MOSFET turn-on is synchronized with the internal oscillator with a switching frequency  $f_{SW}$  that corresponds to the voltage level  $V_{FB}$  (see Figure 8).

### 3.3.1.2 Switch-off determination

In peak current mode control, the PWM comparator monitors voltage  $V_1$  (see Figure 4) which is the representation of the instantaneous current of the power MOSFET. When  $V_1$  exceeds  $V_{FB}$ , the PWM comparator sends a signal to switch off the GATE of the power MOSFET. Therefore, the peak current of the power MOSFET is controlled by the feedback voltage  $V_{FB}$  (see Figure 7).

At switch on transient of the power MOSFET, a voltage spike across  $R_{CS}$  can cause  $V_1$  to increase and exceed  $V_{FB}$ . To avoid a false switch off, the IC has a blanking time  $t_{CS\_LEB}$  before detecting the voltage across  $R_{CS}$  to mask the voltage spike. Therefore, the minimum turn on time of the power MOSFET is  $t_{CS\_LEB}$ .

For some reason that the voltage level at  $V_1$  takes long time to exceed  $V_{FB}$ , the IC has implemented a maximum duty cycle control to force the power MOSFET to switch off when  $D_{MAX} = 0.75$  is reached.



### **Functional description**



Figure 7 Pulse width modulation

### 3.3.2 Current sense

The power MOSFET current generates a voltage  $V_{CS}$  across the current sense resistor  $R_{CS}$  connected between the CS pin and the GND pin.  $V_{CS}$  is amplified with gain  $G_{PWM}$ , then, added with an offset  $V_{PWM}$  to become  $V_1$  as described below in below equation 3.

$$V_{\rm CS} = I_{\rm D} \times R_{\rm CS} \tag{2}$$

$$V_1 = V_{\rm CS} * G_{\rm PWM} + V_{\rm PWM} \tag{3}$$

where, V<sub>CS</sub> : CS pin voltage

I<sub>D</sub> : power MOSFET current

R<sub>CS</sub>: resistance of the current sense resistor

 $V_1$ : voltage level compared to  $V_{FB}$  as described in section 3.3.1.2

G<sub>PWM</sub> : PWM-OP gain

V<sub>PWM</sub> : offset for voltage ramp

If the voltage at the current sense pin is lower than the preset threshold  $V_{CS\_STG}$  after the time  $t_{CS\_STG\_SAM}$  for three consecutive pulses during on-time of the power switch, this abnormal  $V_{CS}$  will trigger IC into auto restart mode.



### **Functional description**

### 3.3.3 Frequency reduction

Frequency reduction is implemented in ICE5xSAG to achieve a better efficiency during the light load. At light load, the reduced switching frequency F<sub>SW</sub> improves efficiency by reducing the switching loses.

When load decreases,  $V_{FB}$  decreases as well.  $F_{SW}$  is dependent on the  $V_{FB}$  as shown in Figure 8. Therefore,  $F_{SW}$  decreases as the load decreases.

Typically,  $F_{SW}$  at high load is 100 kHz/ 125 kHz and starts to decrease at  $V_{FB}$  = 1.7V. There is no further frequency reduction once it reached the  $f_{OSCX\ MIN}$  even the load is further reduced.



Figure 8 Frequency reduction curve

### 3.3.4 Slope compensation

ICE5xSAG can operate at Continuous Conduction Mode (CCM). At CCM operation, duty cycle greater than 50% may generate a sub-harmonic oscillation. To avoid the sub-harmonic oscillation, slope compensation is added to  $V_{CS}$  pin when the gate of the power MOSFET is turned on for more than 40% of the switching cycle period. The relationship between  $V_{FB}$  and the  $V_{CS}$  for CCM operation is described in below equation 4:

$$V_{\rm FB} = V_{\rm CS} * G_{\rm PWM} + V_{\rm PWM} + M_{\rm COMP} * (T_{\rm ON} - 40\% * T_{\rm PERIOD})$$
(4)

where,  $T_{ON}$ : gate turn on time of the power MOSFET

M<sub>COMP</sub> : slope compensation rate

T<sub>PERIOD</sub>: switching cycle period

Slope compensation circuit is disabled and no slope compensation is added into the V<sub>cs</sub> pin during active burst mode to save the power consumption.



### **Functional description**

### 3.3.5 Oscillator and frequency jittering

The oscillator generates a frequency of 100 kHz/ 125 kHz with frequency jittering of  $\pm 4\%$  at a jittering period of  $T_{JITTER}$  (4 ms). The frequency jittering helps to reduce conducted EMI.

A capacitor, a current source and current sink which determine the frequency are integrated. The charging and discharging current of the implemented oscillator capacitor are internally trimmed in order to achieve a highly accurate switching frequency.

Once the soft-start period is over and when the IC goes into normal operating mode, the frequency jittering is enabled. There is also frequency jittering during frequency reduction.

### 3.3.6 Modulated gate drive

The drive-stage is optimized for EMI consideration. The switch on speed is slowed down before it reaches the power MOSFET turn on threshold. That is a slope control of the rising edge at the output of driver (see Figure 9). Thus the leading switch spike during turn on is minimized.



Figure 9 Gate rising waveform

### 3.4 Peak current limitation

There is a cycle by cycle peak current limitation realized by the current limit comparator to provide primary over-current protection. The primary current generates a voltage  $V_{CS}$  across the current sense resistor  $R_{CS}$  connected between the CS pin and the GND pin. If the voltage  $V_{CS}$  exceeds an internal voltage limit  $V_{CS\_N}$ , the comparator immediately turns off the gate drive.

The primary peak current IPEAK\_PRI can be calculated as below:

$$I_{\text{PEAK\_PRI}} = V_{\text{CS\_N}} / R_{\text{CS}} \tag{5}$$

To avoid mistriggering caused by MOSFET switch on transient voltage spikes, a leading edge blanking time  $(t_{CS LEB})$  is integrated in the current sensing path.

### 3.4.1 Propagation delay compensation

In case of overcurrent detection, there is always a propagation delay from sensing the  $V_{CS}$  to switching the power MOSFET off. An overshoot on the peak current  $I_{peak}$  caused by the delay depends on the ratio of dI/dt of the primary current (see Figure 10).



### **Functional description**



Figure 10 Current limiting

The overshoot of Signal2 is larger than Signal1 due to the steeper rising waveform. This change in the slope is depending on the AC input voltage. Propagation delay compensation is integrated to reduce the overshoot due to dI/dt of the rising primary current. Thus the propagation delay time between exceeding the current sense threshold  $V_{CS_N}$  and the switching off of the power MOSFET is compensated over wide bus voltage range. Current limiting becomes more accurate which will result in a minimum difference of overload protection triggering power between low and high AC line input voltage.

Under CCM operation, the same  $V_{CS}$  do not result in the same power. In order to achieve a close overload triggering level for CCM, ICE5xSAG has implemented a 2 compensation curve as shown Figure 11. One of the curve is used for  $T_{ON}$  greater than 0.40 duty cycle and the other is for lower than 0.40 duty cycle.



Figure 11 Dynamic voltage threshold V<sub>CS\_N</sub>

Similarly, the same concept of propagation delay compensation is also implemented in ABM with reduced level. With this implementation, the entry and exit burst mode power can be close between low and high AC line input voltage.



### **Functional description**

### 3.5 Active Burst Mode (ABM) with selectable power level

At light load condition, the IC enters ABM operation to minimize the power consumption. Details about ABM operation are explained in the following paragraphs.

### 3.5.1 Entering ABM operation

The sytem will enter into ABM operation when two conditions below are met:

- the FB voltage is lower than the threshold of V<sub>FB EBLP</sub>/V<sub>FB EBHP</sub> depending on burst configuration option setup
- and a certain blanking time t<sub>FB\_BEB</sub>

Once all of these conditions are fulfilled, the ABM flip-flop is set and the controller enters ABM operation. This multi-condition determination for entering ABM operation prevents mis-triggering of entering ABM operation, so that the controller enters ABM operation only when the output power is really low.

### 3.5.2 During ABM operation

After entering ABM, the PWM section will be inactive making the  $V_{OUT}$  start todecrease. As the  $V_{OUT}$  decreases,  $V_{FB}$  rises. Once  $V_{FB}$  exceeded  $V_{FB\_BOn}$ , the internal circuit is again activated by the internal bias to start with the switching.

If the PWM is still operating and the output load is still low,  $V_{OUT}$  increases and  $V_{FB}$  signal starts to decrease. When  $V_{FB}$  reaches the low threshold  $V_{FB\_BOff}$ , the internal bias is reset again and the PWM section is disabled with no switching until  $V_{FB}$  increases back to exceed  $V_{FB\_BOff}$  threshold.

In ABM, V<sub>FB</sub> is like a sawtooth waveform swinging between V<sub>FB</sub> BOff and V<sub>FB</sub> BOff shown in Figure 12.

During ABM, the switching frequency  $f_{OSCx\_ABM}$  is 83 kHz for 100 kHz version and 103 kHz for 125 kHz version IC. The peak current  $I_{PEAK\_ABM}$  of the power MOSFET is defined by:

$$I_{\text{PEAK ABM}} = V_{\text{CS BxP}}/R_{\text{CS}} \tag{6}$$

where V<sub>CS BxP</sub> is the peak current limitation in ABM

# 3.5.3 Leaving ABM operation

The FB voltage immediately increases if there is a sudden increase in the output load. When  $V_{FB}$  exceeds  $V_{FB\_LB}$ , it will leave ABM and the peak current limitation trhreshold voltage will return back to  $V_{CS\_N}$  immediately.



### **Functional description**



Figure 12 **Signals in Active Burst Mode** 



### **Functional description**

### 3.5.4 ABM configuration

The burst mode entry level can be selected by changing the different resistance  $R_{Sel}$  at FB pin. There are 3 configuration options depending on  $R_{Sel}$  which corresponds to the options of no ABM (Option 1), low range of ABM power (Option 2) and high range of ABM power (Option 3). The table below shows the control logic for the entry and exit level with the FB voltage.

Table 3 ABM configuration option setup

| Option     | D                | V                                                                  | V                   | Entry level          | Exit level         |
|------------|------------------|--------------------------------------------------------------------|---------------------|----------------------|--------------------|
|            | R <sub>Sel</sub> | V <sub>FB</sub>                                                    | V <sub>CS_BxP</sub> | V <sub>FB_EBxP</sub> | V <sub>FB_LB</sub> |
| 1          | <470 kΩ          | $V_{FB} < V_{FB\_P\_BIAS1}$                                        | -                   | No ABM               | No ABM             |
| 2          | 720 kΩ ~ 790 kΩ  | V <sub>FB_P_BIAS1</sub> <v<sub>FB<v<sub>FB_P_BIAS2</v<sub></v<sub> | 0.22V               | 0.93 V               | 2.73 V             |
| 3(Default) | >1210 kΩ         | $V_{FB} > V_{FB\_P\_BIAS2}$                                        | 0.27V               | 1.03 V               | 2.73 V             |

During IC first startup, the controller preset the ABM selection to Option 3, the FB resistor ( $R_{FB}$ ) is turned off by internal switch S2 (see Figure 13) and a current source  $I_{sel}$  is turned on instead. From  $V_{CC}$  = 4.44 V to  $V_{CC}$  on threshold, the FB pin will start to charge resistor  $R_{Sel}$  with current  $I_{Sel}$  to a certain voltage level. When  $V_{CC}$  reaches  $V_{CC}$  on threshold, the FB voltage is sensed. The burst mode option is then chosen according to the FB voltage level. After finishing the selection, any change on the FB level will not change the burst mode option and the current source ( $I_{Sel}$ ) is turned off while the FB resistor ( $I_{Sel}$ ) is connected back to the circuit (Figure 13).



Figure 13 ABM detect and adjust

### 3.6 Non-isolated/isolated configuration

ICE5xSAG has a VERR Pin, which is connected to the input of an integrated error amplifier to support non-isolated flyback application (see Figure 2). When  $V_{CC}$  is charging and before reaching the  $V_{CC}$  on threshold, a current source  $I_{ERR\_P\_BIAS}$  from VERR pin together with  $R_{F1}$  and  $R_{F2}$  will generate a voltage across it. If VERR voltage is more than  $V_{ERR\_P\_BIAS}$  (0.2 V), non-isolated configuration is selected, otherwise, isolated configuration is selected. In isolated configuration, the error amplifier output is disconnected from the FB pin.

In case of non-isolated configuration, the voltage divider  $R_{F1}$  and  $R_{F2}$  is used to sense the output voltage and compared with the internal reference voltage  $V_{ERR\_REF}$ . The difference between the sensed voltage and the reference voltage is converted as an output current by the error amplifier. The output current will charge/discharge the resistor and capacitor network connected at the FB pin for the loop compensation.



### **Functional description**

### 3.7 Protection functions

The ICE5xSAG provides numerous protection functions which considerably improve the power supply system robustness, safety and reliability. The following table summarizes these protection functions and the corresponding protection mode whether as a non switch auto restart, auto restart or odd skip auto restart mode. Refer to Figure 14, Figure 15 and Figure 16 for the waveform illustration of protection modes.

Table 4 Protection functions

| <b>Protection Functions</b>   | Normal Mode  | Burs      | t Mode    | Protection Mode         |
|-------------------------------|--------------|-----------|-----------|-------------------------|
|                               |              | Burst ON  | Burst OFF |                         |
| Line over voltage             | $\checkmark$ | $\sqrt{}$ | V         | Non switch auto restart |
| V <sub>cc</sub> over voltage  | √            | V         | NA¹       | Odd skip auto restart   |
| V <sub>cc</sub> under voltage | √            | V         | V         | Auto restart            |
| Overload/ open loop           | √            | NA¹       | NA¹       | Odd skip auto restart   |
| Over temperature              | √            | V         | V         | Non switch auto restart |
| V <sub>CC</sub> short to GND  | √            | V         | V         | No startup              |

### 3.7.1 Line over voltage

The AC Line Over Voltage Protection (LOVP) is detected by sensing bus capacitor voltage through VIN pin via voltage divider resistors, Rl1 and Rl2 (Figure 1). Once  $V_{VIN}$  voltage is higher than the line over voltage threshold ( $V_{VIN\_LOVP}$ ), the controller enters into protection mode until  $V_{VIN}$  is lower than  $V_{VIN\_LOVP}$ . This protection can be disabled by connecting VIN pin to GND.

### 3.7.2 V<sub>cc</sub> over/under voltage

During operation, the  $V_{CC}$  voltage is continuously monitored. If  $V_{CC}$  is either below  $V_{VCC\_OFF}$  for 50  $\mu$ s ( $t_{VCC\_OFF\_B}$ ) or above  $V_{VCC\_OVP}$  for 55  $\mu$ s ( $t_{VCC\_OVP\_B}$ ), the power MOSFET is kept switch off. After the  $V_{CC}$  voltage falls below the threshold  $V_{VCC\_OFF}$ , the new start up sequence is activated. The  $V_{CC}$  capacitor is then charged up. Once the voltage exceeds the threshold  $V_{VCC\_ON}$ , the IC begins to operate with a new soft-start.

### 3.7.3 Overload/ open loop

In case of open control loop or output overload, the FB voltage will be pulled up. When  $V_{FB}$  exceeds  $V_{FB\_OLP}$  after a blanking time of  $t_{FB\_OLP\_B}$ , the IC enters odd skip auto restart mode. The blanking time enables the converter to provide a peak power in case the increase in  $V_{FB}$  is due to a sudden load increase.

### 3.7.4 Over temperature

If the junction temperature of controller exceeds T<sub>jcon\_OTP</sub>, the IC enters into Over Temperature Protection (OTP) auto restart mode. The IC has also implemented with a 40 °C hysteresis. That means the IC can only be recovered from OTP when the controller junction temperature is dropped 40 °C lower than the over temperature trigger point.



### **Functional description**

#### 3.7.5 V<sub>cc</sub> short to GND

To limit the power dissipation of the startup circuit at V<sub>CC</sub> short to GND condition, the V<sub>CC</sub> charging current is limited to a minimum level of I<sub>VCC\_Charge1</sub>. With such low current, the power loss of the IC is limited to prevent overheating.

#### **Protection modes** 3.7.6

All the protections are in auto restart mode with a new soft start sequence. The three auto restart modes are illustrated in the following figures.



Figure 14 Non switch auto restart mode



### **Functional description**



Figure 15 **Auto restart mode** 



Figure 16 Odd skip auto restart



#### **Electrical characteristics**

### 4 Electrical characteristics

Attention: All voltages are measured with respect to ground (Pin 8). The voltage levels are valid if other

ratings are not violated.

### 4.1 Absolute maximum ratings

Attention: Stresses above the maximum values listed here may cause permanent damage to the device.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit. For the same reason, make sure that any

capacitor that will be connected to pin 7 (VCC) is discharged before assembling the

application circuit.  $T_a$ =25 °C unless otherwise specified.

Table 5 Absolute maximum ratings

| Parameter                              | Symbol               | Limit | Values | Unit | Note / Test Condition                                     |
|----------------------------------------|----------------------|-------|--------|------|-----------------------------------------------------------|
|                                        |                      | Min.  | Max.   |      |                                                           |
| VCC Supply Voltage                     | $V_{cc}$             | -0.3  | 27.0   | V    |                                                           |
| SOURCE Voltage                         | $V_{SOURCE}$         | -0.3  | 27.0   | V    |                                                           |
| GATE Voltage                           | $V_{GATE}$           | -0.3  | 27.0   | V    |                                                           |
| FB Voltage                             | $V_{FB}$             | -0.3  | 3.6    | V    |                                                           |
| VERR Voltage                           | $V_{ERR}$            | -0.3  | 3.6    | V    |                                                           |
| CS Voltage                             | $V_{\rm CS}$         | -0.3  | 3.6    | V    |                                                           |
| VIN Voltage                            | $V_{IN}$             | -0.3  | 3.6    | V    |                                                           |
| DC current at SOURCE pin               | I <sub>SOURCE</sub>  | -     | 0.9    | Α    | Limited by T <sub>J,Max</sub>                             |
| Single pulse current at SOURCE pin     | / <sub>S_pulse</sub> | -     | 5.8    | А    | Pulse width $t_p$ = 20 $\mu$ s and limited by $T_{J,Max}$ |
| Maximum DC current on any pin          |                      | -10.0 | 10.0   | mA   | Except SOURCE and CS pin                                  |
| ESD robustness HBM                     | $V_{\rm ESD\_HBM}$   | -     | 2000   | V    | According to EIA/JESD22                                   |
| ESD robustness CDM                     | $V_{ESD\_CDM}$       | -     | 500    | V    |                                                           |
| Junction temperature range             | T <sub>J</sub>       | -40   | 150    | °C   |                                                           |
| Storage Temperature                    | $T_{STORE}$          | -55   | 150    | °C   |                                                           |
| Thermal Resistance (Junction- Ambient) | $R_{thJA}$           | -     | 185    | K/W  | Setup according to the JEDEC standard JESD51              |

# 4.2 Operating range

Note: Within the operating range, the IC operates as described in the functional description.

Table 6 Operating range

| Parameter          | Symbol    | Limit Values      |                      | Unit | Remark |
|--------------------|-----------|-------------------|----------------------|------|--------|
|                    |           | Min.              | Max.                 |      |        |
| VCC Supply Voltage | $V_{vcc}$ | $V_{ m VCC\_OFF}$ | $V_{	ext{VCC\_OVP}}$ |      |        |



### **Electrical characteristics**

| Junction Temperature of | T <sub>jCon_op</sub> | -40 | T <sub>jCon_OTP</sub> | °C | Max value limited due to OTP |
|-------------------------|----------------------|-----|-----------------------|----|------------------------------|
| controller              |                      |     |                       |    | of controller chip           |

#### **Operating conditions** 4.3

Note:

The electrical characteristics involve the spread of values within the specified supply voltage and junction temperature range T₁ from – 40 °C to 125 °C. Typical values represent the median values, which are related to 25 °C. If not otherwise stated, a supply voltage of  $V_{CC}$  = 18 V is assumed.

**Operating conditions** Table 7

| Parameter                                         | Symbol                   | Li    | mit Valu | es    | Unit | Note / Test Condition                                               |
|---------------------------------------------------|--------------------------|-------|----------|-------|------|---------------------------------------------------------------------|
|                                                   |                          | Min.  | Тур.     | Max.  |      |                                                                     |
| VCC Charge Current                                | I <sub>VCC_Charge1</sub> | -0.35 | -0.20    | -0.09 | mA   | $V_{VCC}$ =0 V, $R_{StartUp}$ =50 M $\Omega$ and $V_{DRAIN}$ =90 V  |
|                                                   | I <sub>VCC_Charge2</sub> | -     | -3.2     | -     | mA   | $V_{VCC}$ =3 V, $R_{StartUp}$ =50 M $\Omega$ and $V_{DRAIN}$ =90 V  |
|                                                   | I <sub>VCC_Charge3</sub> | -5    | -3       | -1    | mA   | $V_{VCC}$ =15 V, $R_{StartUp}$ =50 M $\Omega$ and $V_{DRAIN}$ =90 V |
| Current Consumption, Startup Current              | I <sub>VCC_Startup</sub> | -     | 0.25     | -     | mA   | V <sub>VCC</sub> =15 V                                              |
| Current Consumption, Normal                       | I <sub>VCC_Normal</sub>  | -     | 0.9      | -     | mA   | I <sub>FB</sub> =0 A (No gate switching)                            |
| Current Consumption, Auto Restart                 | I <sub>VCC_AR</sub>      | -     | 410      | -     | μΑ   |                                                                     |
| Current Consumption, Burst Mode –<br>Isolated     | / <sub>VCC_Burst</sub>   | -     | 0.54     | -     | mA   |                                                                     |
| Current Consumption, Burst Mode –<br>Non-Isolated | / <sub>VCC_Burst</sub>   | -     | 0.61     | -     | mA   |                                                                     |
| VCC Turn-on Threshold Voltage                     | $V_{ m VCC\_ON}$         | 15.3  | 16.0     | 16.5  | V    |                                                                     |
| VCC Turn-off Threshold Voltage                    | V <sub>VCC_OFF</sub>     | 9.4   | 10.0     | 10.4  | V    |                                                                     |
| VCC Short Circuit Protection                      | $V_{\text{VCC\_SCP}}$    | -     | 1.1      | 1.9   | V    |                                                                     |
| VCC Turn-off blanking                             | t <sub>VCC_OFF_B</sub>   | -     | 50       | -     | μs   |                                                                     |

#### Internal voltage reference 4.4

#### Table 8 Internal voltage reference

| Parameter                  | Symbol    | Limit Values |      |      | Unit | Note / Test Condition                   |
|----------------------------|-----------|--------------|------|------|------|-----------------------------------------|
|                            |           | Min.         | Тур. | Max. |      |                                         |
| Internal Reference Voltage | $V_{REF}$ | 3.20         | 3.30 | 3.39 | V    | Measured at pin FB I <sub>FB</sub> =0 A |

#### **Gate driver** 4.5

#### Table 9 **Gate driver**

| Parameter                    | Symbol                 | Limit Values |      |      | Unit | Note / Test Condition |
|------------------------------|------------------------|--------------|------|------|------|-----------------------|
|                              |                        | Min.         | Тур. | Max. |      |                       |
| Output voltage at logic low  | $V_{GATE\_LOW}$        | -            | -    | 1.00 | V    |                       |
| Output voltage at logic high | V <sub>GATE_HIGH</sub> | 8            | 10   | 13   | V    |                       |



### **Electrical characteristics**

| Rise Time | $t_{GATE\_RISE}$ | - | 117 | - | ns | Cout = 1.1nF |
|-----------|------------------|---|-----|---|----|--------------|
| Fall Time | $t_{GATE\_FALL}$ | - | 27  | - | ns | Cout = 1.1nF |

#### 4.6 **PWM section**

Table 10 **PWM section** 

| Parameter                                                   | Symbol                | I    | Limit Valu | es   | Unit  | Note / Test            |
|-------------------------------------------------------------|-----------------------|------|------------|------|-------|------------------------|
|                                                             |                       | Min. | Тур.       | Max. |       | Condition              |
| Fixed Oscillator Frequency –                                | $f_{OSC1}$            | 117  | 125        | 133  | kHz   |                        |
| 125 kHz                                                     | $f_{OSC2}$            | 119  | 125        | 131  | k H z | T <sub>j</sub> = 25 °C |
| Fixed Oscillator Frequency –                                | $f_{OSC3}$            | 92   | 100        | 108  | kHz   |                        |
| 100 kHz                                                     | $f_{ m OSC4}$         | 94   | 100        | 106  | kHz   | T <sub>j</sub> = 25 °C |
| Fixed Oscillator Frequency –<br>125 kHz (Active Burst Mode) | f <sub>OSC2_ABM</sub> | 91   | 103        | 114  | kHz   | T <sub>j</sub> = 25 °C |
| Fixed Oscillator Frequency –<br>100 kHz (Active Burst Mode) | f <sub>OSC4_ABM</sub> | 71   | 83         | 94   | k H z | T <sub>j</sub> = 25 °C |
| Fixed Oscillator Frequency –<br>125 kHz (Minimum Fsw)       | f <sub>osc2_min</sub> | 46   | 53         | 61   | kHz   | T <sub>j</sub> = 25 °C |
| Fixed Oscillator Frequency –<br>100 kHz (Minimum Fsw)       | f <sub>OSC4_MIN</sub> | 36   | 43         | 51   | k H z | T <sub>j</sub> = 25 °C |
| Frequency Jittering Range                                   | $F_{JITTER}$          | -    | +/-4       | -    | %     | T <sub>j</sub> = 25 °C |
| Frequency Jittering period                                  | $T_{JITTER}$          | -    | 4          | -    | m s   | T <sub>j</sub> = 25 °C |
| Maximum Duty Cycle                                          | $D_{MAX}$             | 70   | 75         | 80   | %     |                        |
| Feedback Pull-Up Resistor                                   | $R_{\sf FB}$          | 11   | 15         | 20   | kΩ    |                        |
| PWM-OP Gain                                                 | $G_{PWM}$             | 1.91 | 2.03       | 2.16 |       |                        |
| Offset for Voltage Ramp                                     | $V_{PWM}$             | 0.42 | 0.50       | 0.58 | V     |                        |
| Slope Compensation rate –<br>125 kHz                        | $M_{COMP}$            | 52.5 | 61.0       | 68.0 | mV/μs | V <sub>CS</sub> =0 V   |
| Slope Compensation rate -<br>100 kHz                        | $M_{COMP}$            | 41   | 50         | 58   | mV/μs | V <sub>cs</sub> =0 V   |

#### **Error amplifier** 4.7

**Error amplifier** Table 11

| Parameter                         | Symbol Values           |      |      |      |         | Note / Test |
|-----------------------------------|-------------------------|------|------|------|---------|-------------|
|                                   |                         | Min. | Тур. | Max. |         | Condition   |
| Transconductance                  | $G_{ERR_{M}}$           | 2.14 | 2.80 | 3.44 | m A / V |             |
| Transconductance – Burst Mode     | $G_{ERR\_BM}$           | 6.9  | 9.2  | 11.6 | m A / V |             |
| Error Amplifier Source Current    | I <sub>ERR_SOURCE</sub> | 85   | 150  | 223  | μΑ      |             |
| Error Amplifier Sink Current      | I <sub>ERR_SINK</sub>   | 85   | 150  | 223  | μΑ      |             |
| Error Amplifier Reference Voltage | $V_{ERR\_REF}$          | 1.76 | 1.80 | 1.84 | V       |             |



### **Electrical characteristics**

| Error Amplifier Output Dynamic<br>Range of Transconductance | $V_{ m ERR\_DYN}$       | 0.05 | -    | 3.15 | V  |  |
|-------------------------------------------------------------|-------------------------|------|------|------|----|--|
| Error Amplifier Mode Bias Current                           | I <sub>ERR_P_BIAS</sub> | 9.5  | 14.0 | 18.5 | μΑ |  |
| Error Amplifier Mode Threshold                              | $V_{\it ERR\_P\_BIAS}$  | 0.16 | 0.20 | 0.24 | V  |  |

#### 4.8 **Current sense**

#### Table 12 **Current sense**

| Parameter                                                           | Symbol Limit Values   |                            |                           |                            |       | Note / Test Condition          |
|---------------------------------------------------------------------|-----------------------|----------------------------|---------------------------|----------------------------|-------|--------------------------------|
|                                                                     |                       | Min.                       | Тур.                      | Max.                       |       |                                |
| Peak current limitation in normal operation                         | $V_{CS_{-N}}$         | 0.72                       | 0.80                      | 0.88                       | V     | $dv_{sense}/dt = 0.41V/ \mu s$ |
| Peak current limitation in normal operation, 15% of T <sub>ON</sub> | $V_{\rm CS\_N15}$     | 0.74                       | 0.79                      | 0.84                       | V     |                                |
| Leading Edge Blanking time                                          | $t_{	extsf{CS\_LEB}}$ | 70                         | 220                       | 365                        | ns    |                                |
| Peak Current Limitation in Active<br>Burst Mode - High Power        | $V_{\rm CS\_BHP}$     | 0.23                       | 0.27                      | 0.31                       | V     |                                |
| Peak Current Limitation in Active<br>Burst Mode - Low Power         | $V_{CS\_BLP}$         | 0.18                       | 0.22                      | 0.26                       | V     |                                |
| Abnormal CS voltage threshold                                       | V <sub>CS_STG</sub>   | 0.06                       | 0.10                      | 0.15                       | V     |                                |
| Abnormal CS voltage<br>Consecutive Trigger                          | P <sub>CS_STG</sub>   | -                          | 3                         | -                          | cycle |                                |
| Abnormal CS voltage Sample period                                   | tcs_stg_sam           | t <sub>PERIOD</sub> * 0.36 | t <sub>PERIOD</sub> * 0.4 | t <sub>PERIOD</sub> * 0.44 | μs    |                                |

#### **Soft start** 4.9

#### Table 13 **Soft start**

| Parameter                                       | Symbol                        | L    | Limit Values |      |    | Note / Test Condition |
|-------------------------------------------------|-------------------------------|------|--------------|------|----|-----------------------|
|                                                 |                               | Min. | Тур.         | Max. |    |                       |
| Soft-Start time                                 | $t_{	extsf{SS}}$              | 7.3  | 12.0         | 1    | ms |                       |
| Soft-start time step                            | $t_{SS\_S^1}$                 | -    | 3            | -    | ms |                       |
| CS peak voltage at first step of soft start     | V <sub>SS1</sub> <sup>1</sup> | -    | 0.30         | -    | V  | CS peak voltage       |
| Step increment of CS peak voltage in soft start | $V_{\rm SS\_S}^{-1}$          | -    | 0.15         | ı    | V  | CS peak voltage       |

#### 4.10 **Active Burst Mode**

Table 14 **Active Burst Mode** 

| Parameter | Symbol |      | Limit Valu | es   | Unit | Note / Test Condition |
|-----------|--------|------|------------|------|------|-----------------------|
|           |        | Min. | Тур.       | Max. |      |                       |

 $<sup>^{\</sup>mathrm{1}}$  The parameter is not subjected to production test - verified by design/characterization



### **Electrical characteristics**

| Charging current to select burst mode              | I <sub>sel</sub>            | 2.5  | 3.0  | 3.5  | μА |  |
|----------------------------------------------------|-----------------------------|------|------|------|----|--|
| Burst mode selection reference voltage Threshold   | $V_{\mathit{FB\_P\_BIAS1}}$ | 1.65 | 1.73 | 1.80 | V  |  |
| Burst mode selection reference voltage Threshold   | $V_{\mathit{FB\_P\_BIAS2}}$ | 2.76 | 2.89 | 3.01 | V  |  |
| Feedback voltage for entering ABM for high power   | $V_{	extsf{FB\_EBHP}}$      | 0.98 | 1.03 | 1.08 | V  |  |
| Feedback voltage for entering ABM for low power    | $V_{	extsf{FB\_EBLP}}$      | 0.88 | 0.93 | 0.98 | V  |  |
| Blanking time for entering<br>Active Burst Mode    | t <sub>fB_BEB</sub>         | -    | 36   | -    | ms |  |
| Feedback voltage for leaving<br>Active Burst Mode  | $V_{	extsf{FB\_LB}}$        | 2.63 | 2.73 | 2.83 | V  |  |
| Feedback voltage for burst-on – Isolated Case      | $V_{	t FB\_Bon\_ISO}$       | 2.26 | 2.35 | 2.45 | V  |  |
| Feedback voltage for burst-off – Isolated Case     | $V_{FB\_BOff\_ISO}$         | 1.88 | 2.00 | 2.05 | V  |  |
| Feedback voltage for burst-on – Non-Isolated Case  | $V_{FB\_Bon\_NISO}$         | 1.88 | 1.95 | 2.05 | V  |  |
| Feedback voltage for burst-off – Non-Isolated Case | V <sub>FB_BOff_NISO</sub>   | 1.50 | 1.55 | 1.64 | V  |  |

#### Line over voltage protection 4.11

#### Table 15 **Line OVP**

| Parameter                   | Symbol                     | Limit Values |      |      | Unit | Note / Test Condition |
|-----------------------------|----------------------------|--------------|------|------|------|-----------------------|
|                             |                            | Min.         | Тур. | Max. |      |                       |
| Line Over Voltage threshold | $V_{	ext{VIN\_LOVP}}$      | 2.75         | 2.85 | 2.95 | V    |                       |
| Line Over Voltage Blanking  | $t_{	extsf{VIN\_LOVP\_B}}$ | -            | 250  | -    | μs   |                       |

#### V<sub>cc</sub> over voltage protection 4.12

Table 16 V<sub>cc</sub> over voltage protection

| Parameter                  | Symbol                    | L    | imit Valu | es   | Unit | Note / Test Condition |
|----------------------------|---------------------------|------|-----------|------|------|-----------------------|
|                            |                           | Min. | Тур.      | Max. |      |                       |
| VCC Over Voltage threshold | $V_{	ext{VCC\_OVP}}$      | 24.0 | 25.5      | 27.0 | V    |                       |
| VCC Over Voltage blanking  | $t_{	extsf{VCC\_OVP\_B}}$ | -    | 55        | -    | μs   |                       |

#### **Overload protection** 4.13

#### Table 17 **Overload protection**

|--|



### **Electrical characteristics**

|                                                            |                       | Min. | Тур. | Max. |    |  |
|------------------------------------------------------------|-----------------------|------|------|------|----|--|
| Over Load Detection threshold for OLP protection at FB pin | $V_{	extsf{FB\_OLP}}$ | 2.63 | 2.73 | 2.83 | V  |  |
| Over Load Protection Blanking<br>Time                      | $t_{	t FB\_OLP\_B}$   | 30   | 54   | 1    | ms |  |

# 4.14 Thermal protection

### Table 18 Thermal protection

| Parameter                      | Symbol                     | Limit Values |      |      | Unit | Note / Test Condition |
|--------------------------------|----------------------------|--------------|------|------|------|-----------------------|
|                                |                            | Min.         | Тур. | Max. |      |                       |
| Over temperature protection    | $T_{\text{jcon\_OTP}}^{1}$ | 129          | 140  | 150  | °C   |                       |
| Over temperature Hysteresis    | T <sub>jHYS_OTP</sub>      | -            | 40   | -    | °C   |                       |
| Over temperature Blanking Time | $T_{\text{jcon\_OTP\_B}}$  | -            | 50   | -    | μs   |                       |

### 4.15 Low side MOSFET

### Table 19 Low side MOSFET

| Parameter                  | Symbol     | Limit Values |       |      | Unit | Note / Test Condition   |
|----------------------------|------------|--------------|-------|------|------|-------------------------|
|                            |            | Min.         | Тур.  | Max. |      |                         |
| Drain Source On-Resistance | $R_{DSon}$ | -            | 0.22  | 0.29 | Ω    | T <sub>j</sub> = 25 °C  |
|                            |            | -            | 0.311 | -    |      | T <sub>j</sub> = 125 °C |
|                            |            |              |       |      |      |                         |



**Output power curve** 

#### 5 **Output power curve**

The calculated output power curves versus ambient temperature are shown below. The curves are derived based on a typical DCM/CCM flyback in an open frame design setting the maximum T<sub>J</sub> at 125 °C, using minimum pin copper area in a 2 oz copper single sided PCB and steady state operation only (no design margins for abnormal operation modes are included).

The output power figure is for reference only. The actual power can vary depending on a particular design. In a power supply system, appropriate thermal design margins must be considered to make sure that the operation of the device is within the maximum ratings given in section 4.1.



Figure 17 **Output power curve of ICE5xSAG** 



### **Outline dimension**

### **6** Outline dimension



Figure 18 PG-DSO-8



Marking

# 7 Marking



Figure 19 Marking of PG-DSO-8

V 2.3



### **Revision history**

# **Revision history**

| Document version | Date of release | Description of changes                                                                       |  |  |
|------------------|-----------------|----------------------------------------------------------------------------------------------|--|--|
| V 2.0            | 21 Nov 2017     | First release                                                                                |  |  |
| V 2.1            | 27 Feb 2018     | Page 1                                                                                       |  |  |
|                  |                 | Product validation text content revised                                                      |  |  |
| V 2.2            | 2 Mar 2018      | Page 19, Table 5                                                                             |  |  |
|                  |                 | • The symbol of parameter SOURCE voltage changed from V <sub>CC</sub> to V <sub>SOURCE</sub> |  |  |
|                  |                 | • The symbol of parameter VIN voltage changed from V <sub>CS</sub> to V <sub>IN</sub>        |  |  |
|                  |                 | Page 19, Table 5 (refer to errata sheet 10167AERRA)                                          |  |  |
|                  |                 | Add parameters DC current at SOURCE pin and Single pulse current                             |  |  |
|                  |                 | at SOURCE pin                                                                                |  |  |
| V 2.3            | 3 Feb 2020      | Update of CS pin function and description                                                    |  |  |
|                  |                 | (refer to errata sheet ES_2001_PL83_2002_024629)                                             |  |  |

### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2020-02-03
Published by
Infineon Technologies AG
81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference ICE5xSAG

### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.