

# Si8751/52 Data Sheet

### Isolated FET Driver with Pin Control or Diode Emulator Inputs

The Si875x enables new pathways to the creation of custom Solid State Relay (SSR) configurations. The Si875x integrates robust isolation technology with an SSR FET driver. A floating secondary side dc power supply is unnecessary as the product generates its own self-contained gate drive output voltage. When combined with a customer-selected external FET, a complete Solid State Relay is formed, allowing customers to optimize their system for cost, PCB area, power, On-Resistance, and thermal performance.

Customers have a choice of digital input control (Si8751) or diode emulation control (Si8752) to best suit their application. The Si875x integrates versatile outputs that support driving AC or DC load configurations.

The Si875x eliminates the need for bulky mechanical relays which can be difficult to assemble onto PCBs and add switching noise to the system.

Traditional SSRs integrate optocoupler-style LED inputs, which limit the operating temperature range of the solution. The Si875x experiences no such limitation and can support full industrial and automotive temperature ranges with increased stability and longer life.

The Si875x drives FET gates with a nominal 10 V using as little as 1 mA input current. Increasing the input current to 10 mA enables turn-on times as fast as 94  $\mu$ s. Input side voltages on the Si8751 are flexible from 2.25 V to 5.5 V supporting seamless connection to low-power controllers. The Si875x devices provide an Active Miller Clamp to prevent the unintended turn-on of the external FET when a high dV/dt is present on the FET's drain.

The Si875x is qualified to the AEC-Q100 standard, making it suitable for automotive applications. Further, its 2.5 KVrms isolation rating forms the basis for full certification to UL, CSA, VDE, and CQC.

Applications include mechanical relay, photo switch, or SSR replacement in motor control, valve control, HVAC relay, automotive, charging, battery monitoring, ac mains line switching, and more.

The Si8751 and Si8752 come in ROHS-compliant SOIC-8 packaging, providing a compact, industry-standard footprint and generous margin to creepage and clearance requirements.

#### **KEY FEATURES**

- · Drives user-selected external FETs
- Choice of digital input control (Si8751) or diode emulation control (Si8752)
- Internally generated secondary side power supply
- 10 V output with 1 mA input current
- As fast as 82 μs turn-on time and 46 us turn-off time
- Active Miller Clamp to prevent unintended turn-on and reduce inductive chatter
- · Supports AC or DC load switching
- · 2.5 KVrms isolation rating
- · UL, CSA, VDE, and CQC certifications
- AEC-Q100 qualified
- Industrial –40 to 105 °C or Automotive –40 to 125 °C temperature ranges
- ROHS-compliant SOIC-8 Package

#### APPLICATIONS

- Motor Controls
- Valve Controls
- HVAC Relays
- · HEV/EV Automotive Charging
- · Battery Monitoring
- · AC Mains Line Switching

## 1. Ordering Guide

Table 1.1. Si8751/2 Ordering Guide

| Ordering Part Number <sup>1,</sup><br>2 | Input Support   | Package | Temperature Range (Ambient) | Isolation Rating (kVrms) |
|-----------------------------------------|-----------------|---------|-----------------------------|--------------------------|
| Si8751AB-IS                             | Digital CMOS    | SOIC-8  | –40 to 105 °C Industrial    | 2.5 kV                   |
| Si8751AB-AS                             | Digital CMOS    | SOIC-8  | -40 to 125 °C Automotive    | 2.5 kV                   |
| Si8752AB-IS                             | Diode Emulation | SOIC-8  | –40 to 105 °C Industrial    | 2.5 kV                   |
| Si8752AB-AS                             | Diode Emulation | SOIC-8  | -40 to 125 °C Automotive    | 2.5 kV                   |

- 1. "Si" and "SI" are used interchangeably.
- 2. Add an "R" at the end of the device to denote tape and reel option

### 2. System Overview



Figure 2.1. Si8751 Block Diagram



Figure 2.2. Si8752 Block Diagram

The operation of an Si875x channel is analogous to that of an optocoupler and gate driver, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si875x channel is shown in the figure below.



Figure 2.3. Simplified Channel Diagram

A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the Transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and better immunity to magnetic fields. See figure below for more details.



Figure 2.4. Modulation Scheme

#### 2.1 Device Behavior

The following are truth tables for the Si875x family.

Table 2.1. Si8751 Truth Table

| VDD       | IN | Gate |
|-----------|----|------|
| Powered   | Н  | Н    |
| Powered   | L  | L    |
| Unpowered | Х  | L    |

Table 2.2. Si8752 Truth Table

| Input Current        | Gate |
|----------------------|------|
| > I <sub>f(TH)</sub> | Н    |
| < I <sub>f(TH)</sub> | L    |

#### 2.2 Power Supply Connections (Si8751 Only)

The Si8751 requires a 0.1  $\mu$ F bypass capacitor between VDD and GND. The capacitor should be placed as close as possible to the package. To enhance the robustness of a design, the user may also include a 1  $\mu$ f capacitor for bulk decoupling as well as a resistor (50–300  $\Omega$ ) in series with the input if the system is excessively noisy.

#### 2.3 TT Pin Description (Si8751 Only)

The Si8751 provides a pin to control how much current is consumed by the supply when the input pin is logic high. The more current consumed by the input supply, the faster the output can turn on the external FET. This allows the application designer to optimize the tradeoff between power consumption and switching time.

Typically, this pin is connected to the supply ground through a resistor. The greater the value of the resistor, the less current is consumed by the input supply. Values can range from 0  $\Omega$  (shorted to ground) to open (TT not connected).

In addition to a resistor, a capacitor, typically 0.1 µf, can be placed in parallel to the resistor. This allows the device to draw more current to switch the external FET on quickly yet draw less supply current in the steady state. Total power over time is reduced while maintaining fast switching of the FET.



Figure 2.5. Si8751 TT Example



Figure 2.6. Drive Current vs. Time Using TT with Capacitor

#### 2.4 LED Emulator Input (Si8752 Only)



Figure 2.8. Diode Emulator Model and I-V Curve

The Si8752 uses input current to achieve the development of power across the isolation barrier. Therefore, the more current provided to the input, the more power is developed on the isolated side of the device. This translates into a faster turn on time of the external FET. This benefit is limited to an input current of about 15 mA. Beyond that, increasing the input current has little effect on the switching time of the external FET.

#### 2.5 Output Description

The output of the Si875x device develops a positive voltage on the GATE pin with respect to the SOURCE pin. This voltage is used to turn on a typical field effect transistor (FET). Because power is transmitted across the isolation barrier, no isolated supply is required.

This can be used to drive a FET configured as a switch for a dc load. It can also be used to drive a pair of FETs configured as a switch for an ac load. See 3. Applications.

#### 2.6 Miller Clamp

#### 2.6.1 Miller Clamp Description

The Si875x devices provide a clamping device to prevent unintended turn on of the external FET when a high dV/dt is present on the FET's drain. To use this feature, a capacitor is connected between the drain(s) of the FET(s) and one of the MCAPx inputs. A sudden, positive slope on this pin will cause the clamp device within the Si875x to activate and provide a low impedance path between the gate and source pins. This will prevent the FET from being unintentionally turned on.

The Si875x device provides two miller clamp input pins. This allows for both FET's to be protected from unintended turn on when the device is used in an AC switch configuration. In this case each drain is connected to an MCAPx input through a capacitor.

Connection to a MCAPx pin, and use of the Miller Clamp feature, is optional. The device will function as expected if these pins are left unconnected.

#### 2.6.2 Sizing Miller Clamp Capacitors

The recommended value of the capacitor used to connect the drain of the external FET to the Si875x device is typically 10 pf. If the application has a very large dV/dt and the clamp is not adequately keeping the external FET off, then this capacitor value can be increased up to 100 pf. The voltage rating of the capacitor should be greater than or equal to the peak voltage expected at the drain of the FET. The relationship of the capacitor and the dV/dt is governed by the equation:  $C = I_{MC}/(dV/dt)$ ; where:  $I_{MC}$  is the Miller Clamp input current (6mA max, as specified in Electrical Tables), and dV/dt is the expected slew rate.

### 3. Applications

The following examples illustrate typical circuit configurations using the Si8751/52.

### 3.1 DC SSR Example

The Si875x device can be used to control a dc load as shown in the following figure:



Figure 3.1. Driving an FET for DC Load Including Miller Clamp Capacitor

In this configuration, the Si8751 charges the gate of the external FET; turning it on. This switches on power, supplied by VDC, to the load. The output side circuitry is identical if using the Si8752.

#### 3.2 AC SSR Example

The Si875x can be used to control power to an ac load using the following circuit:



Figure 3.2. Driving FETs for AC Load Switching

In this configuration, both FET's are turned on by the charge delivered by the Si8751. This allows ac current to flow to the load. When the Si875x is turned off, charge is drained form the gates of both FET's and the ac current is turned off. The output side circuitry is identical if using the Si8752.

### 4. Electrical Specifications

### **Table 4.1. Electrical Specifications**

- Automotive: VDD=2.25 to 5.5V; GND=0V;  $T_A$ =-40 to +125°C; typical specs at 25°C;  $T_J$ =-40 to +150°C
- Industrial: VDD=2.25 to 5.5V; GND=0V;  $T_A$ =-40 to +105°C; typical specs at 25°C;  $T_J$ =-40 to +150°C

| Parameter                                 | Symbol              | Test Condition                         | Min        | Тур  | Max        | Unit |
|-------------------------------------------|---------------------|----------------------------------------|------------|------|------------|------|
| Si8751 Only                               |                     |                                        |            |      |            |      |
| Input Side                                |                     |                                        |            |      |            |      |
| Supply Voltage                            | VDD                 |                                        | 2.25       | 3.3  | 5.5        | V    |
| Supply Current                            | IDD                 | IN = 0V                                | _          | 140  | _          | nA   |
|                                           | -                   | IN = VDD, TT = GND                     | _          | 13.8 | 17         | mA   |
|                                           |                     | IN = VDD, TT = 10 kΩ                   | _          | 7.8  | 9.5        | mA   |
|                                           |                     | IN = VDD, TT unconnected               | _          | 1.5  | 1.8        | mA   |
| High Level Input Voltage                  | V <sub>IH</sub>     |                                        | 50% of VDD | _    | _          | V    |
| Low Level Input Voltage                   | V <sub>IL</sub>     |                                        | _          | _    | 25% of VDD | V    |
| Input Hystersis                           | V <sub>HYS</sub>    |                                        | _          | 180  | _          | mV   |
| Driver Side                               |                     |                                        |            |      |            |      |
| GATE Off Voltage                          | V <sub>G(OFF)</sub> | IN = 0 V                               | _          | 0    | _          | mV   |
| GATE On Voltage                           | V <sub>G(ON)</sub>  | IN = VDD, TT = GND                     | 7.5        | 10   | 13         | V    |
|                                           |                     | IN = VDD, TT = 10 kΩ                   | 9          | 10.8 | 13         | V    |
|                                           | -                   | IN = VDD, TT unconnected               | 9          | 10.8 | 13         | V    |
| GATE On Impedance                         | R <sub>G</sub>      | IN = VDD, TT = GND                     | _          | 162  | 330        | kΩ   |
|                                           |                     | IN = VDD, TT = 10 kΩ                   | _          | 265  | 370        | kΩ   |
|                                           |                     | IN = VDD, TT unconnected               | _          | 1.5  | 1.85       | ΜΩ   |
| Turn-off Time                             | T <sub>G(OFF)</sub> | IN = 0 V                               | _          | 15   | 35         | μs   |
| Turn-on Time (50% of V <sub>G(ON)</sub> ) | T <sub>G(ON)</sub>  | TT = GND                               | _          | 42   | 120        | μs   |
|                                           |                     | TT = 10 kΩ                             | _          | 58   | 170        | μs   |
|                                           | -                   | TT unconnected                         | _          | 286  | 650        | μs   |
| Turn-on Time (90% of V <sub>G(ON)</sub> ) | T <sub>G(ON)</sub>  | TT = GND                               | _          | 85.3 | 190        | μs   |
|                                           |                     | TT = 10 kΩ                             | _          | 130  | 260        | μs   |
|                                           |                     | TT unconnected                         | _          | 0.7  | 1.2        | ms   |
| Si8752 Only                               |                     |                                        |            |      |            |      |
| Input Side                                |                     |                                        |            |      |            |      |
| Input Current                             | I <sub>F(ON)</sub>  |                                        | 1.0        | _    | 30.0       | mA   |
| Guaranteed Off Current                    | I <sub>F(OFF)</sub> |                                        | _          | _    | 10         | μA   |
| Forward Voltage (OFF)                     | V <sub>F(OFF)</sub> | Measured ANODE with respect to Cathode |            | 0    | _          | V    |

| Parameter                                 | Symbol              | Test Condition                                                         | Min  | Тур  | Max  | Unit  |
|-------------------------------------------|---------------------|------------------------------------------------------------------------|------|------|------|-------|
| Forward Voltage (ON)                      | V <sub>F(ON)</sub>  | 1 mA < I <sub>F</sub> < 10 mA, measured ANODE with respect to cathode  | 1.8  | _    | 2.35 | V     |
|                                           |                     | 10 mA < I <sub>F</sub> < 30 mA, measured ANODE with respect to cathode | 2.03 | _    | 2.7  | V     |
| Driver Side                               | '                   |                                                                        |      |      |      |       |
| GATE Off Voltage                          | V <sub>G(OFF)</sub> | I <sub>F</sub> = 0 mA                                                  | _    | 0    | _    | mV    |
| GATE On Voltage                           | V <sub>G(ON)</sub>  | I <sub>F</sub> = 1 mA                                                  | 8    | 10.3 | 13   | V     |
|                                           |                     | I <sub>F</sub> = 10 mA                                                 | 8    | 10.3 | 13   | V     |
|                                           |                     | I <sub>F</sub> = 30 mA                                                 | 8    | 10.9 | 13   | V     |
| GATE On Impedance                         | R <sub>G</sub>      | I <sub>F</sub> = 1 mA                                                  | _    | 2.7  | 3.5  | ΜΩ    |
|                                           |                     | I <sub>F</sub> = 10 mA                                                 | _    | 194  | 300  | kΩ    |
|                                           |                     | I <sub>F</sub> = 30 mA                                                 | _    | 168  | 290  | kΩ    |
| Turn-off Time                             | T <sub>G(OFF)</sub> | I <sub>F</sub> = 0 mA                                                  | _    | 15   | 35   | μs    |
| Turn-on Time (50% of V <sub>G(ON)</sub> ) | T <sub>G(ON)</sub>  | I <sub>F</sub> = 1 mA                                                  | _    | 463  | 720  | μs    |
|                                           |                     | I <sub>F</sub> = 10 mA                                                 | _    | 41   | 125  | μs    |
|                                           |                     | I <sub>F</sub> = 30 mA                                                 | _    | 36   | 90   | μs    |
| Turn-on Time (90% of V <sub>G(ON)</sub> ) | T <sub>G(ON)</sub>  | I <sub>F</sub> = 1 mA                                                  | _    | 1.1  | 1.49 | ms    |
|                                           |                     | I <sub>F</sub> = 10 mA                                                 | _    | 94   | 190  | μs    |
|                                           |                     | I <sub>F</sub> = 30 mA                                                 | _    | 82   | 180  | μs    |
| Si8751 and Si8752                         |                     |                                                                        |      |      |      |       |
| Miller Clamp Current                      | I <sub>MC</sub>     | Max input current                                                      | _    |      | 6    | mA    |
| Miller Clamp Pull-Down Current            | I <sub>G</sub>      | I <sub>MC</sub> = 50 μA; V <sub>Gate</sub> = 1 V                       | 5    | 12.8 | _    | mA    |
| Gate OFF Impedance                        |                     | I <sub>F</sub> = 0 mA (Si8752)                                         | _    | 21.5 | _    | ΜΩ    |
|                                           |                     | IN = 0 V (Si8751)                                                      |      |      |      |       |
| Common Mode Transient Immunity            |                     | VCM = 1500 V                                                           | 20   |      | _    | kV/μs |

<sup>1.</sup> All measurements use 100 pF gate capacitance load unless specified.

#### 4.1 Test Circuits

The following figure depicts a common-mode transient immunity test circuit:



Figure 4.1. Common-Mode Transient Immunity Test Circuit

#### 4.2 Regulatory Information

Table 4.2. Regulatory Information<sup>1,2</sup>

#### **CSA**

The Si875x is certified under CSA Component Acceptance Notice 5A. For more details, see Master Contract Number 232873.

60950-1: Up to 125 V<sub>RMS</sub> reinforced insulation working voltage; up to 600 V<sub>RMS</sub> basic insulation working voltage.

### **VDE**

The Si875x is certified according to VDE 0884-10. For more details, see Certificate 40018443.

VDE 0884-10: Up to 630  $V_{peak}$  for basic insulation working voltage.

### UL

The Si875x is certified under UL1577 component recognition program. For more details, see File E257455.

Rated up to 2500  $V_{\mbox{\scriptsize RMS}}$  isolation voltage for basic protection.

#### CQC

The Si875x is certified under GB4943.1-2011. For more details, see Certificate CQC17001177960.

Rated up to 125 V<sub>RMS</sub> reinforced insulation working voltage; up to 600 V<sub>RMS</sub> basic insulation working voltage.

- 1. Regulatory Certifications apply to 2.5 kV $_{RMS}$  rated devices which are production tested to 3.0 kV $_{RMS}$  for 1 sec.
- 2. For more information, see 1. Ordering Guide.

Table 4.3. Insulation and Safety-Related Specifications

| Parameter                      | Symbol          | Test Condition | SOIC-8 Value     | Unit |
|--------------------------------|-----------------|----------------|------------------|------|
| Nominal External Air Gap       | CLR             |                | 4.7              | mm   |
| (Clearance)                    |                 |                |                  |      |
| Nominal External Tracking      | CPG             |                | 3.9              | mm   |
| (Creepage)                     |                 |                |                  |      |
| Minimum Internal Gap           | DTI             |                | 0.008            | mm   |
| (Internal Clearance)           |                 |                |                  |      |
| Tracking Resistance            | PTI             | IEC60112       | 600              | V    |
| Erosion Depth                  | ED              |                | 0.04             | mm   |
| Resistance                     | R <sub>IO</sub> |                | 10 <sup>12</sup> | Ω    |
| (Input-Output) <sup>1</sup>    |                 |                |                  |      |
| Capacitance                    | C <sub>IO</sub> | f = 1 MHz      | 0.5              | pF   |
| (Input-Output) <sup>1</sup>    |                 |                |                  |      |
| Input Capacitance <sup>2</sup> | C <sub>I</sub>  |                | 3.0              | pF   |

- 1. To determine resistance and capacitance, the Si875x is converted into a 2-terminal device. All pins on side 1 are shorted to create terminal 1, and all pins on side 2 are shorted to create terminal 2. The parameters are then measured between these two terminals.
- 2. Measured from input pin to ground.

Table 4.4. IEC 60664-1 Ratings

| Parameter                   | Test Condition                              | SOIC-8 Specification |
|-----------------------------|---------------------------------------------|----------------------|
| Basic Isolation Group       | Material Group                              | 1                    |
| Installation Classification | Rated Mains Voltages < 150 V <sub>RMS</sub> | I-IV                 |
|                             | Rated Mains Voltages < 300 V <sub>RMS</sub> | 1-111                |
|                             | Rated Mains Voltages < 400 V <sub>RMS</sub> | 1-11                 |
|                             | Rated Mains Voltages < 600 V <sub>RMS</sub> | I-II                 |

Table 4.5. VDE 0884 Insulation Characteristics<sup>1</sup>

| Parameter                          | Symbol            | Test Condition                                                                                                                   | Characteristic   | Unit   |
|------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------|--------|
| Maximum Working Insulation Voltage | V <sub>IORM</sub> |                                                                                                                                  | 630              | V peak |
| Input to Output Test Voltage       | V <sub>PR</sub>   | Method b1 (V <sub>IORM</sub> x 1.875 = V <sub>PR</sub> , 100% Production Test, t <sub>m</sub> = 1 sec, Partial Discharge < 5 pC) | 1181             | V peak |
| Transient Overvoltage              | V <sub>IOTM</sub> | t = 60 sec                                                                                                                       | 4000             | V peak |
| Surge Voltage                      | V <sub>IOSM</sub> | Tested per IEC 60065 with surge voltage of 1.2 µs/50 µs Si875x tested with 4000 V                                                | 3077             | Vpeak  |
| Pollution Degree                   |                   |                                                                                                                                  | 2                |        |
| (DIN VDE 0110, Table 1)            |                   |                                                                                                                                  |                  |        |
| Insulation Resistance at           | R <sub>S</sub>    |                                                                                                                                  | >10 <sup>9</sup> | Ω      |
| $T_S$ , $V_{IO} = 500 V$           |                   |                                                                                                                                  |                  |        |

Table 4.6. IEC Safety Limiting Values<sup>1</sup>

| Parameter            | Symbol         | Test Condition             | SOIC-8 | Unit |
|----------------------|----------------|----------------------------|--------|------|
| Safety Temperature   | T <sub>S</sub> |                            | 150    | °C   |
| Safety Input Current | I <sub>S</sub> | θ <sub>JA</sub> = 110 °C/W | 206    | mA   |
| (Si8751)             |                | VDD = 5.5 V,               |        |      |
|                      |                | T <sub>J</sub> = 150 °C,   |        |      |
|                      |                | T <sub>A</sub> = 25 °C     |        |      |
|                      |                | θ <sub>JA</sub> = 110 °C/W | 313    | mA   |
|                      |                | VDD = 3.63 V,              |        |      |
|                      |                | T <sub>J</sub> = 150 °C,   |        |      |
|                      |                | T <sub>A</sub> = 25 °C     |        |      |
|                      |                | θ <sub>JA</sub> = 110 °C/W | 413    | mA   |
|                      |                | VDD = 2.75 V,              |        |      |
|                      |                | T <sub>J</sub> = 150 °C,   |        |      |
|                      |                | T <sub>A</sub> = 25 °C     |        |      |
| Safety Input Current | I <sub>S</sub> | θ <sub>JA</sub> = 110 °C/W | 454    | mA   |
| (Si8752)             |                | VF = 2.5 V,                |        |      |
|                      |                | T <sub>J</sub> = 150 °C,   |        |      |
|                      |                | T <sub>A</sub> = 25 °C     |        |      |

<sup>1.</sup> Maintenance of the safety data is ensured by protective circuits. The Si875x provides a climate classification of 40/125/21.

| Parameter                | Symbol         | Test Condition             | SOIC-8 | Unit |
|--------------------------|----------------|----------------------------|--------|------|
| Safety Input Power       | P <sub>S</sub> | θ <sub>JA</sub> = 110 °C/W | 1136   | mW   |
| (Si8752)                 |                | VF = 2.5 V,                |        |      |
|                          |                | T <sub>J</sub> = 150 °C,   |        |      |
|                          |                | T <sub>A</sub> = 25 °C     |        |      |
| Device Power Dissipation | P <sub>D</sub> |                            | 1      | W    |

<sup>1.</sup> Maximum value allowed in the event of a failure. Refer to the thermal derating curves below.

**Table 4.7. Thermal Characteristics** 

| Parameter                                | Symbol           | SOIC-8 | Unit |
|------------------------------------------|------------------|--------|------|
| IC Junction-to-Air<br>Thermal Resistance | $\theta_{ m JA}$ | 110    | °C/W |



Figure 4.2. Thermal Derating Curve for Safety Limiting Current (Si8751)



Figure 4.3. Thermal Derating Curve for Safety Limiting Current (Si8752)

Table 4.8. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                                                 | Symbol              | Min  | Max       | Units            |
|---------------------------------------------------------------------------|---------------------|------|-----------|------------------|
| Storage Temperature                                                       | T <sub>STG</sub>    | -65  | +150      | °C               |
| Operating Temperature                                                     | T <sub>A</sub>      | -40  | +125      | °C               |
| Junction Temperature                                                      | T <sub>J</sub>      | _    | +150      | °C               |
| Input-side supply voltage (Si8751)                                        | VDD                 | -0.6 | 6.0       | V                |
| Voltage on any input side pin with respect to ground (pin 4, Si8751 only) | V <sub>IO</sub>     | -0.5 | VDD + 0.5 | V                |
| Average Forward Anode Current (Si8752)                                    | I <sub>F(AVG)</sub> | _    | 30        | mA               |
| Reverse Anode Voltage (Si8752)                                            | V <sub>R</sub>      | _    | 0.3       | V                |
| Lead Solder Temperature (10 s)                                            |                     | _    | 260       | °C               |
| ESD Rating, HBM                                                           |                     | _    | 3500      | V                |
| ESD Rating, CDM                                                           |                     | _    | 2000      | V                |
| Maximum Isolation Voltage (Input to Output) (1 sec)                       |                     | _    | 3000      | V <sub>RMS</sub> |
| SOIC-8                                                                    |                     |      |           |                  |
| Latch-up Immunity                                                         |                     | _    | 400       | kV/μs            |

<sup>1.</sup> Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions specified in the operational sections of this data sheet.

#### 4.3 Typical Operating Characteristics



12 10 Gate Voltage (V) 4 lanode = 1 mA lanode = 5 mA 2 lanode = 10 mA lanode ≥ 15 mA 40 60 80 0 20 100 120 -40 -20 Temperature (°C)

Figure 4.4. Si8751 Typical Gate Voltage vs. Temperature and TT

Figure 4.5. Si8752 Typical Gate Voltage vs. Temperature and Anode Current





Figure 4.6. Si8751 Typical Turn-On Time vs. Temperature and TT with 100 pF Load (50% of Output)

Figure 4.7. Si8752 Typical Turn-On Time vs. Temperature and Anode Current with 100 pF Load (50% of Output)



Figure 4.8. Si8751 Typical Turn-On Time vs. Temperature and TT with 100 pF Load (90% of Output)



Figure 4.9. Si8752 Typical Turn-On Time vs. Temperature and Anode Current with 100 pF Load (90% of Output)



Figure 4.10. Si8751 Typical Turn-On Time vs. Capacitance and TT (50% of Output)



Figure 4.11. Si8752 Typical Turn-On Time vs. Capacitance and Anode Current (50% of Output)





Figure 4.12. Si8751 Typical Turn-On Time vs. Capacitance and TT (90% of Output)

Figure 4.13. Si8752 Typical Turn-On Time vs. Capacitance and Anode Current (90% of Output)

### 5. Pin Descriptions

### 5.1 Si8751 Pin Descriptions



Figure 5.1. Pin Assignments Si8751

Table 5.1. Si8751 Pin Descriptions

| Pin | Name   | Description                             |
|-----|--------|-----------------------------------------|
| 1   | VDD    | Input side power supply                 |
| 2   | TT     | Turn-on time control (optional)         |
| 3   | IN     | Digital control input                   |
| 4   | GND    | Input side ground                       |
| 5   | SOURCE | Connection to switch FET Source         |
| 6   | MCAP2  | Miller capacitance control 2 (optional) |
| 7   | MCAP1  | Miller capacitance control 1 (optional) |
| 8   | GATE   | Connection to switch FET Gate           |

### 5.2 Si8752 Pin Descriptions



Figure 5.2. Pin Assignments Si8752

Table 5.2. Si8752 Pin Descriptions

| Pin | Name    | Description                             |
|-----|---------|-----------------------------------------|
| 1   | NC      | No Connect                              |
| 2   | ANODE   | Anode of LED emulator                   |
| 3   | NC      | No Connect                              |
| 4   | CATHODE | Cathode of LED emulator                 |
| 5   | SOURCE  | Connection to switch FET Source         |
| 6   | MCAP2   | Miller capacitance control 2 (optional) |
| 7   | MCAP1   | Miller capacitance control 1 (optional) |
| 8   | GATE    | Connection to switch FET Gate           |

### 6. Package Outlines

### 6.1 Package Outline: 8-Pin Narrow Body SOIC

SIDE VIEW

The figure below illustrates the package details for the Si875x in an 8-pin narrow-body SOIC package. The table below lists the values for the dimensions shown in the illustration.



Figure 6.1. 8-Pin Narrow Body SOIC Package

SEE DETAIL A

END VIEW

Table 6.1. 8-Pin Narrow Body SOIC Package Diagram Dimensions

| Symbol | Millimeters |          |  |
|--------|-------------|----------|--|
|        | Min         | Max      |  |
| A      | 1.35        | 1.75     |  |
| A1     | 0.10        | 0.25     |  |
| A2     | 1.40 REF    | 1.55 REF |  |
| В      | 0.33        | 0.51     |  |
| С      | 0.19        | 0.25     |  |
| D      | 4.80        | 5.00     |  |
| E      | 3.80        | 4.00     |  |
| e      | 1.27 BSC    |          |  |
| Н      | 5.80        | 6.20     |  |
| h      | 0.25        | 0.50     |  |
| L      | 0.40        | 1.27     |  |
| α      | 0°          | 8°       |  |

#### 7. Land Patterns

### 7.1 Land Pattern: 8-Pin Narrow Body SOIC

The figure below illustrates the recommended land pattern details for the Si875x in an 8-pin narrow-body SOIC. The table below lists the values for the dimensions shown in the illustration.



Figure 7.1. 8-Pin Narrow Body SOIC Land Pattern

Table 7.1. 8-Pin Narrow Body SOIC Land Pattern Dimensions

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad Column Spacing | 5.40 |
| E         | Pad Row Pitch      | 1.27 |
| X1        | Pad Width          | 0.60 |
| Y1        | Pad Length         | 1.55 |

- 1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X173-8N for Density Level B (Median Land Protrusion).
- 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

## 8. Top Markings

### 8.1 8-Pin Narrow Body SOIC



**Table 8.1. Top Marking Explanation** 

| Line 1 Marking: | Customer Part Number | Si875 = ISOdriver product series                            |  |
|-----------------|----------------------|-------------------------------------------------------------|--|
|                 |                      | X: 1 = Digital input, 2 = LED emulator input                |  |
|                 |                      | A: Reserved                                                 |  |
|                 |                      | V: B = 2.5 kV isolation rating                              |  |
| Line 2 Marking: | TTTTTT = Mfg code    | Manufacturing Code from Assembly Purchase Order form.       |  |
| Line 3 Marking: | YY = Year            | Assigned by the Assembly House. Corresponds to the year and |  |
|                 | WW = Work week       | workweek of the mold date.                                  |  |

### 9. Revision History

### Revision A, July 2022

· Added Agile data sheet revision in footer

### Revision 1.0, December 2017

• Significant edits with production electrical specifications and load switching diagram.

### Revision 0.5, September 2016

• Significant edits with production electrical specifications.

#### Revision 0.1, May 2016

· Initial revision.

# **Table of Contents**

| 1. | Ordering Guide                              | • | 2  |
|----|---------------------------------------------|---|----|
| 2. | System Overview                             |   | 3  |
|    | 2.1 Device Behavior                         |   | 4  |
|    | 2.2 Power Supply Connections (Si8751 Only)  |   | 5  |
|    | 2.3 TT Pin Description (Si8751 Only)        |   | 5  |
|    | 2.4 LED Emulator Input (Si8752 Only)        |   | 5  |
|    | 2.5 Output Description                      |   | 6  |
|    | 2.6 Miller Clamp                            |   |    |
|    | 2.6.1 Miller Clamp Description              |   |    |
|    | 2.6.2 Sizing Miller Clamp Capacitors        |   |    |
| 3. | Applications                                |   |    |
|    | 3.1 DC SSR Example                          |   |    |
|    | 3.2 AC SSR Example                          |   | 7  |
| 4. | Electrical Specifications                   |   | 8  |
|    | 4.1 Test Circuits                           |   | 10 |
|    | 4.2 Regulatory Information                  |   | 10 |
|    | 4.3 Typical Operating Characteristics       |   | 16 |
| 5. | Pin Descriptions                            |   | 19 |
|    | 5.1 Si8751 Pin Descriptions                 |   | 19 |
|    | 5.2 Si8752 Pin Descriptions                 |   | 20 |
| 6. | Package Outlines                            |   | 21 |
|    | 6.1 Package Outline: 8-Pin Narrow Body SOIC |   |    |
| 7  | Land Patterns                               |   |    |
| ٠. | 7.1 Land Pattern: 8-Pin Narrow Body SOIC    |   |    |
| _  | ·                                           |   |    |
| 8. | Top Markings                                |   |    |
|    | 8.1 8-Pin Narrow Body SOIC                  |   | 24 |
| 9. | Revision History                            |   | 25 |





**Portfolio** skyworksinc.com



Quality skyworksinc.com/quality



Support & Resources skyworksinc.com/support

### Copyright © 2022 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, ClockBuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.