# **3.3 V ECL Dual Differential 2:1 Multiplexer**

#### Description

The MC100LVEL56 is a dual, fully differential 2:1 multiplexer. The differential data path makes the device ideal for multiplexing low skew clock or other skew sensitive signals.

The device features both individual and common select inputs to address both data path and random logic applications.

The differential inputs have special circuitry which ensures device stability under open input conditions. When both differential inputs are left open the D input will pull down to  $V_{EE}$ , The  $\overline{D}$  input will bias around  $V_{CC}/2$  forcing the Q output LOW.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

#### Features

- 580 ps Typical Propagation Delays
- Separate and Common Select
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors on D(s), SEL(s), and COM\_SEL
- Q Output will Default LOW with Inputs Open or at V<sub>EE</sub>
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com



SOIC-20 WB DW SUFFIX CASE 751D

#### MARKING DIAGRAM\*



WW = Work Week

G = Pb-Free Package

\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

#### **ORDERING INFORMATION**

| Device           | Package                 | Shipping <sup>†</sup> |
|------------------|-------------------------|-----------------------|
| MC100LVEL56DWG   | SOIC-20 WB<br>(Pb-Free) | 38 Units/Tube         |
| MC100LVEL56DWR2G | SOIC-20 WB<br>(Pb-Free) | 1000/Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.



#### Table 1. PIN DESCRIPTION

| PIN                                 | FUNCTION                 |  |  |  |  |  |
|-------------------------------------|--------------------------|--|--|--|--|--|
| D0a* - D1a*                         | ECL Input Data a         |  |  |  |  |  |
| <u>D0a</u> * - <u>D1a</u> *         | ECL Input Data a Invert  |  |  |  |  |  |
| D0b* – D1b*                         | ECL Input Data b         |  |  |  |  |  |
| <u>D0b</u> * – <u>D1b</u> *         | ECL Input Data b Invert  |  |  |  |  |  |
| SEL0* - SEL1*                       | ECL Indiv. Select Input  |  |  |  |  |  |
| COM_SEL*                            | ECL Common Select Input  |  |  |  |  |  |
| V <sub>BB0</sub> , V <sub>BB1</sub> | Output Reference Voltage |  |  |  |  |  |
| Q0 – Q1                             | ECL True Outputs         |  |  |  |  |  |
| <u>Q0</u> – <u>Q1</u>               | ECL Inverted Outputs     |  |  |  |  |  |
| V <sub>CC</sub>                     | Positive Supply          |  |  |  |  |  |
| V <sub>EE</sub>                     | Negative Supply          |  |  |  |  |  |

\* Pins will default LOW when left open.

### Table 2. TRUTH TABLE

| SEL0 | SEL1 | COM_SEL | Q0,<br>Q0 | Q1,<br>Q1 |
|------|------|---------|-----------|-----------|
| Х    | Х    | Н       | а         | а         |
| L    | L    | L       | b         | b         |
| L    | Н    | L       | b         | а         |
| Н    | Н    | L       | а         | а         |
| Н    | L    | L       | а         | b         |

| Characteristics                                                     | Value                            |
|---------------------------------------------------------------------|----------------------------------|
| Internal Input Pulldown Resistor                                    | 75 ΚΩ                            |
| Internal Input Pullup Resistor                                      | N/A                              |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Device Model | > 2 kV<br>> 200 V<br>> 4 kV      |
| Moisture Sensitivity, (Note 1)<br>Pb-Free                           | Level 3                          |
| Flammability Rating<br>Oxygen Index                                 | UL 94 V–0 @ 0.125 in<br>28 to 34 |
| Transistor Count                                                    | 147                              |
| Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup                   | Test                             |

#### Table 3. ATTRIBUTES

1. For additional information, see Application Note AND8003/D.

#### Table 4. MAXIMUM RATINGS

| Symbol           | Parameter                                                                                                                                                                          | Condition 1           | Condition 2                                                       | Rating            | Unit |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------|-------------------|------|
| V <sub>CC</sub>  | PECL Mode Power Supply                                                                                                                                                             | V <sub>EE</sub> = 0 V |                                                                   | 8 to 0            | V    |
| $V_{\text{EE}}$  | NECL Mode Power Supply                                                                                                                                                             | V <sub>CC</sub> = 0 V |                                                                   | -8 to 0           | V    |
| VI               | $ \begin{array}{lll} \mbox{PECL Mode Input Voltage} & \mbox{V}_{\mbox{EE}} = 0 \ \mbox{V} \\ \mbox{NECL Mode Input Voltage} & \mbox{V}_{\mbox{CC}} = 0 \ \mbox{V} \\ \end{array} $ |                       | $\begin{array}{l} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6 to 0<br>–6 to 0 | V    |
| I <sub>out</sub> | Output Current                                                                                                                                                                     | Continuous<br>Surge   |                                                                   | 50<br>100         | mA   |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                                                                                                                                                        |                       |                                                                   | ± 0.5             | mA   |
| T <sub>A</sub>   | Operating Temperature Range                                                                                                                                                        |                       |                                                                   | -40 to +85        | °C   |
| T <sub>stg</sub> | Storage Temperature Range                                                                                                                                                          |                       |                                                                   | -65 to +150       | °C   |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)                                                                                                                                           | 0 lfpm<br>500 lfpm    |                                                                   |                   | °C/W |
| θJC              | Thermal Resistance (Junction-to-Case)                                                                                                                                              | Standard Board        | SOIC-20 WB                                                        | 30 to 35          | °C/W |
| T <sub>sol</sub> | Wave Solder (Pb-Free)                                                                                                                                                              | < 2 to 3 sec @ 260°C  |                                                                   | 265               | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

|                 |                                                                                                                             |             | -40°C |            |             | 25°C |            |             | 85°C |            |      |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------------|------|------------|-------------|------|------------|------|
| Symbol          | Characteristic                                                                                                              | Min         | Тур   | Max        | Min         | Тур  | Max        | Min         | Тур  | Max        | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                                        |             | 20    | 24         |             | 20   | 24         |             | 20   | 24         | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                                | 2215        | 2295  | 2420       | 2275        | 2345 | 2420       | 2275        | 2345 | 2420       | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                                 | 1470        | 1605  | 1745       | 1490        | 1595 | 1680       | 1490        | 1595 | 1680       | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                                           | 2135        |       | 2420       | 2135        |      | 2420       | 2135        |      | 2420       | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                                            | 1490        |       | 1825       | 1490        |      | 1825       | 1490        |      | 1825       | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                                                                                    | 1.92        |       | 2.04       | 1.92        |      | 2.04       | 1.92        |      | 2.04       | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3)<br>$V_{pp} < 500 \text{ mV}$<br>$V_{pp} \ge 500 \text{ mV}$ | 1.3<br>1.5  |       | 2.9<br>2.9 | 1.2<br>1.4  |      | 2.9<br>2.9 | 1.2<br>1.4  |      | 2.9<br>2.9 | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                                          |             |       | 150        |             |      | 150        |             |      | 150        | μA   |
| Ι <sub>ΙL</sub> | Input LOW Current<br>Dn<br>Dn                                                                                               | 0.5<br>-600 |       |            | 0.5<br>-600 |      |            | 0.5<br>-600 |      |            | μΑ   |

#### Table 5. LVPECL DC CHARACTERISTICS (V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm 0.3$  V.

2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>(min) and 1 V.

|                 |                                                                                                                             |             | <b>−40°C</b> |             |             | 25°C  |             |             | 85°C  |             |      |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|--------------|-------------|-------------|-------|-------------|-------------|-------|-------------|------|
| Symbol          | Characteristic                                                                                                              | Min         | Тур          | Max         | Min         | Тур   | Max         | Min         | Тур   | Max         | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                                        |             | 20           | 24          |             | 20    | 24          |             | 20    | 24          | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                                | -1085       | -1005        | -880        | -1025       | -955  | -880        | -1025       | -955  | -880        | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                                 | -1830       | -1695        | -1555       | -1810       | -1705 | -1620       | -1810       | -1705 | -1620       | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                                           | -1165       |              | -880        | -1165       |       | -880        | -1165       |       | -880        | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                                            | -1810       |              | -1475       | -1810       |       | -1475       | -1810       |       | -1475       | mV   |
| $V_{BB}$        | Output Voltage Reference                                                                                                    | -1.38       |              | -1.26       | -1.38       |       | -1.26       | -1.38       |       | -1.26       | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3)<br>$V_{pp} < 500 \text{ mV}$<br>$V_{pp} \ge 500 \text{ mV}$ | -2.0<br>1.8 |              | -0.4<br>0.4 | -2.1<br>1.9 |       | -0.4<br>0.4 | -2.1<br>1.9 |       | -0.4<br>0.4 | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                                          |             |              | 150         |             |       | 150         |             |       | 150         | μA   |
| IIL             | Input LOW Current<br>Dn<br>Dn                                                                                               | 0.5<br>600  |              |             | 0.5<br>600  |       |             | 0.5<br>600  |       |             | μA   |

#### Table 6. LVNECL DC CHARACTERISTICS (V<sub>CC</sub> = 0.0 V; V<sub>EE</sub> = -3.3 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm 0.3$  V.

2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

|                                      |                                                                      | <b>−40°C</b>      |     |                   | 25°C              |     |                   | 85°C              |     |                   |      |
|--------------------------------------|----------------------------------------------------------------------|-------------------|-----|-------------------|-------------------|-----|-------------------|-------------------|-----|-------------------|------|
| Symbol                               | Characteristic                                                       | Min               | Тур | Max               | Min               | Тур | Max               | Min               | Тур | Max               | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency<br>(See Figure 2, F <sub>max</sub> /JITTER) |                   |     |                   |                   | 1   |                   |                   |     |                   | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output<br>D<br>SEL<br>COMSEL                    | 400<br>430<br>430 |     | 600<br>730<br>730 | 420<br>440<br>440 | 440 | 620<br>740<br>740 | 440<br>450<br>450 |     | 640<br>750<br>750 | ps   |
| t <sub>SKEW</sub>                    | Within-Device Skew (Note 2)                                          |                   | 40  | 80                |                   | 40  | 80                |                   | 40  | 80                | ps   |
| t <sub>SKEW</sub>                    | Duty Cycle Skew (Note 3)                                             |                   |     | 100               |                   |     | 100               |                   |     | 100               | ps   |
| t <sub>JITTER</sub>                  | Random Clock Jitter (RMS)                                            |                   |     |                   |                   | 1.5 |                   |                   |     |                   | ps   |
| V <sub>PP</sub>                      | Input Swing (Note 4)                                                 | 150               |     | 1000              | 150               |     | 1000              | 150               |     | 1000              | mV   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q<br>(20% – 80%)                              | 200               |     | 540               | 200               |     | 540               | 200               |     | 540               | ps   |

### Table 7. AC CHARACTERISTICS ( $V_{CC}$ = 3.3 V; $V_{EE}$ = 0.0 V or $V_{CC}$ = 0.0 V; $V_{EE}$ = -3.3 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1.  $V_{EE}$  can vary ±0.3 V.

2. Within-device skew is defined as identical transitions on similar paths through a device.

3. Duty cycle skew is defined only for differential operation when the delays are measured from the cross point of the inputs to the cross point of the outputs.

4. V<sub>PP</sub>(min) is minimum input swing for which AC parameters are guaranteed.



Driver Device  $\overline{Q}$   $\overline{Z_0} = 50 \Omega$  $\overline{Q}$   $\overline{Z_0} = 50 \Omega$  $\overline{D}$   $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D}$  $\overline{D$ 

Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.)

**Resource Reference of Application Notes** 

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |

ECLinPS are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

т



SOIC-20 WB CASE 751D-05

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

DATE 22 APR 2015

DUSEM

- 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES
- PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL

|     | MILLIN | IETERS |
|-----|--------|--------|
| DIM | MIN    | MAX    |
| Α   | 2.35   | 2.65   |
| A1  | 0.10   | 0.25   |
| b   | 0.35   | 0.49   |
| C   | 0.23   | 0.32   |
| D   | 12.65  | 12.95  |
| Е   | 7.40   | 7.60   |
| е   | 1.27   | BSC    |
| Н   | 10.05  | 10.55  |
| h   | 0.25   | 0.75   |
| L   | 0.50   | 0.90   |
| θ   | 0 °    | 7 °    |

GENERIC **MARKING DIAGRAM\*** 



- = Work Week
- = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER:                                                                     | 98ASB42343B                                                                                               | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                   |                           |  |  |  |  |
|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|--|
| DESCRIPTION:                                                                         | SOIC-20 WB                                                                                                |                                                                                                                                                                                                                                                                                                                    | PAGE 1 OF 1               |  |  |  |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume ar | er notice to any products herein. <b>onsemi</b> mak<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other cours<br>es no warranty, representation or guarantee regarding the suitability of its pro-<br>of any product or circuit, and specifically disclaims any and all liability, incl<br>e under its patent rights nor the rights of others. | oducts for any particular |  |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>