











**TPL5010** 

ZHCSEK6-JANUARY 2015

# TPL5010 具有看门狗功能的毫微功耗系统定时器

### 特性

- 电源电压范围: 1.8V 至 5.5V
- 2.5V 电压下的电流消耗: 35nA (典型值)
- 可选时间间隔范围: 100ms 至 7200s
- 定时器精度: 1%(典型值)
- 可通过电阻选择时间间隔
- 看门狗功能
- 手动复位

#### 2 应用

- 电池供电系统
- 物联网 (IoT)
- 出入探测
- 篡改检测
- 家庭自动化传感器
- 温度调节装置
- 消费类电子产品
- 远程传感器
- 白色家电

## 3 说明

TPL5010 毫微定时器是一款具有看门狗功能的低功耗 定时器,非常适合占空比或电池供电应用中的系统 唤 醒。在此类系统中,可使用微控制器定时器来唤醒系 统,但如果定时器休眠电流较高,则微控制器定时器在 此休眠模式下会消耗高达 60-80% 的总系统电流。

TPL5010 的电流消耗仅为 35nA,可替代集成的微控制 器定时器执行相应功能,从而使微控制器处于较低功耗 模式下。这一节能特性可以明显缩小电池尺寸,因此 TPL5111 非常适合能量采集或无线传感器 应用。

TPL5010 提供 100ms 至 7200s 的可选时间间隔,适 用于中断驱动型 应用。出于安全考虑,某些标准(如 EN50271) 要求实现看门狗功能。TPL5010 不仅实现 了看门狗功能,而且几乎没有增加功耗。TPL5010 采 用 6 引脚小外形尺寸晶体管 (SOT23) 封装。

#### 器件信息(1)

| 器件型号    | 封装        | 封装尺寸 (标称值)      |
|---------|-----------|-----------------|
| TPL5010 | SOT23 (6) | 3.00mm x 3.00mm |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

## 简化应用电路原理图







# 目录

| 1 | 特性                                |    | 8.2 Functional Block Diagram   | 8  |
|---|-----------------------------------|----|--------------------------------|----|
| 2 | 应用1                               |    | 8.3 Feature Description        | 8  |
| 3 |                                   |    | 8.4 Device Functional Modes    |    |
| 4 | 简化应用电路原理图1                        |    | 8.5 Programming                | 9  |
| 5 | 修订历史记录                            | 0  | Application and Implementation | 15 |
| 6 | Pin Configuration and Functions   |    | 9.1 Application Information    | 15 |
| - | •                                 |    | 9.2 Typical Application        | 15 |
| 7 | Specifications                    | 10 | Power Supply Recommendations   | 17 |
|   | 7.1 Absolute Maximum Ratings      | 11 | Layout                         | 17 |
|   | 7.3 Recommended Operating Ratings |    | 11.1 Layout Guidelines         | 17 |
|   | 7.4 Thermal Information           |    | 11.2 Layout Example            | 17 |
|   | 7.5 Electrical Characteristics    | 12 | 2 器件和文档支持                      | 18 |
|   | 7.6 Timing Requirements           |    | 12.1 商标                        | 18 |
|   | 7.7 Typical Characteristics       |    | 12.2 静电放电警告                    | 18 |
| 8 | Detailed Description              |    | 12.3 Glossary                  | 18 |
| • | 8.1 Overview                      | 12 | <b>3</b> 机械、封装和可订购信息           | 18 |

# 5 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2015 年 1 月 | *    | 首次发布。 |



# 6 Pin Configuration and Functions



### **Pin Functions**

|     | PIN TYPE <sup>(1)</sup> |        | DESCRIPTION                                                 | A DDI ICATION INFORMATION                                                                                                |  |  |  |
|-----|-------------------------|--------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO. | NAME                    | ITPE\/ | DESCRIPTION                                                 | APPLICATION INFORMATION                                                                                                  |  |  |  |
| 1   | VDD                     | Р      | Supply voltage                                              |                                                                                                                          |  |  |  |
| 2   | GND                     | G      | Ground                                                      |                                                                                                                          |  |  |  |
| 3   | DELAY/<br>M_RST         | I      | Time Interval set and Manual Reset                          | Resistance between this pin and GND is used to select the time interval. The reset switch is also connected to this pin. |  |  |  |
| 4   | DONE                    | I      | Logic Input for watchdog functionality                      | Digital signal driven by the µC to indicate successful processing of the WAKE signal.                                    |  |  |  |
| 5   | WAKE                    | 0      | Timer output signal generated every $t_{\text{IP}}$ period. | Digital pulsed signal to wake up the $\mu C$ at the end of the programmed time interval.                                 |  |  |  |
| 6   | RSTn                    | 0      | Reset Output (open drain output)                            | Digital signal to RESET the $\mu\text{C}$ , pull-up resistance is required                                               |  |  |  |

<sup>(1)</sup> G= Ground, P= Power, O= Output, I= Input.

# TEXAS INSTRUMENTS

## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                         | MIN  | MAX       | UNIT |
|-----------------------------------------|------|-----------|------|
| Supply Voltage (VDD-GND)                | -0.3 | 6.0       | ٧    |
| Input Voltage at any pin <sup>(2)</sup> | -0.3 | VDD + 0.3 | V    |
| Input Current on any pin                | -5   | +5        | mA   |
| Storage Temperature, T <sub>stg</sub>   | -65  | 150       | °C   |
| Junction Temperature, TJ <sup>(3)</sup> |      | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2) The voltage between any two pins should not exceed 6V.

## 7.2 ESD Ratings

|                    |                          |                                                                               | VALUE | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-------|------|
| .,                 | Clasticatetia dia shanna | Human Body Model, per ANSI/ESDA/JEDEC JS-001 (1)                              | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged-device model (CDM), per JEDEC specification JESD22-101 <sup>(2)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

7.3 Recommended Operating Ratings

|                          | MIN | MAX | UNIT |
|--------------------------|-----|-----|------|
| Supply Voltage (VDD-GND) | 1.8 | 5.5 | V    |
| Temperature Range        | -40 | 105 | °C   |

#### 7.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                | SOT23  | UNIT  |
|------------------------|----------------------------------------------|--------|-------|
|                        |                                              | 6 PINS |       |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 163    |       |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 26     |       |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 57     | °C/\/ |
| ΨЈТ                    | Junction-to-top characterization parameter   | 7.5    | °C/W  |
| ΨЈВ                    | Junction-to-board characterization parameter | 57     |       |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A    |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(3)</sup> The maximum power dissipation is a function of T<sub>J</sub>(MAX), θJA, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is PDMAX = (T<sub>J</sub>(MAX) - T<sub>A</sub>)/ θJA. All numbers apply for packages soldered directly onto a PC board.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.5 Electrical Characteristics<sup>(1)</sup>

Specifications are for T<sub>A</sub>= 25°C, VDD-GND=2.5 V, unless otherwise stated.

|                     | PARAMETER                                           | TEST CO                                          | NDITIONS          | MIN <sup>(2)</sup> | TYP(3) | MAX <sup>(2)</sup> | UNIT   |
|---------------------|-----------------------------------------------------|--------------------------------------------------|-------------------|--------------------|--------|--------------------|--------|
| POWER SUP           | 'PLY                                                |                                                  |                   |                    |        |                    |        |
| IDD                 | Supply current <sup>(4)</sup>                       | Operation mode                                   |                   |                    | 35     | 50                 | nA     |
|                     |                                                     | Digital conversion of external resistance (Rext) |                   |                    | 200    | 400                | μA     |
| TIMER               |                                                     |                                                  |                   |                    |        |                    |        |
| t <sub>IP</sub>     | Time Interval Period                                | 1650 selectable                                  | Min time interval |                    | 100    |                    | ms     |
|                     |                                                     | Time Intervals                                   | Max time interval |                    | 7200   |                    | s      |
|                     | Time Interval Setting Accuracy <sup>(5)</sup>       | Excluding the precis                             | sion of Rext      |                    | ±0.6%  |                    |        |
|                     | Timer Interval Setting Accuracy over supply voltage | 1.8V ≤ VDD ≤ 5.5V                                |                   |                    | ±25    |                    | ppm/V  |
| tosc                | Oscillator Accuracy                                 |                                                  |                   | -0.5%              |        | 0.5%               |        |
|                     | Oscillator Accuracy over temperature <sup>(6)</sup> | -40°C ≤T <sub>A</sub> ≤105°C                     |                   |                    | ±100   | ±400               | ppm/°C |
|                     | Oscillator Accuracy over supply voltage             | 1.8V ≤ VDD ≤ 5.5V                                |                   |                    | ±0.4   |                    | %/V    |
|                     | Oscillator Accuracy over life time (7)              |                                                  |                   |                    | 0.24%  |                    |        |
| t <sub>DONE</sub>   | DONE Pulse width (6)                                |                                                  |                   | 100                |        |                    | ns     |
| t <sub>RSTn</sub>   | RSTn Pulse width                                    |                                                  |                   |                    | 320    |                    | ms     |
| $t_{WAKE}$          | WAKE Pulse width                                    |                                                  |                   |                    | 20     |                    | ms     |
| t_Rext              | Time to convert Rext                                |                                                  |                   |                    | 100    | 120                | ms     |
| DIGITAL LO          | SIC LEVELS                                          |                                                  |                   |                    |        |                    |        |
| VIH                 | Logic High Threshold DONE pin                       |                                                  |                   | 0.7xVDD            |        |                    | V      |
| VIL                 | Logic Low Threshold DONE pin                        |                                                  |                   |                    |        | 0.3xVDD            | V      |
| VOH                 | Logic output High Level WAKE pin                    | lout = 100 μA                                    |                   | VDD-0.3            |        |                    | V      |
| VOIT                | Logic output Flight Level WARL pill                 | lout = 1 mA                                      |                   | VDD-0.7            |        |                    | V      |
| VOL                 | Logic output Low Level WAKE pin                     | lout = -100 μA                                   |                   |                    |        | 0.3                | V      |
| VOL                 | Logic output Low Level WARL pill                    | lout = -1 mA                                     |                   |                    |        | 0.7                | V      |
| $VOL_{RSTn}$        | RSTn Logic output Low Level                         | IOL= -1 mA                                       |                   |                    |        | 0.3                | V      |
| IOH <sub>RSTn</sub> | RSTn High Level output current                      | VOH <sub>RSTn</sub> =VDD                         |                   |                    | 1      |                    | nA     |
| $VIH_{M\_RST}$      | Logic High Threshold<br>DELAY/M_RST pin             |                                                  |                   | 1.5                |        |                    | ٧      |

- (1) Electrical Characteristics Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. Absolute Maximum Ratings indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically.
- (2) Limits are specified by testing, design, or statistical analysis at 25°C. Limits over the operating temperature range are specified through correlations using statistical quality control (SQC) method.
- (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.
- (4) The supply current excludes load and pull-up resistor current. Input pins are at GND or VDD.
- (5) The accuracy for time interval settings below 1second is ±100ms.
- (6) This parameter is specified by design and/or characterization and is not tested in production.
- (7) Operational life time test procedure equivalent to 10 years.



### 7.6 Timing Requirements

|                    |                              |                                       | MIN <sup>(1)</sup> NOM <sup>(2)</sup> MAX <sup>(1)</sup> | UNIT |
|--------------------|------------------------------|---------------------------------------|----------------------------------------------------------|------|
| tr <sub>RSTn</sub> | Rise Time RSTn (3)           | Capacitive load 50 pF, Rpull-up 100kΩ | 11                                                       | μs   |
| tf <sub>RSTn</sub> | Fall Time RSTn (3)           | Capacitive load 50 pF, Rpull-up 100kΩ | 50                                                       | ns   |
| tr <sub>WAKE</sub> | Rise Time WAKE (3)           | Capacitive load 50 pF                 | 50                                                       | ns   |
| tf <sub>WAKE</sub> | Fall Time WAKE (3)           | Capacitive load 50 pF                 | 50                                                       | ns   |
|                    | DONE to RSTn or WAKE to DONE | Min delay <sup>(4)</sup>              | 100                                                      | ns   |
| tD <sub>DONE</sub> | delay                        | Max delay <sup>(4)</sup>              | t <sub>IP</sub> -<br>20ms                                | ms   |
| t <sub>M_RST</sub> | Valid Manual Reset           | Observation time 30ms                 | 20                                                       | ms   |
| t <sub>DB</sub>    | De-bounce Manual Reset       |                                       | 20                                                       | ms   |

- (1) Limits are specified by testing, design, or statistical analysis at 25°C. Limits over the operating temperature range are specified through correlations using statistical quality control (SQC) method.
- Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.

  This parameter is specified by design and/or characterization and is not tested in production.
- In case of RSTn from its falling edge, in case of WAKE, from its rising edge.



Figure 1. TPL5010 Timing



### 7.7 Typical Characteristics



# TEXAS INSTRUMENTS

#### 8 Detailed Description

#### 8.1 Overview

The TPL5010 is a system wakeup timer with a watchdog feature, ideal for low power applications. TPL5010 is ideal for use in interrupt-driven applications and provides selectable timing from 100ms to 7200s.

#### 8.2 Functional Block Diagram



## 8.3 Feature Description

The DONE, WAKE and RSTn signals are used to implement the watchdog function. The TPL5010 is programmed to issue a periodic WAKE pulse to a  $\mu C$  which is in sleep or standby mode. After receiving the WAKE pulse, the  $\mu C$  must issue a DONE signal to the TPL5010 at least 20ms before the rising edge of the next WAKE pulse. If the DONE signal is not asserted, the TPL5010 asserts the RSTn signal to reset the  $\mu C$ . A manual reset function is realized by momentarily pulling the DELAY/M\_RST pin to VDD.



Figure 8. Watchdog

### 8.3.1 WAKE

The WAKE pulse is sent out from the TPL5010 when the programmed time interval starts (except at the beginning of the first cycle or if in the previous interval the DONE has not been received).

This signal is normally low.

#### 8.3.2 **DONE**

The DONE pin is driven by a  $\mu$ C to signal successful processing of the WAKE signal. The TPL5010 recognizes a valid DONE signal as a low to high transition; if two or more DONE signals are received within the time interval, only the first DONE signal is processed.

The DONE signal resets the counter of the watchdog only. If the DONE signal is received when the WAKE is still high, the WAKE will go low as soon as the DONE is recognized.

## **Feature Description (continued)**

#### 8.3.3 RSTn

www.ti.com.cn

To implement the reset interface between the TPL5010 and the uC a pull-up resistance is required.  $100K\Omega$  is recommended, to minimize current.

During the POR and the reading of the REXT the RSTn signal is LOW.

RSTn is asserted (LOW) for either one of the following conditions:

- 1. If the DELAY/M\_RST pin is high for at least two consecutive cycles of the internal oscillator (approximately 20ms).
- 2. At the beginning of a new time interval if DONE is not received at least 20 ms before the next WAKE rising edge (see Figure 8).

#### 8.4 Device Functional Modes

#### 8.4.1 Startup

During startup, after POR, the TPL5010 executes a one-time measurement of the resistance attached to the DELAY/M\_RST pin in order to determine the desired time interval for WAKE. This measurement interval is  $t_{R \text{ EXT}}$ . During this measurement a constant current is temporarily flowing into  $R_{EXT}$ .



Figure 9. Startup

#### 8.4.2 Normal Operating Mode

During normal operating mode, the TPL5010 asserts periodic WAKE pulses in response to valid DONE pulses from the uC. If either a manual reset is applied (logic HIGH on DELAY/M\_RST pin) or the uC does not issue a DONE pulse within the required time, the TPL5010 asserts the RSTn signal to the uC and restarts its internal counters. See Figure 8 and Figure 10.

#### 8.5 Programming

#### 8.5.1 Configuring the WAKE Interval with the DELAY/M\_RST Pin

The time interval between 2 adjacent WAKE pulses (rising edges) is selectable through an external resistance ( $R_{EXT}$ ) between the DELAY/M\_RST pin and ground. The value of the resistance  $R_{EXT}$  is converted one time after POR. The allowable range of  $R_{EXT}$  is  $500\Omega$  to  $170k\Omega$ . At least a 1% precision resistance is recommended. See section *Timer Interval Selection Using External Resistance* on how to set the WAKE pulse interval using  $R_{EXT}$ .

The time between 2 adjacent RESET signals (falling edges) or between a RESET (falling edge) and a WAKE (rising edge) is given by the sum of the programmed time interval and the  $t_{RSTn}$  (reset pulse width).

#### Programming (continued)

#### 8.5.2 Manual Reset

If VDD is connected to the DELAY/M\_RST pin, the TPL5010 recognizes this as a manual reset condition. In this case the time interval is not set. If the manual reset is asserted during the POR or during the reading procedure, the reading procedure is aborted and is re-started as soon as the manual reset switch is released. A pulse on the DELAY/M\_RST pin is recognized as a valid manual reset only if it lasts at least 20ms (observation time is 30ms).

A valid manual reset resets all the counters inside the TPL5010. The counters restart only when the high digital voltage at DELAY/M\_RST is removed and the next t<sub>RSTn</sub> is elapsed.



Figure 10. Manual Reset

#### 8.5.2.1 DELAY/M RST

A resistance in the range between  $500\Omega$  and  $170k\Omega$  needs to be connected in order to select a valid time interval. At the POR and during the reading of the resistance the DELAY/M\_RST is connected to an analog signal chain though a mux. After the reading of the resistance the analog circuit is switched off and the DELAY/RST is connected to a digital circuit.

The manual reset detection is supported with a de-bounce feature which makes the TPL5010 insensitive to the glitches on the DELAY/M\_RST pin. When a valid manual reset signal is asserted on the DELAY/M\_RST pin, the RSTn signal is asserted LOW after a delay of  $t_{M_RST}$ . It remains LOW after a valid manual reset is asserted +  $t_{DB}$  +  $t_{RSTn}$ . Due to the asynchronous nature of the manual reset signal and its arbitrary duration, the LOW status of the RSTn signal maybe affected by an uncertainty of about ±5ms.

A valid manual reset puts all the digital output signals at their default values:

- WAKE = LOW
- RSTn = asserted LOW

#### 8.5.2.2 Circuitry

The manual reset may be implemented using a switch (momentary mechanical action). The TPL5010 offers 2 possible approaches according to the power consumption constraints of the application.

# **Programming (continued)**



Figure 11. Manual Reset with SPST Switch

For use cases that do not require the lowest power consumption, using a single pole single throw switch may offer a lower cost solution. The DELAY/M\_RST pin may be directly connected to VDD with R<sub>EXT</sub> in the circuit. The current drawn from the supply voltage during the reset is given by VDD/R<sub>FXT</sub>.



Figure 12. Manual Reset with SPDT Switch

The reset function may also be asserted by switching DELAY/M\_RST from R<sub>EXT</sub> to VDD using a single pole double throw switch, which will provide a lower power solution for the manual reset, because no current flows.

#### 8.5.3 Timer Interval Selection Using External Resistance

In order to set the time interval, the external resistance R<sub>EXT</sub> is selected according the following formula:

$$R_{EXT} = 100 \left( \frac{-b + \sqrt{b^2 - 4a(c - 100 T)}}{2a} \right)$$
 (1)

Where:

- T is the desired time interval in seconds.
- $R_{EXT}$  is the resistance value to use in  $\Omega$ .
- a,b,c are coefficients depending on the range of the time interval.

ZHCSEK6 – JANUARY 2015 www.ti.com.cn

## TEXAS INSTRUMENTS

(2)

### **Programming (continued)**

Table 1. Coefficients for Equation 1

| SET | Time interval Range (s)                                                        | а       | b         | С          |
|-----|--------------------------------------------------------------------------------|---------|-----------|------------|
| 1   | 1 <t≤ 5<="" td=""><td>0.2253</td><td>-20.7654</td><td>570.5679</td></t≤>       | 0.2253  | -20.7654  | 570.5679   |
| 2   | 5 <t≤ 10<="" td=""><td>-0.1284</td><td>46.9861</td><td>-2651.8889</td></t≤>    | -0.1284 | 46.9861   | -2651.8889 |
| 3   | 10 <t≤ 100<="" td=""><td>0.1972</td><td>-19.3450</td><td>692.1201</td></t≤>    | 0.1972  | -19.3450  | 692.1201   |
| 4   | 100 <t≤ 1000<="" td=""><td>0.2617</td><td>-56.2407</td><td>5957.7934</td></t≤> | 0.2617  | -56.2407  | 5957.7934  |
| 5   | T> 1000                                                                        | 0.3177  | -136.2571 | 34522.4680 |

#### **EXAMPLE**

Required time interval: 8s

The coefficient set to be selected is the number 2. The formula becomes

$$R_{EXT} = 100 \left( \frac{46.9861 - \sqrt{46.9861^2 + 4*0.1284(-2561.8889 - 100*8)}}{2*0.1284} \right)$$

The resistance value is 10.18 k $\Omega$ .

The following Look-Up-Tables contain example values of  $t_{\text{IP}}$  and their corresponding value of  $R_{\text{EXT}}$ .

**Table 2. First 9 Time Intervals** 

| t <sub>IP</sub> (ms) | Resistance (Ω) | Closest Real Value (Ω) | Parallel of Two 1% Tolerance<br>Resistors, (kΩ) |
|----------------------|----------------|------------------------|-------------------------------------------------|
| 100                  | 500            | 500                    | 1.0 // 1.0                                      |
| 200                  | 1000           | 1000                   | -                                               |
| 300                  | 1500           | 1500                   | 2.43 // 3.92                                    |
| 400                  | 2000           | 2000                   | -                                               |
| 500                  | 2500           | 2500                   | 4.42 // 5.76                                    |
| 600                  | 3000           | 3000                   | 5.36 // 6.81                                    |
| 700                  | 3500           | 3500                   | 4.75 // 13.5                                    |
| 800                  | 4000           | 4000                   | 6.19 // 11.3                                    |
| 900                  | 4500           | 4501                   | 6.19 // 16.5                                    |

Table 3. Most Common Time Intervals Between 1s to 2h

| t <sub>IP</sub> | Calculated Resistance (kΩ) | Closest Real Value (kΩ) | Parallel of Two 1% Tolerance Resistors, $(k\Omega)$ |  |  |
|-----------------|----------------------------|-------------------------|-----------------------------------------------------|--|--|
| 1s              | 5.20                       | 5.202                   | 7.15 // 19.1                                        |  |  |
| 2s              | 6.79                       | 6.788                   | 12.4 // 15.0                                        |  |  |
| 3s              | 7.64                       | 7.628                   | 12.7// 19.1                                         |  |  |
| 4s              | 8.30                       | 8.306                   | 14.7 // 19.1                                        |  |  |
| 5s              | 8.85                       | 8.852                   | 16.5 // 19.1                                        |  |  |
| 6s              | 9.27                       | 9.223                   | 18.2 // 18.7                                        |  |  |
| 7s              | 9.71                       | 9.673                   | 19.1 // 19.6                                        |  |  |
| 8s              | 10.18                      | 10.180                  | 11.5 // 8.87                                        |  |  |
| 9s              | 10.68                      | 10.68                   | 17.8 // 26.7                                        |  |  |
| 10s             | 11.20                      | 11.199                  | 15.0 // 44.2                                        |  |  |
| 20s             | 14.41                      | 14.405                  | 16.9 // 97.6                                        |  |  |
| 30s             | 16.78                      | 16.778                  | 32.4 // 34.8                                        |  |  |
| 40s             | 18.75                      | 18.748                  | 22.6 // 110.0                                       |  |  |
| 50s             | 20.047                     | 20.047                  | 28.7 // 66.5                                        |  |  |

ZHCSEK6 - JANUARY 2015 www.ti.com.cn

| t <sub>IP</sub> | Calculated Resistance (kΩ) | Closest Real Value (kΩ) | Parallel of Two 1% Tolerance Resistors, ( $k\Omega$ ) |  |
|-----------------|----------------------------|-------------------------|-------------------------------------------------------|--|
| 1min            | 22.02                      | 22.021                  | 40.2 // 48.7                                          |  |
| 2min            | 29.35                      | 29.349                  | 35.7 // 165.0                                         |  |
| 3min            | 34.73                      | 34.729                  | 63.4 // 76.8                                          |  |
| 4min            | 39.11                      | 39.097                  | 63.4 // 102.0                                         |  |
| 5min            | 42.90                      | 42.887                  | 54.9 // 196.0                                         |  |
| 6min            | 46.29                      | 46.301                  | 75.0 // 121.0                                         |  |
| 7min            | 49.38                      | 49.392                  | 97.6 // 100.0                                         |  |
| 8min            | 52.24                      | 52.224                  | 88.7 // 127.0                                         |  |
| 9min            | 54.92                      | 54.902                  | 86.6 // 150.0                                         |  |
| 10min           | 57.44                      | 57.437                  | 107.0 // 124.0                                        |  |
| 20min           | 77.57                      | 77.579                  | 140.0 // 174.0                                        |  |
| 30min           | 92.43                      | 92.233                  | 182.0 // 187.0                                        |  |
| 40min           | 104.67                     | 104.625                 | 130.0 // 536.00                                       |  |
| 50min           | 115.33                     | 115.331                 | 150.0 // 499.00                                       |  |
| 1h              | 124.91                     | 124.856                 | 221.0 // 287.00                                       |  |
| 1h30min         | 149.39                     | 149.398                 | 165.0 // 1580.0                                       |  |
| 2h              | 170.00                     | 170.00                  | 340.0 // 340.0                                        |  |

#### 8.5.4 Quantization Error

The TPL5010 can generate 1650 discrete timer intervals in the range of 100ms to 7200s. The first 9 intervals are multiples of 100ms. The remaining 1641 intervals cover the range between 1s to 7200s. Because they are discrete intervals, there is a quantization error associated with each value.

The quantization error can be evaluated according to the following formula:

$$Err = 100 \frac{\left(T_{DESIRED} - T_{ADC}\right)}{T_{DESIRED}} \tag{3}$$

Where:

$$T_{ADC} = INT \left[ \frac{1}{100} \left( a \frac{R_D^2}{100^2} + b \frac{R_D}{100} + c \right) \right]$$
 (4)

$$R_D = INT \left[ \frac{R_{EXT}}{100} \right] \tag{5}$$

R<sub>EXT</sub> is the resistance calculated with Equation 1 and a,b,c are the coefficients of the equation listed in Table 1.

### 8.5.5 Error Due to Real External Resistance

R<sub>FXT</sub> is a theoretical value and may not be available in standard commercial resistor values. It is possible to closely approach the theoretical R<sub>EXT</sub> using two or more standard values in parallel. However, standard values are characterized by a certain tolerance. This tolerance will affect the accuracy of the time interval.

The accuracy can be evaluated using the following procedure:

- 1. Evaluate the min and max values of R<sub>EXT</sub> (R<sub>EXT MIN</sub>, R<sub>EXT MAX</sub> with Equation 1 using the selected commercial resistance values and their tolerances.
- 2. Evaluate the time intervals (T<sub>ADC MIN</sub>[R<sub>EXT MIN</sub>], T<sub>ADC MAX</sub>[R<sub>EXT MAX</sub>]) with Equation 4.
- 3. Find the errors using Equation 3 with  $T_{ADC\ MIN}$ ,  $T_{ADC\ MAX}$ .

The results of the formula indicate the accuracy of the time interval.

The example below illustrates the procedure.

Desired time interval, T\_desired = 600s,

ZHCSEK6 – JANUARY 2015 www.ti.com.cn



Required R<sub>EXT</sub>, from Equation 1, R<sub>EXT</sub>= 57.44kΩ.

From Table 3  $R_{EXT}$  can be built with a parallel combination of two commercial values with 1% tolerance:  $R1=107k\Omega$ ,  $R2=124k\Omega$ . The uncertainty of the equivalent parallel resistance can be found using:

$$uR_{\parallel} = R_{\parallel} \sqrt{\left(\frac{u_{R1}}{R1}\right)^2 + \left(\frac{u_{R2}}{R2}\right)^2}$$
 (6)

Where uRn (n=1,2) represent the uncertainty of a resistance,

$$u_{R_n} = Rn \frac{Tolerance}{\sqrt{3}} \tag{7}$$

The uncertainty of the parallel resistance is 0.82%, meaning the value of  $R_{EXT}$  may range between  $R_{EXT\_MIN}$  = 56.96 k $\Omega$  and  $R_{EXT\_MAX}$  = 57.90 k $\Omega$ .

Using these value of  $R_{EXT}$ , the digitized timer intervals calculated with Equation 4 are respectively  $T_{ADC\_MIN} = 586.85$ s and  $T_{ADC\_MAX} = 611.3$ s, giving an error range of -1.88% / +2.19%. The asymmetry of the error range is due to the quadratic transfer function of the resistance digitizer.

# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

In battery powered applications one design constraint is the need for low current consumption. The TPL5010 is ideal for applications where there is a need to monitor environmental conditions at a fixed time interval. Often in these applications a watchdog or other internal timer in a  $\mu C$  is used to implement a wakeup function. Using the TPL5010 to implement the watchdog function will consume only tens of nA, significantly improving the power consumption of the system.

### 9.2 Typical Application

The TPL5010 can be used in conjunction with environment sensors to build a low power environment data-logger, such as an air quality data-logger. In this application, due to the monitored phenomena, the  $\mu$ C and the front end of the sensor spend most of the time in the idle state, waiting for the next logging interval, usually a few hundred of milliseconds. Figure 13 illustrates a data logging application based on a  $\mu$ C, and a front end for a gas sensor based on the LMP91000.



Figure 13. Data-logger

#### 9.2.1 Design Requirements

The Design is driven by the low current consumption constraint. The data are usually acquired on a rate that ranges between 1s and 10s. The highest necessity is the maximization of the battery life. The TPL5010 helps achieve that goal because it allows putting the  $\mu$ Cin its lowest power mode. The TPL5010 will take care of the watchdog and the timing.

# TEXAS INSTRUMENTS

## **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

When the main constraint is the battery life, the selection of a low power voltage reference,  $\mu$ C and display is mandatory. The first step in the design is the calculation of the power consumption of the devices in their different mode of operations. For instance the LMP91000 burns most of the power when in gas measurement mode, then according to the connected gas sensor it has 2 idle states (stand-by and deep sleep). The same is true for the  $\mu$ C, such as one of the MSP430 family, which can be placed in one of its lower power modes, such as LMP3.5 or LMP4.5. In this case, the TPL5010 can be used to implement the watchdog and wakeup timing functions.

After the power budget calculation it is possible to select the appropriate time interval which satisfies the application constraints and maximize the life of the battery.

### 9.2.3 Application Curves





## 10 Power Supply Recommendations

The TPL5010 requires a voltage supply within 1.8V and 5.5V. A multilayer ceramic bypass X7R capacitor of 0.1µF between VDD and GND pin is recommended.

## 11 Layout

#### 11.1 Layout Guidelines

The DELAY/M\_RST pin is sensitive to parasitic capacitance. It is suggested that the traces connecting the resistance on this pin to GROUND be kept as short as possible to minimize parasitic capacitance. This capacitance can affect the initial set up of the time interval. Signal integrity on the WAKE and RSTn pins is also improved by keeping the trace length between the TPL5010 and the  $\mu$ C short to reduce the parasitic capacitance.

#### 11.2 Layout Example



Figure 15. Layout

ZHCSEK6 – JANUARY 2015 www.ti.com.cn

# TEXAS INSTRUMENTS

# 12 器件和文档支持

## 12.1 商标

All trademarks are the property of their respective owners.

### 12.2 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。要获得这份数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 | 应用           |                          |  |
|---------------|------------------------------------|--------------|--------------------------|--|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |  |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |  |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |  |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |  |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |  |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |  |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |  |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |  |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |  |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |  |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |  |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |  |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |  |
|               |                                    |              |                          |  |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司



## PACKAGE OPTION ADDENDUM

28-Feb-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPL5010DDCR      | ACTIVE | SOT-23-THIN  | DDC     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | ZAKX           | Samples |
| TPL5010DDCT      | ACTIVE | SOT-23-THIN  | DDC     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | ZAKX           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

28-Feb-2017

| In no event shall TI's liabili | ity arising out of such information | exceed the total purchase | price of the TI part(s) at issue | in this document sold by | TI to Customer on an annual basis. |
|--------------------------------|-------------------------------------|---------------------------|----------------------------------|--------------------------|------------------------------------|
|                                |                                     |                           |                                  |                          |                                    |

# DDC (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AA (6 pin).



# DDC (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司