# Monolithic High Voltage Gated Oscillator Power Switching Regulator

The NCP1050 through NCP1055 are monolithic high voltage regulators that enable end product equipment to be compliant with low standby power requirements. This device series combines the required converter functions allowing a simple and economical power system solution for office automation, consumer, and industrial products. These devices are designed to operate directly from a rectified AC line source. In flyback converter applications they are capable of providing an output power that ranges from 6.0 W to 40 W with a fixed AC input of 100 V, 115 V, or 230 V, and 3.0 W to 20 W with a variable AC input that ranges from 85 V to 265 V.

This device series features an active startup regulator circuit that eliminates the need for an auxiliary bias winding on the converter transformer, fault detector and a programmable timer for converter overload protection, unique gated oscillator configuration for extremely fast loop response with double pulse suppression, power switch current limiting, input undervoltage lockout with hysteresis, thermal shutdown, and auto restart fault detection. These devices are available in economical 8−pin dual−in−line and 4−pin SOT−223 packages.

#### **Features**

- Startup Circuit Eliminates the Need for Transformer Auxiliary Bias Winding
- Optional Auxiliary Bias Winding Override for Lowest Standby Power Applications
- Converter Output Overload and Open Loop Protection
- Auto Restart Fault Protection
- IC Thermal Fault Protection
- Unique, Dual Edge, Gated Oscillator Configuration for Extremely Fast Loop Response
- Oscillator Frequency Dithering with Controlled Slew Rate Driver for Reduced EMI
- Low Power Consumption Allowing European Blue Angel Compliance
- On−Chip 700 V Power Switch Circuit and Active Startup Circuit
- Rectified AC Line Source Operation from 85 V to 265 V
- Input Undervoltage Lockout with Hysteresis
- Oscillator Frequency Options of 44 kHz, 100 kHz, 136 kHz
- These are Pb−Free and Halide−Free Devices

#### **Typical Applications**

- AC−DC Converters
- Wall Adapters
- Portable Electronic Chargers
- Low Power Standby and Keep−Alive Supplies



### **ON Semiconductor®**

**[www.onsemi.com]( http://www.onsemi.com/)**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page [22](#page-21-0) of this data sheet.

**NCP1050, NCP1051, NCP1052, NCP1053, NCP1054, NCP1055**



#### **Pin Function Description**



<span id="page-2-0"></span>

**Figure 2. Representative Block Diagram**

<span id="page-3-0"></span>

**Figure 3. Timing Diagram for Gated Oscillator with Dual Edge PWM**

<span id="page-4-0"></span>

**Figure 4. Non−Latching Fault Condition Timing Diagram**

#### **MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device series contains ESD protection and exceeds the following tests:

Pins 1−3: Human Body Model 2000 V per JEDEC JESD22-A114-F.

Machine Model Method 400 V per JEDEC JESD22−A115−A.

Pin 5: Human Body Model 1000 V per JEDEC JESD22−A114−F.

Machine Model Method 400 V per JEDEC JESD22−A115−A.

Pin 5 is connected to the power switch and start−up circuits, and is rated only to the max voltage of the part, or 700 V. Charged Device Model (CDM) 1000 V per JEDEC Standard JESD22−C101E.

2. This device contains Latch−up protection and exceeds ± 100 mA per JEDEC Standard JESD78.

**ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 8.0 V, for typical values  $T_J$  = 25°C, for min/max values,  $T_J$  is the operating junction temperature range that applies (Note 3), unless otherwise noted.)



3. Tested junction temperature range for the NCP105X series:<br> $T_{low} = -40^{\circ}C$   $T_{high} = +125^{\circ}C$ 

 $T_{high} = +125$ °C





4. Tested junction temperature range for the NCP105X series:

 $T_{low}$  = −40°C  $T_{high}$  = +125°C<br>5. Maximum package power dissipation limits must be observed.

6. Guaranteed by design only.

7. Adjust di/dt to reach I<sub>lim</sub> in 4.0 µsec.

8. Consult factory for additional options including test and trim for output power accuracy.

**ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 8.0 V, for typical values T<sub>J</sub> = 25°C, for min/max values, T<sub>J</sub> is the operating junction temperature range that applies (Note 9), unless otherwise noted.)



9. Tested junction temperature range for the NCP105X series:

T<sub>low</sub> = −40°C T<sub>high</sub> = +125°C<br>10. See Non−Latching Fault Condition Timing Diagram in Figure [4.](#page-4-0)

<span id="page-9-0"></span>

#### **TYPICAL CHARACTERISTICS**



**TYPICAL CHARACTERISTICS**

**Figure 16. Power Switch and Startup Circuit Output Capacitance versus Applied Voltage**

**Leakage Current versus Voltage**



#### **TYPICAL CHARACTERISTICS**



#### **TYPICAL CHARACTERISTICS**





#### **OPERATING DESCRIPTION**

#### **Introduction**

The NCP105X series represents a new higher level of integration by providing on a single monolithic chip all of the active power, control, logic, and protection circuitry required to implement a high voltage flyback converter and compliance with very low standby power requirements for modern consumer electronic power supplies. This device series is designed for direct operation from a rectified 240 VAC line source and requires minimal external components for a complete cost sensitive converter solution. Potential markets include cellular phone chargers, standby power supplies for personal computers, secondary bias supplies for microprocessor keep−alive supplies and IR detectors. A description of each of the functional blocks is given below, and the representative block diagram is shown in Figure [2](#page-2-0).

This device series features an active startup regulator circuit that eliminates the need for an auxiliary bias winding on the converter transformer, fault logic with a programmable timer for converter overload protection, unique gated oscillator configuration for extremely fast loop response with double pulse suppression, oscillator frequency dithering with a controlled slew rate driver for reduced EMI, cycle−by−cycle current limiting, input undervoltage lockout with hysteresis, thermal shutdown, and auto restart or latched off fault detect device options. These devices are available in economical 8−pin PDIP and 4−pin SOT−223 packages.

#### **Oscillator**

The Oscillator is a unique fixed−frequency, duty−cycle− controlled oscillator. It charges and discharges an on chip timing capacitor to generate a precise square wave signal used to pulse width modulate the Power Switch Circuit. During the discharge of the timing capacitor, the Oscillator duty cycle output holds one input of the Driver low. This action keeps the Power Switch Circuit off, thus limiting the maximum duty cycle.

A frequency modulation feature is incorporated into the IC in order to aide in EMI reduction. Figure [3](#page-3-0) illustrates this frequency modulation feature. The power supply voltage,  $V_{CC}$ , acts as the input to the built–in voltage controlled oscillator. As the  $V_{CC}$  voltage is swept across its nominal operating range of 7.5 to 8.5 V, the oscillator frequency is swept across its corresponding range.

The center oscillator frequency is internally programmed for 44 kHz, 100 kHz, or 136 kHz operation with a controlled charge to discharge current ratio that yields a maximum Power Switch duty cycle of 77%. The Oscillator temperature characteristics are shown in Figures [5](#page-9-0) through [9](#page-9-0). Contact an ON Semiconductor sales representative for further information regarding frequency options.

#### **Control Input**

The Control Input pin circuit has parallel source follower input stages with voltage clamps set at 1.35 and 4.6 V. Current sources clamp the input current through the

followers at approximately  $47.5 \mu A$  with 10  $\mu A$  hysteresis. When a source or sink current in excess of this value is applied to this input, a logic signal generated internally changes state to block power switch conduction. Since the output of the Control Input sense is sampled continuously during  $t_{on}$  (77% duty cycle), it is possible to turn the Power Switch Circuit on or off at any time within  $t_{on}$ . Because it does not have to wait for the next cycle (rising edge of the clock signal) to switch on, and because it does not have to wait for current limit to turn off, the circuit has a very fast transient response as shown in Figure [3](#page-3-0).

In a typical converter application the control input current is drawn by an optocoupler. The collector of the optocoupler is connected to the Control Input pin and the emitter is connected to ground. The optocoupler LED is mounted in series with a shunt regulator (typically a TL431) at the DC output of the converter. When the power supply output is greater than the reference voltage (shunt regulator voltage plus optocoupler diode voltage drop), the optocoupler turns on, pulling down on the Control Input. The control input logic is configured for line input sensing as well.

#### **Turn On Latch**

The Oscillator output is typically a 77% positive duty cycle square waveform. This waveform is inverted and applied to the reset input of the turn−on latch to prevent any power switch conduction during the guaranteed off time. This square wave is also gated by the output of the control section and applied to the set input of the same latch. Because of this gating action, the power switch can be activated when the control input is not asserted and the oscillator output is high.

The use of this unique gated Turn On Latch over an ordinary Gated Oscillator allows a faster load transient response. The power switch is allowed to turn on immediately, within the maximum duty cycle time period, when the control input signals a necessary change in state.

#### **Turn Off Latch**

A Turn Off Latch feature has been incorporated into this device series to protect the power switch circuit from excessive current, and to reduce the possibility of output overshoot in reaction to a sudden load removal. If the Power Switch current reaches the specified maximum current limit, the Current Limit Comparator resets the Turn Off Latch and turns the Power Switch Circuit off. The turn off latch is also reset when the Oscillator output signal goes low or the Control Input is asserted, thus terminating output MOSFET conduction. Because of this response to control input signals, it provides a very fast transient response and very tight load regulation. The turn off latch has an edge triggered set input which ensures that the switch can only be activated once during any oscillator period. This is commonly referred to as double pulse suppression.

#### **Current Limit Comparator and Power Switch Circuit**

The Power Switch Circuit is constructed with a SENSEFET<sup>™</sup> in order to monitor the drain current. A portion of the current flowing through the circuit goes into a sense element, R<sub>sense</sub>. The current limit comparator detects if the voltage across  $R_{\text{sense}}$  exceeds the reference level that is present at its inverting input. If this level is exceeded, the comparator quickly resets the Turn Off Latch, thus protecting the Power Switch Circuit.

A Leading Edge Blanking circuit was placed in the current sensing signal path to prevent a premature reset of the Turn Off Latch. A potential premature reset signal is generated each time the Power Switch Circuit is driven into conduction and appears as a narrow voltage spike across current sense resistor  $R_{\text{sense}}$ . The spike is due to the Power Switch Circuit gate to source capacitance, transformer interwinding capacitance, and output rectifier recovery time. The Leading Edge Blanking circuit has a dynamic behavior that masks the current signal until the Power Switch Circuit turn−on transition is completed. The current limit propagation delay time is typically 135 to 165 nanoseconds. This time is measured from when an overcurrent appears at the Power Switch Circuit drain, to the beginning of turn−off. Care must be taken during transformer saturation so that the maximum device current limit rating is not exceeded.

The high voltage Power Switch Circuit is monolithically integrated with the control logic circuitry and is designed to directly drive the converter transformer. Because the characteristics of the power switch circuit are well known, the gate drive has been tailored to control switching transitions to help limit electromagnetic interference (EMI). The Power Switch Circuit is capable of switching 700 V with an associated drain current that ranges nominally from 0.10 to 0.68 Amps.

#### **Startup Circuit**

Rectified AC line voltage is applied to the Startup Circuit on Pin 5, through the primary winding. The circuit is self−biasing and acts as a constant current source, gated by control logic. Upon application of the AC line voltage, this circuit routes current into the supply capacitor typically connected to Pin 1. During normal operation, this capacitor is hysteretically regulated from 7.5 to 8.5 V by monitoring the supply voltage with a comparator and controlling the startup current source accordingly. This Dynamic Self−Supply (DSS) functionality offers a great deal of applications flexibility as well. The startup circuit is rated at a maximum 700 V (maximum power dissipation limits must be observed).

#### **Undervoltage Lockout**

An Undervoltage Lockout (UVLO) comparator is included to guarantee that the integrated circuit has sufficient voltage to be fully functional. The UVLO comparator monitors the supply capacitor input voltage at Pin 1 and disables the Power Switch Circuit whenever the capacitor voltage drops below the undervoltage lockout threshold. When this level is crossed, the controller enters a new startup phase by turning the current source on. The supply voltage will then have to exceed the startup threshold in order to turn off the startup current source. Startup and normal operation of the converter are shown in Figure [3.](#page-3-0)

#### **Fault Detector**

The NCP105X series has integrated Fault Detector circuitry for detecting application fault conditions such as open loop, overload or a short circuited output. A timer is generated by driving the supply capacitor with a known current and hysteretically regulating the supply voltage between set thresholds. The timer period starts when the supply voltage reaches the nominal upper threshold of 8.5 V and stops when the drain current of the integrated circuit draws the supply capacitor voltage down to the undervoltage lockout threshold of 7.5 V.

If, during this timer period, no feedback has been applied to the control input, the fault detect logic is set to indicate an abnormal condition. This may occur, for example, when the optocoupler fails or the output of the application is overloaded or completely shorted. In this case, the part will stop switching, go into a low power mode, and begin to draw down the supply capacitor to the reset threshold voltage of 4.5 V. At that time, the startup circuit will turn on again to drive the supply to the turn on threshold. Then the part will begin the cycle again, effectively sampling the control input to determine if the fault condition has been removed. This mode is commonly referred to as burst mode operation and is shown is Figure [4](#page-4-0).

Proper selection of the supply capacitor allows successful startup with monotonically increasing output voltage, without falsely sensing a fault condition. Figure [4](#page-4-0) shows successful startup and the evolution of the signals involved in the presence of a fault.

#### **Thermal Shutdown**

The internal Thermal Shutdown block protects the device in the event that the maximum junction temperature is exceeded. When activated, typically at 160°C, one input of the Driver is held low to disable the Power Switch Circuit. The Power Switch is allowed to resume operation when the junction temperature falls below 85°C. The thermal shutdown feature is provided to prevent catastrophic device failures from accidental overheating. It is not intended to be used as a substitute for proper heatsinking.

#### **APPLICATIONS**

Two application examples have been provided in this document, and they are described in detail in this section. Figure [28](#page-16-0) shows a Universal Input, 6 Watt Converter Application as well as a 5.5 Watt Charger Application using the NCP1053  $@$  100 kHz. The Charger consists of the additional components Q1, C13, and R7 through R10, as shown. These were constructed and tested using the printed circuit board layout shown in Figure [40](#page-20-0). The board consists of a fiberglass epoxy material (FR4) with a single side of two ounce per square foot (70 µm thick) copper foil. Test data from the two applications is given in Figures [29](#page-17-0) through [39.](#page-19-0)

Both applications generate a well−regulated output voltage over a wide range of line input voltage and load current values. The charger application transitions to a constant current output if the load current is increased beyond a preset range. This can be very effective for battery charger application for portable products such as cellular telephones, personal digital assistants, and pagers. Using the NCP105X series in applications such as these offers a wide range of flexibility for the system designer.

The NCP105X application offers a low cost alternative to other applications. It uses a Dynamic Self−Supply (DSS) function to generate its own operating supply voltage such that an auxiliary transformer winding is not needed. (It also offers the flexibility to override this function with an auxiliary winding if ultra−low standby power is the designer's main concern.) This product also provides for automatic output overload, short circuit, and open loop protection by entering a programmable duty cycle burst mode of operation. This eliminates the need for expensive devices overrated for power dissipation or maximum current, or for redundant feedback loops.

The application shown in Figure [28](#page-16-0) can be broken down into sections for the purpose of operating description. Components C1, L1 and C6 provide EMI filtering for the design, although this is very dependent upon board layout, component type, etc. D1 through D4 along with C2 provide the AC to bulk DC rectification. The NCP1053 drives the primary side of the transformer, and the capacitor, C5, is an integral part of the Dynamic Self−Supply. R1, C3, and D5 comprise an RCD snubber and R2 and C4 comprise a ringing damper both acting together to protect the IC from voltage transients greater than 700 volts and reduce radiated noise from the converter. Diode D6 along with C7−9, L2, C11, and C12 rectify the transformer secondary and filter the output to provide a tightly regulated DC output. IC3 is a shunt regulator that samples the output voltage by virtue of R5 and R6 to provide drive to the optocoupler, IC2, Light Emitting Diode (LED). C10 is used to compensate the shunt regulator. When the application is configured as a Charger, Q1 delivers additional drive to the optocoupler LED when in constant current operation by sampling the output current through R7 and R8.

#### **Component Selection Guidelines**

Choose snubber components R1, C3, and D5 such that the voltage on pin 5 is limited to the range from 0 to 700 volts. These components protect the IC from substrate injection if the voltage was to go below zero volts, and from avalanche if the voltage was to go above 700 volts, at the cost of slightly reduced efficiency. For lower power design, a simple RC snubber as shown, or connected to ground, can be sufficient. Ensure that these component values are chosen based upon the worst−case transformer leakage inductance and worst−case applied voltage. Choose R2 and C4 for best performance radiated switching noise.

Capacitor C5 serves multiple purposes. It is used along with the internal startup circuitry to provide power to the IC in lieu of a separate auxiliary winding. It also serves to provide timing for the oscillator frequency sweep for limiting the conducted EMI emissions. The value of C5 will also determine the response during an output fault (overload or short circuit) or open loop condition as shown in Figure 4, along with the total output capacitance.

Resistors R5 and R6 will determine the regulated output voltage along with the reference voltage chosen with IC3.

The base to emitter voltage drop of Q1 along with the value of R7 will set the fixed current limit value of the Charger application. R9 is used to limit the base current of Q1. Component R8 can be selected to keep the current limit fixed with very low values of output voltage or to provide current limit foldback with results as shown in Figures [29](#page-17-0) and [33.](#page-18-0) A relatively large value of R8 allows for enough output voltage to effectively drive the optocoupler LED for fixed current limit. A low value of R8, along with resistor R10, provides for a low average output power using the fault protection feature when the output voltage is very low. C13 provides for output voltage stability when the Charger application is in current limit.

<span id="page-16-0"></span>

<span id="page-17-0"></span>

**Figure 29. Converter and Charger Test Data Summary**

<span id="page-18-0"></span>

<span id="page-19-0"></span>

### **BOARD GRAPHICS**

<span id="page-20-0"></span>

Top View



Bottom View

**Figure 40. Printed Circuit Board and Component Layout**

### <span id="page-21-0"></span>**DEVICE ORDERING INFORMATION** (Note [11](#page-22-0))



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

[11.](#page-22-0) Consult factory for additional optocoupler fail−safe latching, frequency, current limit and line input options.

#### <span id="page-22-0"></span>**DEVICE ORDERING INFORMATION** (Note 11)



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

11. Consult factory for additional optocoupler fail−safe latching, frequency, current limit and line input options.







 $\theta$ 

·l 1

**SOT−223 (TO−261)** CASE 318E−04 ISSUE R

**SCALE 1:1** DATE 02 OCT 2018

**NDTES:** 

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- $\mathbf{2}$ CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE.
- 4. DATUMS A AND B ARE DETERMINED AT DATUM H.
- A1 IS DEFINED AS THE VERTICAL DISTANCE 5. FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY.
- POSITIONAL TOLERANCE APPLIES TO 6. DIMENSIONS to AND to1.





ON Semiconductor and **and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. DOCUMENT NUMBER: 98ASB42680B DESCRIPTION:** Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **SOT−223 (TO−261) PAGE 1 OF 2**

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particula

 $A1$ 

DETAIL A

#### **SOT−223 (TO−261)** CASE 318E−04 ISSUE R

#### DATE 02 OCT 2018



### **GENERIC MARKING DIAGRAM\***



- $A =$  Assembly Location<br>  $Y =$  Year
- $=$  Year
- W = Work Week
- XXXXX = Specific Device Code -
- = Pb−Free Package
- (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking.<br>Pb−Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.





## **PDIP−7 (PDIP−8 LESS PIN 6)** CASE 626A

ISSUE C

DATE 22 APR 2015

**SCALE 1:** 





**NOTE 5**



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: INCHES.<br>3. DIMENSIONS A, A1 AND LARE MEASURED WITH THE PACK-<br>AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3.<br>4. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH<br>OR PROTRUSIONS. MOLD FLASH OR PROTRU
- 
- NOT TO EXCEED 0.10 INCH. 5. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.
- 
- 6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE<br>LEADS UNCONSTRAINED.<br>7. DATUM PLANE HIS COINCIDENT WITH THE BOTTOM OF THE<br>LEADS, WHERE THE LEADS EXIT THE BODY.
- 8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS).



**GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code

- A = Assembly Location<br>WL = Wafer Lot
- $WL$  = Wafer Lot<br>YY = Year
	-
- YY = Year<br>WW = Work = Work Week
- G = Pb−Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. device data sneet for actual part markli<br>Pb−Free indicator, "G" or microdot " ■", may or may not be present.



rights of others.

ON Semiconductor and ⊍Nare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor owns tne rights to a number of paten ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,<br>regardless of any support or applications inform specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer<br>application by customer's technical exp in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized<br>application, Buyer shall indemnify and ho claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This<br>literature is subject to all applicable copyrigh

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

#### **TECHNICAL SUPPORT North American Technical Support:**

**Email Requests to:** orderlit@onsemi.com **ON Semiconductor Website:** www.onsemi.com

Voice Mail: 1 800−282−9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

**Europe, Middle East and Africa Technical Support:** Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# [ON Semiconductor](https://www.mouser.com/on-semiconductor):

