

# Single Output LNB Supply and Control Voltage Regulator

## **General Description**

The RT5047B is a highly integrated voltage regulator and interface IC, specifically design for supplying power and control signals from advanced satellite set-top box (STB) modules to the LNB down-converter in the antenna dish or to the multi-switch box.

The device is consists of the independent current-mode boost controller and low dropout linear regulator along with the circuitry required for 22kHz tone shaping to support DiSEqC<sup>TM</sup>1.x communications.

The RT5047B has fault protection (over-current, over-temperature and under-voltage lockout).

The RT5047B is available in a SOP-8 (Exposed Pad) package to achieve optimized solution for thermal dissipation.

## **Ordering Information**



#### Note:

Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ► Suitable for use in SnPb or Pb-free soldering processes.

### **Features**

- Wide Input Supply Voltage Range: 8V to 16V
- Output Current Limit of 550mA with 6ms timer
- Low Noise LNB Output Voltage (13.3V and 18.3V by SEL Pin)
- ±3% High Accuracy for 0mA to 500mA Current Output
- Push-Pull Output Stage minimizes 13.3V to 18.3V and 18.3V to 13.3V Output Transition Time
- External 22kHz Tone Input
- Meet DiSEqC<sup>TM</sup>1.x Protocol
- Output Short Circuit Protection
- Over-Temperature Protection

### **Applications**

- LNB Power Supply and Control for Satellite Set-Top Box
- Analog and Digital Satellite Receivers/Satellite TV, Satellite PC cards

## **Pin Configuration**

(TOP VIEW)



SOP-8 (Exposed Pad)

# **Simplified Application Circuit**



Copyright © 2017 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



# **Marking Informaton**

RT5047B **GSPYMDNN**  RT5047BGSP: Product Number

YMDNN : Date Code

# **Functional Pin Description**

| Pin No.         | Pin Name | Pin Function                                                                                                |
|-----------------|----------|-------------------------------------------------------------------------------------------------------------|
| 1               | LNB      | Output voltage for LNB.                                                                                     |
| 2               | BOOST    | Boost output and tracking supply voltage to LNB.                                                            |
| 3               | LX       | Switching node of DC-DC boost converter.                                                                    |
| 4               | VIN      | Power supply input.                                                                                         |
| 5               | EN       | LNB output enable.                                                                                          |
| 6               | SEL      | LNB output voltage selection pin (Low is for 13.3V, high is for 18.3V).                                     |
| 7               | NC       | No internal connection. Pull to GND by $4.7 k\Omega$ resistor.                                              |
| 8               | TONE     | 22kHz TONE input.                                                                                           |
| 9 (Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. |

# **Functional Block Diagram**





### **Operation**

The RT5047B integrates a current mode boost converter and linear regulator. Use the SEL pin to control the LNB voltage and the boost converter track is at least greater 850mV than LNB voltage. The boost converter is the high efficiency PWM architecture with 700kHz operation frequency. The linear regulator has the capability to source current up to 550mA during continuous operation. All the loop compensation, current sensing, and slope compensation functions are provided internally.

#### **OCP**

Both the boost converter and the linear regulator have independent current limit. In the boost converter (OCP1), this is achieved through cycle-by-cycle internal current limit (typ. 3A). In the linear regulator (OCP2), when the linear regulator exceeds OCP more than 6ms, the LNB output will be disabled and re-start after 1.8s.

#### **Tone Circuit**

This circuit is used for tone generation. Use the TONE pin to control output amplitude of LNB.

#### **OTP**

When the junction temperature reaches the critical temperature (typically 150°C), the boost converter and the linear regulator are immediately disabled.

#### **UVLO**

The UVLO circuit compares the VIN with the UVLO threshold (7.7V rising typically) to ensure that the input voltage is high enough for reliable operation. The 350mV (typ.) hysteresis prevents supply transients from causing a shutdown.

#### **PWM Controller**

The loop compensation, current sensing, and slope compensation functions are provided internally.



| Absolute Maximum Ratings (Note 1)                                    |                  |
|----------------------------------------------------------------------|------------------|
| Supply Input Voltage, VIN                                            | 0.3V to 28V      |
| Output Voltage LNB, LX and BOOST Pins                                | 0.3V to 30V      |
| Others Pin to GND                                                    | 0.3V to 6V       |
| • Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C (Note 5) |                  |
| SOP-8 (Exposed pad)                                                  | - 3.44W          |
| Package Thermal Resistance (Note 2)                                  |                  |
| SOP-8 (Exposed pad), $\theta_{JA}$                                   | - 29°C/W         |
| SOP-8 (Exposed pad), θJC                                             | - 2°C/W          |
| • Lead Temperature (Soldering, 10 sec.)                              | - 260°C          |
| Junction Temperature                                                 | - 150°C          |
| Storage Temperature Range                                            | - −65°C to 150°C |
| • ESD Susceptibility (Note 3)                                        |                  |
| HBM (Human Body Model)                                               | 2kV              |
|                                                                      |                  |

• Supply Input Voltage ----- 8V to 16V

(Note 4)

# **Electrical Characteristics**

 $(V_{IN (typ.)} = 12V, V_{IN} = 8V \text{ to } 16V, T_A = 25^{\circ}C, \text{ unless otherwise specified})$ 

**Recommended Operating Conditions** 

| Parameter                                        | Symbol              | bol Test Conditions                                                                       |     | Тур    | Max | Unit |
|--------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------|-----|--------|-----|------|
| General                                          |                     |                                                                                           |     |        |     |      |
| LNB Output Accuracy,<br>Load and Line Regulation | E <sub>RR</sub>     | Relative to selected V <sub>LNB</sub> target level, I <sub>LNB</sub> = 0 to 450mA         | -3  |        | 3   | %    |
|                                                  | I <sub>IN_OFF</sub> | EN = 0, LNB output disabled                                                               |     | 0.3    | 0.5 | mA   |
| Supply Current                                   | I <sub>IN</sub> ON  | EN = 1, VLNB = 18.3V, Tone = 0V                                                           |     | 10     | 18  | mA   |
| cappiy canoni                                    | I <sub>IN_ON</sub>  | EN = 1, VLNB = 18.3V, 22kHz TONE Input                                                    |     | 16     | 28  | mA   |
| Boost Switch On<br>Resistance                    | RDS(ON)             | I <sub>LNB</sub> = 450mA                                                                  |     | 150    | 300 | mΩ   |
| Switching Frequency                              | f <sub>SW</sub>     |                                                                                           | 600 | 700    | 800 | kHz  |
| Switch Current Limit                             | I <sub>LIMSW</sub>  | V <sub>IN</sub> = 10V, V <sub>LNB</sub> = 18.3V                                           |     | 3      |     | Α    |
| Linear Regulator Voltage<br>Drop                 | V <sub>DROP</sub>   | V <sub>BOOST</sub> -V <sub>LNB</sub> , I <sub>LNB</sub> = 450mA                           |     | 0.85   |     | V    |
| Output Voltage Rise Time                         | t <sub>R_LNB</sub>  | For V <sub>LNB</sub> = 13.3V→18.3V,<br>C <sub>LNB</sub> = 100nF, I <sub>LNB</sub> = 450mA |     | 3      | 10  | ms   |
| Output Voltage Pull-Down Time                    | tF_LNB              | For V <sub>LNB</sub> = 18.3V→13.3V,<br>C <sub>LNB</sub> = 100nF, I <sub>LNB</sub> = 0mA   |     | - 3 10 |     | ms   |



| Parameter                               | Symbol                | Test Conditions                                                                  | Min | Тур  | Max | Unit             |
|-----------------------------------------|-----------------------|----------------------------------------------------------------------------------|-----|------|-----|------------------|
| Ripple and Noise on LNB<br>Output       | V <sub>RIP_PP</sub>   | 20MHz bandwidth limit (Note 6)                                                   |     | 20   |     | $mV_{PP}$        |
| Land Danielation                        | .,                    | V <sub>LNB</sub> = 13.3V, I <sub>LNB</sub> = 50mA to 450mA                       |     | 38   | 76  |                  |
| Load Regulation                         | Vout_load             | V <sub>LNB</sub> = 18.3V, I <sub>LNB</sub> = 50mA to 450mA                       |     | 45   | 90  | mV               |
| Line Regulation                         | Vour                  | V <sub>IN</sub> = 9 to 14V, V <sub>LNB</sub> = 13.3V,<br>I <sub>LNB</sub> = 50mA | -10 |      | 10  | m\/              |
| Line Regulation                         | VOUT_LINE             | $V_{IN} = 9$ to 14V, $V_{LNB} = 18.3$ V, $I_{LNB} = 50$ mA                       | -10 |      | 10  | mV               |
| Protection                              |                       |                                                                                  |     |      |     |                  |
| Output Over-Current Limit               | I <sub>LIM_LNB1</sub> | V <sub>LNB</sub> = 13.3V/18.3V                                                   | 500 | 550  | 650 | mA               |
| Output Over-Current<br>Disable Time     | tdis_on               | V <sub>LNB</sub> short to GND                                                    | 1   | 6    | 1   | ms               |
| Output Over-Current Disable Time        | t <sub>DIS_OFF</sub>  | V <sub>LNB</sub> short to GND (Note 6)                                           | 1   | 1800 | 1   | ms               |
| VIN Under-Voltage Lockout Threshold     | V <sub>UVLO</sub>     | V <sub>IN</sub> falling                                                          |     | 7.35 |     | V                |
| VIN Turn On Threshold                   | V <sub>IN_TH</sub>    | V <sub>IN</sub> rising                                                           |     | 7.7  | 8   | V                |
| VIN Under-Voltage Lockout<br>Hysteresis | Vuvlohys              |                                                                                  |     | 350  |     | mV               |
| OTP Threshold                           | T <sub>OTP</sub>      |                                                                                  | -   | 140  | -   | °C               |
| OTP Hysteresis                          | TOTPHYS               |                                                                                  |     | 15   |     | °C               |
| TONE                                    |                       |                                                                                  |     |      |     |                  |
| TONE Frequency                          | ftone                 |                                                                                  | 20  | 22   | 24  | kHz              |
| TONE Amplitude, Peak to Peak            | VTONE_PP              | I <sub>LNB</sub> = 50 to 450mA, C <sub>LNB</sub> = 200nF                         | 550 | 700  | 900 | mV <sub>PP</sub> |
| TONE Duty Cycle                         | DC <sub>TONE</sub>    | I <sub>LNB</sub> = 0 to 450mA, C <sub>LNB</sub> = 570nF                          | 40  | 50   | 60  | %                |
| TONE Rise Time                          | trtone                | I <sub>LNB</sub> = 0 to 450mA, C <sub>LNB</sub> = 570nF                          | 5   | 10   | 15  | μS               |
| TONE Fall Time                          | tFTONE                | I <sub>LNB</sub> = 0 to 450mA, C <sub>LNB</sub> = 570nF                          | 5   | 10   | 15  | μS               |
| TONE Logic Input                        | V <sub>TONE</sub> _H  |                                                                                  | 1.2 |      |     | V                |
| TONE Logic Input                        | V <sub>TONE_L</sub>   |                                                                                  |     |      | 0.4 | V                |
| TONE Input Leakage                      | ITONELKG              |                                                                                  |     | 5    | 10  | μΑ               |
| ENABLE, SEL Pins                        |                       |                                                                                  |     |      |     |                  |
| EN Logic logge                          | V <sub>EN_</sub> H    |                                                                                  | 1.2 |      |     | V                |
| EN Logic Input                          | V <sub>EN_L</sub>     |                                                                                  | -   |      | 0.4 | V                |
| EN Input Leakage                        | I <sub>ENLKG</sub>    |                                                                                  |     | 5    | 10  | μА               |
| SEL Logic Input                         | V <sub>SEL_H</sub>    |                                                                                  | 1.2 |      |     | V                |
| OLL LOGIC ITIPUL                        | V <sub>SEL_L</sub>    |                                                                                  |     |      | 0.4 | V                |
| SEL Input Leakage                       | ISELLKG               |                                                                                  | -   | 5    | 10  | μΑ               |

DS5047B-00 November 2017 www.richtek.com

# **RT5047B**



- Note 1. Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25$ °C with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- **Note 5.** Operation at  $V_{IN} = 16V$  may be limited by power loss in the linear regulator.
- Note 6. Guaranteed by design.

DS5047B-00



# **Typical Application Circuit**



#### Note:

- 1. D2, D3, D4, D5 are used for surge protection.
- 2. The capacitor  $C_{LNB}$  should not be less than  $1\mu F$  for the power stability.
- 3. EN, TONE and SEL are connected to microcontroller directly.



# **Typical Operating Characteristics**













2017

www.richtek.com















Copyright © 2017 Richtek Technology Corporation. All rights reserved.

DS5047B-00 November 2017 www.richtek.com 9



## **Over-Current Protection**





## **Application Information**

#### **Boost Converter/Linear Regulator**

The 5047B integrates a current-mode boost converter and linear regulator. Use the SEL pin to control the LNB voltage and the boost converter track is at least greater 800mV than the LNB voltage. The boost converter is high efficiency PWM architecture with 700kHz operation frequency. The linear regulator has the capability to source current up to 550mA during continuous operation. All the loop compensation, current sensing, and slope compensation functions are provided internally.

The RT5047B has current limiting on the boost converter and the LNB output to protect the IC against short circuits. The internal MOSFET will turn off when the LX current is higher than 3A cycle-by-cycle. The LNB output will turn off when the output current higher than the 550mA and 6ms and turn-on after 1800ms automatically.

#### **Input Capacitor Selection**

The input capacitor reduces voltage spikes from the input supply and minimizes noise injection to the converter. A 30µF capacitance is sufficient for most applications. Nevertheless, a higher or lower value may be used depending on the noise level from the input supply and the input current to the converter. Note that the voltage rating of the input capacitor must be greater than the maximum input voltage.

#### **Inductor Selection**

The inductance depends on the maximum input current. As a general rule, the inductor ripple current range is 20% to 40% of the maximum input current. If 40% is selected as an example, the inductor ripple current can be calculated according to the following equations:

$$I_{IN(MAX)} = \frac{V_{OUT} \times I_{OUT(MAX)}}{\eta \times V_{IN}}$$

$$I_{RIPPLE} = 0.4 \times I_{IN(MAX)}$$

DS5047B-00 November 2017

where  $\eta$  is the efficiency of the converter,  $I_{IN(MAX)}$  is the maximum input current, and IRIPPLE is the inductor ripple current. The input peak current can then be obtained by adding the maximum input current

with half of the inductor ripple current as shown in the following equation:

$$I_{PEAK} = 1.2 \times I_{IN(MAX)}$$

note that the saturated current of the inductor must be greater than IPEAK. The inductance can eventually be determined according to the following equation:

$$L = \frac{\eta \times (V_{IN})^2 \times (V_{OUT} - V_{IN})}{0.4 \times (V_{OUT})^2 \times I_{OUT(MAX)} \times f_{OSC}}$$

where fosc is the switching frequency. For better system performance, a shielded inductor is preferred to avoid EMI problems.

#### **Boost Output Capacitor Selection**

The RT5047B boost regulator is internally compensated and relies on the inductor and output capacitor value for overall loop stability. The output capacitor is in the 30μF to 50μF range with a low ESR, as strongly recommended. The voltage rating on this capacitor should be in the 25V to 35V range since it is connected to the boost Vout rail.

The output ripple voltage is an important index for estimating chip performance. This portion consists of two parts. One is the product of the inductor current with the ESR of the output capacitor, while the other part is formed by the charging and discharging process of the output capacitor. As shown in Figure 1, ΔV<sub>OUT1</sub> can be evaluated based on the ideal energy equalization. According to the definition of Q, the Q value can be calculated as the following equation:

$$\begin{aligned} Q &= \frac{1}{2} \times \left[ \left( I_{IN} + \frac{1}{2} \Delta I_L - I_{OUT} \right) + \left( I_{IN} - \frac{1}{2} \Delta I_L - I_{OUT} \right) \right] \\ &\times \frac{V_{IN}}{V_{OUT}} \times \frac{1}{f_{OSC}} = C_{OUT} \times \Delta V_{OUT1} \end{aligned}$$

where fosc is the switching frequency and  $\Delta I_L$  is the inductor ripple current. Bring Cout to the left side to estimate the value of  $\Delta V_{OUT1}$  according to the following equation:

$$\Delta V_{\text{OUT1}} = \frac{D \times I_{\text{OUT}}}{\eta \times C_{\text{OUT}} \times f_{\text{OSC}}}$$

Copyright © 2017 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



where D is the duty cycle and  $\eta$  is the boost converter efficiency. Finally, take ESR into consideration, the overall output ripple voltage can be determined by the following equation:

$$\Delta V_{OUT} = I_{IN} \times ESR + \frac{D \times I_{OUT}}{\eta \times C_{OUT} \times f_{OSC}}$$

The output capacitor, Cout, should be selected accordingly.



Figure 1. The Output Ripple Voltage without the Contribution of ESR

#### **Schottky Diode Selection**

Schottky diodes are chosen for low forward-voltage drop and fast switching speed. However, when making a selection, important parameters such as power dissipation, reverse voltage rating, and pulsating peak current should all be taken into consideration. A suitable Schottky diode's reverse voltage rating must be greater than the maximum output voltage and its average current rating must exceed the average output current. The chosen diode should also have a sufficiently low leakage current level, since it increases with temperature.

#### **Under-Voltage Lockout (UVLO)**

The UVLO circuit compares the input voltage at VIN with the UVLO threshold (7.7V rising typically) to ensure that the input voltage is high enough for reliable

operation. The 350mV (typ.) hysteresis prevents supply transients from causing a shutdown. Once the input voltage exceeds the UVLO rising threshold, start-up begins. When the input voltage falls below the UVLO falling threshold, all IC internal functions will be turned off by the controller.

#### **Over-Current Protection**

The RT5047B features an over-current protection function to prevent chip damage from high peak currents. Both the boost converter and the linear regulator have independent current limit. In the boost converter, this is achieved through cycle-by-cycle internal current limit. During the ON-period, the chip senses the inductor current that is flowing into the LX pin. The internal NMOS will be turned off if the peak inductor current reaches the current-limit value of 3A (typ.). When the linear regulator exceeds 550mA (typ.) more than 6ms, the LNB output will be disabled. During this period of time, if the current limit condition disappears, the OCP will be cleared and the part restarts. If the part is still in current limit after this time period, the linear regulator and boost converter will automatically disable to prevent the part from overheating.

#### **Short Circuit Protection**

If the LNB output is shorted to ground, and more than 6ms, the RT5047B will be disabled 1.8s then enable automatically.

#### **Over-Temperature Protection**

When the junction temperature reaches the critical temperature (typically 140°C), the boost converter and the linear regulator are immediately disabled. When the junction temperature cools down to a lower temperature threshold specified, the RT5047B will be allowed to restart by normal start operation.

#### **LNB Output Voltage**

The RT5047B has voltage control function on the LNB output. This function provides 4 levels for the common standards and compensation if the cable line has voltage drop. These voltage levels are defined in Table 1. The rise time and fall time of the VLNB is 3ms (typ.).

www.richtek.com



| т | ٠, | h | ı | е | • |
|---|----|---|---|---|---|
|   | а  | N | ı | ᆫ |   |

| SEL Pin Status | LNB Output Voltage |
|----------------|--------------------|
| 0              | 13.3V              |
| 1              | 18.3V              |

#### **Tone Generation**

The RT5047B provides the tone generation function, please refer to the Figure 2. Set the TONE pin with 22kHz logic signal, the LNB linear regulator output will carry a 22kHz, 700mV peak to peak signal for DiSEqC 1.x communication. It can meet base-band timings of 500μs (±100μs) for a one-third bit PWK coded signal period on a nominal 22kHz (±20%).



Figure 2. Tone Generation Options

#### **Pull-Down Rate Control**

The output linear stage provides approximately 40mA of pull-down capability. This ensures that the output volts are ramped from 18.3V to 13.3V in a reasonable amount of time.

#### **Over-Current Disable Time**

If the LNB output current exceeds 550mA, typical, for more than 6ms, then the LNB output will be disabled and device enters a TON = 6ms/TOFF = 1800ms routine. It will be returned to normal operation after a successful soft-start process.



#### **Inrush Current**

At start-up or during a LNB reconfiguration event, a transient surge current above the normal DC operating level can be provided by the IC. This current increase can be as high as 550mA, typical, for as long as required, up to a maximum of 6ms.

Copyright © 2017 Richtek Technology Corporation. All rights reserved.

www.richtek.com



#### **DC Current**

The RT5047B can handle up to 500mA during continuous operation.

#### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature T<sub>J(MAX)</sub>, listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum dissipation can be calculated using the following formula:

 $P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$ 

where T<sub>J</sub>(MAX) is the maximum junction temperature.  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a SOP-8 (Exposed Pad) package, the thermal resistance,  $\theta_{JA}$ , is 29°C/W on a 51-7 **JEDEC** effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A = 25$ °C can be calculated as below:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (29^{\circ}CW) = 3.44W$  for a SOP-8 (Exposed Pad) package.

The maximum power dissipation depends on the operating ambient temperature for the fixed T<sub>J(MAX)</sub> and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 3 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 3. Derating Curve of Maximum Power Dissipation

#### Layout Consideration

For high frequency switching power supplies, the PCB layout is important to get good regulation, high efficiency and stability. The following descriptions are the guidelines for better PCB layout.

- ▶ For good regulation, place the power components as close as possible. The traces should be wide and short enough especially for the high-current loop.
- ▶ Minimize the size of the LX node and keep it wide and shorter.

The exposed pad of the chip should be connected to a ground plane for maximum consideration.



 $D_3$  and  $D_4$  should be placed as closed as possible to  $V_{OUT}$  for surge protection.

The CIN, CBST and CLNB should be placed as closed as possible to the RT5047B for good filter.

The exposed pad of the chip should be connected to analog ground plane for thermal consideration.



The TONE, SEL and EN pin should be connected to MCU or GND. Do not floating these pins.

The inductor should be placed as close as possible to the LX pin to minimize the noise coupling into other circuits.

LX node copper area should be minimized for reducing EMI

Place the power components as close as possible. The traces should be wide and short especially for the high-current loop.

Figure 4. PCB Layout Guide



## **Outline Dimension**



| Cymah    |   | Dimensions | In Millimeters | Dimensions In Inches |       |  |  |
|----------|---|------------|----------------|----------------------|-------|--|--|
| Symb     | Ю | Min        | Max            | Min                  | Max   |  |  |
| Α        |   | 4.801      | 5.004          | 0.189                | 0.197 |  |  |
| В        |   | 3.810      | 4.000          | 0.150                | 0.157 |  |  |
| С        |   | 1.346      | 1.753          | 0.053                | 0.069 |  |  |
| D        |   | 0.330      | 0.510          | 0.013                | 0.020 |  |  |
| F        |   | 1.194      | 1.346          | 0.047                | 0.053 |  |  |
| Н        |   | 0.170      | 0.254          | 0.007                | 0.010 |  |  |
| I        |   | 0.000      | 0.152          | 0.000                | 0.006 |  |  |
| J        |   | 5.791      | 6.200          | 0.228                | 0.244 |  |  |
| М        |   | 0.406      | 1.270          | 0.016                | 0.050 |  |  |
| Ontion 1 | Х | 2.000      | 2.300          | 0.079                | 0.091 |  |  |
| Option 1 | Υ | 2.000      | 2.300          | 0.079                | 0.091 |  |  |
| Ontion 2 | Х | 2.100      | 2.500          | 0.083                | 0.098 |  |  |
| Option 2 | Υ | 3.000      | 3.500          | 0.118                | 0.138 |  |  |

8-Lead SOP (Exposed Pad) Plastic Package



## **Footprint Information**



| Package |         | Number of Din | Footprint Dimension (mm) |      |           |      |      |      | Talawanaa |      |           |
|---------|---------|---------------|--------------------------|------|-----------|------|------|------|-----------|------|-----------|
|         |         | Number of Pin | Р                        | Α    | В         | С    | D    | Sx   | Sy        | М    | Tolerance |
| D00D 0  | Option1 | 8             | 4.07                     | 6 00 | 5.80 4.20 | 1.30 | 0.70 | 2.30 | 2.30      | 4.54 | ±0.10     |
| PSOP-8  | Option2 |               | 1.27   6.8               | 6.80 |           |      |      | 3.40 | 2.40      | 4.51 |           |

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2017 Richtek Technology Corporation. All rights reserved.

DS5047B-00 November 2017 www.richtek.com