# CD54HCT573, CD74HCT573 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCLS455C - FEBRUARY 2001 - REVISED MAY 2004

- 4.5-V to 5.5-V V<sub>CC</sub> Operation
- Wide Operating Temperature Range of -55°C to 125°C
- Balanced Propagation Delays and Transition Times
- Standard Outputs Drive Up To 10 LS-TTL Loads
- Significant Power Reduction Compared to LS-TTL Logic ICs
- Inputs Are TTL-Voltage Compatible

### description/ordering information

The 'HCT573 devices are octal transparent D-type latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs.

CD54HCT573 . . . F PACKAGE

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### ORDERING INFORMATION

| TA             | PAC       | KAGE†         | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|----------------|-----------|---------------|--------------------------|---------------------|--|
|                | PDIP – E  | Tube          | CD74HCT573E              | CD74HCT573E         |  |
|                | SSOP - DB | Tape and reel | CD74HCT573DBR            | HK573               |  |
| -55°C to 125°C | 0010 14   | Tube          | CD74HCT573M              |                     |  |
|                | SOIC - M  | Tape and reel | CD74HCT573M96            | HCT573M             |  |
|                | CDIP - F  | Tube          | CD54HCT573F3A            | CD54HCT573F3A       |  |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCLS455C - FEBRUARY 2001 - REVISED MAY 2004

## FUNCTION TABLE (each latch)

|    | INPUTS | OUTPUT |       |
|----|--------|--------|-------|
| OE | LE     | D      | Q     |
| L  | Н      | Н      | Н     |
| L  | Н      | L      | L     |
| L  | L      | Χ      | $Q_0$ |
| Н  | X      | Χ      | Z     |

## logic diagram (positive logic)



To Seven Other Channels

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                                        | 0.5 V to 7 V   |
|--------------------------------------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 1)                                   | ±20 mA         |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA         |
| Continuous output drain current per output, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                  | ±35 mA         |
| Continuous output source or sink current per output, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                         | ±25 mA         |
| Continuous current through V <sub>CC</sub> or GND                                                            | ±50 mA         |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DB package                                          | 70°C/W         |
| E package                                                                                                    | 69°C/W         |
| M package                                                                                                    | 58°C/W         |
| Storage temperature range, T <sub>stq</sub>                                                                  | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



SCLS455C - FEBRUARY 2001 - REVISED MAY 2004

## recommended operating conditions (see Note 3)

|          |                                    | T <sub>A</sub> = 2 | 25°C | T <sub>A</sub> = -55°C<br>TO 125°C |     | T <sub>A</sub> = −40°C<br>TO 85°C |     | UNIT |
|----------|------------------------------------|--------------------|------|------------------------------------|-----|-----------------------------------|-----|------|
|          |                                    | MIN                | MAX  | MIN                                | MAX | MIN                               | MAX |      |
| VCC      | Supply voltage                     | 4.5                | 5.5  | 4.5                                | 5.5 | 4.5                               | 5.5 | V    |
| VIH      | High-level input voltage           | 2                  |      | 2                                  |     | 2                                 |     | V    |
| $V_{IL}$ | Low-level input voltage            |                    | 0.8  |                                    | 0.8 |                                   | 8.0 | V    |
| VI       | Input voltage                      |                    | VCC  |                                    | VCC |                                   | VCC | V    |
| Vo       | Output voltage                     |                    | VCC  |                                    | VCC |                                   | VCC | V    |
| Δt/Δν    | Input transition rise or fall rate |                    | 500  |                                    | 500 |                                   | 500 | ns   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER      | TEST                                         | VCC                      | T <sub>A</sub> = 25°C |      | T <sub>A</sub> = -55°C<br>TO 125°C |     | T <sub>A</sub> = -40°C<br>TO 85°C |      | UNIT |    |
|----------------|----------------------------------------------|--------------------------|-----------------------|------|------------------------------------|-----|-----------------------------------|------|------|----|
|                |                                              |                          |                       | MIN  | MAX                                | MIN | MAX                               | MIN  | MAX  |    |
|                | \ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \      | I <sub>OH</sub> = -20 μA | 451/                  | 4.4  |                                    | 4.4 |                                   | 4.4  |      |    |
| Voн            | $V_I = V_{IH}$ or $V_{IL}$                   | $I_{OH} = -6 \text{ mA}$ | 4.5 V                 | 3.98 |                                    | 3.7 |                                   | 3.84 |      | V  |
| .,             | $V_{OL}$ $V_{I} = V_{IH} \text{ or } V_{IL}$ | I <sub>OL</sub> = 20 μA  | 4.5.7                 |      | 0.1                                |     | 0.1                               |      | 0.1  | V  |
| VOL            |                                              | $I_{OL} = 6 \text{ mA}$  | 4.5 V                 |      | 0.26                               |     | 0.4                               |      | 0.33 | V  |
| lį             | $V_I = V_{CC}$ or 0                          |                          | 5.5 V                 |      | ±0.1                               |     | ±1                                |      | ±1   | μΑ |
| loz            | $V_O = V_{CC}$ or 0                          |                          | 5.5 V                 |      | ±0.5                               |     | ±10                               |      | ±5   | μΑ |
| ICC            | $V_I = V_{CC}$ or 0,                         | IO = 0                   | 5.5 V                 |      | 8                                  |     | 160                               |      | 80   | μΑ |
| ∆lcc†          | One input at V <sub>CC</sub> – 2             | 4.5 V to 5.5 V           |                       | 360  |                                    | 490 |                                   | 450  | μΑ   |    |
| C <sub>i</sub> |                                              |                          |                       | 10   |                                    | 10  |                                   | 10   | pF   |    |
| Co             |                                              |                          |                       |      | 20                                 |     | 20                                |      | 20   | pF |

<sup>†</sup>Additional quiescent supply current per input pin, TTL inputs high, 1 unit load. For dual-supply systems, theoretical worst-case  $(V_I = 2.4 \text{ V}, V_{CC} = 5.5 \text{ V})$  specification is 1.8 mA.

#### **HCT INPUT LOADING TABLE**

| INPUT | UNIT LOAD |
|-------|-----------|
| OE    | 1.25      |
| Any D | 0.3       |
| LE    | 0.65      |

Unit load is  $\Delta I_{\hbox{\scriptsize CC}}$  limit specified in electrical characteristics table (e.g., 360  $\mu$ A max at 25°C).



## CD54HCT573, CD74HCT573 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCLS455C - FEBRUARY 2001 - REVISED MAY 2004

## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 4.5 V (unless otherwise noted) (see Figure 1)

|                 |                             | T <sub>A</sub> = 2 | 25°C | T <sub>A</sub> = -55°C<br>TO 125°C |     | T <sub>A</sub> = - | UNIT |    |
|-----------------|-----------------------------|--------------------|------|------------------------------------|-----|--------------------|------|----|
|                 |                             | MIN                | MAX  | MIN                                | MAX | MIN                | MAX  |    |
| t <sub>W</sub>  | Pulse duration, LE high     | 16                 |      | 24                                 |     | 20                 |      | ns |
| t <sub>su</sub> | Setup time, data before LE↓ | 13                 |      | 20                                 |     | 16                 |      | ns |
| th              | Hold time, data after LE↓   | 10                 |      | 15                                 |     | 13                 |      | ns |

## switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 4.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | TO (OUTPUT) | LOAD<br>CAPACITANCE    | T <sub>A</sub> = 25°C |     | T <sub>A</sub> = - | 55°C<br>25°C | T <sub>A</sub> = -40°C<br>TO 85°C |     | UNIT |
|------------------|---------|-------------|------------------------|-----------------------|-----|--------------------|--------------|-----------------------------------|-----|------|
|                  | (INPUT) | (OUTPUT)    | CAPACITANCE            | MIN                   | MAX | MIN                | MAX          | MIN                               | MAX |      |
|                  | D       | _           | 0 50 5                 |                       | 35  |                    | 53           |                                   | 44  |      |
| <sup>t</sup> pd  | LE      | Q           | C <sub>L</sub> = 50 pF |                       | 35  | 53                 |              |                                   | 44  | ns   |
| t <sub>en</sub>  | ŌĒ      | Q           | C <sub>L</sub> = 50 pF |                       | 35  |                    | 53           |                                   | 44  | ns   |
| t <sub>dis</sub> | ŌĒ      | Q           | C <sub>L</sub> = 50 pF |                       | 35  |                    | 53           |                                   | 44  | ns   |
| t <sub>t</sub>   |         | Q           | C <sub>L</sub> = 50 pF | ·                     | 12  | •                  | 18           |                                   | 15  | ns   |

## operating characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

|   | PARAMETER                     | TYP | UNIT |
|---|-------------------------------|-----|------|
| C | Power dissipation capacitance | 53  | pF   |

SCLS455C - FEBRUARY 2001 - REVISED MAY 2004

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and test-fixture capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f = 6 \text{ ns}$ ,  $t_f = 6 \text{ ns}$ .
- D. For clock inputs, f<sub>max</sub> is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time, with one input transition per measurement.
- F. tpLZ and tpHZ are the same as tdis.
- G. tpzL and tpzH are the same as ten.
- H. tplH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms







10-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                  | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|---------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)                           |         |
| 5962-8685601RA   | ACTIVE | CDIP         | J       | 20   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-8685601RA<br>CD54HCT573F3A | Samples |
| CD54HCT573F      | ACTIVE | CDIP         | J       | 20   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | CD54HCT573F                     | Samples |
| CD54HCT573F3A    | ACTIVE | CDIP         | J       | 20   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-8685601RA<br>CD54HCT573F3A | Samples |
| CD74HCT573DBR    | ACTIVE | SSOP         | DB      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HK573                           | Samples |
| CD74HCT573E      | ACTIVE | PDIP         | N       | 20   | 20      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74HCT573E                     | Samples |
| CD74HCT573EE4    | ACTIVE | PDIP         | N       | 20   | 20      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74HCT573E                     | Samples |
| CD74HCT573M      | ACTIVE | SOIC         | DW      | 20   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HCT573M                         | Samples |
| CD74HCT573M96    | ACTIVE | SOIC         | DW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HCT573M                         | Samples |
| CD74HCT573M96G4  | ACTIVE | SOIC         | DW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HCT573M                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.





10-Jun-2014

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HCT573, CD74HCT573:

Catalog: CD74HCT573

Military: CD54HCT573

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



## TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74HCT573DBR | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| CD74HCT573M96 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.0       | 2.7        | 12.0       | 24.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74HCT573DBR | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| CD74HCT573M96 | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |



SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated