

Data sheet acquired from Harris Semiconductor SCHS071B – Revised July 2003

# **CMOS Presettable Up/Down Counters**

High-Voltage Types (20-Volt Rating)
CD4510B — — BCD Type
CD4516B — — Binary Type

CD4510B Presettable BCD Up/Down Counter and the CD4516 Presettable Binary Up/Down Counter consist of four synchronously clocked D-type flip-flops (with a gating structure to provide T-type flip-flop capability) connected as counters. These counters can be cleared by a high level on the RESET line, and can be preset to any binary number present on the jam inputs by a high level on the PRESET ENABLE line. The CD4510B will count out of non-BCD counter states in a maximum of two clock pulses in the up mode, and a maximum of four clock pulses in the down mode.

If the CARRY-IN input is held low, the counter advances up or down on each positive-going clock transition. Synchronous cascading is accomplished by connecting all clock inputs in parallel and connecting the CARRY-OUT of a less significant stage to the CARRY-IN of a more significant stage.

The CD4510B and CD4516B can be cascaded in the ripple mode by connecting the CARRY-OUT to the clock of the next stage. If the UP/DOWN input changes during a terminal count, the CARRY-OUT must be gated with the clock, and the UP/DOWN input must change while the clock is high. This method provides a clean clock signal to the subsequent counting stage. (See Fig. 15).

These devices are similar to types MC14510 and MC14516.

The CD4510B and CD4516B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD4516B types also are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix).



CD4510B, CD4516B
TERMINAL ASSIGNMENT

## CD4510B, CD4516B Types

#### Features:

- Medium-speed operation -f<sub>CL</sub> = 8 MHz typ. at 10 V
- Synchronous internal carry propagation
- Reset and Preset capability
- 100% tested for quiescent current at 20 V
- 5-V, 10-V, and 15-V parametric ratings
- Standardized symmetrical output characteristics
- Maximum input current of 1 μA at 18 V over full package temperature range;
   100 nA at 18 V and 25°C
- Noise margin (full package-temperature range): 1 V at V<sub>DD</sub> = 5 V
  2 V at V<sub>DD</sub> = 10 V
  2.5 V at V<sub>DD</sub> = 15 V
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"



#### Applications:

- Up/Down difference counting
- Multistage synchronous counting
- Multistage ripple counting
- Synchronous frequency dividers

### OPERATING CONDITIONS AT TA = 25°C, Unless Otherwise Specified

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges.

| Characteristic                                                  | V <sub>DD</sub> | Min. | Max.   | Units |
|-----------------------------------------------------------------|-----------------|------|--------|-------|
| Supply Voltage Range (At TA = Full Package-Temperature Range)   |                 | 3    | 18     | V     |
|                                                                 | 5               | 150  |        |       |
| Clock Pulse Width, t <sub>W</sub>                               | 10              | 75   | -      | ns    |
|                                                                 | 15              | 60   | -      |       |
|                                                                 | 5               | _    | 2      |       |
| Clock Input Frequency, f <sub>CL</sub>                          | 10              | -    | 4      | MHz   |
|                                                                 | 15              | -    | 5.5    |       |
|                                                                 | 5               | 150  | _      |       |
| Preset Enable or Reset Removal Time                             | 10              | 80   | - 1    | กร    |
|                                                                 | 15              | 60   | _      |       |
|                                                                 | 5               | _    | 15     |       |
| Clock Rise and Fall Time, t <sub>r</sub> CL, t <sub>f</sub> CL* | 10<br>15        | _    | 5<br>5 | μs    |
|                                                                 | 5               | 130  |        |       |
| Carry-In Setup Time, t <sub>S</sub>                             | 10              | 60   | - 1    | ns    |
|                                                                 | 15              | 45   | _      |       |
|                                                                 | 5               | 360  | _      |       |
| Up-Down Setup Time, t <sub>S</sub>                              | 10              | 160  | _      | ns    |
|                                                                 | 15              | 110  | _      |       |
|                                                                 | 5               | 220  | _      |       |
| Preset Enable or Reset Pulse Width, tw                          | 10              | 100  | _ }    | ns    |
|                                                                 | 15              | 75   | _      |       |

<sup>•</sup>Time required after the falling edge of the reset or preset enable inputs before the rising edge of the clock will trigger the counter (similar to setup time).

<sup>\*</sup>If more than one unit is cascaded in the parallel clocked application, t<sub>r</sub>CL should be made less than or equal to the sum of the fixed propagation delay at 15 pF and the transition time of the carry output driving stage for the estimated capacitive load.

| MAXIMUM RATINGS, Absolute-Maximum Values:                                                                                                               |                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (V <sub>DD</sub> )                                                                                                             |                                      |
| Voltages referenced to VSS Terminal)                                                                                                                    | 0.5V to +20V                         |
| INPUT VOLTAGE RANGE, ALL INPUTS                                                                                                                         | 0.5V to V <sub>DD</sub> +0.5V        |
| DC INPUT CURRENT, ANY ONE INPUT                                                                                                                         | ±10mA                                |
| POWER DISSIPATION PER PACKAGE (PD):                                                                                                                     |                                      |
| For T <sub>A</sub> = -55°C to +100°C                                                                                                                    | 500mW                                |
|                                                                                                                                                         | _                                    |
| For TA = +100°C to +125°C                                                                                                                               | Derate Linearity at 12mW/°C to 200mW |
| For T <sub>A</sub> = +100°C to +125°C  DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                                                         | Derate Linearity at 12mW/°C to 200mW |
| • •                                                                                                                                                     |                                      |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                                                                                                | Types)100mW                          |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR T <sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package OPERATING-TEMPERATURE RANGE (T <sub>A</sub> ) | 1Types)100mW<br>55°C to +125°C       |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package)                                                          | 1Types)100mW<br>55°C to +125°C       |



Fig.3 — Logic Diagram for CD45108.



Fig.5 - Minimum output high (source) current characteristics.



Fig.6 — Typical transition time vs. load capacitance.



Fig.1 - Typical output low (sink) current characteristics.



Fig. 2 – Minimum output low (sink) current characteristics.



Fig.4 - Typical output high (source) current characteristics.



Fig. 7 — Typical propagation delay time vs. load capacitance for clock-to-Q outputs.

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER-                | COND     | is   | LIMITS AT INDICATED TEMPERATURES (°C) |       |            |       |       |       |                   | UNITS |          |
|---------------------------|----------|------|---------------------------------------|-------|------------|-------|-------|-------|-------------------|-------|----------|
| ISTIC                     | Vo       | VIN  | VDD                                   |       |            |       |       |       | +25               |       | UNIT     |
|                           | (v)      | (V)  | (V)                                   | -55   | <b>-40</b> | +85   | +125  | Min.  | Тур.              | Max.  | l        |
| Quiescent Device          | -        | 0,5  | 5                                     | 5     | 5          | 150   | 150   | _     | 0.04              | 5     |          |
| Current,                  | _        | 0,10 | 10                                    | 10    | 10         | 300   | 300   | -     | .0.04             | 10    | μΑ       |
| IDD Max.                  | _        | 0,15 | 15                                    | 20    | 20         | 600   | 600   | -     | 0.04              | 20    | μΑ.      |
|                           | -        | 0,20 | 20                                    | -100  | 100        | 3000  | 3000  | -     | 0.08              | 100   | ŀ        |
| Output Low                | 0.4      | 0,5  | 5                                     | 0.64  | 0.61       | 0.42  | 0.36  | 0.51  | 1                 | -     |          |
| (Sink) Current            | 0.5      | 0,10 | 10                                    | 1.6   | 1.5        | 1.1   | 0.9   | 1.3   | 2.6               | -     |          |
| IOL Min.                  | 1.5      | 0,15 | 15                                    | 4.2   | 4          | 2.8   | 2.4   | 3.4   | 6.8               |       |          |
| Output High               | 4.6      | 0,5  | 5                                     | -0.64 | -0.61      | -0.42 | -0.36 | -0.51 | -1                | -     | mA       |
| (Source)                  | 2.5      | 0,5  | 5                                     | -2    | -1.8       | -1.3  | -1.15 | -1.6  | -3.2              | -     |          |
| Current,<br>IOH Min.      | 9,5      | 0,10 | 10                                    | -1.6  | ~1.5       | -1.1  | -0.9  | -1.3  | -2.6              | -     |          |
| TOH WITH.                 | 13.5     | 0,15 | 15                                    | 4,2   | -4         | -2.8  | -2.4  | -3.4  | -6.8              | -     |          |
| Output Voltage:           | -        | 0,5  | 5                                     |       | 0          | .05   |       | -     | . 0               | 0.05  |          |
| Low-Level, VOL Max.       | _        | 0,10 | 10                                    |       | 0          | .05   |       |       | 0                 | 0.05  |          |
| AOF Max.                  |          | 0,15 | 15                                    |       | 0          | .05   |       | -     | 0                 | 0.05  | v        |
| Output Voltage:           |          | 0,5  | 5                                     |       | 4          | .95   |       | 4.95  | . 5               | -     | ľ        |
| High-Level,               |          | 0,10 | 10                                    |       | 9.95 9.95  |       |       |       |                   |       |          |
| VOH Min.                  | _        | 0,15 | 15                                    |       | 14         | .95   |       | 14.95 | 15                | -     |          |
| Input Low                 | 0.5, 4.5 | _    | 5                                     |       | 1          | .5    |       | _     | _                 | 1.5   |          |
| Voltage,                  | 1, 9     | _    | 10                                    |       |            | 3     |       | _     |                   | 3     |          |
| VIL Max.                  | 1.5,13.5 | -    | 15                                    |       |            | 4     |       | -     |                   | 4     | .,       |
| Input High                | 0.5, 4.5 |      | 5                                     |       | 3          | 3.5   |       | 3.5   | -                 | _     | <b>V</b> |
| Voltage,                  | 1, 9     |      | 10                                    |       |            | 7     |       | 7     | _                 | _     |          |
| VIH Min.                  | 1.5,13.5 | -    | 15                                    |       |            | 1     |       | 11    | _                 | _     |          |
| Input Current<br>IIN Max. | -        | 0,18 | 18                                    | ±0.1  | ±0.1       | ±1    | ±1    | _     | ±10 <sup>-5</sup> | ±0.1  | μА       |



SUPPLY VOLTS -- VDD 92CS-27006

Fig. 8 -- Typical maximum clock input frequency vs. supply voltage.





Fig. 10 - Logic Diagram for CD4516B.



Fig. 11 — Quiescent-device-current test circuit.



Fig. 12 - Input-current test circuit.

92CL - 27004R2

# DYNAMIC ELECTRICAL CHARACTERISTICS at T $_{A}$ = 25°C, C $_{L}$ = 50 pF, Input t $_{r}$ , t $_{f}$ = 20 ns, R $_{L}$ = 200 k $\Omega$

| Characteristic                                                      | Conditions VDD (V) | Al<br>Min.     | Units             |                   |                                                  |
|---------------------------------------------------------------------|--------------------|----------------|-------------------|-------------------|--------------------------------------------------|
| Propagation Delay Time (tpHL, tpLH):                                |                    | 1,4,11,1       | Тур.              | Max.              | <del>                                     </del> |
| Clock-to-Q Output (See Fig. 10)                                     | 5<br>10<br>15      | _<br>_<br>     | 200<br>100<br>75  | 400<br>200<br>150 | ns                                               |
| Preset or Reset-to-Q Output                                         | 5<br>10<br>15      |                | 210<br>105<br>80  | 420<br>210<br>160 | ns                                               |
| Clock-to-Carry Out                                                  | 5<br>10<br>15      | -<br>-<br>-    | 240<br>120<br>90  | 480<br>240<br>180 | ns                                               |
| Carry-In-to-Carry Out                                               | 5<br>10<br>15      | <br>-<br>-     | 125<br>60<br>50   | 250<br>120<br>100 | ns                                               |
| Preset or Reset-to-Carry Out                                        | 5<br>10<br>15      | -<br>-<br>-    | 320<br>160<br>125 | 640<br>320<br>250 | ns                                               |
| Transition Time (t <sub>THL</sub> , t <sub>TLH</sub> ) (See Fig. 9) | 5<br>10<br>15      | _<br>_<br>_    | 100<br>50<br>40   | 200<br>100<br>80  | ns                                               |
| Max. Clock Input Frequency (f <sub>CL</sub> )                       | 5<br>10<br>15      | 2<br>4<br>5.5  | 4<br>8<br>11      | -<br>-<br>-       | MHz                                              |
| Input Capacitance (C <sub>IN</sub> )                                |                    | -              | 5                 | 7.5               | pF                                               |
| Set-up Time, t <sub>S</sub><br>Preset Enable to J <sub>n</sub>      | 5<br>10<br>15      | 25<br>10<br>10 | 12<br>6<br>5      | <u>-</u>          |                                                  |
| Hold times, t <sub>H</sub> Clock to Carry-In                        | 5<br>10<br>15      | 60<br>30<br>30 | 30<br>4<br>1      |                   | ns                                               |
| Clock to Up/Down                                                    | 5<br>10<br>15      | 30<br>30<br>30 | 10<br>4<br>5      |                   |                                                  |
| Preset Enable to J <sub>n</sub>                                     | 5<br>10<br>15      | 70<br>40<br>40 | 35<br>20<br>20    |                   |                                                  |



Fig. 13 - Input-voltage test circuit.





Fig. 14 — Power-dissipation test circuit and input waveform,





Fig. 16 — Timing diagram for CD4516B.



This acquisition system can be operated in the random access mode by jamming in the channel number at the present inputs, or in the sequential mode by clocking the CD4516B.

Fig. 17 — Typical 16-channel, 10-bit data acquisition system.

| CL | lö | U/D | PΕ  | R  | ACTION     |
|----|----|-----|-----|----|------------|
| 'X | 1  | Х   | 0   | ٥  | NO COUNT   |
| 5  | 0  | . 1 | ٥   | ٥  | COUNT UP   |
| 7  | 0  | 0   | Ó   | 0  | COUNT DOWN |
| X  | X  | X   | 1   |    | PRESET     |
| X  | X  | X   | X   | 1  | RESET      |
| -  | -  |     | 001 | um | CARE       |

TRUTH TABLE



Dimensions and Pad Layout for CD45108H.



Dimensions and Pad Layout for CD4516BH.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \text{ inch})$ .



\* CARRY OUT lines at the 2nd, 3rd, etc., stages may have a negative-going glitch pulse resulting from differential delays of different CD4510/16 IC's. These negative-going glitches do not affect proper CD4510/16 operation. However, if the CARRY OUT signals are used to trigger other edge-sensitive logic devices, such as FF's or counters, the CARRY OUT signals should be gated with the clock signal using a 2-input OR gate such as CD4071B.



RIPPLE CLOCKING MODE:
THE UP/DOWN CONTROL CAR BE CHANGED AT ANY COUNT. THE ONLY RESTRICTION ON CHANGING
THE UP/DOWN CONTROL IS THAT THE CLOCK INPUT TO THE FIRST COUNTING STAGE MUST BE "HIGH".

For exacading counters operating in a fixed up-count or down-count mode, the OR gallet are military in the CL input at the large with CI grounded.

92CL-17194R5

Fig. 18 — Cascading counter packages.





22-Jul-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CD4510BE         | ACTIVE     | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4510BE                | Samples |
| CD4510BNSR       | ACTIVE     | so           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4510B                 | Samples |
| CD4510BPWR       | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM510B                  | Samples |
| CD4516BE         | ACTIVE     | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4516BE                | Samples |
| CD4516BEE4       | ACTIVE     | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4516BE                | Samples |
| CD4516BF         | ACTIVE     | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4516BF                | Samples |
| CD4516BF3A       | ACTIVE     | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4516BF3A              | Samples |
| CD4516BNSR       | ACTIVE     | so           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4516B                 | Samples |
| CD4516BPW        | ACTIVE     | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM516B                  | Samples |
| CD4516BPWR       | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM516B                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.





22-Jul-2020

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4516B, CD4516B-MIL:

Catalog: CD4516B

Military: CD4516B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 16-Oct-2020

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All ulmensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD4510BNSR                 | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4510BPWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD4516BNSR                 | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4516BPWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 16-Oct-2020



\*All dimensions are nominal

| 7 till difficilities die Hellimian |              |                 |      |      |             |            |             |
|------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| CD4510BNSR                         | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| CD4510BPWR                         | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |
| CD4516BNSR                         | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| CD4516BPWR                         | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |



SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated