# UF3C065080K3S | Part Number | Package | Marking | |---------------|-----------|---------------| | UF3C065080K3S | TO-247-3L | UF3C065080K3S | ## 650V-80mΩ SiC FET Rev. A, August 2019 #### Description This SiC FET device is based on a unique 'cascode' circuit configuration, in which a normally-on SiC JFET is co-packaged with a Si MOSFET to produce a normally-off SiC FET device. The device's standard gate-drive characteristics allows for a true "drop-in replacement" to Si IGBTs, Si FETs, SiC MOSFETs or Si superjunction devices. Available in the TO-247-3L package, this device exhibits ultralow gate charge and exceptional reverse recovery characteristics, making it ideal for switching inductive loads when used with recommended RC-snubbers, and any application requiring standard gate drive. #### **Features** - Typical on-resistance $R_{DS(on),typ}$ of $80m\Omega$ - Maximum operating temperature of 175°C - Excellent reverse recovery - Low gate charge - Low intrinsic capacitance - ESD protected, HBM class 2 - Very low switching losses (required RC-snubber loss negligible under typical operating conditions) #### Typical applications - EV charging - PV inverters - Switch mode power supplies - Power factor correction modules - Motor drives - Induction heating ## **Maximum Ratings** | Parameter | Symbol | Test Conditions | Value | Units | |-------------------------------------------------------------------|------------------|-------------------------------|------------|-------| | Drain-source voltage | $V_{DS}$ | | 650 | V | | Gate-source voltage | $V_{GS}$ | DC | -25 to +25 | V | | Continuous drain current <sup>1</sup> | | T <sub>C</sub> = 25°C | 31 | Α | | Continuous drain current | I <sub>D</sub> | T <sub>C</sub> = 100°C | 23 | Α | | Pulsed drain current <sup>2</sup> | I <sub>DM</sub> | T <sub>C</sub> = 25°C | 65 | Α | | Single pulsed avalanche energy <sup>3</sup> | E <sub>AS</sub> | L=15mH, I <sub>AS</sub> =2.1A | 33 | mJ | | Power dissipation | P <sub>tot</sub> | T <sub>C</sub> = 25°C | 190 | W | | Maximum junction temperature | $T_{J,max}$ | | 175 | °C | | Operating and storage temperature | $T_J,T_STG$ | | -55 to 175 | °C | | Max. lead temperature for soldering, 1/8" from case for 5 seconds | T <sub>L</sub> | | 250 | °C | - 1. Limited by $T_{J,\text{max}}$ - 2. Pulse width $t_p$ limited by $T_{J,max}$ - 3. Starting $T_J = 25^{\circ}C$ #### **Thermal Characteristics** | Parameter | Symbol | Test Conditions | | Value | | Units | |--------------------------------------|---------------|-----------------|-----|-------|------|--------| | Parameter | | | Min | Тур | Max | Offics | | Thermal resistance, junction-to-case | $R_{ heta$ JC | | | 0.61 | 0.79 | °C/W | ## Electrical Characteristics (T<sub>J</sub> = +25°C unless otherwise specified) ## Typical Performance - Static | Parameter | Symbol | Test Conditions | | Unite | | | | |--------------------------------|---------------------|----------------------------------------------------------------------------|-----|-------|-----|---------|--| | Parameter | Syllibol | | Min | Тур | Max | - Units | | | Drain-source breakdown voltage | BV <sub>DS</sub> | $V_{GS}=0V, I_D=1mA$ | 650 | | | V | | | Total drain leakage current | I <sub>DSS</sub> | V <sub>DS</sub> =650V,<br>V <sub>GS</sub> =0V, T <sub>J</sub> =25°C | | 6 | 100 | | | | | | V <sub>DS</sub> =650V,<br>V <sub>GS</sub> =0V, T <sub>J</sub> =175°C | | 40 | | μΑ | | | Total gate leakage current | I <sub>GSS</sub> | V <sub>DS</sub> =0V, T <sub>J</sub> =25°C,<br>V <sub>GS</sub> =-20V / +20V | | 6 | ±20 | μΑ | | | Drain-source on-resistance | R <sub>DS(on)</sub> | $V_{GS}$ =12V, $I_{D}$ =20A, $T_{J}$ =25°C | | 80 | 100 | mΩ | | | | | V <sub>GS</sub> =12V, I <sub>D</sub> =20A,<br>T <sub>J</sub> =175°C | | 141 | | 11122 | | | Gate threshold voltage | V <sub>G(th)</sub> | $V_{DS}$ =5V, $I_{D}$ =10mA | 4 | 5 | 6 | V | | | Gate resistance | $R_{G}$ | f=1MHz, open drain | | 4.5 | | Ω | | ## Typical Performance - Reverse Diode | Davamatan | Symbol | Test Conditions | | I I atta | | | |-----------------------------------------------|----------------------|--------------------------------------------------------------------|-----|----------|-----|----------| | Parameter | | | Min | Тур | Max | - Units | | Diode continuous forward current <sup>1</sup> | I <sub>S</sub> | T <sub>C</sub> =25°C | | | 31 | Α | | Diode pulse current <sup>2</sup> | I <sub>S,pulse</sub> | T <sub>C</sub> =25°C | | | 65 | Α | | Forward voltage | $V_{FSD}$ | V <sub>GS</sub> =0V, I <sub>F</sub> =10A,<br>T <sub>J</sub> =25°C | | 1.5 | 2 | V | | Torward voicage | . 130 | V <sub>GS</sub> =0V, I <sub>F</sub> =10A,<br>T <sub>J</sub> =175°C | | 1.75 | | <u> </u> | | Reverse recovery charge | Q <sub>rr</sub> | $V_R$ =400V, $I_F$ =20A, $V_{GS}$ =-5V, $R_{G_EXT}$ =10 $\Omega$ | | 119 | | nC | | Reverse recovery time | t <sub>rr</sub> | di/dt=2200A/μs,<br>T <sub>J</sub> =25°C | | 16 | | ns | | Reverse recovery charge | Q <sub>rr</sub> | $V_R$ =400V, $I_F$ =20A, $V_{GS}$ =-5V, $R_{G\_EXT}$ =10 $\Omega$ | | 73 | | nC | | Reverse recovery time | t <sub>rr</sub> | di/dt=2200A/μs,<br>Τ <sub>J</sub> =150°C | | 11 | | ns | ## Typical Performance - Dynamic | Parameter | Symbol | Test Conditions – | Value | | | Units | |---------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----|-------| | r ai ailletei | | rest Conditions | Min | Тур | Max | Units | | Input capacitance | C <sub>iss</sub> | V <sub>DS</sub> =100V, V <sub>GS</sub> =0V | | 1500 | | | | Output capacitance | C <sub>oss</sub> | f=100kHz | | 104 | | pF | | Reverse transfer capacitance | C <sub>rss</sub> | 1-100KH2 | | 2.6 | | | | Effective output capacitance, energy related | C <sub>oss(er)</sub> | V <sub>DS</sub> =0V to 400V,<br>V <sub>GS</sub> =0V | | 77 | | pF | | Effective output capacitance, time related | C <sub>oss(tr)</sub> | $V_{DS}$ =0V to 400V,<br>$V_{GS}$ =0V | | 176 | | pF | | C <sub>OSS</sub> stored energy | E <sub>oss</sub> | V <sub>DS</sub> =400V, V <sub>GS</sub> =0V | | 6.2 | | μJ | | Total gate charge | $Q_{G}$ | \/ -400\/ I -20A | | 51 | | nC | | Gate-drain charge | $Q_{GD}$ | $V_{DS}$ =400V, $I_{D}$ =20A, $V_{GS}$ = -5V to15V | | 11 | | | | Gate-source charge | $Q_{GS}$ | V <sub>GS</sub> = -3V (013V | | 19 | | | | Turn-on delay time | t <sub>d(on)</sub> | | | 25 | | ns | | Rise time | t <sub>r</sub> | V <sub>DS</sub> =400V, I <sub>D</sub> =20A, Gate | | 14 | | | | Turn-off delay time | t <sub>d(off)</sub> | Driver =-5V to +15V, | | 54 | | | | Fall time | t <sub>f</sub> | Turn-on $R_{G,EXT}$ =1 $\Omega$ , | | 11 | | | | Turn-on energy including R <sub>S</sub> energy <sup>4</sup> | E <sub>ON</sub> | Turn-off $R_{G,EXT}$ =22 $\Omega$ Inductive Load, | | 182 | | μЈ | | Turn-off energy including R <sub>S</sub> energy <sup>4</sup> | E <sub>OFF</sub> | FWD: same device with | | 24 | | | | Total switching energy including R <sub>S</sub> energy <sup>4</sup> | E <sub>TOTAL</sub> | $V_{GS}$ = -5V and $R_{G}$ = 22 $\Omega$ , RC snubber: $R_{S}$ =5 $\Omega$ and | | 206 | | | | Snubber R <sub>S</sub> energy during turn-on | E <sub>RS_ON</sub> | C <sub>S</sub> =100pF, T <sub>J</sub> =25°C | | 0.6 | | | | Snubber R <sub>S</sub> energy during turn-off | E <sub>RS_OFF</sub> | | | 1.1 | | | | Turn-on delay time | t <sub>d(on)</sub> | | | 22 | | | | Rise time | t <sub>r</sub> | V <sub>DS</sub> =400V, I <sub>D</sub> =20A, Gate | | 14 | | ns | | Turn-off delay time | t <sub>d(off)</sub> | Driver =-5V to +15V, | | 55 | | | | Fall time | t <sub>f</sub> | Turn-on $R_{G,EXT}=1\Omega$ , | | 12 | | | | Turn-on energy including R <sub>S</sub> energy <sup>4</sup> | E <sub>ON</sub> | Turn-off $R_{G,EXT}$ =22 $\Omega$ Inductive Load, FWD: same device with $V_{GS}$ = -5V and $R_{G}$ = 22 $\Omega$ , RC snubber: $R_{S}$ =5 $\Omega$ and $C_{S}$ =100pF, $T_{J}$ =150°C | | 156 | | μ | | Turn-off energy including R <sub>S</sub> energy <sup>4</sup> | E <sub>OFF</sub> | | | 25 | | | | Total switching energy including R <sub>S</sub> energy <sup>4</sup> | E <sub>TOTAL</sub> | | | 181 | | | | Snubber R <sub>S</sub> energy during turn-on | E <sub>RS_ON</sub> | | | 0.6 | | | | Snubber R <sub>S</sub> energy during turn-off | E <sub>RS_OFF</sub> | | | 1.2 | | | <sup>4.</sup> The switching performance are evaluated with a RC snubber circuit as shown in Figure 24. #### **Typical Performance Diagrams** 60 50 Drain Current, I<sub>D</sub> (A) 40 30 Vgs = 15V Vgs = 8V 20 - Vgs = 7V - Vgs = 6.5V 10 - Vgs = 6V 0 0 1 2 3 5 6 10 Drain-Source Voltage, V<sub>DS</sub> (V) Figure 1. Typical output characteristics at $T_J$ = - 55°C, tp < 250 $\mu$ s Figure 2. Typical output characteristics at $T_J = 25$ °C, $tp < 250\mu s$ Figure 3. Typical output characteristics at $T_J$ = 175°C, tp < 250 $\mu$ s Figure 4. Normalized on-resistance vs. temperature at $V_{GS}$ = 12V and $I_D$ = 20A Tj = -55°C Tj = 25°C Drain Current, I<sub>D</sub> (A) **-** Tj = 175°C Gate-Source Voltage, V<sub>GS</sub> (V) Figure 5. Typical drain-source on-resistances at $V_{\text{GS}}$ = 12V Figure 6. Typical transfer characteristics at $V_{DS}$ = 5V Figure 7. Threshold voltage vs. junction temperature at $V_{DS}$ = 5V and $I_{D}$ = 10mA Figure 8. Typical gate charge at $V_{DS}$ = 400V and $I_{D}$ = 20A Figure 9. 3rd quadrant characteristics at $T_J = -55$ °C Figure 10. 3rd quadrant characteristics at T<sub>J</sub> = 25°C Figure 11. 3rd quadrant characteristics at $T_J = 175$ °C Figure 12. Typical stored energy in $C_{OSS}$ at $V_{GS} = 0V$ 35 30 25 15 10 -75 -50 -25 0 25 50 75 100 125 150 175 Case Temperature, T<sub>C</sub> (°C) Figure 13. Typical capacitances at f = 100kHz and $V_{GS} = 0V$ Figure 14. DC drain current derating Figure 15. Total power dissipation Figure 16. Maximum transient thermal impedance 140 120 100 Qrr (nC) 80 60 $V_{DD} = 400V, I_{S} = 20A,$ $di/dt = 2200A/\mu s$ , 40 $V_{GS} = -5V$ , $R_G = 10\Omega$ 20 0 25 50 75 100 125 150 175 0 Junction Temperature, T<sub>J</sub> (°C) Figure 17. Safe operation area at $T_C = 25$ °C, D = 0, Parameter $t_p$ Figure 18. Reverse recovery charge Qrr vs. junction temperture Figure 19. Clamped inductive switching energy (a) and RC snubber energy loss (b) vs. drain current at $T_J$ = 25°C, turn-on $R_{G\_EXT}$ = $1\Omega$ , and turn-off $R_{G\_EXT}$ = $22\Omega$ Figure 20. Clamped inductive switching turn-on energy including RC snubber energy loss (a) and RC snubber energy loss (b) as a function of total external turn-on gate resistor $R_{G\_EXT}$ (a) (b) Figure 21. Clamped inductive switching turn-off energy including RC snubber energy loss (a) and RC snubber energy loss (b) as a function of total external turn-off gate resistor $R_{G,EXT}$ Figure 22. Clamped inductive switching energy including RC snubber energy loss (a) and RC snubber energy loss (b) as a function of junction temperature at $I_D = 20A$ Figure 23. Clamped inductive switching energy including RC snubber energy loss (a) and RC snubber energy loss (b) as a function of snubber capacitance at $I_D$ = 20A and $T_J$ = 25°C Figure 24. Clamped inductive load switching test circuit An RC snubber ( $R_S = 5\Omega$ and $C_S = 100$ pF) is required to improve the turn-off waveforms. #### **Applications Information** SiC FETs are enhancement-mode power switches formed by a high-voltage SiC depletion-mode JFET and a low-voltage silicon MOSFET connected in series. The silicon MOSFET serves as the control unit while the SiC JFET provides high voltage blocking in the off state. This combination of devices in a single package provides compatibility with standard gate drivers and offers superior performance in terms of low on-resistance ( $R_{DS(on)}$ ), output capacitance ( $C_{oss}$ ), gate charge ( $Q_G$ ), and reverse recovery charge ( $Q_{rr}$ ) leading to low conduction and switching losses. The SiC FETs also provide excellent reverse conduction capability eliminating the need for an external anti-parallel diode. Like other high performance power switches, proper PCB layout design to minimize circuit parasitics is strongly recommended due to the high dv/dt and di/dt rates. An external gate resistor is recommended when the cascode is working in the diode mode in order to achieve the optimum reverse recovery performance. For more information on SiC FET operation, see www.unitedsic.com. #### Disclaimer UnitedSiC reserves the right to change or modify any of the products and their inherent physical and technical specifications without prior notice. UnitedSiC assumes no responsibility or liability for any errors or inaccuracies within. Information on all products and contained herein is intended for description only. No license, express or implied, to any intellectual property rights is granted within this document. UnitedSiC assumes no liability whatsoever relating to the choice, selection or use of the UnitedSiC products and services described herein. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Qorvo: UF3C065080K3S