## CAT5115

## 32-tap Digital Potentiometer (POT)

## Description

The CAT5115 is a single digital POT designed as an electronic replacement for mechanical potentiometers and trim pots. Ideal for automated adjustments on high volume production lines, they are also well suited for applications where equipment requiring periodic adjustment is either difficult to access or located in a hazardous or remote environment.

The CAT5115 contains a 32-tap series resistor array connected between two terminals $\mathrm{R}_{\mathrm{H}}$ and $\mathrm{R}_{\mathrm{L}}$. An up/down counter and decoder that are controlled by three input pins, determines which tap is connected to the wiper, $\mathrm{R}_{\mathrm{W}}$. The wiper is always set to the mid point, tap 15 at power up. The tap position is not stored in memory. Wiper-control of the CAT5115 is accomplished with three input control pins, $\overline{\mathrm{CS}}, \mathrm{U} / \overline{\mathrm{D}}$, and $\overline{\mathrm{INC}}$. The $\overline{\mathrm{INC}}$ input increments the wiper in the direction which is determined by the logic state of the $U / \bar{D}$ input. The $\overline{\mathrm{CS}}$ input is used to select the device.

The digital POT can be used as a three-terminal resistive divider or as a two-terminal variable resistor. Digital POTs bring variability and programmability to a wide variety of applications including control, parameter adjustments, and signal processing.

For a pin-compatible device that recalls a stored tap position on power-up refer to the CAT5114 data sheet.

## Features

- 32-position Linear Taper Potentiometer
- Low Power CMOS Technology
- Single Supply Operation: $2.5 \mathrm{~V}-6.0 \mathrm{~V}$
- Increment Up/Down Serial Interface
- Resistance Values: $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$
- Available in PDIP, SOIC, TSSOP, MSOP Packages
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant


## Applications

- Automated Product Calibration
- Remote Control Adjustments
- Offset, Gain and Zero Control
- Tamper-proof Calibrations
- Contrast, Brightness and Volume Controls
- Motor Controls and Feedback Systems
- Programmable Analog Functions

ON Semiconductor ${ }^{\circledR}$
http://onsemi.com
COIC-8
CASE 646AA

PIN CONFIGURATIONS


PDIP (L), SOIC (V), MSOP (Z)


## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.

## Functional Diagram



Figure 1. General

Table 1. PIN DESCRIPTIONS

| Name | Function |
| :---: | :--- |
| $\overline{\mathrm{INC}}$ | Increment Control |
| $\mathrm{U} / \overline{\mathrm{D}}$ | Up/Down Control |
| $\mathrm{R}_{\mathrm{H}}$ | Potentiometer High Terminal |
| GND | Ground |
| $\mathrm{R}_{\mathrm{W}}$ | Buffered Wiper Terminal |
| $\mathrm{R}_{\mathrm{L}}$ | Potentiometer Low Terminal |
| $\overline{\mathrm{CS}}$ | Chip Select |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |

## Pin Function

## $\overline{\text { INC: }}$ Increment Control Input

The $\overline{\mathrm{INC}}$ input moves the wiper in the up or down direction determined by the condition of the U/ $\bar{D}$ input.

## U/D: Up/Down Control Input

The $\mathrm{U} / \overline{\mathrm{D}}$ input controls the direction of the wiper movement. When in a high state and $\overline{\mathrm{CS}}$ is low, any high-to-low transition on $\overline{\mathrm{INC}}$ will cause the wiper to move one increment toward the $\mathrm{R}_{\mathrm{H}}$ terminal. When in a low state and $\overline{\mathrm{CS}}$ is low, any high-to-low transition on $\overline{\mathrm{INC}}$ will cause the wiper to move one increment towards the $\mathrm{R}_{\mathrm{L}}$ terminal.

## $\mathbf{R}_{\mathbf{H}}$ : High End Potentiometer Terminal

$\mathrm{R}_{\mathrm{H}}$ is the high end terminal of the potentiometer. It is not required that this terminal be connected to a potential greater than the $\mathrm{R}_{\mathrm{L}}$ terminal. Voltage applied to the $\mathrm{R}_{\mathrm{H}}$ terminal cannot exceed the supply voltage, $\mathrm{V}_{\mathrm{CC}}$ or go below ground, GND.

## $\mathbf{R}_{\mathbf{W}}$ : Wiper Potentiometer Terminal

$\mathrm{R}_{\mathrm{W}}$ is the wiper terminal of the potentiometer. Its position on the resistor array is controlled by the control inputs, $\overline{\mathrm{INC}}$,


Figure 2. Detailed


Figure 3. Electronic Potentiometer Implementation
$\mathrm{U} / \overline{\mathrm{D}}$ and $\overline{\mathrm{CS}}$. Voltage applied to the $\mathrm{R}_{\mathrm{W}}$ terminal cannot exceed the supply voltage, $\mathrm{V}_{\mathrm{CC}}$ or go below ground, GND.

## $\mathbf{R}_{\mathbf{L}}$ : Low End Potentiometer Terminal

$\mathrm{R}_{\mathrm{L}}$ is the low end terminal of the potentiometer. It is not required that this terminal be connected to a potential less than the $\mathrm{R}_{\mathrm{H}}$ terminal. Voltage applied to the $\mathrm{R}_{\mathrm{L}}$ terminal cannot exceed the supply voltage, $\mathrm{V}_{\mathrm{CC}}$ or go below ground, GND. $R_{L}$ and $R_{H}$ are electrically interchangeable.

## $\overline{\text { CS: Chip Select }}$

The chip select input is used to activate the control input of the CAT5115 and is active low. When in a high state, activity on the $\overline{\mathrm{INC}}$ and $\mathrm{U} / \overline{\mathrm{D}}$ inputs will not affect or change the position of the wiper.

## Device Operation

The CAT5115 operates like a digitally controlled potentiometer with $\mathrm{R}_{\mathrm{H}}$ and $\mathrm{R}_{\mathrm{L}}$ equivalent to the high and low terminals and $\mathrm{R}_{\mathrm{W}}$ equivalent to the mechanical potentiometer's wiper. There are 32 available tap positions including the resistor end points, $\mathrm{R}_{\mathrm{H}}$ and $\mathrm{R}_{\mathrm{L}}$. There are 31 resistor elements connected in series between the $\mathrm{R}_{\mathrm{H}}$ and $\mathrm{R}_{\mathrm{L}}$ terminals. The wiper terminal is connected to one of the 32 taps and controlled by three inputs, $\overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ and $\overline{\mathrm{CS}}$. These inputs control a five-bit up/down counter whose output is decoded to select the wiper position.

With $\overline{\text { CS }}$ set LOW the CAT5115 is selected and will respond to the $\mathrm{U} / \overline{\mathrm{D}}$ and $\overline{\mathrm{INC}}$ inputs. HIGH to LOW transitions on $\overline{\mathrm{INC}}$ will increment or decrement the wiper (depending on the state of the $U / \overline{\mathrm{D}}$ input and five-bit counter). The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. When the CAT5115 is powered-down, the wiper position is reset. When power is restored, the counter is set to the mid point, tap 15.

Table 2. OPERATION MODES

| $\overline{\mathbf{I N C}}$ | $\mathbf{C S}$ | $\mathbf{U / \mathbf { D }}$ | Operation |
| :---: | :---: | :---: | :---: |
| High to Low | Low | High | Wiper toward H |
| High to Low | Low | Low | Wiper toward L |
| High | Low to High | X | Store Wiper Position |
| Low | Low to High | X | No Store, Return to Standby |
| X | High | X | Standby |



Figure 4. Potentiometer Equivalent Circuit
Table 3. ABSOLUTE MAXIMUM RATINGS

| Parameters | Ratings | Units |
| :---: | :---: | :---: |
| Supply Voltage $V_{C C}$ to GND | -0.5 to +7 | V |
| Inputs CS to GND | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| INC to GND | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| U/D to GND | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| H to GND | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| L to GND | -0.5 to $V_{C C}+0.5$ | V |
| W to GND | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| Operating Ambient Temperature Industrial ('l' suffix) | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | +150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering (10 s max) | +300 | ${ }^{\circ} \mathrm{C}$ |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Table 4. RELIABILITY CHARACTERISTICS

| Symbol | Parameter | Test Method | Min | Typ | Max | Units |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {ZAP }}$ (Note 1) | ESD Susceptibility | MIL-STD-883, Test Method 3015 | 2000 |  |  | V |
| ILTH $^{(N o t e s ~ 1, ~ 2) ~}$ | Latch-up | JEDEC Standard 17 | 100 |  |  | mA |
| $\mathrm{~T}_{\text {DR }}$ | Data Retention | MIL-STD-883, Test Method 1008 | 100 |  |  | Years |
| $\mathrm{N}_{\text {END }}$ | Endurance | MIL-STD-883, Test Method 1003 | $1,000,000$ |  |  | Stores |

1. This parameter is tested initially and after a design or process change that affects the parameter.
2. Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1 V to $\mathrm{V}_{\mathrm{CC}}+1 \mathrm{~V}$.

Table 5. DC ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{CC}}=+2.5 \mathrm{~V}\right.$ to +6 V unless otherwise specified)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Operating Voltage Range |  | 2.5 | - | 6.0 | V |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply Current (Increment) | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{I}_{\mathrm{W}}=0$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{f}=250 \mathrm{kHz}$, $\mathrm{I}_{\mathrm{W}}=0$ | - | - | 50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SB1 }}$ (Note 4) | Supply Current (Standby) | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V} \\ & \mathrm{U} / \mathrm{D}, \mathrm{INC}=\mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V} \text { or } \mathrm{GND} \end{aligned}$ | - | 0.01 | 1 | $\mu \mathrm{A}$ |

## LOGIC INPUTS

| $\mathrm{I}_{\mathbf{H}}$ | Input Leakage Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ | - | - | 10 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ILL | Input Leakage Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | - | - | -10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{H} 1}$ | TTL High Level Input Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | 2 | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {IL1 }}$ | TTL Low Level Input Voltage |  | 0 | - | 0.8 | V |
| $\mathrm{V}_{1 \mathrm{H} 2}$ | CMOS High Level Input Voltage | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}} \times 0.7$ | - | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{V}_{\text {IL2 }}$ | CMOS Low Level Input Voltage |  | -0.3 | - | $\mathrm{V}_{\mathrm{Cc}} \times 0.2$ | V |

POTENTIOMETER CHARACTERISTICS

| $\mathrm{R}_{\text {POT }}$ | Potentiometer Resistance | -10 Device |  | 10 |  | k $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -50 Device |  | 50 |  |  |
|  |  | -00 Device |  | 100 |  |  |
|  | Pot. Resistance Tolerance |  |  |  | $\pm 20$ | \% |
| $\mathrm{V}_{\text {RH }}$ | Voltage on $\mathrm{R}_{\mathrm{H}}$ pin |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{RL}}$ | Voltage on $\mathrm{R}_{\mathrm{L}}$ pin |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  | Resolution |  |  | 3.2 |  | \% |
| INL | Integral Linearity Error | $\mathrm{I}_{\mathrm{W}} \leq 2 \mu \mathrm{~A}$ |  | 0.5 | 1 | LSB |
| DNL | Differential Linearity Error | $\mathrm{I}_{\mathrm{W}} \leq 2 \mu \mathrm{~A}$ |  | 0.25 | 0.5 | LSB |
| $\mathrm{R}_{\mathrm{WI}}$ | Wiper Resistance | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}$ |  | 70 | 200 | $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}$ |  | 150 | 400 | $\Omega$ |
| IW | Wiper Current | (1) |  |  | 1 | mA |
| TC ${ }_{\text {RPOT }}$ | TC of Pot Resistance |  |  | $\pm 50$ | $\pm 300$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| TC RATIO | Ratiometric TC |  |  |  | 20 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{N}}$ | Noise | $100 \mathrm{kHz} / 1 \mathrm{kHz}$ |  | 8/24 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}}$ | Potentiometer Capacitances |  |  | 8/8/25 |  | pF |
| fc | Frequency Response | Passive Attenuator, $10 \mathrm{k} \Omega$ |  | 1.7 |  | MHz |

3. This parameter is tested initially and after a design or process change that affects the parameter.
4. Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1 V to $\mathrm{V}_{\mathrm{CC}}+1 \mathrm{~V}$.
5. $I_{W}=$ source or sink.
6. These parameters are periodically sampled and are not $100 \%$ tested.

## CAT5115

Table 6. AC TEST CONDITIONS

| $\mathrm{V}_{\mathrm{CC}}$ Range | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.0 \mathrm{~V}$ |
| :--- | :---: |
| Input Pulse Levels | $0.2 \times \mathrm{V}_{\mathrm{CC}}$ to $0.7 \times \mathrm{V}_{\mathrm{CC}}$ |
| Input Rise and Fall Times | 10 ns |
| Input Reference Levels | $0.5 \times \mathrm{V}_{\mathrm{CC}}$ |

Table 7. AC OPERATING CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{CC}}=+2.5 \mathrm{~V}\right.$ to $+6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{L}}=0 \mathrm{~V}$, unless otherwise specified)

| Symbol | Parameter | Min | Typ (Note 7) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{Cl}}$ | $\overline{C S}$ to INC Setup | 100 | - | - | ns |
| $\mathrm{t}_{\mathrm{D}}$ | U/D to INC Setup | 50 | - | - | ns |
| $\mathrm{t}_{\text {ID }}$ | U/D to INC Hold | 100 | - | - | ns |
| $\mathrm{t}_{\text {LL }}$ | INC LOW Period | 250 | - | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | INC HIGH Period | 250 | - | - | ns |
| $\mathrm{t}_{1 \mathrm{C}}$ | INC Inactive to $\overline{C S}$ Inactive | 1 | - | - | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{CPH}}$ | $\overline{\text { CS Deselect Time }}$ | 100 | - | - | ns |
| tiw | INC to $\mathrm{V}_{\text {OUT }}$ Change | - | 1 | 5 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{CYC}}$ | INC Cycle Time | 1 | - | - | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ (Note 8) | INC Input Rise and Fall Time | - | - | 500 | $\mu \mathrm{S}$ |
| tpu (Note 8) | Power-up to Wiper Stable | - | - | 1 | ms |

7. Typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and nominal supply voltage.
8. This parameter is periodically sampled and not $100 \%$ tested.
9. MI in the A.C. Timing diagram refers to the minimum incremental change in the W output due to a change in the wiper position.


Figure 5. A.C. Timing

## CAT5115

## APPLICATIONS INFORMATION



Figure 6. Potentiometer Configuration

## Applications



Figure 7. Programmable Instrumentation
Figure 8. Programmable Sq. Wave Oscillator (555) Amplifier


Figure 9. Sensor Auto Referencing Circuit

## CAT5115



Figure 10. Programmable Voltage Regulator
Figure 11. Programmable I to V Convertor


Figure 12. Automatic Gain Control


Figure 14. Programmable Current Source/Sink

Table 8. ORDERING INFORMATION

| Orderable Part Numbers | Reset Threshold Voltage | Package-Pin | Lead Finish | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: | :---: |
| CAT5115LI-10-G | 10 | PDIP-8 | NiPdAu | 50 Units / Tube |
| CAT5115LI-50-G | 50 |  |  | 50 Units / Tube |
| CAT5115LI-00-G | 100 |  |  | 50 Units / Tube |
| CAT5115VI-10-GT3 | 10 | SOIC-8 | NiPdAu | 3000 / Tape \& Reel |
| CAT5115VI-50-GT3 | 50 |  |  | 3000 / Tape \& Reel |
| CAT5115VI-00-GT3 | 100 |  |  | 3000 / Tape \& Reel |
| CAT5115YI-10-GT3 | 10 | TSSOP-8 | NiPdAu | 3000 / Tape \& Reel |
| CAT5115YI-50-GT3 | 50 |  |  | 3000 / Tape \& Reel |
| CAT5115YI-00-GT3 | 100 |  |  | 3000 / Tape \& Reel |
| CAT5115ZI-10-GT3 | 10 | MSOP-8 | NiPdAu | 3000 / Tape \& Reel |
| CAT5115ZI-50-GT3 | 50 |  |  | 3000 / Tape \& Reel |
| CAT5115ZI-00-GT3 | 100 |  |  | 3000 / Tape \& Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
10. For detailed information and a breakdown of device nomenclature and numbering systems, please see the ON Semiconductor Device Nomenclature document, TND310/D, available at www.onsemi.com.
11. Contact factory for package availability.
12. All packages are RoHS-compliant (Lead-free, Halogen-free).
13. The standard lead finish is NiPdAu.
14. For additional package and temperature options, please contact your nearest ON Semiconductor Sales office.

CAT5115

## PACKAGE DIMENSIONS

PDIP-8, 300 mils
CASE 646AA
ISSUE A


| SYMBOL | MIN | NOM | MAX |
| :---: | :---: | :---: | :---: |
| A |  |  | 5.33 |
| A1 | 0.38 |  |  |
| A2 | 2.92 | 3.30 | 4.95 |
| b | 0.36 | 0.46 | 0.56 |
| b2 | 1.14 | 1.52 | 1.78 |
| c | 0.20 | 0.25 | 0.36 |
| D | 9.02 | 9.27 | 10.16 |
| E | 7.62 | 7.87 | 8.25 |
| E1 | 6.10 | 6.35 | 7.11 |
| e | 2.54 BSC |  |  |
| eB | 7.87 |  | 10.92 |
| L | 2.92 | 3.30 | 3.80 |



END VIEW

Notes:
(1) All dimensions are in millimeters.
(2) Complies with JEDEC MS-001.

## CAT5115

## PACKAGE DIMENSIONS

SOIC 8, 150 mils
CASE 751BD
ISSUE O


| SYMBOL | MIN | NOM | MAX |
| :---: | :---: | :---: | :---: |
| A | 1.35 |  | 1.75 |
| A1 | 0.10 |  | 0.25 |
| b | 0.33 |  | 0.51 |
| c | 0.19 |  | 0.25 |
| D | 4.80 |  | 5.00 |
| E | 5.80 |  | 6.20 |
| E1 | 3.80 |  | 4.00 |
| e | 1.27 BSC |  |  |
| h | 0.25 |  | 0.50 |
| L | 0.40 |  | 1.27 |
| $\theta$ | $0^{\circ}$ |  | $8^{\circ}$ |

TOP VIEW


SIDE VIEW


END VIEW

Notes:
(1) All dimensions are in millimeters. Angles in degrees.
(2) Complies with JEDEC MS-012.

## CAT5115

## PACKAGE DIMENSIONS

## MSOP 8, 3x3 <br> CASE 846AD <br> ISSUE O



| SYMBOL | MIN | NOM | MAX |  |
| :---: | :---: | :---: | :---: | :---: |
| A |  |  | 1.10 |  |
| A1 | 0.05 | 0.10 | 0.15 |  |
| A2 | 0.75 | 0.85 | 0.95 |  |
| b | 0.22 |  | 0.38 |  |
| c | 0.13 |  | 0.23 |  |
| D | 2.90 | 3.00 | 3.10 |  |
| E | 4.80 | 4.90 | 5.00 |  |
| E1 | 2.90 | 3.00 | 3.10 |  |
| e | 0.65 BSC |  |  |  |
| L | 0.40 | 0.60 | 0.80 |  |
| L1 | 0.95 REF |  |  |  |
| L2 | 0.25 BSC |  |  |  |
| $\theta$ | $0^{\circ}$ |  |  |  |


SIDE VIEW


END VIEW


DETAIL A

## PACKAGE DIMENSIONS

TSSOP8, 4.4x3
CASE 948AL
ISSUE O


| SYMBOL | MIN | NOM | MAX |  |
| :---: | :---: | :---: | :---: | :---: |
| A |  |  | 1.20 |  |
| A1 | 0.05 |  | 0.15 |  |
| A2 | 0.80 | 0.90 | 1.05 |  |
| b | 0.19 |  | 0.30 |  |
| c | 0.09 |  | 0.20 |  |
| D | 2.90 | 3.00 | 3.10 |  |
| E | 6.30 | 6.40 | 6.50 |  |
| E1 | 4.30 | 4.40 | 4.50 |  |
| e | 0.65 BSC |  |  |  |
| L | 1.00 REF |  |  |  |
| L1 | 0.50 | 0.60 | 0.75 |  |
| $\theta$ | $0^{\circ}$ |  |  |  |



SIDE VIEW


END VIEW

Notes:
(1) All dimensions are in millimeters. Angles in degrees.
(2) Complies with JEDEC MO-153.


#### Abstract

ON Semiconductor and (ON) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

ON Semiconductor:
CAT5115LI-10-G CAT5115LI-00-G CAT5115VI-50-G CAT5115VI-00-G CAT5115VI-50-GT3 CAT5115ZI-50-T3
CAT5115ZI-10-T3 CAT5115LI-50-G CAT5115ZI-00-T3 CAT5115VI-00-GT3 CAT5115VI-10-GT3 CAT5115YI-00-GT3
$\underline{\text { CAT5115YI-10-GT3 CAT5115YI-50-GT3 CAT5115ZI-00-GT3 CAT5115ZI-10-GT3 CAT5115VI50 }}$

