

# **TLE9252V**

# **High-Speed CAN FD Transceiver**



# 1 Overview

### **Qualified for Automotive Applications according to AEC-Q100**

#### Features

- Fully compliant to ISO 11898-2 (2016) and SAE J2284-4/-5
- Reference device and part of Interoperability Test Specification for CAN Transceiver
- Guaranteed loop delay symmetry to support CAN FD data frames up to 5 MBit/s
- Bus Wake-up Pattern (WUP) function with optimized filter time for worldwide OEM usage: 0.5μs < t<sub>Filter</sub> < 1.8μs</li>
- Excellent ESD robustness +/-10kV (HBM) and +/-9kV (IEC 61000-4-2)
- Very low current consumption in Sleep Mode of max. 25µA
- Extended supply range on V<sub>cc</sub> and V<sub>lo</sub> supply
- Dual Power Supply Solution via  $V_{BAT}$  and  $V_{CC}$  for robust behaviour during battery cranking
- Fail safe features like TxD time-out, RxD Recessive Clamping and Overtemperature shut-down
- Very low electromagnetic emission (EME) for chokeless usage
- Wide common mode range for electromagnetic immunity (EMI)
- CAN short circuit proof to ground, battery and V<sub>cc</sub>
- Undervoltage detection on V<sub>BAT</sub>, V<sub>CC</sub> and V<sub>IO</sub>
- Autonomous bus biasing according to ISO 11898-2 (2016)
- Bus Wake-up (WUP) and Local Wake-Up (LWU)
- INH output to control external circuity
- Improved robust local failure diagnosis via NERR output pin
- Green Product (RoHS compliant)

#### **Potential Applications**

- Infotainment applications
- Cluster Modules
- Radar applications
- HVAC



### Overview





The TLE9252V is a transceiver designed for HS CAN networks up to 5 Mbit/s in automotive and industrial applications. As an interface between the physical bus layer and the CAN protocol controller, the TLE9252V drives the signals to the bus and protects the microcontroller against interferences generated within the network. Based on the high symmetry of the CANH and CANL signals, the TLE9252V provides very low electromagnetic emission allowing the operation without a common mode choke. The non-low power modes (Normal-operating Mode and Receive-only Mode) and low power modes (Sleep Mode and Stand-by Mode) are optimized for reduced current consumption based on the required functionality. Even in Sleep Mode with a quiescent current below 25  $\mu$ A over the full temperature range, the TLE9252V is able to detect a Wake-Up Pattern (WUP) on the HS CAN bus. The  $V_{10}$  voltage reference input is used to support 3.3 V and 5 V supplied microcontrollers. The TLE9252V is integrated in an RoHS compliant PG-DSO-14 or PG-TSON-14 package and fulfills the requirements of the ISO11898-2 (2016).

| Туре       | Package    | Marking |
|------------|------------|---------|
| TLE9252VSK | PG-DSO-14  | 9252V   |
| TLE9252VLC | PG-TSON-14 | 9252V   |



# Table of contents

| 1          | Overview                                                       | . 1      |
|------------|----------------------------------------------------------------|----------|
|            | Table of contents                                              | . 3      |
| 2          | Block diagram                                                  | . 5      |
| 3          | Pin configuration                                              | . 6      |
| 3.1        | Pin assignment                                                 | . 6      |
| 3.2        | Pin definitions                                                | . 6      |
| 4          | High-Speed CAN functional description                          | . 8      |
| 5          | Modes of operation                                             | 10       |
| 5.1        | Normal-operating Mode                                          |          |
| 5.2        | Receive-only Mode                                              |          |
| 5.3        | Stand-by Mode                                                  | 14       |
| 5.4        | Go-to-Sleep command                                            |          |
| 5.5        | Sleep Mode                                                     |          |
| 5.5.1      | Mode change to Sleep Mode or Stand-by Mode                     |          |
| 5.5.2      | Mode Change via EN and NSTB pin                                |          |
| 5.6        | Power On Reset                                                 |          |
| 5.7        | Autonomous bus voltage biasing                                 |          |
| 5.8        | Wake-Up functions                                              |          |
| 5.8.1      | Wake-up Pattern (WUP)                                          |          |
| 5.8.2      | Local Wake-Up (LWU)                                            |          |
| 5.9        | Wake-up: RxD and NERR behavior                                 | 23       |
| 6          | Fail safe functions                                            | 25       |
| 6.1        | Short Circuit Protection                                       | 25       |
| 6.2        | Undervoltage detection                                         | 25       |
| 6.2.1      | Undervoltage and power-down detection on V <sub>BAT</sub>      |          |
| 6.2.2      | Undervoltage detection on V <sub>cc</sub>                      |          |
| 6.2.3      | Undervoltage detection on V <sub>IO</sub>                      |          |
| 6.3        | Dual Power Supply Solution                                     |          |
| 6.4        | Unconnected logic pins                                         |          |
| 6.5        | TxD time-out function                                          |          |
| 6.6        | Overtemperature protection                                     |          |
| 6.7        | RxD Recessive Clamping detection                               |          |
| 6.8        | Delay time for mode change                                     |          |
| 7          | Diagnosis-flags at NERR and RxD                                | 31       |
| 8          | General product characteristics                                |          |
| 8.1        | Absolute maximum ratings                                       |          |
| 8.2        | Functional range                                               |          |
| 8.3        | Thermal resistance                                             | 34       |
| 9          |                                                                |          |
|            | Electrical characteristics                                     | 35       |
| 9.1        | Electrical characteristics            General timing parameter |          |
| 9.1<br>9.2 |                                                                | 35       |
|            | General timing parameter                                       | 35<br>35 |



| 12    | Revision history                               | 49 |
|-------|------------------------------------------------|----|
| 11    | Package outline                                | 48 |
| 10.4  | Further application information                | 47 |
| 10.3  | Application example                            |    |
| 10.2  | Voltage adaption to the microcontroller supply | 46 |
| 10.1  | ESD robustness according to IEC61000-4-2       | 46 |
| 10    | Application information                        | 46 |
| 9.8.3 | Local Wake-Up                                  | 45 |
| 9.8.2 | WUP detection characteristics                  | 45 |
| 9.8.1 | General wake-up timings                        |    |
| 9.8   | Wake-up                                        |    |
| 9.7   | Dynamic transceiver parameter                  | 42 |
| 9.6   | Receiver                                       | 40 |
| 9.5   | Transmitter                                    | 39 |
| 9.4   | CAN controller interface                       |    |
| 9.3   | EN, NSTB and NERR                              |    |
| 9.2.3 | INH output                                     | 37 |



**Block diagram** 

# 2 Block diagram



Figure 1 Block diagram

infineon

Pin configuration

# 3 Pin configuration

# 3.1 Pin assignment



Figure 2 Pin configuration

# 3.2 Pin definitions

### Table 1Pin definitions and functions

| Pin | Symbol          | Function                                                                                                                                                                       |
|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | TxD             | <b>Transmit Data input</b><br>Integrated "pull-up" current source to V <sub>IO</sub> ;<br>Logical "low" to drive a "dominant" signal on CANH and CANL.                         |
| 2   | GND             | Ground                                                                                                                                                                         |
| 3   | V <sub>cc</sub> | <b>Transmitter supply voltage</b><br>100 nF decoupling capacitor to GND recommended.                                                                                           |
| 4   | RxD             | <b>Receive Data output</b><br>Logical "low" while a "dominant" signal is on the HS CAN bus;<br>Output voltage adapted to the voltage on the V <sub>IO</sub> level shift input. |
| 5   | V <sub>IO</sub> | <b>Level shift input</b><br>Reference voltage for the digital input and output pins;<br>100 nF decoupling capacitor to GND recommended.                                        |
| 6   | EN              | Mode control input<br>Integrated "pull-down" current source to GND;<br>Logical "high" for Normal-operating Mode.                                                               |

### **Pin configuration**



#### Table 1Pin definitions and functions (cont'd)



High-Speed CAN functional description



# 4 High-Speed CAN functional description

HS CAN is a serial bus system which connects microcontrollers, sensors and actuators for real-time control applications. The use of the Controller Area Network (abbreviated CAN) within road vehicles is described by the international standard ISO 11898. According to the 7-layer OSI reference model the physical layer of a HS CAN bus system specifies the data transmission from one CAN node to all other available CAN nodes within the network. The physical layer specification of a CAN bus system includes all electrical specifications of a CAN network. The CAN transceiver is part of the physical layer specification. The TLE9252V supports both Bus Wake-up Pattern (WUP) functionality and Local Wake-up as defined by the ISO 11898 Standard. Additionally, the TLE9252V supports CAN Flexible data rate (CAN FD) transmission up to 5 Mbit/s.



Figure 3 High-Speed CAN bus signals and logic signals



### **High-Speed CAN functional description**

The TLE9252V is a High-Speed CAN transceiver operating as an interface between the CAN controller and the physical bus medium. A HS CAN network is a two wire, differential network which allows data transmission rates up to 5 MBit/s. The characteristic for a HS CAN network are the two signal states on the CAN bus: "dominant" and "recessive" (see **Figure 3**). The CANH and CANL pins are the interface to the CAN bus and operate as an input and output. The RxD and TxD pins are the interface to the microcontroller. The TxD pin is the serial data input from the CAN controller. The RxD pin is the serial data output to the CAN controller.

The HS CAN transceiver TLE9252V includes a receiver and a transmitter unit, allowing the transceiver to send data to the bus medium and monitors the data from the bus medium at the same time. The HS CAN transceiver TLE9252V converts the serial data stream which is available on the transmit data input TxD, into a differential output signal on the CAN bus, provided by the CANH and CANL pins. The receiver stage of the TLE9252V monitors the data on the CAN bus and converts it to a serial, single-ended signal on the RxD output pin. A logical "low" signal on the TxD pin creates a "dominant" signal on the CAN bus, followed by a logical "low" signal on the RxD pin (see **Figure 3**). The feature, broadcasting data to the CAN bus and listening to the data traffic on the CAN bus simultaneously is essential to support the bit-to-bit arbitration within CAN networks.

The voltage levels for HS CAN transceivers are defined in ISO 11898-2. Whether a data bit is "dominant" or "recessive" depends on the voltage difference between the CANH and CANL pins:

### $V_{\text{Diff}} = V_{\text{CANH}} - V_{\text{CANL}}$ .

To transmit a "dominant" signal to the CAN bus the amplitude of the differential signal  $V_{\text{Diff}}$  is higher than or equal to 1.5 V. To receive a "recessive" signal from the CAN bus the amplitude of the differential  $V_{\text{Diff}}$  is lower than or equal to 0.5 V.

In partially supplied CAN networks, participants have different power supply status. Some nodes are powered, other nodes are unpowered, or some other nodes are in Low-Power Mode. Therefore the TLE9252V provides the Sleep Mode in which the device is still able to recognize a Wake-Up Pattern or a local wake-up and signals the wake-up event to the external microcontroller via RxD and NERR output pin. The INH output pin allows to control an external device e.g. a voltage regulator. The HS CAN transceiver TLE9252V provides tow Low-Power Modes Sleep Mode and Stand-by Mode with optimized very low current consumption.

The voltage level on the digital input TxD and the digital output RxD is determined by the reference supply level at the  $V_{10}$  pin. Depending on the voltage level at the  $V_{10}$  pin, the signal levels on the logic pins (EN, NERR, NSTB, TxD and RxD) are compatible with microcontrollers having a 5 V or 3.3 V I/O supply. Usually the digital power supply  $V_{10}$  of the transceiver is connected to the I/O power supply of the microcontroller.



# 5 Modes of operation

The TLE9252V supports five different Modes of operation (see **Figure 4**). Each mode with specific characteristics in terms of quiescent current, data transmission or failure diagnostic. For the mode selection the digital input pins EN and NSTB are used. Both digital input pins are event triggered. A mode change via the mode selection pins EN and NSTB is only possible if the power supply voltages  $V_{BAT}$  OR  $V_{CC}$  AND the digital reference voltage  $V_{IO}$  is in the functional range.



Figure 4 Modes of operation



### Modes of operation

The following operation modes are available on the TLE9252V:

- Normal-operating Mode (Chapter 5.1)
- Receive-only Mode (Chapter 5.2)
- Stand-by Mode (Chapter 5.3)
- Sleep Mode (Chapter 5.5)
- Go-to-Sleep command (Chapter 5.4)

Depending on the mode, the output driver stage, the receiver stage and the bus biasing are active or inactive. **Table 2** shows the different operation modes depending on the logic signal on the input pins EN and NSTB with the related status of the INH pin and the bus biasing.

#### Table 2Overview operation modes

| Operation mode        | EN | NSTB | INH                      | Bus biasing               |
|-----------------------|----|------|--------------------------|---------------------------|
| Normal-operating Mode | 1  | 1    | V <sub>BAT</sub>         | V <sub>cc</sub> /2        |
| Receive-only Mode     | 0  | 1    | V <sub>BAT</sub>         | <i>V</i> <sub>cc</sub> /2 |
| Stand-by Mode         | 0  | 0    | V <sub>BAT</sub>         | GND <sup>1)</sup>         |
| Go-to-Sleep command   | 1  | 0    | $V_{\rm BAT}^{2)}$       | GND <sup>1)</sup>         |
| Sleep Mode            | 0  | 0    | High-Z                   | GND <sup>1)</sup>         |
| Power On Reset        | 0  | 0    | follows V <sub>BAT</sub> | Floating                  |

1) Valid if *t*<sub>silence</sub> has expired. The Bus biasing follows the Autonomous Bus Biasing described in **Chapter 5.7**.

2) INH stays connected to  $V_{BAT}$  as long as  $t_{SLEEP}$  has not expired OR if a wake-up is pending OR if the POR flag is set. If  $t_{SLEEP}$  expires AND no Wake-up is pending AND the POR flag is reset the INH is High Z.



# 5.1 Normal-operating Mode

In Normal-operating Mode all functions of the TLE9252V are available and the device is fully functional. Data can be received from the HS CAN bus as well as transmitted to the HS CAN bus.

- The transmitter is active and drives data stream on the TxD input pin to the bus pins CANH and CANL.
- The receiver is active and converts the signals from the bus to a serial data stream on the RxD output pin.
- The bus biasing is connected to  $V_{\rm cc}/2$ .
- The TxD time-out function is enabled (see Chapter 6.5).
- The overtemperature protection is enabled (see Chapter 6.6).
- The RxD Recessive Clamping detection is enabled (see **Chapter 6.7**)
- The undervoltage detection on  $V_{BAT}$ ,  $V_{CC}$  and  $V_{IO}$  are enabled (see **Chapter 6.2**).
- The Local Wake-Up pin is disabled.
- The INH output pin is connected to  $V_{\text{BAT}}$ .
- Local failure detection is active and failures are indicated at the NERR output pin (see **Chapter 7**).

The TLE9252V enters Normal-operating Mode by setting the mode selection pins EN and NSTB to logical "high" (see **Figure 4** and **Table 2**). Normal-operating Mode can be entered if  $V_{BAT}$  or  $V_{CC}$  is in the functional range and the reference voltage  $V_{IO}$  is in the functional range.

Possible mode changes are described in **Figure 5**.



Figure 5 Mode changes in Normal-operating Mode



# 5.2 Receive-only Mode

In Receive-only Mode the transmitter is disabled and the receiver is enabled. The TLE9252V can receive data from the HS CAN bus, but cannot transmit data to the HS CAN bus.

- The transmitter is disabled and the data available on the TxD input is blocked.
- The receiver is active and converts the signals from the bus to a serial data stream on the RxD output pin.
- The bus biasing is connected to  $V_{\rm CC}/2$ .
- The TxD time-out function is disabled.
- The RxD Recessive Clamping detection is disabled.
- The overtemperature protection is disabled.
- The undervoltage detection on  $V_{BAT}$ ,  $V_{CC}$  and  $V_{IO}$  is enabled (see **Chapter 6.2**).
- The INH output pin is connected to  $V_{\text{BAT}}$ .
- The Local Wake-Up pin is disabled.
- The Power-up flag is signalled at the pin NERR when coming from Standby, Sleep or Go-to Sleep Command mode.
- The V<sub>cc</sub> undervoltage detection is active and an undervoltage is indicated at the NERR output pin when coming from Normal-operating Mode (see **Chapter 7**).

### Conditions for Entering Receive-only Mode:

The TLE9252V enters Receive-only Mode by setting the mode selection pin EN to logical "low" and the NSTB to logical "high" (see **Figure 4** and **Table 2**). Receive-only Mode can only be entered if  $V_{BAT}$  or  $V_{CC}$  is in the functional range and the reference voltage  $V_{IO}$  is in the functional range.

Possible mode changes are described in **Figure 6**.



Figure 6 Mode changes in Receive-only Mode



### 5.3 Stand-by Mode

Stand-by Mode is a low power mode of the TLE9252V and the transmitter and the receiver are disabled. In Stand-by Mode the transceiver can neither send data to the HS CAN bus nor receive data from the HS CAN bus:

- The transmitter is disabled and the data available on the TxD input is blocked.
- The low power receiver is enabled and monitors the HS CAN bus for a valid Wake-Up Pattern. The RxD output pin and NERR display a wake-up event (**Chapter 5.9**). After Power On Reset RxD and NERR output pins are logical "high". The default value of the RxD and NERR output pins are logical "high" if no wake-up event is pending.
- The Local Wake-Up (LWU) pin is active.
- After Power On Reset the bus biasing connected to GND. The conditions for the bus biasing are defined in **Chapter 5.7**.
- TxD Dominant time-out function is disabled.
- RxD Recessive Clamping detection is disabled.
- The overtemperature protection is disabled.
- The undervoltage detection on  $V_{BAT}$ ,  $V_{CC}$  and  $V_{IO}$  is enabled (see **Chapter 6.2**).
- The INH output pin is connected to V<sub>BAT</sub>.
- Local failure detection on NERR pin is disabled.

Conditions for entering the Stand-by Mode:

- After Power On Reset if  $V_{BAT}$  or  $V_{CC}$  is in the functional range for at least  $t_{PON}$  the TLE9252V will enter Standby Mode. Mode changes by host command are only possible if  $V_{IO}$  is in the functional range.
- Stand-by Mode will be entered if a wake-up (WUP or LWU) has been detected in Sleep Mode or Go-to-Sleep command.
- The device is in Go-to-Sleep command and the EN pin goes logical "low" before the time t < t<sub>SLEEP</sub> has expired.
- The device is in Normal-operating Mode or Receive-only Mode and the input pins EN and NSTB are set to logical "low".

Possible mode changes are described in Figure 7.







## 5.4 Go-to-Sleep command

Go-to-Sleep command is a transition mode allowing external circuitry like a microcontroller to prepare the ECU to go to Sleep Mode. The TLE9252V stays for the maximum time  $t = t_{SLEEP}$  in Go-to-Sleep command. After exceeding the time  $t_{SLEEP}$  the device changes to Sleep Mode if no wake-up is pending AND the POR flag has been reset. If a wake-up is pending OR the POR flag is set the device remains in Go-to-Sleep command and INH is connected to  $V_{BAT}$ . A wake-up is indicated on the RxD and NERR output pins. A mode change to Sleep Mode via Host Command is only possible via the Go-to-Sleep command. The following conditions are valid for the Go-to-Sleep command:

- The transmitter is disabled and the data available on the TxD input is blocked.
- The low power receiver is enabled and monitors the HS CAN bus for a valid Wake-Up Pattern. The RxD output pin and NERR indicate a wake-up event (**Chapter 5.9**). The default value of the RxD and NERR output pin are logical "high" if no wake-up event is pending.
- The Local Wake-Up pin is active.
- The bus biasing is GND if t<sub>Silence</sub> is expired. The conditions for the bus biasing are defined in **Chapter 5.7**.
- The TxD time-out function is disabled.
- The RxD Recessive Clamping detection is disabled.
- The overtemperature protection is disabled.
- The undervoltage detection on  $V_{BAT}$ ,  $V_{CC}$  and  $V_{IO}$  are enabled (see **Chapter 6.2**).
- The INH output pin is connected to V<sub>BAT</sub> if the timer t<sub>SLEEP</sub> is not expired OR a wake-up is pending OR the POR is set. If t<sub>SLEEP</sub> is expired and no wake-up is pending and the POR Flag is reset, the INH output pin is high impedance.

Conditions for entering the Go-to-Sleep command:

Go-to-Sleep command is entered from Normal-operating Mode, Receive-only Mode and Stand-by Mode by setting the NSTB input pin to logical "low" AND EN input pin to logical "high".



Figure 8 Mode changes in Go-to-Sleep command



# 5.5 Sleep Mode

Sleep Mode is a low power mode of the TLE9252V. In Sleep Mode the current consumption is reduced to a minimum while the device is still able to detect a Wake-Up Pattern (WUP) on the HS CAN Bus OR a Local Wake-Up event on the WAKE pin. The following conditions are valid for the Sleep Mode:

- The transmitter is disabled and the data available on the TxD input is blocked.
- The low power receiver is enabled and monitors the HS CAN bus for a valid Wake-Up Pattern.
- The default value of the RxD and NERR output pin are logical "high" if no wake-up event is pending AND V<sub>IO</sub> is in the functional range (see Chapter 7).
- The Local Wake-Up pin is active.
- The bus biasing is connected to GND. The conditions for the bus biasing are defined in **Chapter 5.7**.
- The TxD time-out function is disabled.
- The RxD Recessive Clamping detection is disabled.
- The overtemperature protection is disabled.
- The undervoltage detection on  $V_{\text{BAT}}$  is disabled.
- The undervoltage detection on V<sub>cc</sub> is disabled.
- The undervoltage detection on  $V_{10}$  is enabled (see **Chapter 6.2.3**).
- The INH output pin is High-Z.

Conditions for entering the Sleep Mode:

- The Sleep Mode will be entered if V<sub>IO</sub> < V<sub>IO\_UV</sub> AND t<sub>VIO\_UV\_T</sub> AND t<sub>Silence</sub> has been expired in Normal-operating Mode, Receive-only Mode, Stand-by Mode and Go-to-Sleep command.
- The Sleep Mode will be entered if V<sub>CC</sub> < V<sub>CC\_UV</sub> AND t<sub>VCC\_UV\_T</sub> AND t<sub>Silence</sub> has been expired in Normaloperating Mode, Receive-only Mode, Stand-by Mode and Go-to-Sleep command.
- The Sleep Mode can be entered through Go-to-Sleep command if NSTB is set to logical "low" AND t<sub>SLEEP</sub> is expired AND no wake-up is pending AND the POR flag is reset.



Figure 9 Mode changes in Sleep Mode

# 5.5.1 Mode change to Sleep Mode or Stand-by Mode

If the logical signal on the EN pin goes "low" before the transition time  $t < t_{SLEEP}$  has been reached, the TLE9252V enters Stand-by Mode and the INH pin remains connected to  $V_{BAT}$ . In the case the logical signal on



### Modes of operation

the EN pin goes "low" after the transition time  $t > t_{SLEEP}$ , the TLE9252V enters Sleep Mode with the expiration of  $t_{SLEEP}$ . The signal on the HS CAN bus has no impact to the mode change. The mode of operation can be changed regardless if the CAN bus is "dominant" or "recessive".



Figure 10 Mode change to Stand-by Mode or Sleep Mode



# 5.5.2 Mode Change via EN and NSTB pin

Besides a mode change from Sleep Mode to Stand-by Mode issued by a wake-up event, the mode of operation can be changed by changing the signals on the EN and NSTB input pins. Therefore the reference voltage  $V_{10}$  has to be in the functional range. According to the mode diagram (see **Figure 4**) the mode of operation can be changed directly from Sleep Mode to Receive-only Mode or Normal-operating Mode. In Sleep Mode once a rising edge on the pin NSTB is detected ( $V_{10} > V_{10_UV}$ ) either Normal-operating Mode or Receive-only Mode will be entered, depending on the signal on the EN pin. The device will stay in Sleep Mode regardless of the signal on the EN pin. The device will stay in Sleep Mode to Stand-by Mode is only possible via a wake-up event.



Figure 11 Mode change via EN and NSTB in Sleep Mode



### 5.6 Power On Reset

In Power On Reset all functions of the TLE9252V are disabled and the device is switched off.

- The transmitter and receiver are disabled.
- The bus biasing is connected to High impedance.
- The RxD Recessive Clamping detection is disabled
- The TxD time-out function is disabled.
- The overtemperature protection is disabled.
- The undervoltage detection on  $V_{BAT}$ ,  $V_{CC}$  and  $V_{IO}$  is disabled.
- The logical input pins are blocked.
- RxD and NERR output pins are high impedance.
- Local Wake-Up is disabled.
- The INH output pin is connected to  $V_{BAT}$  if  $V_{BAT} > V_{BAT POD}$  OR  $V_{CC} > V_{CC UV}$ .

Conditions for entering the Power On Reset:

•  $V_{\text{BAT}}$  is below the  $V_{\text{BAT} \text{ POD}}$  AND  $V_{\text{CC}}$  is below  $V_{\text{CC} \text{ UV}}$  threshold.

Conditions for leaving the Power On Reset:

• Once the power supply voltage  $V_{BAT}$  OR  $V_{CC}$  is within the functional range the transceiver enters Stand-by Mode within  $t_{PON}$ .

The internal Power On Reset flag will be set. After Power On Reset the TLE9252V enters Stand-by Mode.

Power-up and power-down transition is described in **Figure 12**:



Figure 12 Power-down and power-up behavior



# 5.7 Autonomous bus voltage biasing

The autonomous bus voltage biasing was introduced for improving complete network EMC performance and increasing the reliability of communication performance in networks using CAN networks. The autonomous bus voltage biasing is enabled in all modes of Operation. The biasing unit will work independently from other transceiver functions and depends only on the status of detected network activity ( $t_{Silence}$ ). Figure 13 describes the behavior for active and for low power modes in Detail as well as the status after a power-on reset event.



Figure 13 Autonomous Bus Voltage Biasing

In low power modes, in case there has been no activity on the bus for longer than  $t_{\text{Silence}}$ , the bus pins are biased towards GND via the internal resistors. With the detection of a valid Wake-Up Pattern (WUP), the internal biasing gets enabled and the biasing is stabilized via internal resistors towards 2.5 V. This activation is being performed within the time  $t > t_{\text{WU Bias}}$  after the WUP detection.



## 5.8 Wake-Up functions

There are several possibilities for a mode change from Sleep Mode to another operation mode:

- Wake-Up Pattern (WUP)
- Local Wake-Up (LWU)

In typical applications the power supplies  $V_{CC}$  and  $V_{IO}$  are turned off in Sleep Mode. This means a mode change can only be caused by an external event as WUP OR LWU. The detection of a valid WUP or LWU triggers a mode change from Sleep Mode to Stand-by Mode.

### 5.8.1 Wake-up Pattern (WUP)

Within the maximum wake-up time  $t_{WAKE}$ , the Wake-Up Pattern consists of a "dominant" signal with the pulse width  $t > t_{Filter}$ , followed by a "recessive" signal with the pulse width  $t > t_{Filter}$  and another "dominant" signal with the pulse width  $t > t_{Filter}$  (see **Figure 14**).

Figure 14 Wake-Up Pattern (WUP)

The diagnostic output NERR and RxD will indicate a valid Wake-Up Pattern on the HS CAN bus.

A Wake-Up Pattern is not valid under the following conditions:

- A mode change to Normal-operating Mode OR Receive-only Mode is performed during the Wake-Up Pattern.
- The maximum wake-up time  $t_{WAKE}$  expires before a valid WUP has been detected.
- The transceiver is powered down ( $V_{BAT} < V_{BAT_{POD}}$  AND  $V_{CC} < V_{CC_{POD}}$ ).

In Stand-by Mode the RxD output pin and the NERR diagnostic pin display the WUP detection (Details see **Chapter 7**).



# 5.8.2 Local Wake-Up (LWU)

The WAKE input pin works bi-sensitive, meaning it is able to detect a rising and falling edge as a wake-up event. Designed to withstand up to 40 V the WAKE pin can be directly connected to  $V_{BAT}$ . The Local Wake-Up detection works for  $V_{BAT} > V_{BAT}$  uv. The Local Wake-Up timings and behavior is described in **Figure 15**.



Figure 15 Local Wake-Up

The filter time  $t_{WAKE\_filter}$  is implemented to protect the TLE9252V against unintended Wake-Ups, caused by spikes on the WAKE pin. The wake-up thresholds  $V_{WAKE\_TH}$  depend on the level of the  $V_{BAT}$  power supply. In Stand-by Mode the RxD output pin and the NERR diagnostic pin display the wake-up event (Details see **Chapter 7**). Once a LWU has been recognized in Sleep Mode the device goes to Stand-by mode and the INH output pin is connected to  $V_{BAT}$ .



# 5.9 Wake-up: RxD and NERR behavior

The RxD and NERR output pin will signal a wake up event to the microcontroller (see **Chapter 7**). In Sleep Mode, Stand-by Mode and Go-to-Sleep command by default values of RxD and NERR are logical "high" when no wake-up event has been detected. If a valid wake up pattern (WUP) is detected, RxD and NERR will be logical "low". If a Local Wake-Up (LWU) is detected the RXD will be logical "low" and NERR will be logical "high".If both, LWU and WUP have been detected, then the WUP detection has higher priority and RxD and NERR pin are set to logical "low", regardless if a LWU event is pending.



Figure 16 RxD and NERR: WUP detection (V<sub>10</sub> not supplied)



Figure 17 RxD and NERR: WUP detection (permanently supplied  $V_{10}$ )



### Modes of operation



Figure 18 RxD and NERR: LWU detection (V<sub>10</sub> not supplied)





**Fail safe functions** 



# 6 Fail safe functions

# 6.1 Short Circuit Protection

The CANH and CANL bus pins are proven to withstand a short circuit fault against GND and against the supply voltages. A current limiting circuit protects the transceiver against damages.

### 6.2 Undervoltage detection

The TLE9252V has three independent undervoltage detections:  $V_{BAT}$ ,  $V_{CC}$  and  $V_{IO}$ . Undervoltage events may have impact on the functionality of the device and also may change the mode of operation (see **Chapter 5**).

# 6.2.1 Undervoltage and power-down detection on V<sub>BAT</sub>

The power-down is detected if the power supply  $V_{BAT}$  is below  $V_{BAT_POD}$  for more than the glitch filter time  $t_{VBAT_filter}$ . This glitch filter is implemented in order to prevent an undervoltage detection due to short voltage transients on  $V_{BAT}$ . In case of an power-down detection on  $V_{BAT}$  the TLE9252V is switched off (Power On Reset). If  $V_{BAT}$  recovers ( $V_{BAT} > V_{BAT_UV}$ ) the TLE9252V enters by default Stand-by Mode. If  $V_{BAT} > V_{BAT_POD}$  the INH output pin is connected to  $V_{BAT}$ . **Figure 20** shows the undervoltage scenario.



Figure 20 V<sub>BAT</sub> power-down undervoltage detection (V<sub>cc</sub> not available)

If an undervoltage is detected  $V_{BAT} < V_{BAT}$  uv for  $t > t_{VBAT}$  filter the Local Wake-Up function is disabled (**Figure 21**).







### Fail safe functions

# 6.2.2 Undervoltage detection on V<sub>cc</sub>

An undervoltage on  $V_{cc}$  is detected if the  $V_{cc}$  supply is below  $V_{cc_{UV}}$  for more than the glitch filter time  $t_{vcc_{filter}}$ . This glitch filter is implemented in order to prevent an undervoltage detection due to short voltage transients on  $V_{cc}$ . The following actions will be performed if a undervoltage has been detected:

- The NERR pin switches from logical "high" to "low" (In Normal-operating Mode and Receive-only Mode).
- The transmitter is disabled (Normal-operating Mode).

The transmitter will be re-enabled if the  $V_{CC} > V_{CC_{UV}}$  for more than the glitch filter time  $t > t_{VCC_{filter}} + t_{VCC_{RECOVERY}}$  in Normal-operating Mode.



Figure 22  $V_{cc}$  short-term undervoltage detection ( $V_{BAT}$  in functional range)



Figure 23 V<sub>cc</sub> long-term undervoltage detection



## Fail safe functions

The  $V_{CC}$  long-term undervoltage timer  $t_{VCC\_UV\_T}$  is armed once  $V_{BAT}$  is in the functional range. If the  $V_{CC}$  voltage drops below  $V_{CC\_UV}$  for longer than  $t > t_{VCC\_UV\_T}$  AND no communication is monitored on the HS CAN Bus ( $t_{Silence}$  is expired), this will trigger a mode change from any mode to Sleep Mode. If during the undervoltage event, communication is monitored and  $t_{Silence}$  does not expire, the device remains in the current mode of operation.

# 6.2.3 Undervoltage detection on $V_{10}$

An undervoltage on  $V_{IO}$  is detected if the power supply  $V_{IO}$  is below  $V_{IO_{UV}}$ . As long as  $V_{IO} < V_{IO_{UV}}$  any signal on the logic input pins EN, NSTB and TxD will be blocked (see **Figure 24**). The default value of NERR and RxD if  $V_{IO} > V_{IO_{UV}}$  is logical "high".



Figure 24 V<sub>10</sub> short-term undervoltage detection

The  $V_{IO}$  long-term undervoltage timer  $t_{VIO_UV_T}$  is armed once  $V_{BAT}$  is in the functional range. If the  $V_{IO}$  voltage drops below  $V_{IO_UV}$  for longer than  $t > t_{VIO_UV_T}$  AND no communication is monitored on the HS CAN bus ( $t_{Silence}$  is expired), this will trigger a mode change to Sleep Mode (see **Figure 25**). If during the undervoltage event, communication is monitored and  $t_{Silence}$  does not expire, the device does not enter Sleep Mode.



Figure 25 V<sub>10</sub> long-term undervoltage detection



### Fail safe functions

In Low-power Mode (Stand-by Mode, Sleep Mode, Go-to-Sleep Command) bus communication requires at valid WUP detection (see **Chapter 5.8.1**). In Normal-operating Mode or Receive-only mode a single dominant period of  $t > t_{filter}$  is reflecting bus communication.

# 6.3 Dual Power Supply Solution

The integrated Dual Power Supply Concept of TLE9252V offers the possibility to supply the device with  $V_{BAT}$  OR/AND  $V_{CC}$  pin. During  $V_{BAT}$  battery supply cranking, the TLE9252VSK remains functional if  $V_{CC}$  stays in the functional range. For further information please refer to **TLE9252V Application Note**.

# 6.4 Unconnected logic pins

The integrated pull-up and pull-down resistors at the digital input pins force the TLE9252V into fail safe behavior if the input pins are not connected and floating (see **Table 3**).

| Table 3 | Logical input | s when | unconnect | ed |
|---------|---------------|--------|-----------|----|
|         |               |        |           |    |

| Input signal | Default state | Comment                                     |
|--------------|---------------|---------------------------------------------|
| TxD          | "High"        | "Pull-up" current source to V <sub>IO</sub> |
| EN           | "Low"         | "Pull-down" current source to GND           |
| NSTB         | "Low"         | "Pull-down" current source to GND           |

# 6.5 TxD time-out function

The TxD time-out feature protects the CAN bus against permanent blocking in case the logical signal on the TxD pin is continuously "low". A continuous "low" signal on the TxD pin might have its root cause in a lockedup microcontroller or in a short circuit on the printed circuit board, for example. In Normal-operating Mode, a logical "low" signal on the TxD pin for the time  $t > t_{TXD_{TO}}$  enables the TxD time-out feature and the TLE9252V disables the transmitter (see **Figure 26**) and sets the NERR output pin to logical "low". The receiver is still active and the data on the bus continues to be monitored by the RxD output pin.



Figure 26 TxD time-out function



### Fail safe functions

**Figure 26** illustrates how the transmitter is deactivated and re-activated. To release the transmitter after a TxD time-out event, the TLE9252V requires a signal change on the TxD input pin from logical "low" to logical "high".

# 6.6 Overtemperature protection

The TLE9252V has an integrated overtemperature detection to protect the TLE9252V against thermal overstress of the transmitter. The overtemperature protection is active in Normal-operating Mode and is disabled in all other Modes. The temperature sensor provides one temperature threshold:  $T_{JSD}$ . When the temperature exceeds the threshold  $T_{JSD}$  the transmitter is disabled. This overtemperature event will be signaled as logical "low" on the NERR output pin in Normal-operating Mode. After the device has cooled down, the transmitter is re-enabled and NERR returns to logical "high". A hysteresis is implemented within the temperature sensor.



Figure 27 Overtemperature protection

# 6.7 RxD Recessive Clamping detection

The RxD Recessive Clamping detection is only active in Normal-operating Mode. In Normal-operating mode a permanent logical "high" signal on the RxD pin indicates the external microcontroller, there is no communication on the HS CAN bus. The microcontroller then can transmit a message to the CAN bus, only if the bus is in "recessive" state. In case the logical "high" signal on the RxD pin is caused by a a failure, like a short circuit RxD to  $V_{10}$ , the RxD signal does not reflect the signal on the HS CAN bus. In this case the microcontroller is able to place a message on the CAN bus at any time and corrupts the CAN messages on the bus. If the TLE9252V detects a logical "high" signal on the RxD pin while the bus is dominant for  $t > t_{RRC}$  the RxD Recessive Clamping flag is set along with disabling the transmitter in Normal-operating Mode. In order to avoid any data collision on the CAN bus, the transmitter is disabled in Normal-operating Mode as long as the RxD-Recessive Clamping is present. In Normal-operating Mode the TLE9252V indicates the RxD clamping by a logical "low" signal on the NERR pin. On detection the transmitter is disabled immediately, so that the corrupted, non-synchronized node is prevented from disturbing the remaining bus traffic. The corrupted node



### Fail safe functions

is then excluded from communication. The TLE9252V releases the failure flag and the output stage if the RxD clamping failure disappears. Whenever the pin RXD becomes dominant while the bus signal is "dominant" for  $t > t_{RRC}$  the RxD Recessive Clamping flag is reset along with enabling the transmitter again in Normal-operating Mode (see Figure 28).



Figure 28 RxD Recessive Clamping in Normal-operating Mode

# 6.8 Delay time for mode change

The HS CAN transceiver TLE9252V changes the modes of operation within the time window  $t_{Mode}$ . During mode changes from low-power mode to Normal-operating Mode or low-power mode to Receive-only Mode, the RxD output pin is set to logical "high" and does not reflect the status on the CANH and CANL input pins.

infineon

**Diagnosis-flags at NERR and RxD** 

# 7 Diagnosis-flags at NERR and RxD

### Table 4 Diagnosis-flags at NERR and RxD

| NSTB | EN | EN INH Mode Event |                  | NERR <sup>1)</sup>                      | RxD <sup>1)</sup> |                          |
|------|----|-------------------|------------------|-----------------------------------------|-------------------|--------------------------|
| 1    | 1  | V <sub>BAT</sub>  | Normal-operating | No failure detected                     | 1                 | "Low": bus               |
|      |    |                   |                  | • V <sub>CC</sub> undervoltage          | 0                 | Dominant,                |
|      |    |                   |                  | Overtemperature                         |                   | "High": bus              |
|      |    |                   |                  | TxD time-out                            |                   | recessive                |
|      |    |                   |                  | RxD recessive clamping                  |                   |                          |
| 1    | 0  | V <sub>BAT</sub>  | Receive-only     | No failure detected                     | 1                 | "Low": bus               |
|      |    |                   |                  | Power-Up-Flag <sup>2)</sup> OR          | 0                 | Dominant,                |
|      |    |                   |                  | • <i>V</i> <sub>cc</sub> undervoltage   |                   | "High": bus<br>recessive |
| 0    | 0  | V <sub>BAT</sub>  | Stand-by         | WUP detected                            | 0                 | 0                        |
|      |    |                   |                  | LWU detected                            | 1                 | 0                        |
|      |    |                   |                  | No Wake-up event detected               | 1                 | 1                        |
| 0    | 0  | High-Z            | Sleep            | No Wake-up event detected               | 1                 | 1                        |
|      |    |                   |                  | No Wake-up event detected <sup>3)</sup> | 0                 | 0                        |

1) Only valid if  $V_{10}$  is in the functional range.

2) Power-Up-Flag only available if  $V_{BAT}$  or  $V_{CC}$  is in the functional range for at least  $t_{PON}$ . Power-Up-Flag will be cleared once entering Normal-operating Mode.

3) Valid if  $V_{IO} = 0$  V.

### Diagnosis-flags at NERR and RxD





Figure 29 Diagnosis flowchart



**General product characteristics** 

# 8 General product characteristics

# 8.1 Absolute maximum ratings

### Table 5Absolute maximum ratings1)

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                              | Symbol                   | ymbol Values |      |                          | Unit | Note or               | Number   |
|------------------------------------------------------------------------|--------------------------|--------------|------|--------------------------|------|-----------------------|----------|
|                                                                        |                          | Min.         | Тур. | Max.                     |      | <b>Test Condition</b> |          |
| Voltages                                                               |                          |              |      | ,                        |      |                       | 1        |
| Battery supply voltage                                                 | V <sub>BAT</sub>         | -0.3         | _    | 40                       | V    | -                     | P_8.1.1  |
| Transmitter supply voltage                                             | V <sub>cc</sub>          | -0.3         | _    | 6.0                      | V    | -                     | P_8.1.2  |
| Digital voltage reference                                              | V <sub>IO</sub>          | -0.3         | _    | 6.0                      | V    | -                     | P_8.1.3  |
| CANH DC voltage versus GND                                             | V <sub>CANH</sub>        | -40          | _    | 40                       | V    | -                     | P_8.1.4  |
| CANL DC voltage versus GND                                             | V <sub>CANL</sub>        | -40          | _    | 40                       | V    | -                     | P_8.1.5  |
| Differential voltage between<br>CANH and CANL                          | V <sub>CAN_DIFF</sub>    | -40          | -    | 40                       | V    | -                     | P_8.1.6  |
| Voltages at pin WAKE                                                   | V <sub>WAKE</sub>        | -27          | -    | 40                       | V    | -                     | P_8.1.7  |
| Voltages at pin INH                                                    | V <sub>INH</sub>         | -0.3         | -    | V <sub>BAT</sub> + 0.3   | V    | -                     | P_8.1.8  |
| Voltages at digital I/O pins: EN,<br>NSTB, TxD, RxD, NERR              | V <sub>MAX_IO1</sub>     | -0.3         | -    | 6.0                      | V    | -                     | P_8.1.9  |
| Voltages at digital I/O pins: EN,<br>NSTB, TxD, RxD, NERR              | V <sub>MAX_IO2</sub>     | -0.3         | -    | V <sub>IO</sub> +<br>0.3 | V    | -                     | P_8.1.10 |
| Currents                                                               |                          |              |      |                          |      |                       |          |
| Max. output current on INH                                             | I <sub>INH_Max</sub>     | -5           | -    | -                        | mA   | -                     | P_8.1.11 |
| Max. output current on NERR<br>and RxD                                 | / <sub>Out_Max</sub>     | -5           | -    | 5                        | mA   | -                     | P_8.1.12 |
| Temperatures                                                           |                          |              |      |                          |      |                       | 1        |
| Junction temperature                                                   | T <sub>i</sub>           | -40          | -    | 150                      | °C   | -                     | P_8.1.13 |
| Storage temperature                                                    | T <sub>stg</sub>         | -55          | -    | 150                      | °C   | -                     | P_8.1.14 |
| ESD resistivity                                                        | +                        |              |      | <b>!</b>                 |      | 1                     | -        |
| ESD immunity at CANH, CANL,<br>WAKE and V <sub>BAT</sub> versus to GND | V <sub>ESD_HBM_CAN</sub> | -10          | -    | 10                       | kV   | HBM <sup>2)</sup>     | P_8.1.15 |
| ESD immunity at all other pins                                         | V <sub>ESD_HBM</sub>     | -2           | _    | 2                        | kV   | HBM <sup>2)</sup>     | P_8.1.16 |
| ESD immunity at corner pins                                            | V <sub>ESD_CDM_CP</sub>  | -750         | _    | 750                      | V    | CDM <sup>3)</sup>     | P_8.1.17 |
| ESD immunity at any pin                                                | V <sub>ESD_CDM_OP</sub>  | -500         | -    | 500                      | V    | CDM <sup>3)</sup>     | P_8.1.18 |
| 1) Not subject to production test                                      |                          | lesign       | 1    | - 1                      | 1    |                       | - I      |

1) Not subject to production test, specified by design.

2) ESD susceptibility, Human Body Model "HBM" according to ANSI/ESDA/JEDEC JS001 (1.5k  $\Omega$ , 100 pF.)

3) ESD susceptibility, Charged Device Model "CDM" according to EIA/JESD22-C101 or ESDA STM 5.3.1.



### **General product characteristics**

### Notes

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

# 8.2 Functional range

### Table 6Functional range

| Parameter                  | Symbol           |      | Values |      | Unit | <b>Note or Test Condition</b> | Number  |
|----------------------------|------------------|------|--------|------|------|-------------------------------|---------|
|                            |                  | Min. | Тур.   | Max. |      |                               |         |
| Supply voltages            |                  |      | 1      |      |      |                               | 1       |
| Battery supply voltage     | V <sub>BAT</sub> | 5.5  | -      | 40   | V    | -                             | P_8.2.1 |
| Transmitter supply voltage | V <sub>cc</sub>  | 4.5  | -      | 5.5  | V    | -                             | P_8.2.2 |
| Digital voltage reference  | V <sub>IO</sub>  | 3.0  | -      | 5.5  | V    | -                             | P_8.2.3 |
| Thermal parameters         | I                | -    | -      |      |      |                               | I       |
| Junction temperature       | T <sub>i</sub>   | -40  | -      | 150  | °C   | -                             | P_8.2.4 |

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

### 8.3 Thermal resistance

*Note:* This thermal data was generated according to JEDEC JESD51 standards. Please visit **www.jedec.org**.

#### Table 7Thermal resistance<sup>1)</sup>

| Parameter                      | Symbol                   | Values |      |      | Unit | Note or Test Condition                       | Number  |
|--------------------------------|--------------------------|--------|------|------|------|----------------------------------------------|---------|
|                                |                          | Min.   | Тур. | Max. |      |                                              |         |
| Thermal resistance             | 1                        |        |      |      |      |                                              | 1       |
| Junction to ambient            | R <sub>thJA_DSO14</sub>  | -      | 93   | -    | K/W  | 2)                                           | P_8.3.1 |
| Junction to ambient            | R <sub>thJA_TSON14</sub> | -      | 51   | -    | K/W  | <sup>2)</sup> Exposed Pad soldered<br>to PCB | P_8.3.2 |
| Thermal shut-down junction ten | perature                 |        |      |      |      |                                              | 1       |
| Thermal shut-down temperature  | T <sub>JSD</sub>         | 170    | 180  | 190  | °C   | -                                            | P_8.3.3 |
| Thermal shut-down hysteresis   | ΔT                       | 5      | 10   | 20   | K    | -                                            | P_8.3.4 |

1) Not subject to production test, specified by design.

Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70 mm Cu, 2 × 35 mm Cu).



**Electrical characteristics** 

# 9 Electrical characteristics

## 9.1 General timing parameter

#### Table 8General timing parameter

| Parameter                               | Symbol                |      | Values |      |    | Note or        | Number  |
|-----------------------------------------|-----------------------|------|--------|------|----|----------------|---------|
|                                         |                       | Min. | Тур.   | Max. |    | Test Condition |         |
| Power-up delay time                     | t <sub>PON</sub>      | -    | -      | 500  | μs | See Figure 20  | P_9.1.1 |
| Delay time for mode change              | t <sub>Mode</sub>     | -    | _      | 20   | μs | -              | P_9.1.2 |
| CAN bus silence time-out                | t <sub>Silence</sub>  | 0.6  | 0.9    | 1.2  | S  | -              | P_9.1.3 |
| Min. hold time in Go-to-Sleep command   | t <sub>Sleep</sub>    | 10   | 25     | 50   | μs | See Figure 10  | P_9.1.4 |
| RxD Recessive Clamping detection time   | t <sub>RRC</sub>      | -    | 1.2    | 1.8  | μs | See Figure 28  | P_9.1.5 |
| RxD Recessive Clamping indication delay | t <sub>RRC_NERR</sub> | -    | -      | 1    | μs | See Figure 28  | P_9.1.6 |

# 9.2 Power supply interface

# 9.2.1 Current consumptions

### Table 9 Current consumptions

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}; 3.0 \text{ V} < V_{IO} < 5.5 \text{ V}; 5.5 \text{ V} < V_{BAT} < 40 \text{ V}; R_{L} = 60 \Omega; -40^{\circ}\text{C} < T_{J} < 150^{\circ}\text{C};$ all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                | Symbol               | Values |      |      | Unit | Note or                               | Number  |
|----------------------------------------------------------|----------------------|--------|------|------|------|---------------------------------------|---------|
|                                                          |                      | Min.   | Тур. | Max. |      | <b>Test Condition</b>                 |         |
| Normal-operating Mode                                    | I                    |        |      |      |      |                                       |         |
| V <sub>BAT</sub> supply current                          | I <sub>BAT_NM</sub>  | -      | 0.8  | 1.2  | mA   | INH = not<br>connected                | P_9.2.1 |
| V <sub>cc</sub> supply current<br>"dominant" bus signal  | I <sub>CC_NM_D</sub> | -      | 35   | 48   | mA   | -                                     | P_9.2.2 |
| V <sub>cc</sub> supply current<br>"recessive" bus signal | I <sub>CC_NM_R</sub> | -      | 1.0  | 4.0  | mA   | -                                     | P_9.2.3 |
| V <sub>IO</sub> supply current                           | I <sub>IO_NM</sub>   | -      | 2.0  | 8.0  | μA   | steady state,<br>TxD= V <sub>IO</sub> | P_9.2.4 |
| Receive-only Mode                                        | I                    |        |      |      | H    | -                                     |         |
| <i>V</i> <sub>BAT</sub> supply current                   | I <sub>BAT_ROM</sub> | -      | 0.8  | 1.2  | mA   | INH = not<br>connected                | P_9.2.5 |
| V <sub>cc</sub> supply current                           | I <sub>CC_ROM</sub>  | -      | 33   | 50   | μA   | $TxD = V_{IO},$ $V_{BAT} > 12 V$      | P_9.2.6 |



### **Electrical characteristics**

### Table 9Current consumptions (cont'd)

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                       | Symbol                  | Values |      |      | Unit | Note or                                                                                                         | Number   |
|-------------------------------------------------|-------------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------------|----------|
|                                                 |                         | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                           |          |
| V <sub>IO</sub> supply current                  | I <sub>IO_ROM</sub>     | -      | 2.0  | 8.0  | μΑ   | steady state,<br>TxD= V <sub>IO</sub>                                                                           | P_9.2.7  |
| Stand-by Mode                                   |                         |        |      |      |      |                                                                                                                 |          |
| <i>V<sub>BAT</sub></i> supply current           | I <sub>BAT_STB</sub>    | -      | 22   | 50   | μΑ   | INH = n.c.,<br>$V_{BAT} < 18 V$ ,<br>$t_{Silence}$ expired,<br>WAKE = GND                                       | P_9.2.8  |
| V <sub>cc</sub> supply current                  | I <sub>CC_STB</sub>     | -      | 2.0  | 8.0  | μΑ   | $TxD = V_{IO},$ $V_{BAT} > 12 V$                                                                                | P_9.2.11 |
| V <sub>IO</sub> supply current                  | I <sub>IO_STB</sub>     | -      | 2.0  | 5.0  | μA   | $TxD = V_{IO}$                                                                                                  | P_9.2.12 |
| Sleep Mode                                      |                         |        |      |      |      |                                                                                                                 |          |
| <i>V<sub>BAT</sub></i> supply current           | I <sub>BAT_SLP</sub>    | -      | 12.0 | 25.0 | μΑ   | $V_{CC} = V_{IO} = 0 V,$<br>$V_{BAT} < 18 V,$<br>bus biasing = GND,<br>INH = n.c.                               | P_9.2.13 |
| $V_{\rm BAT}$ supply current $T_{\rm J}$ < 85°C | / <sub>BAT_SLP_85</sub> | -      | -    | 18.0 | μΑ   | $V_{CC} = V_{IO} = 0 V,$<br>INH = n.c.,<br>bus biasing = GND,<br>$V_{BAT} < 18 V,$<br>$T_J < 85^{\circ}C^{-1};$ | P_9.2.14 |
| V <sub>cc</sub> supply current                  | I <sub>CC_SLP</sub>     | -      | 0.5  | 5.0  | μA   | $TxD = V_{IO},$ $V_{BAT} > 12 V$                                                                                | P_9.2.16 |
| V <sub>IO</sub> supply current                  | I <sub>IO_SLP</sub>     | -      | 2.0  | 5.0  | μA   | $TxD = V_{IO};$                                                                                                 | P_9.2.17 |

1) Not subject to production test, specified by design

# 9.2.2 Undervoltage detection

### Table 10 Undervoltage detection

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                      | Symbol                   | Values |      |      | Unit | Note or                               | Number   |
|------------------------------------------------|--------------------------|--------|------|------|------|---------------------------------------|----------|
|                                                |                          | Min.   | Тур. | Max. |      | <b>Test Condition</b>                 |          |
| Undervoltage detection <b>b</b>                | ват                      |        |      |      |      | ·                                     | 1        |
| Undervoltage detection threshold               | V <sub>BAT_UV</sub>      | 4.8    | 5.1  | 5.5  | V    | -                                     | P_9.2.18 |
| Power-down threshold                           | V <sub>BAT_POD</sub>     | 3.0    | 4.0  | 4.5  | V    | Falling edge,<br>V <sub>CC</sub> = 0V | P_9.2.20 |
| V <sub>BAT</sub> undervoltage glitch<br>filter | t <sub>VBAT_filter</sub> | -      | -    | 50   | μs   | See Figure 20                         | P_9.2.22 |



#### Table 10Undervoltage detection (cont'd)

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                 | Symbol                    |      | Value | 5    | Unit | Note or               | Number   |
|---------------------------------------------------------------------------|---------------------------|------|-------|------|------|-----------------------|----------|
|                                                                           |                           | Min. | Тур.  | Max. |      | <b>Test Condition</b> |          |
| Undervoltage detection V <sub>cc</sub>                                    |                           |      |       |      | -    |                       |          |
| Undervoltage detection threshold                                          | V <sub>cc_uv</sub>        | 4.0  | 4.25  | 4.5  | V    | See Figure 22         | P_9.2.24 |
| Undervoltage glitch filter                                                | t <sub>VCC_filter</sub>   | -    | -     | 10   | μs   | See Figure 22         | P_9.2.27 |
| Undervoltage recovery time                                                | t <sub>VCC_RECOVERY</sub> | 15   | 25    | 35   | μs   | See Figure 22         | P_9.2.28 |
| Response time V <sub>CC</sub> for long-<br>term undervoltage<br>detection | t <sub>vcc_uv_t</sub>     | 300  | 380   | 450  | ms   | See Figure 23         | P_9.2.29 |
| Undervoltage detection V <sub>IO</sub>                                    | 1                         |      |       |      | -    |                       |          |
| Undervoltage detection threshold                                          | V <sub>IO_UV</sub>        | 2.4  | 2.65  | 3.0  | V    | See Figure 24         | P_9.2.30 |
| Undervoltage glitch filter                                                | t <sub>VIO_filter</sub>   |      | -     | 10   | μs   | See Figure 24         | P_9.2.32 |
| Response time V <sub>IO</sub> for long-<br>term undervoltage<br>detection | t <sub>vio_uv_t</sub>     | 300  | 380   | 450  | ms   | See Figure 25         | P_9.2.33 |

#### 9.2.3 INH output

#### Table 11 INH output

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                  | Symbol                |                       | Value | S    | Unit | Note or                                                                                                                        | Number   |
|----------------------------|-----------------------|-----------------------|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------|----------|
|                            |                       | Min.                  | Тур.  | Max. |      | Test Condition                                                                                                                 |          |
| Analog output INH          |                       |                       |       |      |      |                                                                                                                                |          |
| Output voltage INH enabled | V <sub>INH</sub>      | V <sub>BAT</sub> -0.8 | -     | -    | V    | I <sub>INH</sub> = - 0.2 mA,<br>Normal-operating<br>Mode,<br>Receive-only<br>Mode,<br>Stand-by Mode,<br>Go-to-Sleep<br>command | P_9.2.34 |
| Absolute leakage current   | I <sub>INH_Leak</sub> | -5.0                  | -     | -    | μA   | V <sub>INH</sub> = 0 V,<br>Sleep Mode                                                                                          | P_9.2.35 |



P\_9.3.6

**Electrical characteristics** 

#### 9.3 EN, NSTB and NERR

#### Table 12EN, NSTB and NERR

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                   | Symbol              |                          | Value | s                         | Unit     | Note or                                 | Number  |
|-----------------------------|---------------------|--------------------------|-------|---------------------------|----------|-----------------------------------------|---------|
|                             |                     | Min.                     | Тур.  | Max.                      |          | <b>Test Condition</b>                   |         |
| Mode control inputs EN, N   | STB                 |                          |       |                           |          |                                         | I       |
| "High" level input range    | V <sub>MODE_H</sub> | 0.7 x<br>V <sub>IO</sub> | -     | V <sub>IO</sub> +<br>0.3V | V        |                                         | P_9.3.1 |
| "Low" level input range     | V <sub>MODE_L</sub> | -0.3 V                   | -     | 0.3 x<br>V <sub>IO</sub>  | V        |                                         | P_9.3.2 |
| "High" level input current  | I <sub>MODE_H</sub> | 20                       | -     | 220                       | μA       | $V_{\rm Mode} = V_{\rm IO}$             | P_9.3.3 |
| "Low" level input current   | I <sub>MODE_L</sub> | -2.0                     | _     | 2.0                       | μA       | $V_{\rm MODE} = 0  \rm V$               | P_9.3.4 |
| Diagnosis output NERR       | ÷                   |                          |       |                           | <u>.</u> |                                         |         |
| "High" level output current | I <sub>NERR_H</sub> | -                        | -4.0  | -1.0                      | mA       | $V_{\rm NERR} = V_{\rm IO} - 0.4 \rm V$ | P_9.3.5 |

4.0

 $V_{\rm NERR} = 0.4 \, \rm V$ 

mΑ

#### 9.4 CAN controller interface

#### Table 13CAN controller interface

"Low" level output current

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

1.0

I<sub>NERR\_L</sub>

| Parameter                               | Symbol              |                          | Value                    | S                        | Unit | Note or                                                                                | Number   |
|-----------------------------------------|---------------------|--------------------------|--------------------------|--------------------------|------|----------------------------------------------------------------------------------------|----------|
|                                         |                     | Min.                     | Тур.                     | Max.                     |      | Test Condition                                                                         |          |
| Receiver output RxD                     | 1                   |                          |                          |                          |      |                                                                                        |          |
| "High" level output current             | I <sub>RxD_H</sub>  | -                        | -4.0                     | -1.0                     | mA   | $V_{\text{RxD}} = V_{\text{IO}} - 0.4 \text{ V},$<br>$V_{\text{Diff}} < 0.5 \text{ V}$ | P_9.4.1  |
| "Low" level output current              | I <sub>RxD_L</sub>  | 1.0                      | 4.0                      | -                        | mA   | $V_{RxD} = 0.4 V,$<br>$V_{Diff} > 0.9 V$                                               | P_9.4.2  |
| Transmitter input TxD                   |                     |                          |                          |                          | ·    |                                                                                        |          |
| "High" level input voltage<br>threshold | V <sub>TxD_H</sub>  | -                        | 0.5 x<br>V <sub>IO</sub> | 0.7 x<br>V <sub>IO</sub> | V    | "Recessive" state                                                                      | P_9.4.4  |
| "Low" level input voltage<br>threshold  | V <sub>TxD_L</sub>  | 0.3 x<br>V <sub>IO</sub> | 0.4 x<br>V <sub>IO</sub> | -                        | V    | "Dominant" state                                                                       | P_9.4.5  |
| "High" level input current              | I <sub>TxD_H</sub>  | -2.0                     | -                        | 2.0                      | μA   | $V_{\text{TxD}} = V_{\text{IO}}$                                                       | P_9.4.7  |
| "Low" level input current               | I <sub>TxD_L</sub>  | -200                     | _                        | -20.0                    | μA   | $V_{\text{TxD}} = 0 \text{ V}$                                                         | P_9.4.8  |
| TxD permanent "dominant"<br>time-out    | t <sub>TxD_TO</sub> | 1                        | 2.45                     | 4                        | ms   | Normal-operating<br>Mode, see<br>Figure 26                                             | P_9.4.9  |
| Input capacitance                       | C <sub>TxD</sub>    | -                        | _                        | 10                       | pF   | 1)                                                                                     | P_9.4.10 |

1) Not subject to production test, specified by design.



#### 9.5 Transmitter

#### Table 14Transmitter

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                                                                                          | Symbol                                                            |      | Value | s    | Unit | Note or Test Condition                                                                             | Number   |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------|----------|--|
|                                                                                                                                                                    |                                                                   | Min. | Тур.  | Max. |      |                                                                                                    |          |  |
| Bus transmitter                                                                                                                                                    |                                                                   |      |       | -    | -    |                                                                                                    |          |  |
| CANH, CANL "recessive"<br>output voltage                                                                                                                           | V <sub>CANL/H</sub>                                               | 2.0  | 2.5   | 3.0  | V    | Normal-operating<br>Mode,<br>Receive-only Mode,<br>V <sub>TxD</sub> = V <sub>IO</sub> ,<br>No load | P_9.5.1  |  |
| CANH, CANL "recessive"<br>output voltage difference                                                                                                                | V <sub>Diff_R_NM</sub> =<br>V <sub>CANH</sub> - V <sub>CANL</sub> | -500 | -     | 50   | mV   | $V_{\text{TxD}} = V_{\text{IO}},$<br>No load                                                       | P_9.5.2  |  |
| CANH "dominant" output<br>voltage<br>Normal-operating Mode                                                                                                         | V <sub>CANH</sub>                                                 | 2.75 | -     | 4.5  | V    | $V_{TxD} = 0 V,$<br>$50 \Omega < R_L < 65 \Omega,$<br>$4.75V < V_{CC} < 5.25$                      | P_9.5.3  |  |
| CANL "dominant" output<br>voltage<br>Normal-operating Mode                                                                                                         | V <sub>CANL</sub>                                                 | 0.5  | -     | 2.25 | V    | $V_{TxD} = 0 V,$<br>$50 \Omega < R_L < 65 \Omega,$<br>$4.75V < V_{CC} < 5.25$                      | P_9.5.4  |  |
| CANH, CANL "dominant"<br>output voltage difference:<br>V <sub>Diff_D</sub> = V <sub>CANH</sub> - V <sub>CANL</sub><br>Normal-operating Mode                        | V <sub>Diff_D</sub>                                               | 1.5  | 2.0   | 3.0  | V    | $V_{TxD} = 0 V,$<br>$50 \Omega < R_{L} < 65 \Omega,$<br>$4.75V < V_{CC} < 5.25$                    | P_9.5.5  |  |
| CANH, CANL "dominant"<br>output voltage difference<br>extended bus load<br>V <sub>Diff_D</sub> = V <sub>CANH</sub> - V <sub>CANL</sub><br>Normal-operating Mode    | V <sub>Diff_D_EXT_BL</sub>                                        | 1.4  | -     | 3.3  | V    | $V_{TxD} = 0 V,$<br>$R_{L} = 45 \Omega < R_{L} < 70\Omega,$<br>$4.75V < V_{CC} < 5.25$             | P_9.5.6  |  |
| CANH, CANL "dominant"<br>output voltage difference high<br>extended bus load<br>Normal-operating mode<br>V <sub>Diff</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | $V_{\rm Diff_D_HEXT_BL}$                                          | 1.5  | -     | 5.0  | V    | $V_{TxD} = 0 V,$<br>$R_{L} = 2240 \Omega^{1},$<br>$4.75 V < V_{CC} < 5.25,$<br>static behavior     | P_9.5.7  |  |
| CANH, CANL "recessive"<br>output voltage<br>Sleep Mode                                                                                                             | V <sub>CANL_H</sub>                                               | -0.1 | -     | 0.1  | V    | No load                                                                                            | P_9.5.8  |  |
| CANH, CANL "recessive"<br>output voltage difference<br>Sleep Mode                                                                                                  | V <sub>Diff_SLP</sub>                                             | -0.2 | -     | 0.2  | V    | No load                                                                                            | P_9.5.9  |  |
| Driver symmetry<br>$V_{\text{SYM}} = (V_{\text{CANH}} + V_{\text{CANL}})/V_{\text{CC}}$                                                                            | V <sub>SYM</sub>                                                  | 0.9  | 1.0   | 1.1  | -    | $R_{\rm L} = 60 \ \Omega, C_1 = 4.7 \ \rm nF^{-1/2}$                                               | P_9.5.10 |  |



#### Table 14Transmitter (cont'd)

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Darameter                  | Symbol               |      | Value | -<br>~ | Unit | Note or Test Condition                                                                       | Number   |
|----------------------------|----------------------|------|-------|--------|------|----------------------------------------------------------------------------------------------|----------|
| Parameter                  | Symbol               |      | value | 5      | Unit | Note of Test condition                                                                       | Number   |
|                            |                      | Min. | Тур.  | Max.   |      |                                                                                              |          |
| CANH short circuit current | I <sub>CANHSC</sub>  | -115 | -75   | -40    | mA   | $V_{CANHshort} = -3 V,$<br>$t < t_{TXD_{TO}},$<br>$V_{TXD} = 0 V,$<br>$V_{CC} = 5 V$         | P_9.5.11 |
| CANL short circuit current | I <sub>CANLSC</sub>  | 40   | 75    | 115    | mA   | $V_{CANLshort} = 18 V,$<br>$t < t_{TXD_{TO}},$<br>$V_{TXD} = 0 V,$<br>$V_{CC} = 5 V$         | P_9.5.12 |
| Leakage current CANH       | / <sub>CANH_Ik</sub> | -5   | -     | 5      | μΑ   | $V_{CC} = V_{BAT} = V_{IO} = 0 V^{3},$<br>$0 V < V_{CANH} \le 5 V,$<br>$V_{CANH} = V_{CANL}$ | P_9.5.14 |
| Leakage current CANL       | / <sub>CANL_Ik</sub> | -5   | -     | 5      | μΑ   | $V_{CC} = V_{BAT} = V_{IO} = 0 V^{3},$<br>$0 V < V_{CANL} \le 5 V,$<br>$V_{CANH} = V_{CANL}$ | P_9.5.15 |

1) Not subject to production test, specified by design.

2) V<sub>SYM</sub> shall be observed during dominant and recessive state and also during the transition from dominant to recessive and vice versa, while TxD is stimulated by a square wave signal with a frequency of 1 MHz.

3) Additional requirement  $V_{IO} = V_{CC}$  connected via 47 k $\Omega$  to GND.

### 9.6 Receiver

#### Table 15 Receiver

 $4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V}; 3.0 \text{ V} < V_{\text{IO}} < 5.5 \text{ V}; 5.5 \text{ V} < V_{\text{BAT}} < 40 \text{ V}; R_{\text{L}} = 60 \Omega; t_{\text{Bit(min)}} = 500 \text{ ns}; t_{\text{Bit(Flash)}} = 200 \text{ ns}; -40^{\circ}\text{C} < T_{\text{J}} < 150^{\circ}\text{C};$ 

all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                    | Symbol                    |      | Value | S    | Unit | Note or<br>Test Condition      | Number  |
|----------------------------------------------------------------------------------------------|---------------------------|------|-------|------|------|--------------------------------|---------|
|                                                                                              |                           | Min. | Тур.  | Max. |      |                                |         |
| Bus receiver                                                                                 |                           |      |       |      |      |                                | L.      |
| Common mode range                                                                            | V <sub>CMR</sub>          | -12  | -     | 12   | V    | -                              | P_9.6.1 |
| Differential receiver<br>threshold "dominant"<br>Normal-operating Mode<br>Receive-only Mode  | V <sub>Diff_D</sub>       | -    | -     | 0.9  | V    | V <sub>CMR</sub>               | P_9.6.2 |
| Differential range<br>"dominant"<br>Normal-operating Mode<br>Receive-only Mode               | V <sub>Diff_D_Range</sub> | 0.9  | -     | 8.0  | V    | V <sub>CMR</sub> <sup>1)</sup> | P_9.6.3 |
| Differential receiver<br>threshold "recessive"<br>Normal-operating Mode<br>Receive-only Mode | V <sub>Diff_R</sub>       | 0.5  | -     | -    | V    | V <sub>CMR</sub>               | P_9.6.4 |

## TLE9252V High-Speed CAN FD Transceiver



#### **Electrical characteristics**

#### Table 15Receiver (cont'd)

 $4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V}; 3.0 \text{ V} < V_{\text{IO}} < 5.5 \text{ V}; 5.5 \text{ V} < V_{\text{BAT}} < 40 \text{ V}; R_{\text{L}} = 60 \Omega; t_{\text{Bit(min)}} = 500 \text{ ns}; t_{\text{Bit(Flash)}} = 200 \text{ ns}; -40^{\circ}\text{C} < T_{\text{J}} < 150^{\circ}\text{C};$ 

all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                          | Symbol                                     |      | Value | S    | Unit | Note or                                                   | Number   |
|------------------------------------------------------------------------------------|--------------------------------------------|------|-------|------|------|-----------------------------------------------------------|----------|
|                                                                                    |                                            | Min. | Тур.  | Max. |      | Test Condition                                            |          |
| Differential range<br>"recessive"<br>Normal-operating Mode,<br>Receive-only Mode   | $V_{\rm Diff_R_Range}$                     | -3.0 | -     | 0.5  | V    | V <sub>CMR</sub> <sup>1)</sup>                            | P_9.6.5  |
| Differential receiver<br>hysteresis<br>Normal-operating Mode,<br>Receive-only Mode | V <sub>Diff_Hys</sub>                      | -    | 30    | -    | mV   | V <sub>CMR</sub> <sup>1)</sup>                            | P_9.6.6  |
| Single ended internal<br>resistance                                                | R <sub>CAN_H</sub> ,<br>R <sub>CAN_L</sub> | 6    | -     | 50   | kΩ   | "Recessive" state<br>-2 V < V <sub>CANH,L</sub> < 7 V     | P_9.6.7  |
| Input resistance deviation<br>between CANH and CANL                                | ΔR <sub>i</sub>                            | -3.0 | -     | 3.0  | %    | "Recessive" state<br>$V_{CANH} = V_{CANL} = V_{CC} = 5 V$ | P_9.6.8  |
| Differential internal<br>resistance                                                | R <sub>Diff</sub>                          | 12   | -     | 100  | kΩ   | "Recessive" state<br>-2 V < V <sub>CANH,L</sub> < 7 V     | P_9.6.9  |
| Input capacitance CANH,<br>CANL versus GND                                         | C <sub>In</sub>                            | -    | 20    | 40   | pF   | 1)                                                        | P_9.6.10 |
| Differential input<br>capacitance                                                  | C <sub>InDiff</sub>                        | -    | 10    | 20   | pF   | 1)                                                        | P_9.6.11 |

1) Not subject to production test, specified by design.



#### 9.7 Dynamic transceiver parameter

#### Table 16 Propagation delay and CAN FD parameters

 $4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V}; 3.0 \text{ V} < V_{\text{IO}} < 5.5 \text{ V}; 5.5 \text{ V} < V_{\text{BAT}} < 40 \text{ V}; R_{\text{L}} = 60 \Omega; t_{\text{Bit(min)}} = 500 \text{ ns}; t_{\text{Bit(Flash)}} = 200 \text{ ns}; -40^{\circ}\text{C} < T_{\text{J}} < 150^{\circ}\text{C};$ 

all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                                                                   | Symbol                    |      | Value | 5    | Unit | Note or                                                                                                             | Number   |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                             |                           | Min. | Тур.  | Max. |      | Test Condition                                                                                                      |          |
| Propagation delay characte                                                                                                                  | eristic                   |      |       |      | 1    |                                                                                                                     | i        |
| Propagation delay,<br>TxD to RxD                                                                                                            | t <sub>Loop</sub>         | 80   | 175   | 255  | ns   | C <sub>L</sub> = 100 pF,<br>C <sub>RxD</sub> = 15 pF, see<br><b>Figure 31</b>                                       | P_9.7.1  |
| Received recessive bit width at 2 MBit/s                                                                                                    | t <sub>Bit(RxD)_2M</sub>  | 400  | 500   | 550  | ns   | $C_{L} = 100 \text{ pF},$<br>$C_{RxD} = 15 \text{ pF},$<br>$t_{Bit} = 500 \text{ ns},$<br>see <b>Figure 32</b>      | P_9.7.6  |
| Received recessive bit width<br>at 5 MBit/s                                                                                                 | t <sub>Bit(RxD)_5M</sub>  | 120  | 200   | 220  | ns   | $C_{\rm L} = 100 \text{ pF},$<br>$C_{\rm RxD} = 15 \text{ pF},$<br>$t_{\rm Bit} = 200 \text{ ns},$<br>see Figure 32 | P_9.7.7  |
| Transmitted recessive bit<br>width at 2 MBit/s                                                                                              | t <sub>Bit(Bus)_2M</sub>  | 435  | 500   | 530  | ns   | $C_{L} = 100 \text{ pF},$<br>$C_{RxD} = 15 \text{ pF},$<br>$t_{Bit} = 500 \text{ ns}$<br>(see <b>Figure 32</b> )    | P_9.7.8  |
| Transmitted recessive bit<br>width at 5 MBit/s                                                                                              | t <sub>Bit(Bus)_5M</sub>  | 155  | 200   | 210  | ns   | $C_{L} = 100 \text{ pF},$<br>$C_{RxD} = 15 \text{ pF},$<br>$t_{Bit} = 200 \text{ ns};$<br>(see <b>Figure 32</b> )   | P_9.7.9  |
| Receiver timing symmetry at<br>2 MBit/s<br>$\Delta t_{\text{Rec}_{2M}} = t_{\text{Bit}(\text{RxD})_{2M}} - t_{\text{Bit}(\text{Bus})_{2M}}$ | $\Delta t_{\rm Rec_{2M}}$ | -65  |       | 40   | ns   | $C_{\rm L} = 100 \text{ pF},$<br>$C_{\rm RxD} = 15 \text{ pF},$<br>$t_{\rm Bit} = 500 \text{ ns},$<br>see Figure 32 | P_9.7.10 |
| Receiver timing symmetry at<br>5 MBit/s<br>$\Delta t_{\text{Rec}_{5M}} = t_{\text{Bit}(\text{RxD})_{5M}} - t_{\text{Bit}(\text{Bus})_{5M}}$ | $\Delta t_{\rm Rec_{5M}}$ | -45  |       | 15   | ns   | $C_{L} = 100 \text{ pF},$<br>$C_{RxD} = 15 \text{ pF},$<br>$t_{Bit} = 200 \text{ ns},$<br>see Figure 32             | P_9.7.11 |

## TLE9252V High-Speed CAN FD Transceiver



#### **Electrical characteristics**



Figure 30 Test circuit for dynamic characteristics



Figure 31 Timing diagrams for dynamic characteristics



Figure 32 Recessive bit time for five "dominant" bits followed by one "recessive" bit



#### 9.8 Wake-up

## 9.8.1 General wake-up timings

#### Table 17 General wake-up timings

4.5 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter              | Symbol               | Values |      |      |    | Note or                                                                 | Number  |
|------------------------|----------------------|--------|------|------|----|-------------------------------------------------------------------------|---------|
|                        |                      | Min.   | Тур. | Max. |    | Test Condition                                                          |         |
| INH wake-up delay time | t <sub>wu_inh</sub>  | -      | -    | 30.0 | μs | $V_{BAT} = 14.0 V,$<br>$R_{INH} = 100 k\Omega,$<br>see <b>Figure 33</b> | P_9.8.1 |
| Bias reaction time     | t <sub>WU_Bias</sub> | -      | -    | 100  | μs | See Figure 33                                                           | P_9.8.2 |



Figure 33 Wake-up detection



#### 9.8.2 WUP detection characteristics

#### Table 18 WUP detection

4.75 V <  $V_{CC}$  < 5.25 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                      | Symbol                        |      | Value | s    | Unit | Note or                        | Number   |
|----------------------------------------------------------------|-------------------------------|------|-------|------|------|--------------------------------|----------|
|                                                                |                               | Min. | Тур.  | Max. |      | Test Condition                 |          |
| Differential range<br>"dominant"<br>low power modes            | V <sub>Diff_D_SLP_Range</sub> | 1.15 | -     | 8.0  | V    | V <sub>CMR</sub> <sup>1)</sup> | P_9.8.4  |
| Differential input threshold<br>"dominant" low power<br>modes  | V <sub>Diff_D_SLP</sub>       | -    | -     | 1.15 | V    | V <sub>CMR</sub>               | P_9.8.5  |
| +Differential range<br>"recessive" low power<br>modes          | V <sub>Diff_R_SLP_Range</sub> | -3.0 | -     | 0.4  | V    | V <sub>CMR</sub> <sup>1)</sup> | P_9.8.6  |
| Differential input threshold<br>"recessive" low power<br>modes | V <sub>Diff_R_SLP</sub>       | 0.4  | -     | -    | V    | V <sub>CMR</sub>               | P_9.8.7  |
| CAN activity filter time                                       | t <sub>Filter</sub>           | 0.5  | -     | 1.8  | μs   | Figure 14                      | P_9.8.9  |
| Bus wake-up time-out                                           | t <sub>wake</sub>             | 0.8  | -     | 10.0 | ms   | Figure 14                      | P_9.8.10 |
| Bus wake-up delay time                                         | t <sub>wu</sub>               | -    | -     | 5.0  | μs   | Stand-by Mode,<br>Figure 14    | P_9.8.11 |

1) Not subject to production test, specified by design.

### 9.8.3 Local Wake-Up

#### Table 19 Local Wake-Up

4.75 V <  $V_{CC}$  < 5.5 V; 3.0 V <  $V_{IO}$  < 5.5 V; 5.5 V <  $V_{BAT}$  < 40 V;  $R_L$  = 60  $\Omega$ ; -40°C <  $T_J$  < 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                | Symbol                   |                            | Value                     | S                                | Unit | Note or                         | Number   |
|------------------------------------------|--------------------------|----------------------------|---------------------------|----------------------------------|------|---------------------------------|----------|
|                                          |                          | Min.                       | Тур.                      | Max.                             |      | <b>Test Condition</b>           |          |
| Local Wake-Up detection threshold        | V <sub>WAKE_TH</sub>     | 0.35 х<br>V <sub>ват</sub> | 0.5 х<br>V <sub>ват</sub> | 0.65х<br>V <sub>ВАТ</sub>        | V    | 5.5 V < V <sub>BAT</sub> < 32 V | P_9.8.12 |
| Local Wake-Up detection threshold        | V <sub>WAKE_TH</sub>     | 0.25 х<br>V <sub>ват</sub> | 0.5 х<br>V <sub>ват</sub> | 0.75 х<br><i>V<sub>ват</sub></i> | V    | 32 V < V <sub>BAT</sub> < 40 V  | P_9.8.13 |
| "High" level input current<br>(pull-up)  | I <sub>WAKE_H</sub>      | -20                        | -9                        | -2                               | μA   |                                 | P_9.8.15 |
| "Low" level input current<br>(pull-down) | I <sub>WAKE_L</sub>      | 2                          | 9                         | 20                               | μΑ   |                                 | P_9.8.16 |
| Wake pulse filter time                   | t <sub>WAKE_Filter</sub> | 10                         | 25                        | 70                               | μs   | Figure 15                       | P_9.8.17 |



Application information

## **10** Application information

#### **10.1 ESD** robustness according to IEC61000-4-2

Tests for ESD robustness according to IEC61000-4-2 "Gun test" (150 pF, 330  $\Omega$ ) have been performed. The results and test conditions are available in a separate test report.

#### Table 20ESD robustness according to IEC61000-4-2

| Performed Test                                                                                  | Result | Unit | Remarks                      |
|-------------------------------------------------------------------------------------------------|--------|------|------------------------------|
| Electrostatic discharge voltage at pin CANH and CANL, $V_{\rm BAT}$ , WAKE versus GND           | ≥+9    | kV   | <sup>1)</sup> Positive pulse |
| Electrostatic discharge voltage at pin CANH and CANL, <i>V</i> <sub>BAT</sub> , WAKE versus GND | ≤ -9   | kV   | <sup>1)</sup> Negative pulse |

1) ESD susceptibility "ESD GUN" according to GIFT / ICT paper: "EMC Evaluation of CAN Transceivers, version 03/02/IEC TS62228", section 4.3. (DIN EN61000-4-2).

Tested by external test facility (IBEE Zwickau, EMC test report Nr. 02-07-17, Nr. 11-08-17).

### **10.2** Voltage adaption to the microcontroller supply

To adapt the digital input and output levels of the TLE9252V to the I/O levels of the microcontroller, connect the power supply pin  $V_{10}$  to the microcontroller voltage supply (see Figure 34).

Note: In case the digital supply voltage  $V_{IO}$  is not required in the application, connect the digital supply voltage  $V_{IO}$  to the transmitter supply  $V_{CC}$ .



Application information

## 10.3 Application example



Figure 34 Application circuit

## **10.4** Further application information

- Please contact us for information regarding the pin FMEA.
- Existing application note of TLE9252V: www.infineon.com/TLE9252V-AN.
- For further information you may visit: http://www.infineon.com/

Package outline



## 11 Package outline







Figure 36 PG-TSON-14

#### Green product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.

**Revision history** 



# 12 Revision history

| Revision | Date       | Changes                                                                                   |
|----------|------------|-------------------------------------------------------------------------------------------|
| 1.1      | 2018-10-04 | Data Sheet updated:                                                                       |
|          |            | Editorial Changes                                                                         |
|          |            | <ul> <li>I<sub>MODE_H</sub> max. value lowered from 250μA to 220μA see P_9.3.3</li> </ul> |
| 1.01     | 2018-01-09 | Data Sheet updated:                                                                       |
|          |            | • Figure 33 corrected;                                                                    |
|          |            | • Figure 23 corrected and added description for NERR output pin;                          |
|          |            | Added Application Note Link in Chapter 10.4                                               |
| 1.0      | 2017-12-21 | Data Sheet created                                                                        |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2018-10-04 Published by Infineon Technologies AG 81726 Munich, Germany

© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.