

## 5.7 kV RMS Isolated, High Working Voltage, RS-485 Transceiver with ±15 kV IEC ESD

**Data Sheet** 

ADM2761E/ADM2763E

## **FEATURES**

5.7 kV rms, signal isolated RS-485 transceiver1500 V peak and dc working voltage to DIN V VDE 0884-11Low radiated emissions: passes EN 55032, Class B with margin on a 2-layer PCB

Receiver cable inversion smart feature (ADM2763E)

Correction for reversed cable connection on A and B bus pins while maintaining full receiver fail-safe feature

ESD protection on the RS-485 A, B, Y, and Z bus pins ≥±12 kV IEC 61000-4-2 contact discharge

≥±15 kV IEC 61000-4-2 air discharge

Low speed 500 kbps data rate for EMI control

Flexible power supply inputs

Primary  $V_{DD1}$  supply of 1.7 V to 5.5 V Isolated  $V_{DD2}$  supply of 3.0 V to 5.5 V

PROFIBUS compliant for 5 V VDD2

Wide  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$  operating temperature range High common-mode transient immunity:  $>250 \text{ kV/}\mu\text{s}$  Short-circuit, open circuit, and floating input receiver fail-safe Supports 192 bus nodes (72 k $\Omega$  receiver input impedance) Full hot swap support (glitch free power-up and power-down) Safety and regulatory approvals (pending)

CSA Component Acceptance Notice 5A, DIN V VDE 0884-11, UL 1577, CQC11-471543-2012, IEC 61010-1

16-lead, wide-body, SOIC\_W package with 8.3 mm creepage and clearance in standard pinout

#### **APPLICATIONS**

Solar inverters
Electrical test and measurement
Heating, ventilation, and air conditioning (HVAC) networks
Industrial field buses
Building automation

## **GENERAL DESCRIPTION**

The ADM2761E/ADM2763E are 500 kbps, 5.7 kV rms, signal isolated RS-485 transceivers that pass radiated emissions testing to the EN 55032, Class B standard with margin on a 2-layer printed circuit board (PCB). These devices are compliant to the RS-485 and RS-422 communication standards. The ADM2761E/ADM2763E isolation barrier provides robust system level immunity to IEC 61000-4-x system level electromagnetic compatibility (EMC) standards. The devices are suitable for applications that require insulation against working voltages of 1060 V rms and 1500 V dc for the lifetime of the device.

#### Rev. 0 Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## **FUNCTIONAL BLOCK DIAGRAMS**



Figure 1. ADM2761E



Figure 2. ADM2763E

The devices are protected against  $\geq \pm 12$  kV contact and  $\geq \pm 15$  kV air IEC 61000-4-2 electrostatic discharge (ESD) events on the RS-485 A, B, Y, and Z pins. The ADM2763E features a receiver cable invert pin to allow quick correction of the reversed cable connection on the A and B receiver bus pins while maintaining full receiver fail-safe performance.

These devices are optimized for low speed over long cable runs and have a maximum data rate of 500 kbps. The high differential output voltage makes these devices suitable for PROFIBUS\* nodes when powered with 5 V on the  $V_{\rm DD2}$  supply. The  $V_{\rm DD1}$  primary supply and  $V_{\rm DD2}$  isolated supply both support a wide range of voltages (1.7 V to 5.5 V and 3.0 V to 5.5 V, respectively). Half-duplex and full duplex device options are available in the industry standard 16-lead, wide body, standard SOIC\_W package with 8.3 mm creepage and clearance.

## **TABLE OF CONTENTS**

| Features                                                   |
|------------------------------------------------------------|
| Applications1                                              |
| General Description1                                       |
| Functional Block Diagrams1                                 |
| Revision History2                                          |
| Specifications3                                            |
| Timing Specifications4                                     |
| Package Characteristics                                    |
| Insulation and Safety Related Specifications6              |
| Regulatory Information                                     |
| DIN V VDE 0884-11 (VDE 0884-11) Insulation Characteristics |
| (Pending)                                                  |
| Absolute Maximum Ratings9                                  |
| Thermal Resistance                                         |
| Electrostatic Discharge (ESD) Ratings                      |
| ESD Caution                                                |
| Pin Configurations and Function Descriptions10             |
| Typical Performance Characteristics                        |
| Test Circuits and Switching Characteristics 16             |

| Theory of Operation                                  |
|------------------------------------------------------|
| Robust Low Power Digital Isolator                    |
| High Driver Differential Output Voltage              |
| IEC 61000-4-2 ESD Protection                         |
| Truth Tables                                         |
| Receiver Fail-Safe                                   |
| Driver and Receiver Cable Inversion                  |
| Hot Swap Inputs                                      |
| 192 Transceivers on the Bus                          |
| Driver Output Protection                             |
| Applications Information                             |
| PCB Layout and Electromagnetic Interference (EMI) 21 |
| Maximum Data Rate vs. Ambient Temperature            |
| Isolated PROFIBUS Solution21                         |
| EMC, EFT, and Surge21                                |
| Insulation Lifetime                                  |
| Outline Dimensions                                   |
| Ordering Guide24                                     |

## **REVISION HISTORY**

6/2020—Revision 0: Initial Version

Data Sheet ADM2761E/ADM2763E

## **SPECIFICATIONS**

All voltages are relative to the respective ground,  $1.7~V \le V_{DD1} \le 5.5~V$ ,  $3.0~V \le V_{DD2} \le 5.5~V$ , and  $T_A = T_{MIN}~(-40^{\circ}C)$  to  $T_{MAX}~(+125^{\circ}C)$ . All minimum and maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at  $T_A = 25^{\circ}C$  and  $V_{DD1} = V_{DD2} = 3.3~V$ , unless otherwise noted.

Table 1.

| Parameter                                                 | Symbol                 | Min                  | Тур   | Max                  | Unit | Test Conditions/Comments                                                                                                        |
|-----------------------------------------------------------|------------------------|----------------------|-------|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------|
| PRIMARY SIDE SUPPLY CURRENT                               | I <sub>DD1</sub>       |                      | 2     | 8                    | mA   | $DE = V_{DD1}$                                                                                                                  |
| Quiescent                                                 | I <sub>DD1 (Q)</sub>   |                      | 0.6   | 1                    | mA   | DE = 0 V                                                                                                                        |
| ISOLATED SIDE SUPPLY CURRENT                              | I <sub>DD2</sub>       |                      | 6     | 9                    | mA   | $V_{DD2} \le 3.6 \text{ V, DE} = V_{DD1}$                                                                                       |
|                                                           |                        |                      | 6     | 9                    | mA   | $V_{DD2} \ge 4.5 \text{ V, DE} = V_{DD1}$                                                                                       |
| Quiescent                                                 | I <sub>DD2 (Q)</sub>   |                      | 5     | 8                    | mA   | $V_{DD2} \le 3.6 \text{ V}, DE = 0 \text{ V}$                                                                                   |
|                                                           |                        |                      | 5     | 8                    | mA   | $V_{DD2} \ge 4.5 \text{ V, DE} = 0 \text{ V}$                                                                                   |
| ISOLATED SIDE DYNAMIC SUPPLY CURRENT                      | I <sub>DD2 (DYN)</sub> |                      | 58    | 78                   | mA   | $V_{DD2} \le 3.6  \text{V}$ , load resistance (R <sub>L</sub> ) = 54 $\Omega$ , DE = $V_{DD1}$ , RE = 0 V, data rate = 500 kbps |
|                                                           |                        |                      | 100   | 145                  | mA   | $V_{DD2} \ge 4.5 \text{ V}, R_L = 54 \Omega, DE = V_{DD1}, \overline{RE} = 0 \text{ V}_{DD2}$<br>data rate = 500 kbps           |
| DRIVER DIFFERENTIAL OUTPUTS                               |                        |                      |       |                      |      | ·                                                                                                                               |
| Differential Output Voltage, Loaded                       | V <sub>OD2</sub>       | 2.0                  | 2.5   | $V_{\text{DD2}}$     | ٧    | $V_{DD2} \ge 3.0 \text{ V}, R_L = 100 \Omega, \text{ see Figure } 30$                                                           |
| . 5                                                       | ' '                    | 1.5                  | 2.1   | $V_{\text{DD2}}$     | ٧    | $V_{DD2} \ge 3.0 \text{ V}, R_L = 54 \Omega, \text{ see Figure 30}$                                                             |
|                                                           |                        | 2.1                  | 3.3   | $V_{\text{DD2}}$     | ٧    | $V_{DD2} \ge 4.5 \text{ V}, R_L = 54 \Omega, \text{ see Figure 30}$                                                             |
| Over Common-Mode Range                                    | V <sub>OD3</sub>       | 1.5                  | 2.1   | $V_{\text{DD2}}$     | V    | $V_{DD2} \ge +3.0 \text{ V}, -7 \text{ V} \le \text{common-mode}$<br>voltage $(V_{CM}) \le +12 \text{ V}$ , see Figure 31       |
|                                                           |                        | 2.1                  | 3.3   | $V_{\text{DD2}}$     | V    | $V_{DD2} \ge +4.5 \text{ V}, -7 \text{ V} \le V_{CM} \le +12 \text{ V},$<br>see Figure 31                                       |
| $\Delta  V_{\text{OD2}} $ for Complementary Output States | $\Delta  V_{OD2} $     |                      |       | 0.2                  | V    | $R_L = 54 \Omega$ or 100 $\Omega$ , see Figure 30                                                                               |
| Common-Mode Output Voltage                                | Voc                    |                      | 1.5   | 3.0                  | V    | $R_L = 54 \Omega$ or 100 $\Omega$ , see Figure 30                                                                               |
| $\Delta  V_{OC} $ for Complementary Output States         | $\Delta  V_{OC} $      |                      |       | 0.2                  | V    | $R_L = 54 \Omega$ or 100 $\Omega$ , see Figure 30                                                                               |
| Short-Circuit Output Current                              | los                    | -250                 |       | +250                 | mA   | −7 V < output voltage (Vouτ) < +12 V                                                                                            |
| Output Leakage Current (Y, Z)1                            | lo                     |                      | 1     | 50                   | μΑ   | $DE = \overline{RE} = 0 \text{ V}, V_{DD2} = 0 \text{ V or } 5.5 \text{ V},$                                                    |
|                                                           |                        |                      |       |                      |      | input voltage (V <sub>IN</sub> ) = 12 V                                                                                         |
|                                                           |                        | -50                  | +10   |                      | μΑ   | $DE = \overline{RE} = 0 \text{ V}, V_{DD2} = 0 \text{ V or } +5.5 \text{ V},$                                                   |
|                                                           |                        |                      |       |                      |      | $V_{IN} = -7 V$                                                                                                                 |
| Pin Capacitance (A, B, Y, Z)                              | C <sub>IN</sub>        |                      | 28    |                      | pF   | $V_{IN} = 0.4 \sin(10\pi t \times 10^6)$                                                                                        |
| RECEIVER DIFFERENTIAL INPUTS                              |                        |                      |       |                      |      |                                                                                                                                 |
| Differential Input Threshold Voltage                      |                        |                      |       |                      |      |                                                                                                                                 |
| Noninverted <sup>2</sup>                                  | $V_{TH}$               | -200                 | -125  | -30                  | mV   | $-7 \text{ V} < \text{V}_{\text{CM}} < +12 \text{ V}, \text{INVR} = 0 \text{ V}$                                                |
| Inverted <sup>1</sup>                                     |                        | 30                   | 125   | 200                  | mV   | $-7 \text{ V} < \text{V}_{CM} < +12 \text{ V}, \text{INVR} = \text{V}_{DD1}$                                                    |
| Input Voltage Hysteresis                                  | $V_{HYS}$              |                      | 25    |                      | mV   | $-7 \text{ V} < \text{V}_{CM} < +12 \text{ V}$                                                                                  |
| Input Current (A, B)                                      | I <sub>I</sub>         |                      |       | 167                  | μΑ   | $DE = 0 \text{ V}, V_{DD2} = 0 \text{ V or } 5.5 \text{ V}, V_{IN} = 12 \text{ V}$                                              |
|                                                           |                        | -133                 |       |                      | μΑ   | $DE = 0 \text{ V}, V_{DD2} = 0 \text{ V or } 5.5 \text{ V}, V_{IN} = -7 \text{ V}$                                              |
| Pin Capacitance (A, B)                                    | C <sub>IN</sub>        |                      | 4     |                      | pF   | $V_{IN} = 0.4 \sin(10\pi t \times 10^6)$                                                                                        |
| DIGITAL LOGIC INPUTS                                      |                        |                      |       |                      |      |                                                                                                                                 |
| Input Low Voltage <sup>2</sup>                            | V <sub>IL</sub>        |                      |       | $0.3 \times V_{DD1}$ | V    | DE, RE, TxD, and INVR                                                                                                           |
| Input High Voltage <sup>2</sup>                           | V <sub>IH</sub>        | $0.7 \times V_{DD1}$ |       |                      | ٧    | DE, RE, TxD, and INVR                                                                                                           |
| Input Current                                             | l <sub>i</sub>         | -2                   | +0.01 | +2                   | μΑ   | DE, $\overline{RE}$ , TxD, $V_{IN} = 0 \text{ V or } V_{DD1}$                                                                   |
|                                                           |                        | -2                   | +10   | +30                  | μΑ   | $INVR^1$ , $V_{IN} = 0 V$ or $V_{DD1}$                                                                                          |

| Parameter                                          | Symbol          | Min             | Тур   | Max | Unit  | Test Conditions/Comments                                                                                                |
|----------------------------------------------------|-----------------|-----------------|-------|-----|-------|-------------------------------------------------------------------------------------------------------------------------|
| RxD DIGITAL OUTPUT                                 |                 |                 |       |     |       |                                                                                                                         |
| Output Voltage Low                                 | V <sub>OL</sub> |                 |       | 0.4 | V     | $V_{DD1}$ = +3.6 V, output current ( $I_{OUT}$ ) = 2.0 mA, differential input voltage ( $V_{ID}$ ) $\leq$ -0.2 V        |
|                                                    |                 |                 |       | 0.4 | V     | $V_{DD1} = +2.7 \text{ V}, I_{OUT} = +1.0 \text{ mA}, V_{ID} \le -0.2 \text{ V}$                                        |
|                                                    |                 |                 |       | 0.2 | V     | $V_{DD1} = +1.95  V$ , $I_{OUT} = +500  \mu A$ , $V_{ID} \le -0.2  V$                                                   |
| Output Voltage High                                | V <sub>OH</sub> | 2.4             |       |     | V     | $V_{DD1} = +3.0 \text{ V}, I_{OUT} = -2.0 \text{ mA}, V_{ID} \ge -0.03 \text{ V}$                                       |
|                                                    |                 | 2.0             |       |     | V     | $V_{DD1} = +2.3 \text{ V}, I_{OUT} = -1.0 \text{ mA}, V_{ID} \ge -0.03 \text{ V}$                                       |
|                                                    |                 | $V_{DD1} - 0.2$ |       |     | V     | $V_{DD1} = +1.7 \text{ V}, I_{OUT} = -500 \ \mu\text{A}, V_{ID} \ge -0.03 \ \text{V}$                                   |
| Short-Circuit Current                              |                 |                 |       | 100 | mA    | $V_{OUT} = GND_1 \text{ or } V_{DD1}, \overline{RE} = 0 \text{ V}$                                                      |
| Three-State Output Leakage Current                 | lozr            | -1              | +0.01 | +1  | μΑ    | $\overline{RE} = V_{DD1}$ , RxD = 0 V or $V_{DD1}$                                                                      |
| COMMON-MODE TRANSIENT IMMUNITY (CMTI) <sup>3</sup> |                 | 250             |       |     | kV/μs | $V_{CM} \ge \pm 1$ kV, transient magnitude<br>measured between 20% and 80% of $V_{CM}$ ,<br>see Figure 36 and Figure 37 |

<sup>&</sup>lt;sup>1</sup> This parameter is for the ADM2763E only.

## **TIMING SPECIFICATIONS**

 $V_{DD1} = 1.7~V$  to 5.5 V,  $V_{DD2} = 3.0~V$  to 5.5 V,  $T_A = T_{MIN}~(-40^{\circ}C)$  to  $T_{MAX}~(+125^{\circ}C)$ , unless otherwise noted. All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DD2} = 3.3~V$ , unless otherwise noted.

Table 2.

| Parameter                                 | Symbol                                | Min | Тур  | Max  | Unit | Test Conditions/Comments                                                            |
|-------------------------------------------|---------------------------------------|-----|------|------|------|-------------------------------------------------------------------------------------|
| DRIVER                                    |                                       |     |      |      |      |                                                                                     |
| Maximum Data Rate <sup>1</sup>            |                                       | 500 |      |      | kbps |                                                                                     |
| Propagation Delay                         | t <sub>DPLH</sub> , t <sub>DPHL</sub> |     | 230  | 400  | ns   | $R_L = 54 \Omega$ , load capacitance ( $C_L$ ) = 100 pF, see Figure 3 and Figure 32 |
| Output Skew                               | t <sub>SKEW</sub>                     |     | 3    | 100  | ns   | $R_L = 54 \Omega$ , $C_L = 100 pF$ , see Figure 3 and Figure 32                     |
| Rise Time and Fall Time                   | t <sub>DR</sub> , t <sub>DF</sub>     | 200 | 400  | 800  | ns   | $R_L = 54 \Omega$ , $C_L = 100 pF$ , see Figure 3 and Figure 32                     |
| Enable Time                               | t <sub>ZL</sub> , t <sub>ZH</sub>     |     | 150  | 1000 | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , see Figure 5 and Figure 33                     |
| Disable Time                              | t <sub>LZ</sub> , t <sub>HZ</sub>     |     | 1700 | 2200 | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , see Figure 5 and Figure 33                     |
| RECEIVER                                  |                                       |     |      |      |      |                                                                                     |
| Propagation Delay                         | t <sub>RPLH</sub> , t <sub>RPHL</sub> |     | 30   | 200  | ns   | $C_L = 15$ pF, see Figure 4 and Figure 34                                           |
| Output Skew                               | t <sub>SKEW</sub>                     |     | 2.5  | 50   | ns   | $C_L = 15$ pF, see Figure 4 and Figure 34                                           |
| Enable Time                               | tzL, tzH                              |     | 3    | 50   | ns   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ , see Figure 6 and Figure 35      |
| Disable Time                              | t <sub>LZ</sub> , t <sub>HZ</sub>     |     | 8    | 50   | ns   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ , see Figure 6 and Figure 35      |
| RECEIVER CABLE INVERT (INVR) <sup>2</sup> |                                       |     | •    | •    |      |                                                                                     |
| Propagation Delay                         | tinvrphl, tinvrplh                    |     | 20   | 40   | ns   | $V_{ID} \ge -200 \text{ mV or } V_{ID} \le +200 \text{ mV, see Figure 7}$           |

<sup>1</sup> Maximum data rate assumes a ratio of tox.tsm:tox equal to 1:1:1, where tsm the time duration at which a bit is settled at >90% of the signal amplitude.

 $<sup>^2</sup>$  INVR is for the ADM2763E only, and for the ADM2761E, assume INVR = 0 V.

 $<sup>^{3}</sup>$  The CMTI is the maximum common-mode voltage slew rate that can be sustained while maintaining specification compliant operation.  $V_{CM}$  is the common-mode potential difference between the logic and bus sides. The transient magnitude is the range over which the common mode is slewed. The common-mode voltage slew rates apply to rising and falling common-mode voltage edges.

 $<sup>^{\</sup>rm 2}\,\text{This}$  parameter is for the ADM2763E only.

## **Timing Diagrams**





Figure 3. Driver Propagation Delay, Rise and Fall Timing



Figure 4. Receiver Propagation Delay



Figure 5. Driver Enable or Disable Timing



Figure 6. Receiver Enable or Disable Timing



Figure 7. Receiver Cable Invert Timing Specification Measurement

## **PACKAGE CHARACTERISTICS**

Table 3.

| Parameter                                  | Symbol Min Typ Max U |                  | Unit | Test Conditions/Comments |                        |
|--------------------------------------------|----------------------|------------------|------|--------------------------|------------------------|
| Resistance (Input to Output) <sup>1</sup>  | R <sub>I-O</sub>     | 10 <sup>13</sup> |      | Ω                        |                        |
| Capacitance (Input to Output) <sup>1</sup> | C <sub>I-O</sub>     | 2.2              |      | рF                       | Test frequency = 1 MHz |
| Input Capacitance <sup>2</sup>             | Cı                   | 3.0              |      | рF                       | Input capacitance      |

<sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device. Short together Pin 1 through Pin 8 and short together Pin 9 through Pin 16 to set the device up as a 2-terminal device during testing.

## **INSULATION AND SAFETY RELATED SPECIFICATIONS**

For additional information, see www.analog.com/icouplersafety.

Table 4. Critical Safety Related Dimensions and Material Properties

| Tuble It Official Salety Related Differential I Toperfies                   |         |       |        |                                                                                                                            |  |  |
|-----------------------------------------------------------------------------|---------|-------|--------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| Parameter                                                                   | Symbol  | Value | Unit   | Test Conditions/Comments                                                                                                   |  |  |
| Rated Dielectric Insulation Voltage                                         |         | 5700  | V rms  | 1-minute duration                                                                                                          |  |  |
| Minimum External Air Gap (Clearance)                                        | L(I01)  | 8.3   | mm     | Measured from input terminals to output terminals, shortest distance through air                                           |  |  |
| Minimum External Tracking (Creepage)                                        | L(I02)  | 8.3   | mm     | Measured from input terminals to output terminals, shortest distance along body                                            |  |  |
| Minimum Clearance in the Plane of the Printed Circuit Board (PCB Clearance) | L (PCB) | 8.1   | mm     | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |  |  |
| Minimum Internal Gap (Internal Clearance)                                   |         | 43    | μm min | Insulation distance through insulation                                                                                     |  |  |
| Tracking Resistance (Comparative Tracking Index)                            | CTI     | >600  | V      | DIN IEC 112/VDE 0303 Part 1                                                                                                |  |  |
| Material Group                                                              |         | I     |        | Material Group (DIN VDE 0110: 1989-01, Table 1)                                                                            |  |  |

<sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to ground.

**Data Sheet** ADM2761E/ADM2763E

## **REGULATORY INFORMATION**

Table 5.

| UL (Pending)                                                                 | CSA (Pending)                                                                                    | VDE (Pending)                                                                                               | CQC (Pending)                                              |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| Recognized Under UL 1577<br>Component Recognition<br>Protection <sup>1</sup> | IEC 62368-1, first edition<br>basic insulation at 800 V rms<br>(1131 V peak)                     | To be certified under<br>DIN V VDE 0884-11 <sup>2</sup>                                                     | Certified under CQC11-471543-2012                          |
| Single Protection, 5700 V rms                                                | Reinforced insulation at<br>400 V rms (565 V peak)                                               | Basic insulation:<br>Working voltage (V <sub>IOWM</sub> ) = 1183 V rms                                      | GB4943.1-2011: Basic insulation at 800 V rms (1131 V peak) |
|                                                                              | IEC 60601-1 Edition 3.1:                                                                         | Repetitive maximum voltage (V <sub>IORM</sub> ) = 1673 V peak                                               | Reinforced insulation at 400 V rms (565 V peak)            |
|                                                                              | 1 means of patient<br>protection (MOPP), 400 V rms<br>(565 V peak)                               | Surge isolation voltage (V <sub>IOSM</sub> ) = 10 kV peak                                                   |                                                            |
|                                                                              | 2 MOPP, 250 V rms (353 V peak)                                                                   | Highest allowable overvoltage<br>(V <sub>IOTM</sub> ) = 8000 V peak                                         |                                                            |
|                                                                              | CSA 61010-1-12 and IEC 61010-1 third edition:                                                    | Reinforced insulation:<br>V <sub>IOWM</sub> = 1060 V rms,                                                   |                                                            |
|                                                                              | Basic insulation at 300 V rms<br>mains, 800 V rms (1131 V peak)<br>from secondary circuit        | $V_{IORM} = 1500 \text{ V peak},$<br>$V_{IOSM} = 6.25 \text{ kV peak},$<br>$V_{IOTM} = 8000 \text{ V peak}$ |                                                            |
|                                                                              | Reinforced insulation at<br>300 V rms mains, 400 V rms<br>(565 V peak) from secondary<br>circuit |                                                                                                             |                                                            |
| File (pending)                                                               | File (pending)                                                                                   | File (pending)                                                                                              | File (pending)                                             |

 $<sup>^{1}</sup>$  In accordance with UL 1577, each ADM2761E/ADM2763E is proof tested by applying an insulation test voltage ≥ 6840 V rms for 1 sec.  $^{2}$  In accordance with DIN V VDE 0884-11, each ADM2761E/ADM2763E is proof tested by applying an insulation test voltage ≥ 3137 V peak for 1 sec (partial discharge detection limit = 5 pC).

## DIN V VDE 0884-11 (VDE 0884-11) INSULATION CHARACTERISTICS (PENDING)

The ADM2761E/ADM2763E are suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data must be ensured by means of protective circuits.

Table 6.

| Description                                                            | Test Conditions/Comments                                                                              | Symbol                | Characteristic | Unit   |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------|----------------|--------|
| CLASSIFICATIONS                                                        |                                                                                                       |                       |                |        |
| Installation Classification per DIN V VDE 0110 for Rated Mains Voltage |                                                                                                       |                       |                |        |
| ≤600 V rms                                                             | Basic and reinforced insulation                                                                       |                       | I to IV        |        |
| ≤1000 V rms                                                            | Reinforced insulation                                                                                 |                       | l to III       |        |
|                                                                        | Basic insulation                                                                                      |                       | I to IV        |        |
| Climatic Classification                                                |                                                                                                       |                       | 40/125/21      |        |
| Pollution Degree                                                       | DIN V VDE 0110, see Table 1                                                                           |                       | 2              |        |
| VOLTAGE                                                                |                                                                                                       |                       |                |        |
| Maximum Working Insulation Voltage                                     | Basic insulation                                                                                      | V <sub>IOWM</sub>     | 1183           | V rms  |
|                                                                        | Reinforced insulation                                                                                 |                       | 1060           | V rms  |
| Maximum Repetitive Peak Insulation Voltage                             | Basic insulation                                                                                      | V <sub>IORM</sub>     | 1673           | V peak |
|                                                                        | Reinforced insulation                                                                                 |                       | 1500           | V peak |
| Maximum DC Working Insulation Voltage                                  | Basic insulation                                                                                      | $V_{\text{IOWM(DC)}}$ | 1673           | V dc   |
|                                                                        | Reinforced insulation                                                                                 |                       | 1500           | V dc   |
| Input to Output Test Voltage                                           |                                                                                                       | $V_{PR}$              |                |        |
| Method b1                                                              | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production tested,<br>$t_m = 1$ sec, partial discharge < 5 pC |                       | 3137           | V peak |
| Method a                                                               |                                                                                                       |                       |                |        |
| After Environmental Tests, Subgroup 1                                  | $V_{IORM} \times 1.5 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC   |                       | 2510           | V peak |
| After Input and/or Safety Test, Subgroup 2/Subgroup 3                  | $V_{IORM} \times 1.2 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC   |                       | 2008           | V peak |
| Highest Allowable Overvoltage                                          | Transient overvoltage, $t_{TR} = 10$ sec                                                              | $V_{\text{IOTM}}$     | 8000           | V peak |
| Surge Isolation Voltage, Basic                                         | Peak voltage ( $V_{PEAK}$ ) = 10 kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time                 | V <sub>IOSM</sub>     | 10,000         | V peak |
| Surge Isolation Voltage, Reinforced                                    | $V_{PEAK} = 10$ kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time                                  | V <sub>IOSM</sub>     | 6250           | V peak |
| SAFETY-LIMITING VALUES                                                 | Maximum value allowed in the event of a failure                                                       |                       |                |        |
| Case Temperature                                                       |                                                                                                       | Ts                    | 150            | °C     |
| Total Power Dissipation at 25°C                                        |                                                                                                       | Ps                    | 1.95           | W      |
| Insulation Resistance at Ts                                            | $V_{IO} = 500 \text{ V}$                                                                              | Rs                    | >109           | Ω      |



Figure 8. Thermal Derating Curve for 16-Lead, Standard, Wide-Body SOIC\_W, Dependence of Safety Limiting Values with Ambient Temperature per DIN V VDE 0884-11

## ABSOLUTE MAXIMUM RATINGS

 $T_A = 25$ °C, unless otherwise noted. All voltages are relative to the respective ground.

Table 7.

| Parameter                                                               | Rating                                                            |
|-------------------------------------------------------------------------|-------------------------------------------------------------------|
| V <sub>DD1</sub> to GND <sub>1</sub>                                    | −0.5 V to +7 V                                                    |
| $V_{DD2}$ to $GND_2$                                                    | −0.5 V to +7 V                                                    |
| Digital Input Voltage (DE, $\overline{RE}$ , TxD and INVR) <sup>1</sup> | $-0.3 \mathrm{V}$ to $\mathrm{V}_{\mathrm{DD1}} + 0.3 \mathrm{V}$ |
| Digital Output Voltage (RxD)                                            | $-0.3 \mathrm{V}$ to $\mathrm{V}_{\mathrm{DD1}} + 0.3 \mathrm{V}$ |
| Driver Output/Receiver Input Voltage                                    | −9 V to +14 V                                                     |
| Operating Temperature Range                                             | -40°C to +125°C                                                   |
| Storage Temperature Range                                               | −55°C to +150°C                                                   |
| Lead Temperature                                                        |                                                                   |
| Soldering (10 sec)                                                      | 260°C                                                             |
| Vapor Phase (60 sec)                                                    | 215°C                                                             |
| Infrared (15 sec)                                                       | 220°C                                                             |

<sup>&</sup>lt;sup>1</sup> INVR is for the ADM2763E only.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to PCB design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.

**Table 8. Thermal Resistance** 

| Package Type       | θ <sub>JA</sub> | Unit |
|--------------------|-----------------|------|
| RW-16 <sup>1</sup> | 63.9            | °C/W |

<sup>&</sup>lt;sup>1</sup> Thermal impedance simulated values are based on JEDEC 2S2P thermal test board with no bias. See JEDEC JESD-51.

Table 10. Maximum Continuous Working Voltage<sup>1, 2</sup>

#### **Parameter** Max Unit **Reference Standard AC Voltage Bipolar Waveform Basic Insulation** 1673 V peak 50-year minimum lifetime Reinforced Insulation 1173 V peak Lifetime limited by package creepage per IEC 60664-1 Unipolar Waveform **Basic Insulation** 2710 V peak Lifetime limited by package creepage per IEC 60664-1 Reinforced Insulation Lifetime limited by package creepage per IEC 60664-1 1355 V peak DC Voltage **Basic Insulation** 1660 V dc Lifetime limited by package creepage per IEC 60664-1 Reinforced Insulation 830 V dc Lifetime limited by package creepage per IEC 60664-1

## **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

International Electrotechnical Commission (IEC) electromagnetic compatibility: Part 4-2 (IEC) per IEC 61000-4-2.

## ESD Ratings for ADM2761E/ADM2763E

Table 9. ADM2761E/ADM2763E, 16-Lead SOIC\_W

| ESD Model        | Withstand Threshold (V)                                      | Class                |
|------------------|--------------------------------------------------------------|----------------------|
| HBM <sup>1</sup> | ±4000                                                        | 3A                   |
| IEC <sup>2</sup> | ≥±12,000 (contact discharge) to GND <sub>2</sub>             | Level 4              |
|                  | ≥±15,000 (air discharge) to GND₂                             | Level 4              |
|                  | $\geq \pm 8,000$ (contact/air discharge) to GND <sub>1</sub> | Level 4 <sup>3</sup> |

 $<sup>^1</sup>$  V<sub>DD1</sub>, V<sub>DD2</sub>, RxD, DE,  $\overline{\text{RE}}$ , TxD, and INVR only. Note that INVR is for the ADM2763E only.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage

patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>1</sup> The maximum continuous working voltage refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.

<sup>&</sup>lt;sup>2</sup> Values are quoted for Material Group I, Pollution Degree II.

<sup>&</sup>lt;sup>2</sup> Pin A, Pin B, Pin Y, and Pin Z only.

<sup>&</sup>lt;sup>3</sup> Limited by clearance across isolation barrier.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 9. ADM2761E Pin Configuration

Table 11. ADM2761E Pin Function Descriptions

| Pin No.       | Mnemonic         | Description                                                                                                                                                                                                                                                                                        |
|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | V <sub>DD1</sub> | $1.7~V~to~5.5~V~Flexible~Primary~Side~Power~Supply.~Connect~a~0.1~\mu F~decoupling~capacitor~between~V_{DD1}~and~GND_1~to~decouple~the~two~supplies.~An~additional~10~\mu F~decoupling~capacitor~can~be~connected~between~V_{DD1}~and~GND_1~to~improve~noise~immunity~in~noisy~environments.$      |
| 2, 8          | GND₁             | Ground 1, Logic Side.                                                                                                                                                                                                                                                                              |
| 3             | RxD              | Receiver Output Data. This output is high when the differential receiver input voltage $(A - B) > -30$ mV and low when $(A - B) < -200$ mV. When the $\overline{RE}$ pin is driven high, the receiver disables and this output is tristated.                                                       |
| 4             | RE               | Receiver Enable Input. RE is an active low input. Drive this input low to enable the receiver. Drive this input high to disable the receiver.                                                                                                                                                      |
| 5             | DE               | Driver Output Enable. A high level on DE enables the driver differential outputs, A and B. A low level on DE places the outputs into a high impedance state.                                                                                                                                       |
| 6             | TxD              | Transmit Data Input. Data to be transmitted by the driver is applied to this input.                                                                                                                                                                                                                |
| 7, 10, 11, 14 | NIC              | Not Internally Connected.                                                                                                                                                                                                                                                                          |
| 9, 15         | GND <sub>2</sub> | Isolated Ground 2 for the Integrated RS-485 Transceiver, Bus Side.                                                                                                                                                                                                                                 |
| 12            | Α                | Driver Noninverting Output and Receiver Noninverting Input.                                                                                                                                                                                                                                        |
| 13            | В                | Driver Inverting Output and Receiver Inverting Input.                                                                                                                                                                                                                                              |
| 16            | V <sub>DD2</sub> | 3.0 V to 5.5 V Isolated Side Power Supply. Connect a decoupling capacitor of 0.1 $\mu$ F between $V_{DD2}$ and $GND_2$ to decouple the two supplies. An additional 10 $\mu$ F decoupling capacitor can be connected between $V_{DD2}$ and $GND_2$ to improve noise immunity in noisy environments. |



Figure 10. ADM2763E Pin Configuration

Table 12. ADM2763E Pin Function Descriptions

| Pin No. | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                                                               |
|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>DD1</sub> | 1.7 V to 5.5 V Flexible Primary Side Power Supply. Connect a 0.1 $\mu$ F decoupling capacitor between $V_{DD1}$ and GND <sub>1</sub> to decouple the two supplies. An additional 10 $\mu$ F decoupling capacitor can be connected between $V_{DD1}$ and GND <sub>1</sub> to improve noise immunity in noisy environments.                                                                 |
| 2, 8    | GND₁             | Ground 1, Logic Side.                                                                                                                                                                                                                                                                                                                                                                     |
| 3       | RxD              | Receiver Output Data. When the INVR pin is logic low, this output is high when the differential receiver input voltage $(A - B) > -30$ mV and low when $(A - B) < -200$ mV. When the INVR pin is logic high, this output is high when $(A - B) < 30$ mV and low when $(A - B) > 200$ mV. When the $\overline{RE}$ pin is driven high, the receiver disables and this output is tristated. |
| 4       | RE               | Receiver Enable Input. $\overline{RE}$ is an active low input. Drive this input low to enable the receiver. Drive this input high to disable the receiver.                                                                                                                                                                                                                                |
| 5       | DE               | Driver Output Enable. A high level on DE enables the driver differential outputs, Y and Z. A low level on DE places the outputs into a high impedance state.                                                                                                                                                                                                                              |
| 6       | TxD              | Transmit Data Input. Data to be transmitted by the driver is applied to this input.                                                                                                                                                                                                                                                                                                       |
| 7       | INVR             | Receiver Cable Invert Input. INVR is an active high input. Drive INVR high to invert the A and B receiver inputs to correct for reversed cable installation. INVR is pulled internally to ground through a high impedance. If the cable invert function is not used, connect INVR to ground.                                                                                              |
| 9, 15   | GND <sub>2</sub> | Isolated Ground 2 for the Integrated RS-485 Transceiver, Bus Side.                                                                                                                                                                                                                                                                                                                        |
| 10      | NIC              | Not Internally Connected.                                                                                                                                                                                                                                                                                                                                                                 |
| 11      | Υ                | Driver Noninverting Output.                                                                                                                                                                                                                                                                                                                                                               |
| 12      | Z                | Driver Inverting Output.                                                                                                                                                                                                                                                                                                                                                                  |
| 13      | В                | Receiver Inverting Input.                                                                                                                                                                                                                                                                                                                                                                 |
| 14      | Α                | Receiver Noninverting Input.                                                                                                                                                                                                                                                                                                                                                              |
| 16      | V <sub>DD2</sub> | $3.0V$ to $5.5V$ Isolated Side Power Supply. Connect a decoupling capacitor of $0.1\mu F$ between $V_{DD2}$ and $GND_2$ to decouple the two supplies. An additional $10\mu F$ decoupling capacitor can be connected between $V_{DD2}$ and $GND_2$ to improve noise immunity in noisy environments.                                                                                        |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 11.  $V_{DD2}$  Supply Current vs. Temperature, Data Rate = 500 kbps, No Load



Figure 12.  $V_{DD2}$  Supply Current vs. Temperature, Data Rate = 500 kbps,  $R_L = 120 \Omega$ 



Figure 13.  $V_{DD2}$  Supply Current vs. Temperature, Data Rate = 500 kbps,  $R_L$  = 54  $\Omega$ 



Figure 14.  $V_{DD2}$  Supply Current vs. Data Rate,  $T_A = 25$ °C, No Load



Figure 15.  $V_{DD2}$  Supply Current vs. Data Rate,  $T_A = 25$ °C,  $R_L = 120 \Omega$ 



Figure 16.  $V_{DD2}$  Supply Current vs. Data Rate,  $T_A = 25$  °C,  $R_L = 54 \Omega$ 



Figure 17. V<sub>DD1</sub> Supply Current vs. Data Rate



Figure 18. Driver Differential Output Voltage vs. Temperature



Figure 19. Driver Output Current vs. Driver Differential Output Voltage



Figure 20. Driver Output Current vs. Driver Output High Voltage



Figure 21. Driver Output Current vs. Driver Output Low Voltage



Figure 22. Driver Differential Propagation Delay vs. Temperature



Figure 23. Driver Switching at 500 kbps



Figure 24. Receiver Output High Voltage vs. Receiver Output Current



Figure 25. Receiver Output Low Voltage vs. Receiver Output Current



Figure 26. Receiver Output High Voltage vs. Temperature



Figure 27. Receiver Output Low Voltage vs. Temperature



Figure 28. Receiver Propagation Delay vs. Temperature



Figure 29. Receiver Switching at 500 kbps

## TEST CIRCUITS AND SWITCHING CHARACTERISTICS



Figure 30. Driver Voltage Measurement,  $|V_{OD2}|$ 



Figure 31. Driver Voltage Measurement over Common-Mode Range, |VoD3|



Figure 32. Driver Propagation Delay Measurement



Figure 33. Driver Enable or Disable Time Measurement



Figure 34. Receiver Propagation Delay Time Measurement



Figure 35. Receiver Enable or Disable Time Measurement (S1 and S2 Are Switch 1 and Switch 2)



Figure 36. CMTI Test Diagram, Half-Duplex

Data Sheet ADM2761E/ADM2763E



Figure 37. CMTI Test Diagram, Full Duplex

## THEORY OF OPERATION ROBUST LOW POWER DIGITAL ISOLATOR

The ADM2761E/ADM2763E feature a low power, digital isolator block to galvanically isolate the primary and secondary sides of the device. The use of coplanar transformer coils with an on or off keying modulation scheme allows a high data throughput across the isolation barrier while minimizing radiation emissions. This architecture provides a robust digital isolator with immunity to common-mode transients >250 kV/ $\mu$ s across the full temperature and supply range of the devices. The digital isolator circuitry features a flexible  $V_{\rm DD1}$  power supply with an input voltage range of 1.7 V to 5.5 V.



Figure 38. Switching Correctly in the Presence of >250 kV/μs Common-Mode Transients

#### HIGH DRIVER DIFFERENTIAL OUTPUT VOLTAGE

The ADM2761E/ADM2763E feature a proprietary transmitter architecture with a low driver output impedance that results in an increased differential output voltage. This architecture is useful when operating the devices at lower data rates over long cable runs where the dc resistance of the transmission line dominates signal attenuation. In these applications, the increased differential voltage extends the reach of the devices to longer cable lengths. When operated as a 5 V transceiver ( $V_{DD2} > 4.5$  V), the ADM2761E/ADM2763E meet or exceed the PROFIBUS requirement of a minimum 2.1 V differential output voltage.

#### **IEC 61000-4-2 ESD PROTECTION**

ESD is the sudden transfer of electrostatic charge between bodies at different potentials, which is either caused by near contact or induced by an electric field. ESD has the characteristics of a high current in a short time period. The primary purpose of the IEC 61000-4-2 test is to determine system immunity to external ESD events outside the system during operation. IEC 61000-4-2 describes testing using two coupling methods: contact discharge and air discharge. Contact discharge implies a direct contact between the discharge gun and the equipment under test (EUT). During air discharge testing, the charged electrode of the discharge gun is moved toward the EUT until a discharge occurs as an arc across the air gap. The discharge gun does not make direct contact with the EUT during air discharge testing. Factors including humidity, temperature, barometric pressure, distance, and rate of approach to the EUT affect the results and repeatability of the air discharge test. The air discharge method is a more accurate representation of an actual ESD event than the contact discharge method but is not as repeatable. Therefore, contact discharge is the preferred test method. During testing, the data port is subjected to at least 10 positive and 10 negative single discharges. Test voltage selection depends on the system end environment. Figure 39 shows the 8 kV contact discharge current waveform, as described in the IEC 61000-4-2 specification. Waveform parameters include a rise times of <1 ns and a pulse widths of ~60 ns.



Figure 39. IEC 61000-4-2 ESD Waveform (8 kV)

Figure 40 shows the 8 kV contact discharge current waveform from the IEC 61000-4-2 standard compared to the HBM ESD 8 kV waveform. Figure 40 shows that the two standards specify a different waveform shape and peak current (IPEAK). The IPEAK associated with an IEC 61000-4-2 8 kV pulse is 30 A, whereas the corresponding IPEAK for HBM ESD is more than five times less at 5.33 A. The other key difference between the two standards is the rise time of the initial voltage spike. The IEC61000-4-2 ESD waveform has a faster rise time ( $t_R$ ) of 1 ns compared to the 10 ns associated with the HBM ESD waveform. The amount of power associated with an IEC ESD waveform is greater than that of an HBM ESD waveform. The HBM ESD standard requires the EUT to be subjected to three positive and three negative discharges, whereas the IEC ESD standard requires the EUT to be subjected to 10 positive and 10 negative discharge tests.

The ADM2761E/ADM2763E are rated to ≥±12 kV contact ESD protection and ≥±15 kV air ESD protection between the RS-485 bus pins (A, B, Y, and Z) and the GND₂ pin according to the IEC 61000-4-2 standard. The isolation barrier provides ±8 kV contact protection between the bus pins and the GND₁ pin. These devices with IEC 61000-4-2 ESD ratings are better suited for operation in harsh environments when compared to other RS-485 transceivers that state varying levels of HBM ESD protection.



Figure 40. IEC 61000-4-2 ESD 8 kV Waveform Compared to HBM ESD 8 kV Waveform

## **TRUTH TABLES**

Table 14 and Table 15 use the abbreviations shown in Table 13.  $V_{\rm DD1}$  supplies the DE, TxD,  $\overline{\rm RE}$ , RxD, and INVR pins only. The INVR input is only present on the ADM2763E. Therefore, for the ADM2761E, treat INVR = L.

**Table 13. Truth Table Abbreviations** 

| Letter | Description          |
|--------|----------------------|
| Н      | High level           |
| 1      | Indeterminate        |
| L      | Low level            |
| Χ      | Any state            |
| Z      | High impedance (off) |
| NC     | Not connected        |

**Table 14. Transmitting Truth Table** 

| Supply Status |           | Inputs    |    | Outputs |        |        |
|---------------|-----------|-----------|----|---------|--------|--------|
|               | $V_{DD1}$ | $V_{DD2}$ | DE | TxD     | A or Y | B or Z |
| _             | On        | On        | Н  | Н       | Н      | L      |
|               | On        | On        | Н  | L       | L      | Н      |
|               | On        | On        | L  | Χ       | Z      | Z      |
|               | Off       | On        | Χ  | Χ       | Z      | Z      |
|               | Χ         | Off       | Χ  | Χ       | Z      | Z      |

**Table 15. Receiving Truth Table** 

| <b>Supply Status</b> |                  | Inputs                       | Outputs |    |     |
|----------------------|------------------|------------------------------|---------|----|-----|
| V <sub>DD1</sub>     | V <sub>DD2</sub> | A – B                        | INVR    | RE | RxD |
| On                   | On               | ≥-0.03 V                     | L       | L  | Н   |
| On                   | On               | ≤0.03 V                      | Н       | L  | Н   |
| On                   | On               | ≤-0.2 V                      | L       | L  | L   |
| On                   | On               | ≥0.2 V                       | Н       | L  | L   |
| On                   | On               | -0.2  V < (A - B) < -0.03  V | L       | L  | 1   |
| On                   | On               | 0.03  V < (A - B) < 0.2  V   | Н       | L  | 1   |
| On                   | On               | Inputs open or shorted       | L       | L  | Н   |
| On                   | X                | Χ                            | Χ       | Н  | Z   |
| On                   | Off              | Χ                            | X       | L  | 1   |
| Off                  | Χ                | Χ                            | Χ       | Χ  | 1   |

#### **RECEIVER FAIL-SAFE**

The ADM2761E/ADM2763E guarantee a logic high receiver output when the receiver inputs are shorted, open, or connected to a terminated transmission line with all drivers disabled. To achieve a fail-safe logic high output, set the receiver input threshold between -30 mV and -200 mV. If  $(A-B) \geq -30$  mV, the RxD output is logic high. If  $(A-B) \leq -200$  mV, the RxD output is logic low. On the ADM2763E, to preserve the fail-safe feature when the receiver inversion feature is enabled (INVR =  $V_{\rm DDI}$ ), the inverted receiver input threshold is set between 30 mV and 200 mV. In the case of a terminated bus with all transmitters disabled, the termination resistor pulls the receiver differential input voltage to 0 V, which results in a logic high RxD output with a 30 mV minimum noise margin. This feature eliminates the need for the external biasing components usually required to implement fail-safe.

These features are fully compatible with external fail-safe biasing configurations and can be used in applications with legacy devices that lack fail-safe support and in applications where additional noise margin is desired. See the AN-960 Application Note, *RS-485/RS-422 Circuit Implementation Guide*, for details on external fail-safe biasing.

## **DRIVER AND RECEIVER CABLE INVERSION**

The ADM2763E features receiver cable inversion functionality to correct for errors during installation. This adjustment can be implemented in the software on the controller driving the RS-485 transceiver to avoid additional installation costs to fix wiring errors. The ADM2763E full duplex transceiver features a receiver cable invert pin, INVR, that can correct receiver functionality in cases where connections to the A and B pins are made incorrectly. When the receiver is inverted, the device maintains a Logic 1 receiver output with a 30 mV noise margin when inputs are shorted together or open circuit. Figure 41 shows the receiver input voltage thresholds in the inverted (INVR =  $V_{\rm DD1}$ ) and noninverted (INVR = GND1) cases.



Figure 41. Noninverted RS-485 and Phase Inverted RS-485 Comparison

#### **HOT SWAP INPUTS**

When a circuit board is inserted into a powered (or hot) backplane, parasitic coupling from supply and ground rails to digital inputs can occur. The ADM2761E/ADM2763E contain circuitry to ensure that the RS-485 driver outputs remain in a high impedance state during power-up and then default to the correct states. For example, when  $V_{\rm DD1}$  and  $V_{\rm DD2}$  power up at the same time and the  $\overline{\rm RE}$  pin is pulled low with the DE and TxD pins pulled high, the A and B outputs remain in high impedance until the outputs settle at an expected default high for the A pin and expected default low for the B pin.

## **192 TRANSCEIVERS ON THE BUS**

The standard RS-485 receiver input impedance is  $12~k\Omega$  (1 unit load), and the standard driver can drive up to 32 unit loads. The ADM2761E and the ADM2763E transceivers have a 1/6 unit load receiver input impedance (equivalent to  $72~k\Omega$ ) that allows up to 192 transceivers to be connected in parallel on one communication line. Any combination of these devices and other RS-485 transceivers with a total of 32 unit loads or fewer can be connected to the line.

#### **DRIVER OUTPUT PROTECTION**

The ADM2761E/ADM2763E have two methods to prevent excessive output current and power dissipation caused by faults or by bus contention. Current-limit protection on the output stage provides immediate protection against short circuits over the entire common-mode voltage range. In addition, a thermal shutdown circuit forces the driver outputs into a high impedance state if the die temperature rises excessively. This circuitry disables the driver outputs when a die temperature of 150°C is reached. As the devices cool, the drivers are reenabled at a temperature of 140°C.

# APPLICATIONS INFORMATION PCB LAYOUT AND ELECTROMAGNETIC INTERFERENCE (EMI)

The ADM2761E/ADM2763E use a low power, on or off keying encoding scheme for robust communication with minimal radiated emissions. These devices can meet EN 55032 and CISPR 32 Class B requirements with margin on a standard 2-layer PCB, without the need for complex and area intensive layout techniques.

## **MAXIMUM DATA RATE vs. AMBIENT TEMPERATURE**

Under a large current load, power dissipation within the transceiver can limit the maximum ambient temperature achievable while retaining a silicon junction temperature below 150°C. This internal power dissipation is related to application conditions such as supply voltage configuration, switching frequency, effective load on the RS-485 bus, and the amount of time the transceiver is in transmit mode. Thermal performance also depends on the PCB design and thermal characteristics of a system.

In applications with a fully loaded RS-485 bus (equivalent to 54  $\Omega$  bus resistance) operating with a  $V_{\rm DD2}$  supply of 5 V  $\pm$  10%, for high temperature applications above 85°C, it is recommended to limit the transmitter data rate to 300 kbps. The  $\theta_{\rm JA}$  of the package can be used in conjunction with the typical performance curves for  $V_{\rm DD2}$  supply current to calculate the maximum data rate for a given ambient temperature.

## **ISOLATED PROFIBUS SOLUTION**

The ADM2761E/ADM2763E have a driver that meets the requirements of an isolated PROFIBUS node. When operating the ADM2761E/ADM2763E as a PROFIBUS transceiver, ensure that the  $V_{\rm DD2}$  power supply is a minimum of 4.5 V. The ADM2761E/ADM2763E are acceptable for use in PROFIBUS applications as a result of the following characteristics:

- The output driver meets or exceeds the PROFIBUS differential output requirements. To ensure that the transmitter differential output does not exceed 7 V p-p over all conditions, place  $10~\Omega$  resistors in series with the A and B transmitter outputs.
- Low bus pin capacitance of 28 pF.
- Class I (no loss of data) immunity to IEC61000-4-4 electrical fast transients (EFTs) up to ±1 kV with respect to the GND<sub>2</sub> pin can be achieved using a PROFIBUS shielded cable. IEC 61000-4-4 Class I to up ±3 kV can be achieved with the addition of a 470 pF capacitor connected between the GND<sub>1</sub> pin and the RxD output pin.

## **EMC, EFT, AND SURGE**

In applications where additional levels of protection against IEC61000-4-5 EFT or IEC61000-4-4 surge events are required, external protection circuits can be added to enhance the EMC robustness of the devices. See Figure 42 for a recommended EMC protection circuit that uses a series of SM712 transient voltage suppressors (TVS) and 10  $\Omega$  pulse proof resistors to achieve Level 2 IEC61000-4-5 surge protection and an excess of Level 4 IEC 61000-4-2 ESD and IEC61000-4-4 EFT protection. Table 16 and Table 17 list the recommended protection components and protection levels for this circuit.



Figure 42. Isolated RS-485 Solution with ESD, EFT, and Surge Protection

Table 16. Recommended Components for ESD, EFT, and Surge Protection Solution

| <b>Recommended Components</b> | Part Number        |  |  |
|-------------------------------|--------------------|--|--|
| TVS                           | CDSOT23-SM712      |  |  |
| 10 Ω Pulse Proof Resistors    | CRCW060310R0FKEAHP |  |  |

Table 17. Protection Levels with Recommend Circuit

| EMC Standard                | Protection Level (kV)  |
|-----------------------------|------------------------|
| ESD—Contact (IEC 61000-4-2) | ≥±30 (exceeds Level 4) |
| ESD—Air (IEC 61000-4-2)     | ≥±30 (exceeds Level 4) |
| EFT (IEC 61000-4-4)         | ≥±4 (exceeds Level 4)  |
| Surge (IEC 61000-4-5)       | ≥±1 (Level 2)          |

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period of time. The rate of insulation degradation depends on the characteristics of the voltage waveform applied across the insulation and on the materials and material interfaces.

The two types of insulation degradation of primary interest are breakdown along surfaces exposed to the air and insulation wear out. Surface breakdown is the phenomenon of surface tracking and is the primary determinant of surface creepage requirements in system level standards. Insulation wear out is the phenomenon where charge injection or displacement currents inside the insulation material cause long-term insulation degradation.

## **Surface Tracking**

Surface tracking is addressed in electrical safety standards by setting a minimum surface creepage based on the working voltage, the environmental conditions, and the properties of the insulation material. Safety agencies perform characterization testing on the surface insulation of components to allow the components to be categorized in different material groups. Lower material group ratings are more resistant to surface tracking and can provide adequate lifetime with smaller creepage. The minimum creepage for a given working voltage and material group is in each system level standard and is based on the total rms voltage across the isolation, pollution degree, and material group. See Table 4 for the material group and creepage information for the ADM2761E/ADM2763E isolated RS-485 transceivers.

## **Insulation Wear Out**

The lifetime of insulation caused by wear out is determined by the insulation thickness, the material properties, and the voltage stress applied across the insulation. Ensure that the product lifetime is adequate at the application working voltage. The working voltage supported by an isolator for wear out may not be the same as the working voltage supported for tracking. The working voltage applicable to tracking is specified in most standards.

Testing and modeling show that the primary driver of long-term degradation is displacement current in the polyimide insulation, which causes incremental damage. The stress on the insulation can be divided into broad categories such as dc stress and ac component, time varying voltage stress. DC stress causes little wear out because there is no displacement current. AC component, time varying voltage stress causes wear out.

The ratings in certification documents are typically based on 60 Hz sinusoidal stress to reflect isolation from the line voltage. However, many practical applications have combinations of 60 Hz ac and dc across the barrier, as shown in Equation 1. Because only the ac portion of the stress causes wear out, the equation can be rearranged to solve for the ac rms voltage, as shown in Equation 2. For insulation wear out with the polyimide materials used in these products, the ac rms voltage determines the product lifetime.

$$V_{RMS} = \sqrt{V_{ACRMS}^2 + V_{DC}^2} \tag{1}$$

or

$$V_{ACRMS} = \sqrt{V_{RMS}^2 - V_{DC}^2} \tag{2}$$

where.

 $V_{RMS}$  is the total rms working voltage.

 $V_{AC\,RMS}$  is the time varying portion of the working voltage.  $V_{DC}$  is the dc offset of the working voltage.

## **Calculation and Use of Parameters Example**

The following example frequently arises in power conversion applications. Assume that the line voltage on one side of the isolation is 240 V ac rms and a 400 V dc bus voltage is present on the other side of the isolation barrier. The isolator material is polyimide. To establish the critical voltages in determining the creepage, clearance, and lifetime of a device, see Figure 43, Equation 3, and Equation 4, where  $V_{\text{PEAK}}$  is the peak voltage.



Figure 43. Critical Voltage Example

Data Sheet ADM2761E/ADM2763E

For this example,  $V_{RMS}$  from Equation 1 is calculated as follows:

$$V_{RMS} = \sqrt{240^2 + 400^2} = 466 \,\text{V} \tag{3}$$

This  $V_{RMS}$  value is the working voltage used together with the material group and pollution degree when looking up the creepage required by a system standard.

To determine if the lifetime is adequate, obtain  $V_{\text{AC RMS}}$ . To calculate  $V_{\text{AC RMS}}$  for this example, use Equation 2 as follows:

$$V_{ACRMS} = \sqrt{466^2 - 400^2} = 240 \text{ V rms}$$
 (4)

In this case,  $V_{\text{AC RMS}}$  is the line voltage of 240 V rms. This calculation is more relevant when the waveform is not sinusoidal. The  $V_{\text{AC RMS}}$  value is compared to the limits for the working voltage in Table 10 for the expected lifetime (which is less than a 60 Hz sine wave) and is well within the limit for a 50-year service life.

Note that the dc working voltage limit is set by the creepage of the package, as specified in IEC 60664-1. This dc value can differ for specific system level standards.

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-013-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 44. 16-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-16) Dimensions shown in millimeters and (inches)

## **ORDERING GUIDE**

| Model <sup>1</sup> | Data Rate (Mbps) | Duplex | Temperature Range | Package Description          | Package Option |
|--------------------|------------------|--------|-------------------|------------------------------|----------------|
| ADM2761EBRWZ       | 0.5              | Half   | −40°C to +125°C   | 16-Lead SOIC_W               | RW-16          |
| ADM2761EBRWZ-RL7   | 0.5              | Half   | −40°C to +125°C   | 16-Lead SOIC_W               | RW-16          |
| ADM2763EBRWZ       | 0.5              | Full   | −40°C to +125°C   | 16-Lead SOIC_W               | RW-16          |
| ADM2763EBRWZ-RL7   | 0.5              | Full   | -40°C to +125°C   | 16-Lead SOIC_W               | RW-16          |
| EVAL-ADM2761EEBZ   |                  |        |                   | Half-Duplex Evaluation Board |                |
| EVAL-ADM2763EEBZ   |                  |        |                   | Full Duplex Evaluation Board |                |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

ADM2761EBRWZ-RL7 ADM2761EBRWZ EVAL-ADM2761EEBZ