## Data Sheet

## FEATURES

SPI interface with error detection
Includes CRC, invalid read/write address, and SCLK count error detection
Supports burst mode and daisy-chain mode
Industry-standard SPI Mode 0 and SPI Mode 3 compatible
Guaranteed break-before-make switching allowing external wiring of switches to deliver multiplexer configurations
$V_{s s}$ to $V_{D D}$ analog signal range
Fully specified at $\pm 15 \mathrm{~V}$ and +12 V supply
$\pm 4.5 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ dual-supply operation
5 V to 16.5 V single-supply operation
Ultralow capacitance and leakage allows fast settling time
1 pF typical off switch drain capacitance at $25^{\circ} \mathrm{C}, \pm 15 \mathrm{~V}$
2.6 pF typical on switch capacitance at $25^{\circ} \mathrm{C}, \pm 15 \mathrm{~V}$
$<1$ pC typical charge injection at $25^{\circ} \mathrm{C}$
1.8 V logic compatibility with $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V}$

## APPLICATIONS

Automated test equipment
Data acquisition systems
Battery-powered systems
Sample-and-hold systems
Audio signal routing
Video signal routing
Communications systems
GENERAL DESCRIPTION
The ADGS1212 contains four independent single-pole/singlethrow (SPST) switches. A serial peripheral interface (SPI) controls the switches. The SPI interface has robust error detection features such as cyclic redundancy check (CRC) error detection, invalid read/write address detection, and SCLK count error detection.

It is possible to daisy-chain multiple ADGS1212 devices together. Daisy-chain mode enables the configuration of multiple devices with minimal digital lines. The ADGS1212 can also operate in burst mode to decrease the time between SPI commands.
$i$ CMOS construction ensures ultralow power dissipation, making the device ideal for portable and battery-powered instruments.
Each switch conducts equally well in both directions when on, and each switch has an input signal range that extends to the supplies.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

In the off condition, signal levels up to the supplies are blocked.
The ultralow capacitance and charge injection of these switches make them ideal solutions for data acquisition and sample-andhold applications where low glitch and fast settling are required. Fast switching speed coupled with high signal bandwidth make the device suitable for video signal switching.
Multifunction pin names may be referenced by their relevant function only.

## PRODUCT HIGHLIGHTS

1. SPI interface removes the need for parallel conversion, logic traces, and reduces the general-purpose input/output (GPIO) channel count.
2. Daisy-chain mode removes additional logic traces when multiple devices are used.
3. CRC error detection, invalid read/write address detection, and SCLK count error detection ensure a robust digital interface.
4. CRC and error detection capabilities allow the ADGS1212 to be used in safety critical systems.
5. Guaranteed break-before-make switching allows the the ADGS1212 to be used in multiplexer configurations with external wiring.
6. The ADGS1212 1.8 V logic compatibility with $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq$ 3.3 V
7. Ultralow capacitance.
8. $<1 \mathrm{pC}$ charge injection.

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
General Description .....  1
Functional Block Diagram ..... 1
Product Highlights .....  1
Revision History ..... 2
Specifications ..... 3
$\pm 15$ V Dual Supply ..... 3
12 V Single Supply ..... 5
Continuous Current per Channel, Sx or Dx ..... 6
Timing Characteristics ..... 7
Absolute Maximum Ratings .....  9
Thermal Resistance ..... 9
ESD Caution ..... 9
Pin Configuration and Function Descriptions ..... 10
Typical Performance Characteristics ..... 11
Test Circuits. ..... 14
Terminology ..... 16
Theory of Operation ..... 17
Address Mode ..... 17
Error Detection Features ..... 17
Clearing the Error Flags Register ..... 18
Burst Mode ..... 18
Software Reset ..... 18
Daisy-Chain Mode ..... 18
Power-On Reset ..... 19
Applications Information ..... 20
Break-Before-Make Switching ..... 20
Power Supply Rails ..... 20
Power Supply Recommendations. ..... 20
Register Summary ..... 21
Register Details ..... 22
Switch Data Register ..... 22
Error Configuration Register ..... 22
Error Flags Register ..... 23
Burst Enable Register ..... 23
Software Reset Register ..... 23
Outline Dimensions ..... 24
Ordering Guide ..... 24

## REVISION HISTORY

## 9/2017—Revision 0: Initial Version

ADGS1212

## SPECIFICATIONS

$\pm 15$ V DUAL SUPPLY
$\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{L}}=2.7 \mathrm{~V}$ to 5.5 V , and $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 1.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range On Resistance, Ron <br> On-Resistance Match Between Channels, $\Delta$ Ron <br> On-Resistance Flatness, Rflat (on) | $\begin{aligned} & 120 \\ & 190 \\ & 2.5 \\ & 6 \\ & 20 \\ & 57 \end{aligned}$ | $230$ <br> 10 <br> 72 | $V_{D D}$ to $V_{S S}$ <br> 260 <br> 11 <br> 79 | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\mathrm{V}_{\mathrm{s}}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA},$ <br> see Figure 24 $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-13.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA} \end{aligned}$ $\mathrm{V}_{\mathrm{s}}=-5 \mathrm{~V} / 0 \mathrm{~V} /+5 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA}$ |
| LEAKAGE CURRENTS <br> Source Off Leakage, Is (OfF) <br> Drain Off Leakage, ID (OFF) <br> Channel On Leakage, ID (ON), IS (ON) | $\begin{aligned} & \pm 0.02 \\ & \pm 0.1 \\ & \pm 0.02 \\ & \\ & \pm 0.1 \\ & \pm 0.02 \\ & \pm 0.1 \end{aligned}$ | $\begin{aligned} & \pm 0.6 \\ & \pm 0.6 \\ & \pm 0.6 \end{aligned}$ | $\pm 1$ <br> $\pm 1$ <br> $\pm 1$ | nA typ <br> nA max <br> nA typ <br> nA max <br> nA typ <br> nA max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+16.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-16.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=\mp 10 \mathrm{~V}, \\ & \text { see Figure } 27 \end{aligned}$ $\mathrm{V}_{\mathrm{s}}= \pm 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=\mp 10 \mathrm{~V},$ <br> see Figure 27 $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}= \pm 10 \mathrm{~V} \text {, see Figure } 23$ |
| DIGITAL OUTPUT <br> Output Voltage Low, Vol <br> High or Low Output Current, loz or Іон <br> Digital Output Capacitance, Cout | $0.001$ <br> 4 |  | $\begin{aligned} & 0.4 \\ & 0.2 \\ & \\ & \pm 0.1 \end{aligned}$ | $\checkmark$ max <br> $V$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & \mathrm{I}_{\mathrm{SINK}}=5 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=1 \mathrm{~mA} \end{aligned}$ <br> Output voltage ( $\mathrm{V}_{\text {OUT }}$ ) $=$ ground voltage ( $\mathrm{V}_{\mathrm{GND}}$ ) or $\mathrm{V}_{\mathrm{L}}$ |
| DIGITAL INPUTS <br> Input Voltage <br> High, VINH <br> Low, $\mathrm{V}_{\mathrm{INL}}$ <br> Low or High Input Current, Inı or InNH <br> Digital Input Capacitance, $\mathrm{C}_{\mathrm{IN}}$ | $\begin{aligned} & 0.001 \\ & 4 \end{aligned}$ |  | $\begin{aligned} & 2 \\ & 1.35 \\ & 0.8 \\ & 0.8 \\ & \\ & \pm 0.1 \end{aligned}$ | $V$ min <br> $V$ min <br> $\checkmark$ max <br> V max <br> $\mu A$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & 3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V} \\ & 3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\text {GND }} \text { or } \mathrm{V}_{\mathrm{L}} \end{aligned}$ |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ <br> On Time, ton <br> Off Time, toff <br> Break-Before-Make Time Delay, $t_{D}$ <br> Charge Injection, Qinj <br> Off Isolation | $\begin{aligned} & 375 \\ & 450 \\ & 125 \\ & 160 \\ & 205 \\ & -0.9 \\ & -80 \end{aligned}$ | $\begin{aligned} & 450 \\ & 180 \end{aligned}$ | $\begin{aligned} & 450 \\ & 205 \\ & 150 \end{aligned}$ | ns typ <br> ns max <br> ns typ <br> ns max <br> ns typ <br> ns min <br> pC typ <br> dB typ | $\begin{aligned} & \text { Load resistance }\left(R_{L}\right)=300 \Omega, \\ & \text { load capacitance }\left(C_{\mathrm{L}}\right)=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=10 \mathrm{~V} \text {, see Figure } 32 \\ & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=10 \mathrm{~V} \text {, see Figure } 32 \\ & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S} 1}=\mathrm{V}_{\mathrm{S} 2}=10 \mathrm{~V} \text {, see Figure } 31 \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V} \text {, source resistance }\left(\mathrm{RS}_{\mathrm{S}}\right)=0 \Omega \text {, } \\ & \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF} \text {, see Figure } 33 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{mHz}, \\ & \text { see Figure } 26 \\ & \hline \end{aligned}$ |



[^0]ADGS1212

## 12 V SINGLE SUPPLY

$\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=2.7 \mathrm{~V}$ to 5.5 V , and GND $=0 \mathrm{~V}$, unless otherwise noted.
Table 2.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range On Resistance, Ron <br> On-Resistance Match Between Channels, $\Delta$ Ron <br> On-Resistance Flatness, Rflat (on) | $\begin{aligned} & 300 \\ & 475 \\ & 4.5 \\ & 12 \\ & 60 \end{aligned}$ | $567$ $26$ | 0 V to $\mathrm{V}_{\mathrm{DD}}$ <br> 625 <br> 27 | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V} \text { to } 10 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-1 \mathrm{~mA},$ <br> see Figure 24 $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } 10 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-1 \mathrm{~mA} \end{aligned}$ $\mathrm{V}_{\mathrm{s}}=3 \mathrm{~V} / 6 \mathrm{~V} / 9 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-1 \mathrm{~mA}$ |
| LEAKAGE CURRENTS Source Off Leakage, Is (OfF) Drain Off Leakage, ID (OFF) Channel On Leakage, $\mathrm{ID}_{\mathrm{D}}\left(\mathrm{ON}, \mathrm{I}_{\text {(ON) }}\right.$ | $\begin{aligned} & \pm 0.02 \\ & \\ & \pm 0.1 \\ & \pm 0.02 \\ & \\ & \pm 0.1 \\ & \pm 0.02 \\ & \pm 0.1 \end{aligned}$ | $\pm 0.6$ $\pm 0.6$ $\pm 0.6$ | $\pm 1$ <br> $\pm 1$ <br> $\pm 1$ | nA typ <br> nA max nA typ <br> nA max <br> nA typ <br> nA max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V} / 1 \mathrm{~V}, \end{aligned}$ <br> see Figure 27 $\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V} / 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V} / 1 \mathrm{~V},$ <br> see Figure 27 $V_{S}=V_{D}=1 \mathrm{~V} / 10 \mathrm{~V} \text {, see Figure } 23$ |
| DIGITAL OUTPUT <br> Output Voltage Low, Vol <br> High or Low Output Current, loz or loн <br> Digital Output Capacitance, Cout | $0.001$ <br> 4 |  | $\begin{aligned} & 0.4 \\ & 0.2 \\ & \\ & \pm 0.1 \end{aligned}$ | $\checkmark$ max <br> $\checkmark$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & \mathrm{I}_{\text {SINK }}=5 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=1 \mathrm{~mA} \end{aligned}$ <br> Output voltage $\left(\mathrm{V}_{\text {out }}\right)=$ ground voltage ( $\mathrm{V}_{\mathrm{GND}}$ ) or $\mathrm{V}_{\mathrm{L}}$ |
| DIGITAL INPUTS <br> Input Voltage <br> High, VINH <br> Low, $\mathrm{V}_{\mathrm{INL}}$ <br> Low or High Input Current, InL or $I_{\mathrm{INH}}$ <br> Digital Input Capacitance, Cin | $\begin{aligned} & 0.001 \\ & 4 \end{aligned}$ |  | $\begin{aligned} & 2 \\ & 1.35 \\ & 0.8 \\ & 0.8 \\ & \\ & \pm 0.1 \end{aligned}$ | $V$ min <br> $V_{\text {min }}$ <br> $\checkmark$ max <br> V max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & 3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V} \\ & 3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\text {GND }} \text { or } \mathrm{V}_{\mathrm{L}} \end{aligned}$ |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ <br> On Time, ton <br> Off Time, toff <br> Break-Before-Make Time Delay, to <br> Charge Injection, Qins <br> Off Isolation <br> Channel to Channel Crosstalk <br> -3 dB Bandwidth | $\begin{aligned} & 395 \\ & 475 \\ & 135 \\ & 170 \\ & 230 \\ & -0.5 \\ & -80 \\ & -110 \\ & 900 \end{aligned}$ | $\begin{aligned} & 485 \\ & 195 \end{aligned}$ | $\begin{aligned} & 490 \\ & 225 \\ & 170 \end{aligned}$ | ns typ <br> ns max ns typ ns max ns typ ns min pC typ dB typ dB typ MHz typ | Load resistance $\left(R_{\mathrm{L}}\right)=300 \Omega$, load capacitance $\left(\mathrm{C}_{\mathrm{L}}\right)=35 \mathrm{pF}$ <br> $\mathrm{V}_{\mathrm{s}}=8 \mathrm{~V}$, see Figure 32 <br> $\mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ <br> $\mathrm{V}_{\mathrm{s}}=8 \mathrm{~V}$, see Figure 32 <br> $\mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ <br> $\mathrm{V}_{\mathrm{s} 1}=\mathrm{V}_{\mathrm{s} 2}=8 \mathrm{~V}$, see Figure 31 <br> $V_{S}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$, <br> see Figure 33 <br> $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$, <br> $\mathrm{f}=1 \mathrm{MHz}$, see Figure 26 <br> $\mathrm{RL}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$, <br> $\mathrm{f}=1 \mathrm{MHz}$, see Figure 25 <br> $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$, <br> see Figure 29 |


| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Insertion Loss | -8.9 |  |  | dB typ | $\begin{aligned} & \mathrm{RL}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \\ & \mathrm{f}=1 \mathrm{MHz} \text {, see Figure } 29 \end{aligned}$ |
| Off Switch Source Capacitance, C $\mathrm{C}_{\text {(OFF) }}$ | 1.2 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
|  | 1.4 |  |  | pF max | $\mathrm{V}_{5}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| Off Switch Drain Capacitance, CD (off) | 1.3 |  |  | pF typ | $\mathrm{V}_{\mathrm{s}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
|  | 1.5 |  |  | pF max | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| On Switch Capacitances, $\mathrm{C}_{\text {D (ON), }} \mathrm{CS}_{\text {S (ON) }}$ | 3.2 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
|  | 3.9 |  |  | pF max | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| POWER REQUIREMENTS <br> Positive Power Supply Current, ID | 0.001 |  | 1.0 |  | $\mathrm{V}_{\mathrm{DD}}=13.2 \mathrm{~V}$ |
|  |  |  |  | $\mu \mathrm{A}$ typ | All switches open |
|  |  |  |  | $\mu \mathrm{A}$ max | All switches open |
|  | 220 |  |  | $\mu \mathrm{A}$ typ | All switches closed, $\mathrm{V}_{\mathrm{L}}=5.5 \mathrm{~V}$ |
|  |  |  | 380 | $\mu \mathrm{A}$ max | All switches closed, $\mathrm{V}_{\mathrm{L}}=5.5 \mathrm{~V}$ |
|  | 270 |  |  | $\mu \mathrm{A}$ typ | All switches closed, $\mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ |
|  |  |  | 440 | $\mu \mathrm{A}$ max | All switches closed, $\mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ |
| Load Current, IL Inactive |  |  |  |  |  |
|  | 6.3 |  |  | $\mu \mathrm{A}$ typ | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}$ |
|  |  |  | 8.0 | $\mu \mathrm{A}$ max | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}$ |
| SCLK $=1 \mathrm{MHz}$ | 14 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SDI $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 7 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SDI $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=3 \mathrm{~V}$ |
| SCLK $=50 \mathrm{MHz}$ | 390 |  |  | $\mu \mathrm{A}$ typ | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}} \text { and } \mathrm{SDI}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{L}} \\ & \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V} \end{aligned}$ |
|  | 210 |  |  | $\mu \mathrm{A}$ typ | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}} \text { and } \mathrm{SDI}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{L}} \\ & \mathrm{~V}_{\mathrm{L}}=3 \mathrm{~V} \end{aligned}$ |
| SDI $=1 \mathrm{MHz}$ | 15 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 7.5 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=3 \mathrm{~V}$ |
| SDI $=25 \mathrm{MHz}$ | 230 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 120 |  |  | $\mu \mathrm{A}$ typ | $\overline{C S}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{L}, \mathrm{~V}_{L}=3 \mathrm{~V}$ |
| Active at 50 MHz SCLK | 1.8 |  |  | mA typ | Digital inputs toggle between 0 V and $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5.5 \mathrm{~V}$ |
|  |  |  | 2.1 | mA max |  |
|  | 0.7 |  |  | mA typ | Digital inputs toggle between 0 V and $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ |
|  |  |  | 1.0 | mA max |  |
| $V_{\text {DD }}$ |  |  | 5/16.5 | $\checkmark$ min/V max | $\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\text {Ss }}=0 \mathrm{~V}$ |

${ }^{1}$ Guaranteed by design; not subject to production test

## CONTINUOUS CURRENT PER CHANNEL, Sx OR Dx

Table 3. Four Channels On

| Parameter | $\mathbf{2 5} \mathbf{5}^{\circ} \mathbf{C}$ | $\mathbf{8 5}^{\circ} \mathbf{C}$ | $\mathbf{1 2 5}{ }^{\circ} \mathbf{C}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| CONTINUOUS CURRENT, Sx OR Dx |  |  |  |  |
| $V_{D D}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V}\left(\theta_{\mathrm{JA}}=67^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 20 | 8 | 2.5 | mA maximum |
| $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\left(\theta_{\mathrm{JA}}=67^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 14 | 6.67 | 2.4 | mA maximum |

${ }^{1}$ Sx refers to the S1 to S4 pins, and Dx refers to the D1 to D4 pins.
Table 4. One Channel On

| Parameter | $\mathbf{2 5}{ }^{\circ} \mathbf{C}$ | $\mathbf{8 5}$ |  |  |
| :--- | :--- | :--- | :--- | :--- |
| CONTINUOUS CURRENT, Sx OR Dx |  |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V}\left(\theta_{\mathrm{JA}}=67^{\circ} \mathrm{C} / \mathrm{W}\right)$ |  |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{C}\left(\theta_{\mathrm{JA}}=67^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 35 | 9.6 | 2.5 | Unit |

[^1]
## Data Sheet

## TIMING CHARACTERISTICS

$\mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, and all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Guaranteed by design and characterization but not production tested.

Table 5.

| Parameter | Limit | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| TIMING CHARACTRISTICS |  |  |  |
| $\mathrm{t}_{1}$ | 20 | ns min | SCLK period |
| $\mathrm{t}_{2}$ | 8 | ns min | SCLK high pulse width |
| $\mathrm{t}_{3}$ | 8 | ns min | SCLK low pulse width |
| $\mathrm{t}_{4}$ | 10 | ns min | $\overline{\mathrm{CS}}$ falling edge to SCLK active edge |
| $\mathrm{t}_{5}$ | 6 | ns min | Data setup time |
| $\mathrm{t}_{6}$ | 8 | ns min | Data hold time |
| $\mathrm{t}_{7}$ | 10 | ns min | SCLK active edge to $\overline{C S}$ rising edge |
| $\mathrm{t}_{8}$ | 20 | ns max | $\overline{C S}$ falling edge to SDO data available |
| $\mathrm{t}_{9}{ }^{1}$ | 20 | ns max | SCLK falling edge to SDO data available |
| $\mathrm{t}_{10}$ | 20 | ns max | $\overline{\mathrm{CS}}$ rising edge to SDO returns to high impedance |
| $\mathrm{t}_{11}$ | 20 | ns min | $\overline{\mathrm{CS}}$ high time between SPI commands |
| $\mathrm{t}_{12}$ | 8 | ns min | $\overline{\mathrm{CS}}$ falling edge to SCLK becomes stable |
| $\mathrm{t}_{13}$ | 8 | ns min | $\overline{\text { CS }}$ rising edge to SCLK becomes stable |

[^2]
## Timing Diagrams



Figure 2. Address Mode Timing Diagram


Figure 3. Daisy-Chain Timing Diagram


## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 6.

| Parameter | Rating |
| :---: | :---: |
| $\mathrm{V}_{\text {D }}$ to $\mathrm{V}_{\text {Ss }}$ | 35 V |
| VDD to GND | -0.3 V to +25 V |
| $V_{\text {ss }}$ to GND | +0.3 V to -25 V |
| $\mathrm{V}_{\mathrm{L}}$ to GND | -0.3 V to +6 V |
| Analog Inputs ${ }^{1}$ | $\mathrm{V}_{S S}-0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V} \text { or }$ <br> 30 mA , whichever occurs first |
| Digital Inputs ${ }^{1}$ | -0.3 V to +6 V |
| Peak Current, Sx or Dx Pins ${ }^{2}$ | 38 mA (pulsed at 1 ms , $10 \%$ duty cycle maximum) |
| Continuous Current, Sx or Dx Pins ${ }^{2,3}$ | Data + 15\% |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Reflow Soldering Peak Temperature, Pb Free | $260(+0 /-5)^{\circ} \mathrm{C}$ |

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

Table 7. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\boldsymbol{\prime}}$ | $\boldsymbol{\Psi}_{\text {Jт }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{CP}-24-15^{1}$ | 67 | 33.7 | 11.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Thermal impedance simulated values are based on JEDEC 2S2P thermal test board with four thermal vias. See JEDEC JESD-51.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
${ }^{1}$ Overvoltages at the digital Sx and Dx pins are clamped by internal diodes. Limit current to the maximum ratings given.
${ }^{2} S x$ refers to the S1 to S4 pins, and Dx refers to the D1 to D4 pins.
${ }^{3}$ See Table 3 and Table 4.
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.
Only one absolute maximum rating can be applied at any one time.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. Pin Configuration

Table 8. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| $\begin{gathered} 1,9,10,16 \\ 18,19,24 \end{gathered}$ | NIC | Not Internally Connected. |
| 2,6 | GND | Ground (0 V) Reference. |
| 3 | D1 | Drain Terminal 1. This pin can be an input or output. |
| 4 | S1 | Source Terminal 1. This pin can be an input or output. |
| 5 | $\mathrm{V}_{\text {SS }}$ | Most Negative Power Supply Potential. In single-supply applications, tie V $\mathrm{V}_{5 s}$ to GND. |
| 7 | S4 | Source Terminal 4. This pin can be an input or output. |
| 8 | D4 | Drain Terminal 4. This pin can be an input or output. |
| 11 | D3 | Drain Terminal 3. This pin can be an input or output. |
| 12 | S3 | Source Terminal 3. This pin can be an input or output. |
| 13 | VD | Most Positive Power Supply Potential. |
| 14 | S2 | Source Terminal 2. This pin can be an input or output. |
| 15 | D2 | Drain Terminal 2. This pin can be an input or output. |
| 17 | $\overline{\mathrm{RESET}} / \mathrm{V}_{\mathrm{L}}$ | $\overline{\operatorname{RESET}} /$ Logic Power Supply Input ( $\mathrm{V}_{\mathrm{L}}$ ). Under normal operation, drive the $\overline{\operatorname{RESET}} / \mathrm{V}_{\mathrm{L}}$ pin with a 2.7 V to 5.5 V supply. Pull the $\overline{\text { RESET }}$ pin low to complete a hardware reset. After a reset, all switches open, and the appropriate registers are set to their default values. |
| 20 | SDO | Serial Data Output. This pin can be used for daisy chaining a number of devices together or for reading back the data stored in a register for diagnostic purposes. The serial data is propagated on the falling edge of SCLK. Pull this open-drain output to $\mathrm{V}_{\mathrm{L}}$ with an external resistor. |
| 21 | $\overline{\mathrm{CS}}$ | Active Low Control Input. $\overline{C S}$ is the frame synchronization signal for the input data. |
| 22 | SCLK | Serial Clock Input. Data is captured on the positive edge of SCLK. Data can be transferred at rates of up to 50 MHz . |
| 23 | SDI EPAD | Serial Data Input. Data is captured on the positive edge of the serial clock input. Exposed Pad. The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the exposed pad be soldered to the substrate, $\mathrm{V}_{s s}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. On Resistance vs. Source or Drain Voltage ( $V_{s}$ or $V_{D}$ ) for Various Dual Supplies


Figure 7. On Resistance vs. Source or Drain Voltage (Vs or $V_{D}$ ) for $\pm 5.5$ V Dual Supply


Figure 8. On Resistance vs. Source or Drain Voltage ( $V_{s}$ or $V_{D}$ ) for Various Single Supplies


Figure 9. On Resistance vs. Source or Drain Voltage ( $V_{s}$ or $V_{D}$ ) for Various Ambient Temperatures $\left(T_{A}\right), \pm 15$ V Dual Supply


Figure 10. On Resistance vs. Source or Drain Voltage ( $V_{S}$ or $V_{D}$ ) for Ambient Temperatures ( $T_{A}$ ), 12 V Single Supply


Figure 11. Leakage Current vs. Temperature, $\pm 15$ V Dual Supply


Figure 12. Leakage Current vs. Temperature, 12 V Single Supply


Figure 13. Charge Injection vs. Source Voltage (Vs)


Figure 14. ton/toff vs. Temperature for Single Supply (SS) and Dual Supply (DS)


Figure 15. Off Isolation vs. Frequency, $\pm 15$ V Dual Supply


Figure 16. Crosstalk vs. Frequency, $\pm 15$ V Dual Supply


Figure 17. Insertion Loss vs. Frequency, $\pm 15$ V Dual Supply


Figure 18. Total Harmonic Distortion Plus Noise $(T H D+N)$ vs. Frequency


응
(\%)
$\stackrel{\circ}{\sim}$
Figure 19. Digital Feedthrough


Figure 20. Positive Power Supply Current (IDD) vs. VL


Figure 21. Load Current (IL) vs. SCLK Frequency when $\overline{C S}$ High


Figure 22. AC Power Supply Rejection Ratio (PSRR) vs. Frequency

## TEST CIRCUITS



Figure 23. On Leakage


Figure 24. On Resistance


Figure 25. Channel to Channel Crosstalk


Figure 26. Off Isolation


Figure 27. Off Leakage


Figure 28. THD + Noise


Figure 29. $-3 d B$ Bandwidth


NOTES

1. BOARD AND COMPONENT EFFECTS ARE NOT DE-EMBEDDED FROM THE AC PSRR MEASUREMENT.

Figure 30. AC PSRR

## Data Sheet



Figure 31. Break-Before-Make Time Delay, $t_{D}$


Figure 32. Switching Times, ton and toff


## TERMINOLOGY

$\mathrm{I}_{\mathrm{DD}}$
$\mathrm{I}_{\mathrm{DD}}$ is the positive supply current.
Iss
ISs is the negative supply current.
$V_{D}, V_{s}$
$V_{D}$ and $V_{s}$ are the analog voltage on Terminal $D x$ and Terminal Sx , respectively.
Ron
Ron is the ohmic resistance between Terminal Dx and Terminal Sx.
$\Delta$ Ron
$\Delta$ Ron represents the difference between the Ros of any two channels.
$\mathbf{R}_{\text {flat (ON) }}$
$\mathrm{R}_{\mathrm{FLAT} \text { (ON) }}$ is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range.

IS (OFF)
Is (off) is the source leakage current with the switch off.
$\mathrm{I}_{\mathrm{D}}$ (off)
$\mathrm{I}_{\mathrm{D}}$ (OfF) is the drain leakage current with the switch off.
$\mathrm{I}_{\mathrm{D}(\mathrm{ON}),} \mathrm{I}_{\mathrm{S} \text { (ON) }}$
$\mathrm{I}_{\mathrm{D}(\mathrm{ON})}$ and $\mathrm{I}_{\mathrm{S}}(\mathrm{ON})$ are the channel leakage currents with the switch on.
$V_{\text {INL }}$
$\mathrm{V}_{\text {INL }}$ is the maximum input voltage for Logic 0 .
$V_{\text {INH }}$
$\mathrm{V}_{\text {INH }}$ is the minimum input voltage for Logic 1.
$\mathrm{I}_{\text {INL }}, \mathrm{I}_{\text {INH }}$
$\mathrm{I}_{\text {INL }}$ and $\mathrm{I}_{\text {INH }}$ are the low and high input currents of the digital inputs, respectively.

## $\mathrm{C}_{\mathrm{D} \text { (off) }}$

$C_{D}$ (off) is the off switch drain capacitance, which is measured with reference to ground.
$\mathrm{C}_{\mathrm{s} \text { (off) }}$
$\mathrm{C}_{S}$ (off) is the off switch source capacitance, which is measured with reference to ground.
$\mathrm{C}_{\mathrm{D} \text { (ON), }} \mathrm{Cs}_{\text {(ON) }}$
$\mathrm{C}_{\mathrm{D}(\mathrm{ON})}$ and $\mathrm{C}_{\mathrm{S}}(\mathrm{ON})$ are the on switch capacitances, which are measured with reference to ground.
$\mathrm{C}_{\text {IN }}$
$\mathrm{C}_{\text {IN }}$ is the digital input capacitance.
ton
$t_{o N}$ is the delay between applying the digital control input and the output switching on.
toff
toff is the delay between applying the digital control input and the output switching off.

## Off Isolation

Off isolation is a measure of unwanted signal coupling through an off switch.

## Charge Injection

Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching.

## Crosstalk

Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

## -3 dB Bandwidth

Bandwidth is the frequency at which the output is attenuated by 3 dB .

## On Response

On response is the frequency response of the on switch.

## Insertion Loss

Insertion loss is the loss due to the on resistance of the switch.
Total Harmonic Distortion Plus Noise (THD + N)
THD +N is the ratio of the harmonic amplitude plus noise of the signal to the fundamental.

## AC Power Supply Rejection Ratio (AC PSRR)

AC PSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. AC PSRR is a measure of the ability of the device to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.

## THEORY OF OPERATION

The ADGS1212 is a set of serially controlled, quad SPST switches with error detection features. SPI Mode 0 and SPI Mode 3 can be used with the device, and it operates with SCLK frequencies up to 50 MHz . The default mode for the ADGS1212 is address mode in which the registers of the device are accessed by a 16 -bit SPI command that is bounded by $\overline{\mathrm{CS}}$. The SPI command becomes 24 bit if the user enables CRC error detection. Other error detection features include SCLK count error and invalid read/write error. If any of these SPI interface errors occur, they are detectable by reading the error flags register. The ADGS1212 can also operate in two other modes: burst mode and daisychain mode.
The interface pins of the ADGS1212 are $\overline{\mathrm{CS}}$, SCLK, SDI, and SDO. Hold $\overline{\mathrm{CS}}$ low when using the SPI interface. Data is captured on SDI on the rising edge of SCLK, and data is propagated out on SDO on the falling edge of SCLK. SDO has an open-drain output; thus, connect a pull-up to this output. When not pulled low by the ADGS1212, SDO is in a high impedance state.

## ADDRESS MODE

Address mode is the default mode for the ADGS1212 on power up. A single SPI frame in address mode is bounded by a $\overline{\mathrm{CS}}$ falling edge and the succeeding $\overline{\mathrm{CS}}$ rising edge. It is comprised of 16 SCLK cycles. The timing diagram for address mode is shown in Figure 34. The first SDI bit indicates if the SPI command is a read or write command. When the first bit is set to 0 , a write command is issued, and if the first bit is set to 1 , a read command is issued. The next seven bits determine the target register address. The remaining eight bits provide the data to the addressed register. The last eight bits are ignored during a read command, because during these clock cycles, SDO propagates out the data contained in the addressed register.
The target register address of an SPI command is determined on the eighth SCLK rising edge. Data from this register propagates out on SDO from the $9^{\text {th }}$ to the $16^{\text {th }}$ SCLK falling edge during SPI
reads. A register write occurs on the $16^{\text {th }}$ SCLK rising edge during SPI writes.
During any SPI command, SDO sends out eight alignment bits on the first eight SCLK falling edges. The alignment bits observed at SDO are $0 \times 25$ by default.

## ERROR DETECTION FEATURES

Protocol and communication errors on the SPI interface are detectable. There are three detectable errors: incorrect SCLK count error detection, invalid read and write address error detection, and CRC error detection. Each of these errors has a corresponding enable bit in the error configuration register. In addition, there is an error flag bit for each of these errors in the error flags register.

## Cyclic Redundancy Check (CRC) Error Detection

The CRC error detection feature extends a valid SPI frame by 8 SCLK cycles. These eight extra cycles are needed to send the CRC byte for that SPI frame. The CRC byte is calculated by the SPI block using the 16-bit payload: the $\mathrm{R} / \overline{\mathrm{W}}$ A bit, Register Address Bits[6:0], and Register Data Bits[7:0]. The CRC polynomial used in the SPI block is $x^{8}+x^{2}+x^{1}+1$ with a seed value of 0 . For a timing diagram with CRC enabled, see Figure 35. Register writes occur at the $24^{\text {th }}$ SCLK rising edge with CRC error checking enabled.
During a SPI write, the microcontroller/central processing unit (CPU) provides the CRC byte through SDI. The SPI block checks the CRC byte just before the $24^{\text {th }}$ SCLK rising edge. On this same edge, the register write is prevented if an incorrect CRC byte is received by the SPI interface. The CRC error flag is asserted in the error flags register in the case of the incorrect CRC byte being detected.

During a SPI read, the CRC byte is provided to the microcontroller through SDO.
The CRC error detection feature is disabled by default and can be configured by the user through the error configuration register.


## SCLK Count Error Detection

SCLK count error detection allows the user to detect if an incorrect number of SCLK cycles are sent by the microcontroller/ CPU. When in address mode, with CRC disabled, 16 SCLK cycles are expected. If 16 SCLK cycles are not detected, the SCLK count error flag asserts in the error flags register. When less than 16 SCLK cycles are received by the device, a write to the register map never occurs. When the ADGS1212 receives more than 16 SCLK cycles, a write to the memory map still occurs at the $16^{\text {th }}$ SCLK rising edge, and the flag asserts in the error flags register. With CRC enabled, the expected number of SCLK cycles becomes 24 . SCLK count error detection is enabled by default and can be configured by the user through the error configuration register.

## Invalid Read/Write Address Error

An invalid read/write address error detects when a nonexistent register address is a target for a read or write. In addition, this error asserts when a write to a read only register is attempted. The invalid read/write address error flag asserts in the error flags register when an invalid read/write address error occurs. The invalid read/write address error is detected on the ninth SCLK rising edge, which means a write to the register never occurs when an invalid address is targeted. Invalid read/write address error detection is enabled by default and can be disabled by the user through the error configuration register.

## CLEARING THE ERROR FLAGS REGISTER

To clear the error flags register, write the special 16-bit SPI frame, 0x6CA9, to the device. This SPI command does not trigger the invalid $\mathrm{R} / \overline{\mathrm{W}}$ address error. When CRC is enabled, the user must also send the correct CRC byte for a successful error clear command. At the $16^{\text {th }}$ or $24^{\text {th }}$ SCLK rising edge, the error flags register resets to zero.

## BURST MODE

The SPI interface can accept consecutive SPI commands without the need to deassert the $\overline{\mathrm{CS}}$ line, which is called burst mode. Burst mode is enabled through the burst enable register. This mode uses the same 16 -bit command to communicate with the device. In addition, the response of the device at SDO is still aligned with the corresponding SPI command. Figure 36 shows an example of SDI and SDO during burst mode.

The invalid read/write address and CRC error checking functions operate similarly during burst mode as they do during address mode. However, SCLK count error detection operates in a slightly different manner. The total number of SCLK cycles within a given $\overline{\mathrm{CS}}$ frame are counted, and if the total is not a multiple of 16 , or a multiple of 24 when CRC is enabled, the SCLK count error flag asserts.


## SOFTWARE RESET

When in address mode, the user can initiate a software reset. To do so, write two consecutive SPI commands, $0 x A 3$ followed by 0x05, targeting Register 0x0B. After a software reset, all register values are set to default.

## DAISY-CHAIN MODE

The connection of several ADGS1212 devices in a daisy-chain configuration is possible, and Figure 37 shows this setup. All devices share the same $\overline{\mathrm{CS}}$ and SCLK line, whereas the SDO line of a device forms a connection to the SDI line of the next device, creating a shift register. In daisy-chain mode, SDO is an eight cycle delayed version of SDI. When in daisy-chain mode, all commands target the switch data register. Therefore, it is not possible to make configuration changes while in daisy-chain mode.


Figure 37. Two ADGS1212 Devices Connected in a Daisy-Chain Configuration

The ADGS1212 can only enter daisy-chain mode when in address mode by sending the 16 -bit SPI command, 0x2500 (see Figure 38). When the ADGS1212 receives this command, the SDO of the device sends out the same command because the alignment bits at SDO are $0 \times 25$, which allows multiple daisy-connected devices to enter daisy-chain mode in a single SPI frame. A hardware reset is required to exit daisy-chain mode.

For the timing diagram of a typical daisy-chain SPI frame, see Figure 39. When $\overline{C S}$ goes high, Device 1 writes Command 0, Bits[7:0] to its switch data register, Device 2 writes Command 1, Bits[7:0] to its switches, and so on. The SPI block uses the last eight bits it received through SDI to update the switches. After entering daisy-chain mode, the first eight bits sent out by SDO on each device in the chain are $0 \times 00$. When $\overline{\mathrm{CS}}$ goes high, the internal shift register value does not reset back to zero.

An SCLK rising edge reads in data on SDI while data is propagated out by SDO on an SCLK falling edge. The expected number of SCLK cycles must be a multiple of eight before $\overline{\mathrm{CS}}$ goes high. When this is not the case, the SPI interface sends the last eight bits received to the switch data register.

## POWER-ON RESET

The digital section of the ADGS1212 goes through an initialization phase during $V_{L}$ power up. This initialization also occurs after a hardware or software reset. After $\mathrm{V}_{\mathrm{L}}$ power-up or a reset, ensure that a minimum of $120 \mu \mathrm{~s}$ from the time of power-up or reset before any SPI command is issued. Ensure that $V_{\mathrm{L}}$ does not drop out during the $120 \mu$ s initialization phase because this may result in incorrect operation of the ADGS1212.


Figure 38. SPI Command to Enter Daisy-Chain Mode


Figure 39. Example of a SPI Frame Where Four ADGS1212 Devices Connect in Daisy-Chain Mode

## APPLICATIONS INFORMATION

## BREAK-BEFORE-MAKE SWITCHING

The ADGS1212 exhibits break-before-make switching. This feature allows the use of the device in multiplexer applications. Using the device like a multiplexor can be accomplished by externally hardwiring the device into the desired mux configuration, as shown in Figure 40.


Figure 40. A SPI Controlled Switch Configured into a 4:1 Mux

## POWER SUPPLY RAILS

To guarantee correct operation of the ADGS1212, $0.1 \mu \mathrm{~F}$ decoupling capacitors are required.
The ADGS1212 can operate with bipolar supplies between $\pm 4.5 \mathrm{~V}$ and $\pm 16.5 \mathrm{~V}$. The supplies on $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {ss }}$ do not have to be symmetrical; however, the $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\text {SS }}$ range must not exceed 33 V . The ADGS1212 can also operate with single supplies between 5 V and 16.5 V with $\mathrm{V}_{\text {ss }}$ connected to GND.
The voltage range that can be supplied to $\mathrm{V}_{\mathrm{L}}$ is from 2.7 V to 5.5 V . The device is fully specified at $\pm 15 \mathrm{~V}$ and +12 V analog supply voltage ranges.

## POWER SUPPLY RECOMMENDATIONS

Analog Devices, Inc., has a wide range of power management products to meet the requirements of most high performance signal chains.
An example of a bipolar power solution is shown in Figure 41. The ADP5070 (dual switching regulator) generates a positive and negative supply rail for the ADGS1212, amplifier, and/or a precision converter in a typical signal chain. Also shown in Figure 41 are two optional low dropout (LDO) regulators (ADP7118 and ADP7182 positive and negative LDOs respectively) that can be used to reduce the output ripple of the ADP5070 in ultralow noise sensitive applications.
The ADM7160 can be used to generate the $\mathrm{V}_{\mathrm{L}}$ voltage that is required to power digital circuitry within the ADGS1212.


Figure 41. Bipolar Power Solution
Table 9. Recommended Power Management Devices

| Product | Description |
| :--- | :--- |
| ADP5070 | 1 A/0.6 A, dc-to-dc switching regulator with <br> independent positive and negative outputs |
| ADM7160 | $5.5 \mathrm{~V}, 200 \mathrm{~mA}$, ultralow noise, linear regulator |
| ADP7118 | $20 \mathrm{~V}, 200 \mathrm{~mA}$, low noise, CMOS LDO linear regulator |
| ADP7182 | $-28 \mathrm{~V},-200 \mathrm{~mA}$, low noise, LDO linear regulator |

## Data Sheet

## REGISTER SUMMARY

Table 10. Register Summary

| Register (Hex) | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default | R/V $\overline{\mathbf{W}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 01$ | SW_DATA |  | Rese | rved |  | SW4_EN | SW3_EN | SW2_EN | SW1_EN | 0x00 | R/ $\bar{W}$ |
| $0 \times 02$ | ERR_CONFIG |  |  | Reser | ved |  | RW_ERR_EN | SCLK_ERR_EN | CRC_ERR_EN | 0x06 | R/W |
| $0 \times 03$ | ERR_FLAGS |  |  | Reser | ved |  | RW_ERR_FLAG | SCLK_ERR_FLAG | CRC_ERR_FLAG | 0x00 | R |
| $0 \times 05$ | BURST_EN | Reserved |  |  |  |  |  |  | BURST_MODE_EN | 0x00 | R/W |
| Ox0B | SOFT_RESETB | SOFT_RESETB |  |  |  |  |  |  |  | 0x00 | R/W |

## ADGS1212

## REGISTER DETAILS

## SWITCH DATA REGISTER

## Address: 0x01, Reset: 0x00, Name: SW_DATA

The switch data register controls the status of the four switches of the ADGS1212.
Table 11. Bit Descriptions for SW_DATA

| Bits | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:4] | Reserved |  | These bits are reserved; set these bits to 0 . | 0x0 | R |
| 3 | SW4_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for SW4. SW4 open. SW4 closed. | 0x0 | R/W |
| 2 | SW3_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for SW3. <br> SW3 open. <br> SW3 closed. | 0x0 | R/W |
| 1 | SW2_EN | 0 | Enable bit for SW2. <br> SW2 open. <br> SW2 closed. | 0x0 | $\mathrm{R} / \overline{\mathrm{W}}$ |
| 0 | SW1_EN | 0 | Enable bit for SW1. SW1 open. <br> SW1 closed. | 0x0 | $\mathrm{R} / \overline{\mathrm{W}}$ |

## ERROR CONFIGURATION REGISTER

Address: 0x02, Reset: 0x06, Name: ERR_CONFIG
The error configuration register allows the user to enable and disable the relevant error features as required.
Table 12. Bit Descriptions for ERR_CONFIG

| Bits | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:3] | Reserved |  | These bits are reserved; set these bits to 0 . | 0x0 | R |
| 2 | RW_ERR_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for detecting invalid read/write address. Disabled. <br> Enabled. | 0x1 | R/W |
| 1 | SCLK_ERR_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for detecting the correct number of SCLK cycles in a SPI frame. When CRC is disabled and burst mode is disabled, 16 SCLK cycles are expected. When CRC is enabled and burst mode is disabled, 24 SCLK cycles are expected. A multiple of 16 SCLK cycles are expected when CRC is disabled and burst mode is enabled. A multiple of 24 SCLK cycles are expected when CRC is enabled and burst mode is enabled. <br> Disabled. <br> Enabled. | 0x1 | R/ $\overline{\mathrm{W}}$ |
| 0 | CRC_ERR_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for CRC error detection. SPI frames are 24 bits wide when enabled. Disabled. <br> Enabled. | 0x0 | R/W |

## ERROR FLAGS REGISTER

Address: 0x03, Reset: 0x00, Name: ERR_FLAGS
The error flags register allows the user to determine if an error occurred. To clear the error flags register, write the special 16-bit SPI command, 0x6CA9, to the device. This SPI command does not trigger the invalid $\mathrm{R} / \overline{\mathrm{W}}$ address error. When CRC is enabled, the user must include the correct CRC byte during the SPI write for the clear error flags register command to succeed.

Table 13. Bit Descriptions for ERR_FLAGS

| Bits | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:3] | Reserved |  | These bits are reserved and are set to 0 . | 0x0 | R |
| 2 | RW_ERR_FLAG | 0 | Error flag for invalid read/write address. The error flag asserts during a SPI read if the target address does not exist. The error flag also asserts when the target address of a SPI write does not exist or is read only. <br> No error. <br> Error. | $0 \times 0$ | R |
| 1 | SCLK_ERR_FLAG | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Error flag for the detection of the correct number of SCLK cycles in a SPI frame. <br> No error. <br> Error. | $0 \times 0$ | R |
| 0 | CRC_ERR_FLAG | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Error flag that determines if a CRC error occurred during a register write. No error. <br> Error. | $0 \times 0$ | R |

## BURST ENABLE REGISTER

Address: 0x05, Reset: 0x00, Name: BURST_EN
The burst enable register allows the user to enable or disable burst mode. When enabled, the user can send multiple consecutive SPI commands without deasserting $\overline{\mathrm{CS}}$.

Table 14. Bit Descriptions for BURST_EN

| Bits | Bit Name | Settings | Description | Default | Access |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 1]$ | Reserved |  | These bits are reserved; set these bits to 0. | $0 \times 0$ | R |  |
| 0 | BURST_MODE_EN |  | Burst mode enable bit. |  | $0 \times 0$ | R/ $\bar{W}$ |
|  |  | 1 | Disabled. |  |  |  |
|  |  | Enabled. |  |  |  |  |

## SOFTWARE RESET REGISTER

Address: 0x0B, Reset: 0x00, Name: SOFT_RESETB
Use the software reset register to perform a software reset. Consecutively, write 0 xA 3 followed by 0 x 05 to this register, and the registers of the device reset to their default state.

Table 15. Bit Descriptions for SOFT_RESETB

| Bits | Bit Name | Settings | Description | Default | Access |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 0]$ | SOFT_RESETB |  | To perform a software reset, consecutively write 0xA3 followed by 0x05 to this register. | $0 \times 0$ | R |

## ADGS1212

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WGGD-8
Figure 42. 24-Lead Lead Frame Chip Scale Package [LFCSP]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-24-15)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADGS1212BCPZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-15 |
| ADGS1212BCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $24-$ Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-15 |
| EVAL-ADGS1212SDZ |  | Evaluation Board |  |

${ }^{1} Z=$ RoHS Compliant Part.

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
ADGS1212BCPZ ADGS1212BCPZ-RL7 EVAL-ADGS1212SDZ


[^0]:    ${ }^{1}$ Guaranteed by design; not subject to production test.

[^1]:    ${ }^{1} S x$ refers to the $S 1$ to $S 4$ pins, and Dx refers to the D1 to D4 pins.

[^2]:    ${ }^{1}$ Measured with the $1 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{L}}$ and a 20 pF load. $\mathrm{t}_{9}$ determines the maximum SCLK frequency when SDO is used.

