ST72325xx

## 8-bit MCU with 16 to 60K Flash/ROM, ADC, CSS, 5 timers, SPI, SCI, I ${ }^{2}$ C interface

## Features

## - Memories

- 16K to 60K dual voltage High Density Flash (HDFlash) or up to 32 K ROM with read-out protection capability. In-Application Programming and In-Circuit Programming for HDFlash devices
- 512 to 2048 bytes RAM
- HDFlash endurance: 100 cycles, data retention: 40 years at $85^{\circ} \mathrm{C}$
- Clock, reset and supply management
- Enhanced low voltage supervisor (LVD) for main supply and auxiliary voltage detector (AVD) with interrupt capability
- Clock sources: crystal/ceramic resonator oscillators, internal RC oscillator and bypass for external clock
- PLL for $2 x$ frequency multiplication
- Four Power Saving Modes: Halt, Active-Halt, Wait and Slow
- Clock Security System
- Interrupt management
- Nested interrupt controller
- 14 interrupt vectors plus TRAP and RESET
- Top Level Interrupt (TLI) pin on 64-pin devices
-9/6 external interrupt lines (on 4 vectors)
- Up to 48 I/O ports
- 48/36/32/24 multifunctional bidirectional I/O lines
- 34/26/22/17 alternate function lines
- 16/13/12/10 high sink outputs
- 5 timers
- Main Clock Controller with: Real time base, Beep and Clock-out capabilities

- Configurable watchdog timer
- Two 16-bit timers with: 2 input captures, 2 output compares, external clock input on one timer, PWM and pulse generator modes
- 8-bit PWM Auto-reload timer with: 2 input captures, 4 PWM outputs, output compare and time base interrupt, external clock with event detector
- 3 Communication interfaces
- SPI synchronous serial interface
- SCl asynchronous serial interface
$-I^{2} \mathrm{C}$ multimaster interface
- 1 Analog peripheral (low current coupling)
- 10-bit ADC with up to 16 robust input ports
- Instruction set
- 8-bit Data Manipulation
- 63 Basic Instructions
- 17 main Addressing Modes
- 8 x 8 Unsigned Multiply Instruction
- Development tools
- Full hardware/software development package
- DM (Debug module)

Table 1. Device summary

| Features | $\begin{gathered} \text { ST72325S4 / } \\ \text { ST72325J4 / ST72325K4 } \end{gathered}$ | $\begin{gathered} \text { ST72325S6 / } \\ \text { ST72325J6 / ST72325K6 } \end{gathered}$ | ST72325J7 | $\begin{array}{\|c\|} \hline \text { ST72325R9 / } \\ \text { ST72325AR9 / } \\ \text { ST72325C9 /ST72325J9 } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: |
| Program memory - bytes | Flash/ROM 16K | Flash/ROM 32K | Flash 48K | Flash 60K |
| RAM (stack) - bytes | 512 (256) | 1024(256) | 1536 (256) | 2048(256) |
| Operating Voltage | 3.8 V to 5.5 V |  |  |  |
| Temp. Range | up to $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |
| Package | LQFP48(S), LQFP44/SDIP42 (J), LQFP32/DIP32 (K) | LQFP48(S) , LQFP44/ SDIP42 (J), LQFP32/DIP32 (K) | LQFP44 (J) | $\begin{array}{\|c\|} \hline \text { LQFP64 } 14 \times 14(\mathrm{R}), \text { LQFP64 } \\ \text { 10x10(AR), LQFP48(C), } \\ \text { LQFP44 (J) } \end{array}$ |

## Table of Contents

1 DESCRIPTION ..... 7
2 PIN DESCRIPTION ..... 8
3 REGISTER \& MEMORY MAP ..... 17
4 FLASH PROGRAM MEMORY ..... 21
4.1 INTRODUCTION ..... 21
4.2 MAIN FEATURES ..... 21
4.3 STRUCTURE ..... 21
4.3.1 Read-out Protection ..... 21
4.4 ICC INTERFACE ..... 22
4.5 ICP (IN-CIRCUIT PROGRAMMING) ..... 23
4.6 IAP (IN-APPLICATION PROGRAMMING) ..... 23
4.7 RELATED DOCUMENTATION ..... 23
4.7.1 Register Description ..... 23
5 CENTRAL PROCESSING UNIT ..... 24
5.1 INTRODUCTION ..... 24
5.2 MAIN FEATURES ..... 24
5.3 CPU REGISTERS ..... 24
6 SUPPLY, RESET AND CLOCK MANAGEMENT ..... 27
6.1 PHASE LOCKED LOOP ..... 27
6.2 MULTI-OSCILLATOR (MO) ..... 28
6.3 RESET SEQUENCE MANAGER (RSM) ..... 29
6.3.1 Introduction ..... 29
6.3.2 Asynchronous External RESET pin ..... 29
6.3.3 External Power-On RESET ..... 30
6.3.4 Internal Low Voltage Detector (LVD) RESET ..... 30
6.3.5 Internal Watchdog RESET ..... 30
6.4 SYSTEM INTEGRITY MANAGEMENT (SI) ..... 31
6.4.1 Low Voltage Detector (LVD) ..... 31
6.4.2 Auxiliary Voltage Detector (AVD) ..... 32
6.4.3 Clock Security System (CSS) ..... 34
6.4.4 Low Power Modes ..... 34
6.4.5 Register Description ..... 35
7 INTERRUPTS ..... 36
7.1 INTRODUCTION ..... 36
7.2 MASKING AND PROCESSING FLOW ..... 36
7.3 INTERRUPTS AND LOW POWER MODES ..... 38
7.4 CONCURRENT \& NESTED MANAGEMENT ..... 38
7.5 INTERRUPT REGISTER DESCRIPTION ..... 39
7.6 EXTERNAL INTERRUPTS ..... 41
7.6.1 I/O Port Interrupt Sensitivity ..... 41
7.7 EXTERNAL INTERRUPT CONTROL REGISTER (EICR) ..... 43
8 POWER SAVING MODES ..... 45
8.1 INTRODUCTION ..... 45
8.2 SLOW MODE ..... 45

## Table of Contents

8.3 WAIT MODE ..... 46
8.4 ACTIVE-HALT AND HALT MODES ..... 47
8.4.1 ACTIVE-HALT MODE ..... 47
8.4.2 HALT MODE ..... 48
9 I/O PORTS ..... 50
9.1 INTRODUCTION ..... 50
9.2 FUNCTIONAL DESCRIPTION ..... 50
9.2.1 Input Modes ..... 50
9.2.2 Output Modes ..... 50
9.2.3 Alternate Functions ..... 50
9.3 I/O PORT IMPLEMENTATION ..... 53
9.4 LOW POWER MODES ..... 53
9.5 INTERRUPTS ..... 53
9.5.1 I/O Port Implementation ..... 54
10 ON-CHIP PERIPHERALS ..... 56
10.1 WATCHDOG TIMER (WDG) ..... 56
10.1.1 Introduction ..... 56
10.1.2 Main Features ..... 56
10.1.3 Functional Description ..... 56
10.1.4 How to Program the Watchdog Timeout ..... 57
10.1.5 Low Power Modes ..... 59
10.1.6 Hardware Watchdog Option ..... 59
10.1.7 Using Halt Mode with the WDG (WDGHALT option) ..... 59
10.1.8 Interrupts ..... 59
10.1.9 Register Description ..... 59
10.2 MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK AND BEEPER (MCC/RTC) ..... 61
10.2.1 Programmable CPU Clock Prescaler ..... 61
10.2.2 Clock-out Capability ..... 61
10.2.3 Real Time Clock Timer (RTC) ..... 61
10.2.4 Beeper ..... 61
10.2.5 Low Power Modes ..... 62
10.2.6 Interrupts ..... 62
10.2.7 Register Description ..... 62
10.3 PWM AUTO-RELOAD TIMER (ART) ..... 64
10.3.1 Introduction ..... 64
10.3.2 Functional Description ..... 65
10.3.3 Register Description ..... 69
10.4 16-BIT TIMER ..... 73
10.4.1 Introduction ..... 73
10.4.2 Main Features ..... 73
10.4.3 Functional Description ..... 73
10.4.4 Low Power Modes ..... 85
10.4.5 Interrupts ..... 85
10.4.6 Summary of Timer Modes ..... 85
10.4.7 Register Description ..... 86
10.5 SERIAL PERIPHERAL INTERFACE (SPI) ..... 92

## Table of Contents

10.5.1 Introduction ..... 92
10.5.2 Main Features ..... 92
10.5.3 General Description ..... 92
10.5.4 Clock Phase and Clock Polarity ..... 96
10.5.5 Error Flags ..... 97
10.5.6 Low Power Modes ..... 99
10.5.7 Interrupts ..... 99
10.5.8 Register Description ..... 100
10.6 SERIAL COMMUNICATIONS INTERFACE (SCI) ..... 103
10.6.1 Introduction ..... 103
10.6.2 Main Features ..... 103
10.6.3 General Description ..... 103
10.6.4 Functional Description ..... 105
10.6.5 Low Power Modes ..... 112
10.6.6 Interrupts ..... 112
10.6.7 Register Description ..... 113
10.7 I2C BUS INTERFACE (I2C) ..... 119
10.7.1 Introduction ..... 119
10.7.2 Main Features ..... 119
10.7.3 General Description ..... 119
10.7.4 Functional Description ..... 121
10.7.5 Low Power Modes ..... 125
10.7.6 Interrupts ..... 125
10.7.7 Register Description ..... 126
10.8 10-BIT A/D CONVERTER (ADC) ..... 132
10.8.1 Introduction ..... 132
10.8.2 Main Features ..... 132
10.8.3 Functional Description ..... 133
10.8.4 Low Power Modes ..... 133
10.8.5 Interrupts ..... 133
10.8.6 Register Description ..... 134
11 INSTRUCTION SET ..... 136
11.1 CPU ADDRESSING MODES ..... 136
11.1.1 Inherent ..... 137
11.1.2 Immediate ..... 137
11.1.3 Direct ..... 137
11.1.4 Indexed (No Offset, Short, Long) ..... 137
11.1.5 Indirect (Short, Long) ..... 137
11.1.6 Indirect Indexed (Short, Long) ..... 138
11.1.7 Relative mode (Direct, Indirect) ..... 138
11.2 INSTRUCTION GROUPS ..... 139
12 ELECTRICAL CHARACTERISTICS ..... 142
12.1 PARAMETER CONDITIONS ..... 142
12.1.1 Minimum and Maximum values ..... 142
12.1.2 Typical values ..... 142
12.1.3 Typical curves ..... 142
12.1.4 Loading capacitor ..... 142
12.1.5 Pin input voltage ..... 142

## Table of Contents

12.2 ABSOLUTE MAXIMUM RATINGS ..... 143
12.2.1 Voltage Characteristics ..... 143
12.2.2 Current Characteristics ..... 143
12.2.3 Thermal Characteristics ..... 144
12.3 OPERATING CONDITIONS ..... 144
12.3.1 General Operating Conditions ..... 144
12.3.2 Operating Conditions with Low Voltage Detector (LVD) ..... 145
12.3.3 Auxiliary Voltage Detector (AVD) Thresholds ..... 145
12.3.4 External Voltage Detector (EVD) Thresholds ..... 145
12.4 SUPPLY CURRENT CHARACTERISTICS ..... 146
12.4.1 CURRENT CONSUMPTION ..... 146
12.4.2 Supply and Clock Managers ..... 147
12.4.3 On-Chip Peripherals ..... 148
12.5 CLOCK AND TIMING CHARACTERISTICS ..... 149
12.5.1 General Timings ..... 149
12.5.2 External Clock Source ..... 149
12.5.3 Crystal and Ceramic Resonator Oscillators ..... 150
12.5.4 RC Oscillators ..... 153
12.5.5 Clock Security System (CSS) ..... 154
12.5.6 PLL Characteristics ..... 154
12.6 MEMORY CHARACTERISTICS ..... 155
12.6.1 RAM and Hardware Registers ..... 155
12.6.2 FLASH Memory ..... 155
12.7 EMC CHARACTERISTICS ..... 156
12.7.1 Functional EMS (Electro Magnetic Susceptibility) ..... 156
12.7.2 Electro Magnetic Interference (EMI) ..... 157
12.7.3 Absolute Maximum Ratings (Electrical Sensitivity) ..... 158
12.8 I/O PORT PIN CHARACTERISTICS ..... 159
12.8.1 General Characteristics ..... 159
12.8.2 Output Driving Current ..... 160
12.9 CONTROL PIN CHARACTERISTICS ..... 162
12.9.1 Asynchronous RESET Pin ..... 162
12.9.2 ICCSEL/VPP Pin ..... 164
12.10TIMER PERIPHERAL CHARACTERISTICS ..... 165
12.10.1 8-Bit PWM-ART Auto-Reload Timer ..... 165
12.10.2 16-Bit Timer ..... 165
12.11COMMUNICATION INTERFACE CHARACTERISTICS ..... 166
12.11.1 SPI - Serial Peripheral Interface ..... 166
12.11.2 I2C - Inter IC Control Interface ..... 168
12.1210-BIT ADC CHARACTERISTICS ..... 170
12.12.1 Analog Power Supply and Reference Pins ..... 172
12.12.2 General PCB Design Guidelines ..... 172
12.12.3 ADC Accuracy ..... 173
13 PACKAGE CHARACTERISTICS ..... 174
13.1 PACKAGE MECHANICAL DATA ..... 174
13.2 THERMAL CHARACTERISTICS ..... 179

## Table of Contents

13.3 SOLDERING INFORMATION ..... 180
14 ST72325 DEVICE CONFIGURATION AND ORDERING INFORMATION ..... 181
14.1 FLASH OPTION BYTES ..... 181
14.2 DEVICE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE ..... 183
14.3 DEVELOPMENT TOOLS ..... 187
14.3.1 Starter kits ..... 187
14.3.2 Development and debugging tools ..... 187
14.3.3 Programming tools ..... 187
14.3.4 Socket and Emulator Adapter Information ..... 188
14.4 ST7 APPLICATION NOTES ..... 189
15 KNOWN LIMITATIONS ..... 192
15.1 ALL DEVICES ..... 192
15.1.1 Unexpected Reset Fetch ..... 192
15.1.2 External interrupt missed ..... 192
15.1.3 Clearing active interrupts outside interrupt routine ..... 193
15.1.4 SCI Wrong Break duration ..... 194
15.1.5 16-bit Timer PWM Mode ..... 194
15.1.6 TIMD set simultaneously with OC interrupt ..... 194
15.1.7 I2C Multimaster ..... 194
15.1.8 Pull-up always active on PE2 ..... 195
15.1.9 ADC accuracy 16/32K Flash devices ..... 195
16 REVISION HISTORY ..... 196

## 1 DESCRIPTION

The ST72F325 Flash and ST72325 ROM devices are members of the ST7 microcontroller family designed for mid-range applications.
They are derivatives of the ST72321 and ST72324 devices, with enhanced characteristics and robust Clock Security System.
All devices are based on a common industrystandard 8-bit core, featuring an enhanced instruction set and are available with Flash or ROM program memory. The ST7 family architecture offers both power and flexibility to software developers, enabling the design of highly efficient and compact application code.
The on-chip peripherals include an A/D converter, a PWM Autoreload timer, 2 general purpose timers, $I^{2} \mathrm{C}$ bus, SPI interface and an SCI interface.
For power economy, microcontroller can switch dynamically into WAIT, SLOW, ACTIVE-HALT or

HALT mode when the application is in idle or stand-by state.
Typical applications are consumer, home, office and industrial products.
The devices feature an on-chip Debug Module (DM) to support in-circuit debugging (ICD). For a description of the DM registers, refer to the ST7 ICC Protocol Reference Manual.
Main Differences with ST72321:

- LQFP48 and LQFP32 packages
- Clock Security System
- Internal RC, Readout protection, LVD and PLL without limitations
- Negative current injection not allowed on I/O port PB0 (instead of PC6).
- External interrupts have Exit from Active Halt mode capability.

Figure 1. Device Block Diagram


## 2 PIN DESCRIPTION

Figure 2. 64-Pin LQFP 14x14 and 10x10 Package Pinout


Figure 3. 48-Pin LQFP 7x7 Device Pinout


Figure 4. 44/42-Pin LQFP Package Pinouts


Figure 5. 32-Pin LQFP/DIP Package Pinouts


## PIN DESCRIPTION (Cont'd)

For external pin connection guidelines, refer to See "ELECTRICAL CHARACTERISTICS" on page 142.
Legend / Abbreviations for Table 2 and Table 3:
Type:
I = input, O = output, S = supply
Input level: $\quad \mathrm{A}=$ Dedicated analog input
In/Output level: $\mathrm{C}=\mathrm{CMOS} 0.3 \mathrm{~V}_{\mathrm{DD}} / 0.7 \mathrm{~V} \mathrm{DD}$
$\mathrm{C}_{\mathrm{T}}=\mathrm{CMOS} 0.3 \mathrm{~V}_{\mathrm{DD}} / 0.7 \mathrm{~V}_{\mathrm{DD}}$ with input trigger
Output level: $\quad \mathrm{HS}=20 \mathrm{~mA}$ high sink (on N -buffer only)
Port and control configuration:

- Input: $\quad$ float = floating, wpu = weak pull-up, int = interrupt ${ }^{1)}$, ana $=$ analog
- Output: $\quad \mathrm{OD}=$ open drain $^{2)}, \mathrm{PP}=$ push-pull

Refer to "/O PORTS" on page 50 for more details on the software configuration of the I/O ports.
The RESET configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state.
= Pin not connected in ST72325S devices

Table 2. LQFP64/48/44 and SDIP42 Device Pin Descriptions

| Pin $\mathrm{n}^{\circ}$ |  |  |  |  | Pin Name | $\stackrel{\otimes}{\stackrel{\circ}{2}}$ | Level |  | Port |  |  |  |  | Main function (after reset) | Alternate function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { J } \\ & 0 \\ & 0 \\ & \hline \mathbf{O} \end{aligned}$ | 0 <br> 0 <br> O <br> d <br> U | $\begin{array}{\|c} \hline 0 \\ 0 \\ 0 \\ 0 \\ \mathbf{u} \\ \mathbf{O} \end{array}$ | $\begin{aligned} & J \\ & \underset{U}{\mathbf{1}} \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ~ } \\ & \frac{1}{\overline{0}} \\ & \text { 人 } \end{aligned}$ |  |  |  | $\stackrel{\square}{7}$ | Input |  |  | Output |  |  |  |
|  |  |  |  |  |  |  | $\stackrel{\text { 을 }}{ }$ | O | $\begin{array}{\|l\|} \hline \stackrel{\rightharpoonup}{\sigma} \\ \underline{\underline{0}} \\ \hline \end{array}$ |  | $\begin{aligned} & \hline \boldsymbol{\pi} \\ & \stackrel{\pi}{\omega} \end{aligned}$ | O | $\frac{\square}{2}$ |  |  |
| 1 | 2 | - | - | - | PE4 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  | X | X | Port E4 |  |
| 2 | -4) | - | - | - | PE5 (HS) | I/O | $\mathrm{C}_{T}$ | HS | X | X |  | X | X | Port E5 |  |
| 3 | -4) | - | - | - | PE6 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  | X | X | Port E6 |  |
| 4 | -4) | - | - | - | PE7 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  | X | X | Port E7 |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | PWM Output 3 |
| 5 | 3 | 3 | 2 | 39 | PB0/PWM3 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei2 |  | X | X | Port B0 | Caution: Negative current injection not allowed on this pin |
| 6 | 4 | 4 | 3 | 40 | PB1/PWM2 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei2 |  | X | X | Port B1 | PWM Output 2 |
| 7 | 5 | 5 | 4 | 41 | PB2/PWM1 | I/O | $\mathrm{C}_{T}$ |  | X | ei2 |  | X | X | Port B2 | PWM Output 1 |
| 8 | 6 | 6 | 5 | 42 | PB3/PWM0 | I/O | $\mathrm{C}_{T}$ |  | X | ei2 |  | X | X | Port B3 | PWM Output 0 |
| 9 | 7 | 7 | 6 | 1 | PB4 (HS)/ARTCLK | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | ei3 |  | X | X | Port B4 | PWM-ART External Clock |
| 10 | 8 | - | - | - | PB5 / ARTIC1 | 1/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei3 |  | X | X | Port B5 | PWM-ART Input Capture 1 |
| 11 | -4) | - | - | - | PB6 / ARTIC2 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei3 |  | X | X | Port B6 | PWM-ART Input Capture 2 |
| 12 | -4) | - | - | - | PB7 | 1/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei3 |  | X | X | Port B7 |  |
| 13 | 9 | 9 | 7 | 2 | PDO/AIN0 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X | X | X | X | Port D0 | ADC Analog Input 0 |
| 14 | 19 | 10 | 8 | 3 | PD1/AIN1 | I/O | $\mathrm{C}_{T}$ |  | X | X | X | X | X | Port D1 | ADC Analog Input 1 |
| 15 | 11 | 11 | 9 | 4 | PD2/AIN2 | I/O | $\mathrm{C}_{T}$ |  | X | X | X | X | X | Port D2 | ADC Analog Input 2 |
| 16 | 12 | 12 | 10 | 5 | PD3/AIN3 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X | X | X | X | Port D3 | ADC Analog Input 3 |


| Pin $\mathrm{n}^{\circ}$ |  |  |  |  | Pin Name | $\stackrel{\text { O2 }}{2}$ | Level |  | Port |  |  |  |  |  | Main function (after reset) | Alternate function |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { J } \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|l} \hline 0 \\ 0 \\ d \\ 0 \\ \mathbf{U} \\ \hline \mathbf{O} \\ \hline \end{array}$ | 0 <br> 0 <br> 0 <br> 0 <br> $\vdots$ <br> 0 <br> 1 | $\begin{aligned} & \underset{J}{J} \\ & \frac{1}{U 1} \\ & \mathbf{O} \end{aligned}$ | $\begin{aligned} & \text { N } \\ & \frac{\overline{1}}{\mathbf{0}} \end{aligned}$ |  |  |  | $\pm$ | Input |  |  |  | Output |  |  |  |  |
|  |  |  |  |  |  |  | 을 | $\frac{2}{3}$ | $\begin{aligned} & \overline{\tilde{\sigma}} \\ & \text { on } \end{aligned}$ | $\begin{array}{\|c\|} \hline \frac{2}{3} \\ \hline \end{array}$ | $\pm$ | $\underset{\sim}{\widetilde{\top}}$ | O | 2 |  |  |  |
| 17 | 13 | 13 | 11 | 6 | PD4/AIN4 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port D4 | ADC Anal | nput 4 |
| 18 | 14 | 14 | 12 | 7 | PD5/AIN5 | I/O | $\mathrm{C}_{T}$ |  | X | X |  | X | X | X | Port D5 | ADC Anal | Input 5 |
| 19 | -4) | - | - | - | PD6/AIN6 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port D6 | ADC Ana | nput 6 |
| 20 | -4) | - | - | - | PD7/AIN7 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port D7 | ADC Anal | Input 7 |
| 21 | 15 | 15 | 13 | 8 | $\mathrm{V}_{\text {AREF }}{ }^{6)}$ | I |  |  |  |  |  |  |  |  | Analog Reference Voltage for ADC |  |  |
| 22 | 16 | 16 | 14 | 9 | $\mathrm{V}_{\text {SSA }}{ }^{6)}$ | S |  |  |  |  |  |  |  |  | Analog Ground Voltage |  |  |
| 23 | - | - | - | - | $\mathrm{V}_{\mathrm{DL}}{ }^{6}{ }^{6)}$ | S |  |  |  |  |  |  |  |  | Digital Main Supply Voltage |  |  |
| 24 | - | - | - | - | $\mathrm{V}_{\text {SS_3 }}{ }^{6}$ | S |  |  |  |  |  |  |  |  | Digital Ground Voltage |  |  |
| 25 | 17 | 17 | 15 | 10 | PF0/MCO/AIN8 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei | 1 | X | X | X | Port F0 | Main clock out (fosc ${ }^{\text {/2 }}$ | ADC Ana$\log$ Input 8 |
| 26 | 18 | 18 | 16 | 11 | PF1 (HS)/BEEP | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | ei | 1 |  | X | X | Port F1 | Beep signa | output |
| 27 | 19 | 19 | 17 | 12 | PF2 (HS) | I/O | $\mathrm{C}_{\text {T }}$ | HS | X |  | ei1 |  | X | X | Port F2 |  |  |
| 28 | -4) | - | - | - | PF3/OCMP2_A/ AIN9 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port F3 | Timer A Output Compare 2 | ADC Analog Input 9 |
| 29 | 20 | 20 | 18 | 13 | PF4/OCMP1_A/ AIN10 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port F4 | Timer A Output Compare 1 | ADC Analog Input 10 |
| 30 | -4) | - | - | - | PF5/ICAP2_A/ AIN11 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port F5 | Timer A Input Capture 2 | ADC Analog Input 11 |
| 31 | 21 | 21 | 19 | 14 | PF6 (HS)/ICAP1_A | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port F6 | Timer A Inp | t Capture 1 |
| 32 | 22 | 22 | 20 | 15 | $\begin{aligned} & \hline \text { PF7 (HS)/ } \\ & \text { EXTCLK_A } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port F7 | Timer A Ex Source | rnal Clock |
| 33 | 23 | 23 | 21 | - | $\mathrm{V}_{\mathrm{DD} \_}{ }^{6}{ }^{6}$ | S |  |  |  |  |  |  |  |  | Digital Main Supply Voltage |  |  |
| 34 | 24 | 24 | 22 | - | $\mathrm{V}_{\text {SS_}}{ }^{6}$ ) | S |  |  |  |  |  |  |  |  | Digital Ground Voltage |  |  |
| 35 | 25 | 25 | 23 | 16 | $\begin{aligned} & \text { PCo/OCMP2_B/ } \\ & \text { AIN12 } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C0 | Timer B Output Compare 2 | ADC Analog Input 12 |
| 36 | 26 | 26 | 24 | 17 | PC1/OCMP1_B/ AIN13 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C1 | Timer B Output Compare 1 | ADC Analog Input 13 |
| 37 | 27 | 27 | 25 | 18 | PC2 (HS)/ICAP2_B | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port C2 | Timer B Input Capture 2 |  |
| 38 | 28 | 28 | 26 | 19 | PC3 (HS)/ICAP1_B | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port C3 | Timer B Input Capture 1 |  |
| 39 | 29 | 29 | 27 | 20 | PC4/MISO/ICCDATA | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port C4 | SPI Master <br> In / Slave <br> Out Data | ICC Data Input |
| 40 | 30 | 30 | 28 | 21 | PC5/MOSI/AIN14 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C5 | SPI Master Out / Slave In Data | ADC Ana$\log$ Input 14 |
| 41 | 31 | 31 | 29 | 22 | PC6/SCK/ICCCLK | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port C6 | SPI Serial Clock | ICC Clock Output |


| Pin ${ }^{\circ}$ |  |  |  |  | Pin Name | $\stackrel{0}{2}$ | Level |  | Port |  |  |  |  |  | Main function (after reset) | Alternate function |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\pm$ | O |  | $J$ <br> 0 <br> 0 <br> 1 | $\begin{aligned} & \text { N } \\ & \frac{\overline{1}}{0} \end{aligned}$ |  |  |  |  | Input |  |  |  | Output |  |  |  |  |
| $\xrightarrow{\stackrel{4}{\mathbf{O}}}$ | $\begin{aligned} & \text { Oit } \\ & \text { O } \end{aligned}$ |  |  |  |  |  | $\stackrel{\rightharpoonup}{0}$ | $\frac{\square}{3}$ | $\begin{array}{\|l\|} \hline \stackrel{\rightharpoonup}{\mathbf{0}} \\ \stackrel{\mathbf{\sigma}}{2} \\ \hline \end{array}$ | $\begin{aligned} & \hline \frac{2}{2} \\ & 3 \\ & \hline \end{aligned}$ | $\pm$ | $\frac{\tilde{\pi}}{\pi}$ | O | 믄 |  |  |  |
| 42 | 32 | 32 | 30 | 23 | PC7/SS/AIN15 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C7 | SPI Slave Select (active low) | ADC Ana$\log$ Input 15 |
| 43 | -4) | - | - | - | PAO | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei |  |  | X | X | Port A0 |  |  |
| 44 | -4) | - | - | - | PA1 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei |  |  | X | X | Port A1 |  |  |
| 45 | 33 | - | - | - | PA2 | 1/O | $\mathrm{C}_{T}$ |  | X | ei |  |  | X | X | Port A2 |  |  |
| 46 | 34 | 34 | 31 | 24 | PA3 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  | ei0 |  | X | X | Port A3 |  |  |
| 47 | 35 | 35 | 32 | 25 | $\mathrm{V}_{\mathrm{D}_{-} 1}{ }^{6}$ | S |  |  |  |  |  |  |  |  | Digital Main Supply Voltage |  |  |
| 48 | 36 | 36 | 33 | 26 | $\mathrm{V}_{\text {SS_1 }}{ }^{6}$ | S |  |  |  |  |  |  |  |  | Digital Ground Voltage |  |  |
| 49 | 37 | 37 | 34 | 27 | PA4 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port A4 |  |  |
| 50 | 38 | 38 | 35 | 28 | PA5 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port A5 |  |  |
| 51 | 39 | 39 | 36 | 29 | PA6 (HS)/SDAI | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  |  |  | T |  | Port A6 | $1^{2} \mathrm{C}$ Data ${ }^{1)}$ |  |
| 52 | 40 | 40 | 37 | 30 | PA7 (HS)/SCLI | 1/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  |  |  | T |  | Port A7 | $\mathrm{I}^{2} \mathrm{C}$ Clock ${ }^{1)}$ |  |
| 53 | 41 | 41 | 38 | 31 | $\mathrm{V}_{\mathrm{PP}} / \mathrm{ICCSEL}$ | I |  |  |  |  |  |  |  |  | Must be tied low. In flash programming mode, this pin acts as the programming voltage input $\mathrm{V}_{\mathrm{PP}}$. See Section 12.9.2 for more details. High voltage must not be applied to ROM devices |  |  |
| 54 | 42 | 42 | 39 | 32 | RESET | I/O | $\mathrm{C}_{\mathrm{T}}$ |  |  |  |  |  |  |  | Top priority non maskable interrupt. |  |  |
| 55 | - | - | - | - | EVD |  |  |  |  |  |  |  |  |  | External voltage detector |  |  |
| 56 | - | - | - | - | TLI | I | $\mathrm{C}_{\mathrm{T}}$ |  |  |  | X |  |  |  | Top level interrupt input pin |  |  |
| 57 | 43 | 43 | 40 | 33 | $\mathrm{V}_{\text {SS_2 }}{ }^{6}$ | S |  |  |  |  |  |  |  |  | Digital Ground Voltage |  |  |
| 58 | 44 | 44 | 41 | 34 | OSC2 ${ }^{3}$ | I/O |  |  |  |  |  |  |  |  | Resonator oscillator inverter output |  |  |
| 59 | 45 | 45 | 42 | 35 | OSC1 ${ }^{3}$ | I |  |  |  |  |  |  |  |  | External clock input or Resonator oscillator inverter input |  |  |
| 60 | 46 | 46 | 43 | 36 | $\mathrm{V}_{\mathrm{DD} \_}{ }^{6}{ }^{\text {f }}$ | S |  |  |  |  |  |  |  |  | Digital Main Supply Voltage |  |  |
| 61 | 47 | 47 | 44 | 37 | PE0/TDO | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port E0 | SCI Transmit Data Out |  |
| 62 | 48 | 48 | 1 | 38 | PE1/RDI | I/O | $\mathrm{C}_{T}$ |  | X | X |  |  | X | X | Port E1 | SCI Receive Data In |  |
| 63 | 1 | - | - | - | PE2 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | $\mathrm{X}^{4}$ | $\mathrm{X}^{4}$ | Port E2 |  |  |
| 64 | -4) | - | - | - | PE3 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port E3 |  |  |

Table 3. LQFP32/DIP32 Device Pin Description

| Pin $\mathrm{n}^{\circ}$ |  | Pin Name | $\stackrel{0}{\stackrel{\circ}{2}}$ | Level |  | Port |  |  |  |  |  | Main function (after reset) | Alternate function |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N | N |  |  | $\begin{aligned} & \text { I } \\ & \text { 믈 } \end{aligned}$ | $\pm$ | Input |  |  |  | Output |  |  |  |  |
| - | $\frac{0}{\mathbf{0}}$ |  |  |  | $\stackrel{\square}{3}$ | $$ | $\frac{3}{3}$ | $\pm$ | $\stackrel{\widetilde{5}}{\mathbf{N}}$ | ৪ | 믐 |  |  |  |
| 1 | 4 | $\mathrm{V}_{\text {AREF }}{ }^{6}$ | 1 |  |  |  |  |  |  |  |  | Analog Reference Voltage for ADC |  |  |
| 2 | 5 | $\mathrm{V}_{\text {SSA }}{ }^{6)}$ | S |  |  |  |  |  |  |  |  | Analog Ground Voltage |  |  |
| 3 | 6 | PFO/MCO/AIN8 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei1 |  | X | X | X | Port F0 | Main clock out ( $\mathrm{fosc}^{2}$ 2) | ADC Analog Input 8 |
| 4 | 7 | PF1 (HS)/BEEP | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | ei1 |  |  | X | X | Port F1 | Beep signal output |  |
| 5 | 8 | $\begin{aligned} & \text { PF4/OCMP1_A/ } \\ & \text { AIN10 } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port F4 | Timer A Output Compare 1 | ADC Analog Input 10 |
| 6 | 9 | PF6 (HS)/ICAP1_A | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port F6 | Timer A Input Capture 1 |  |
| 7 | 10 | $\begin{aligned} & \text { PF7 (HS)/ } \\ & \text { EXTCLK_A } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port F7 | Timer A External Clock Source |  |
| 8 | 11 | $\begin{aligned} & \text { PC0/OCMP2_B/ } \\ & \text { AIN12 } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C0 | Timer B Output Compare 2 | ADC Analog Input 12 |
| 9 | 12 | $\begin{aligned} & \text { PC1/OCMP1_B/ } \\ & \text { AIN13 } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C1 | Timer B Output Compare 1 | ADC Analog Input 13 |
| 10 | 13 | PC2 (HS)/ICAP2_B | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port C2 | Timer B Input Capture 2 |  |
| 11 | 14 | PC3 (HS)/ICAP1_B | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port C3 | Timer B Input Capture 1 |  |
| 12 | 15 | $\begin{aligned} & \hline \text { PC4/MISO/ICCDA- } \\ & \text { TA } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port C4 | SPI Master In / Slave Out Data | ICC Data Input |
| 13 | 16 | PC5/MOSI/AIN14 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C5 | SPI Master Out/ Slave In Data | ADC Analog Input 14 |
| 14 | 17 | PC6/SCK/ICCCLK | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port C6 | SPI Serial Clock | ICC Clock Output |
| 15 | 18 | PC7/SS/AIN15 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C7 | SPI Slave Select (active low) | ADC Analog Input 15 |
| 16 | 19 | PA3 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  | ei0 |  | X | X | Port A3 |  |  |
| 17 | 20 | PA4 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port A4 |  |  |
| 18 | 21 | PA6 (HS)/SDAI | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  |  |  | T |  | Port A6 | $\mathrm{I}^{2} \mathrm{C}$ Data ${ }^{1)}$ |  |
| 19 | 22 | PA7 (HS)/SCLI | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  |  |  | T |  | Port A7 | $1^{2} \mathrm{C}$ Clock ${ }^{11}$ |  |
| 20 | 23 | VPP/ ICCSEL | 1 |  |  |  |  |  |  |  |  | Must be tied low. In flash programming mode, this pin acts as the programming voltage input $\mathrm{V}_{\mathrm{PP}}$. See Section 12.9.2 for more details. High voltage must not be applied to ROM devices |  |  |
| 21 | 24 | RESET | I/O | $\mathrm{C}_{\mathrm{T}}$ |  |  |  |  |  |  |  | Top priority non maskable interrupt. |  |  |
| 22 | 25 | $\mathrm{V}_{\text {SS_2 }}{ }^{6}$ | S |  |  |  |  |  |  |  |  | Digital Ground Voltage |  |  |
| 23 | 26 | OSC2 ${ }^{3)}$ | I/O |  |  |  |  |  |  |  |  | Resonator oscillator inverter output |  |  |
| 24 | 27 | OSC1 ${ }^{3}$ | 1 |  |  |  |  |  |  |  |  | External clock input or Resonator oscillator inverter input |  |  |
| 25 | 28 | $\mathrm{V}_{\mathrm{DD}}{ }^{6}{ }^{6)}$ | S |  |  |  |  |  |  |  |  | Digital Main Supply Voltage |  |  |
| 26 | 29 | PE0/TDO | I/O | $\mathrm{C}_{T}$ |  | X | X |  |  | X | X | Port E0 | SCI Transmit Data Out |  |
| 27 | 30 | PE1/RDI | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port E1 | SCI Receive Data In |  |


| Pin $\mathrm{n}^{\circ}$ |  | Pin Name | $\stackrel{\stackrel{\circ}{2}}{\stackrel{\circ}{2}}$ | Level |  | Port |  |  |  |  |  | Main function (after reset) | Alternate function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N |  |  |  | $\begin{aligned} & \text { 글 } \\ & \underline{\underline{I}} \end{aligned}$ | $\begin{aligned} & \stackrel{Z}{3} \\ & \frac{2}{Z} \\ & 0 \end{aligned}$ | Input |  |  |  | Output |  |  |  |
| - | $\frac{\square}{\overline{0}}$ |  |  |  |  | $\begin{array}{\|l\|} \hline \stackrel{\rightharpoonup}{\sigma} \\ \stackrel{\rightharpoonup}{7} \end{array}$ | $\frac{7}{3}$ | $. \pm$ |  | O | 0 |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  | PWM Output 3 |
| 28 | 31 | PB0/PWM3 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei | 2 |  | X | X | Port B0 | Caution: Negative current injection not allowed on this pin |
| 29 | 32 | PB3/PWM0 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X |  | ei2 |  | X | X | Port B3 | PWM Output 0 |
| 30 | 1 | PB4 (HS)/ARTCLK | 1/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | ei | 3 |  | X | X | Port B4 | PWM-ART External Clock |
| 31 | 2 | PDO/AINO | I/O | $\mathrm{C}_{T}$ |  | X | X |  | X | X | X | Port D0 | ADC Analog Input 0 |
| 32 | 3 | PD1/AIN1 | 1/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port D1 | ADC Analog Input 1 |

Notes for Table 2 and Table 3:

1. In the interrupt input column, "eiX" defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input, else the configuration is floating interrupt input.
2. In the open drain output column, "T" defines a true open drain I/O (P-Buffer and protection diode to $\mathrm{V}_{\mathrm{DD}}$ are not implemented). See See "I/O PORTS" on page 50. and Section 12.8 I/O PORT PIN CHARACTERISTICS for more details.
3. OSC1 and OSC2 pins connect a crystal/ceramic resonator, or an external source to the on-chip oscillator; see Section 1 DESCRIPTION and Section 12.5 CLOCK AND TIMING CHARACTERISTICS for more details.
4. On the chip, each I/O port may have up to 8 pads:

- In all devices except 48-pin ST72325C, pads that are not bonded to external pins are forced by hardware in input pull-up configuration after reset. The configuration of these pads must be kept at reset state to avoid added current consumption.
- In 48-pin ST72325C devices, unbonded pads PA0, PA1, PB6, PB7, PD6, PD7, PE3, PE5, PE6, PE7, PF3 and PF5) are in input floating configuration after reset. To avoid added current consumption, the application must force these ports in input pull-up state by writing to the OR and DDR registers after reset. This initialization is not necessary in 48-pin ST72325S devices.

5. Pull-up always activated on PE2 see limitation Section 15.1.8.
6. It is mandatory to connect all available $V_{D D}$ and $V_{\text {REF }}$ pins to the supply voltage and all $V_{S S}$ and $V_{S S A}$ pins to ground.

## 3 REGISTER \& MEMORY MAP

As shown in Figure 6, the MCU is capable of addressing 64K bytes of memories and I/O registers.
The available memory locations consist of 128 bytes of register locations, up to 2Kbytes of RAM and up to 60Kbytes of user program memory. The RAM space includes up to 256 bytes for the stack from 0100h to 01FFh.

The highest address bytes contain the user reset and interrupt vectors.

IMPORTANT: Memory locations marked as "Reserved" must never be accessed. Accessing a reseved area can have unpredictable effects on the device.

## Related Documentation

AN 985: Executing Code in ST7 RAM

Figure 6. Memory Map


Table 4. Hardware Register Map

| Address | Block | Register Label | Register Name | Reset Status | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0000h 0001h 0002h | Port A | PADR <br> PADDR <br> PAOR | Port A Data Register <br> Port A Data Direction Register <br> Port A Option Register | $\begin{aligned} & 00 h^{1)} \\ & 00 h \\ & 00 h \end{aligned}$ | $\begin{aligned} & \text { R/W } \\ & \text { R/W } \\ & \text { R/W } \end{aligned}$ |
| 0003h 0004h 0005h | Port B | $\begin{aligned} & \text { PBDR } \\ & \text { PBDDR } \\ & \text { PBOR } \end{aligned}$ | Port B Data Register <br> Port B Data Direction Register <br> Port B Option Register | $\begin{aligned} & 00 h^{1)} \\ & 00 h \\ & 00 h \end{aligned}$ | R/W R/W <br> R/W |
| $\begin{aligned} & 0006 \mathrm{~h} \\ & 0007 \mathrm{~h} \\ & 0008 \mathrm{~h} \end{aligned}$ | Port C | PCDR PCDDR PCOR | Port C Data Register <br> Port C Data Direction Register <br> Port C Option Register | $\begin{gathered} 00 h^{1)} \\ 00 \mathrm{~h} \\ 00 \mathrm{~h} \end{gathered}$ | R/W <br> R/W <br> R/W |
| 0009h <br> 000Ah 000Bh | Port D | PDDR PDDDR PDOR | Port D Data Register <br> Port D Data Direction Register <br> Port D Option Register | $\begin{gathered} 00 h^{1)} \\ 00 h \\ 00 h \end{gathered}$ | $\begin{aligned} & \text { R/W } \\ & \text { R/W } \\ & \text { R/W } \end{aligned}$ |
| 000Ch 000Dh 000Eh | Port E | $\begin{aligned} & \text { PEDR } \\ & \text { PEDDR } \\ & \text { PEOR } \end{aligned}$ | Port E Data Register <br> Port E Data Direction Register <br> Port E Option Register | $\begin{aligned} & 00 h^{1)} \\ & 00 h \\ & 00 h \end{aligned}$ | R/W R/W ${ }^{2}$ R/W2) |
| 000Fh 0010h 0011h | Port F | PFDR PFDDR PFOR | Port F Data Register <br> Port F Data Direction Register <br> Port F Option Register | $\begin{gathered} 00 h^{1)} \\ 00 h \\ 00 h \end{gathered}$ | R/W <br> R/W <br> R/W |
| $\begin{aligned} & 0018 \mathrm{~h} \\ & 0019 \mathrm{~h} \\ & 001 \mathrm{~h} \\ & 001 \mathrm{Bh} \\ & 001 \mathrm{Ch} \\ & 001 \mathrm{Dh} \\ & 001 \mathrm{Eh} \end{aligned}$ | $1^{2} \mathrm{C}$ | $\begin{aligned} & \text { I2CCR } \\ & \text { I2CSR1 } \\ & \text { I2CSR2 } \\ & \text { I2CCCR } \\ & \text { I2COAR1 } \\ & \text { I2COAR2 } \\ & \text { I2CDR } \end{aligned}$ | $1^{2} \mathrm{C}$ Control Register $1^{2} \mathrm{C}$ Status Register 1 $\mathrm{I}^{2} \mathrm{C}$ Status Register 2 $1^{2} \mathrm{C}$ Clock Control Register $1^{2} \mathrm{C}$ Own Address Register 1 $\mathrm{I}^{2} \mathrm{C}$ Own Address Register2 $\mathrm{I}^{2} \mathrm{C}$ Data Register | 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h | R/W <br> Read Only <br> Read Only <br> R/W <br> R/W <br> R/W <br> R/W |
| 001Fh 0020h | Reserved Area (2 Bytes) |  |  |  |  |
| $\begin{aligned} & 0021 \mathrm{~h} \\ & 0022 \mathrm{~h} \\ & 0023 \mathrm{~h} \end{aligned}$ | SPI | SPIDR SPICR SPICSR | SPI Data I/O Register <br> SPI Control Register <br> SPI Control/Status Register | xxh <br> 0xh <br> 00h | $\begin{aligned} & \text { R/W } \\ & \text { R/W } \\ & \text { R/W } \end{aligned}$ |
| $\begin{aligned} & 0024 \mathrm{~h} \\ & 0025 \mathrm{~h} \\ & 0026 \mathrm{~h} \\ & 0027 \mathrm{~h} \end{aligned}$ | ITC | ISPR0 ISPR1 ISPR2 ISPR3 | Interrupt Software Priority Register 0 Interrupt Software Priority Register 1 Interrupt Software Priority Register 2 Interrupt Software Priority Register 3 | FFh <br> FFh <br> FFh <br> FFh | R/W <br> R/W <br> R/W <br> R/W |
| 0028h |  | EICR | External Interrupt Control Register | 00h | R/W |
| 0029h | FLASH | FCSR | Flash Control/Status Register | 00h | R/W |
| 002Ah | WATCHDOG | WDGCR | Watchdog Control Register | 7Fh | R/W |
| 002Bh |  | SICSR | System Integrity Control/Status Register | 000x 000x b | R/W |


| Address | Block | Register Label | Register Name | Reset Status | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 002Ch } \\ & \text { 002Dh } \end{aligned}$ | MCC | MCCSR <br> MCCBCR | Main Clock Control / Status Register <br> Main Clock Controller: Beep Control Register | $\begin{aligned} & 00 \mathrm{~h} \\ & 00 \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \text { R/W } \\ & \text { R/W } \end{aligned}$ |
| $\begin{aligned} & \text { 002Eh } \\ & \text { to } \\ & 0030 \mathrm{~h} \end{aligned}$ | Reserved Area (3 Bytes) |  |  |  |  |
| 0031h <br> 0032h <br> 0033h <br> 0034h <br> 0035h <br> 0036h 0037h 0038h 0039h 003Ah 003Bh 003Ch 003Dh 003Eh 003Fh | TIMER A | TACR2 <br> TACR1 <br> TACSR <br> TAIC1HR <br> TAIC1LR <br> TAOC1HR <br> TAOC1LR <br> TACHR <br> TACLR <br> TAACHR <br> TAACLR <br> TAIC2HR <br> TAIC2LR <br> TAOC2HR <br> TAOC2LR | Timer A Control Register 2 <br> Timer A Control Register 1 <br> Timer A Control/Status Register <br> Timer A Input Capture 1 High Register <br> Timer A Input Capture 1 Low Register <br> Timer A Output Compare 1 High Register <br> Timer A Output Compare 1 Low Register <br> Timer A Counter High Register <br> Timer A Counter Low Register <br> Timer A Alternate Counter High Register <br> Timer A Alternate Counter Low Register <br> Timer A Input Capture 2 High Register <br> Timer A Input Capture 2 Low Register <br> Timer A Output Compare 2 High Register <br> Timer A Output Compare 2 Low Register | 00h $00 h$ xxxx x0xx b xxh xxh $80 h$ $00 h$ FFh FCh FFh FCh xxh xxh $80 h$ $00 h$ | R/W <br> R/W <br> R/W <br> Read Only <br> Read Only <br> R/W <br> R/W <br> Read Only <br> Read Only <br> Read Only <br> Read Only <br> Read Only <br> Read Only <br> R/W <br> R/W |
| 0040h | Reserved Area (1 Byte) |  |  |  |  |
| 0041h <br> 0042h <br> 0043h <br> 0044h <br> 0045h <br> 0046h <br> 0047h <br> 0048h <br> 0049h <br> 004Ah <br> 004Bh <br> 004Ch <br> 004Dh <br> 004Eh 004Fh | TIMER B | TBCR2 <br> TBCR1 <br> TBCSR <br> TBIC1HR <br> TBIC1LR <br> TBOC1HR <br> TBOC1LR <br> TBCHR <br> TBCLR <br> TBACHR <br> TBACLR <br> TBIC2HR <br> TBIC2LR <br> TBOC2HR <br> TBOC2LR | Timer B Control Register 2 <br> Timer B Control Register 1 <br> Timer B Control/Status Register <br> Timer B Input Capture 1 High Register <br> Timer B Input Capture 1 Low Register <br> Timer B Output Compare 1 High Register <br> Timer B Output Compare 1 Low Register <br> Timer B Counter High Register <br> Timer B Counter Low Register <br> Timer B Alternate Counter High Register <br> Timer B Alternate Counter Low Register <br> Timer B Input Capture 2 High Register <br> Timer B Input Capture 2 Low Register <br> Timer B Output Compare 2 High Register <br> Timer B Output Compare 2 Low Register | 00h $00 h$ xxxx x0xx b xxh xxh $80 h$ $00 h$ FFh FCh FFh FCh xxh xxh $80 h$ $00 h$ | R/W <br> R/W <br> R/W <br> Read Only <br> Read Only <br> R/W <br> R/W <br> Read Only <br> Read Only <br> Read Only <br> Read Only <br> Read Only <br> Read Only <br> R/W <br> R/W |
| 0050h <br> 0051h <br> 0052h <br> 0053h <br> 0054h <br> 0055h <br> 0056h <br> 0057h | SCI | SCISR SCIDR SCIBRR SCICR1 SCICR2 SCIERPR SCIETPR | SCI Status Register <br> SCI Data Register <br> SCI Baud Rate Register <br> SCI Control Register 1 <br> SCI Control Register 2 <br> SCI Extended Receive Prescaler Register <br> Reserved area <br> SCI Extended Transmit Prescaler Register | COh xxh $00 h$ $\times 0000000 b$ $00 h$ $00 h$ --- $00 h$ | Read Only <br> R/W <br> R/W <br> R/W <br> R/W <br> R/W <br> R/W |


| Address | Block | Register Label | Register Name | Reset Status | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0058h <br> 0059h <br> 005Ah <br> 005Bh <br> 005Ch <br> 005Dh | DM ${ }^{3}$ | DMCR <br> DMSR <br> DMBK1H <br> DMBK1L <br> DMBK2H <br> DMBK2L | DM Control Register <br> DM Status Register DM Breakpoint Register 1 High DM Breakpoint Register 1 Low DM Breakpoint Register 2 High DM Breakpoint Register 2 Low | 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h | $\begin{aligned} & \text { R/W } \\ & R / W \\ & R / W \\ & R / W \\ & R / W \\ & R / W \end{aligned}$ |
| $\begin{aligned} & 005 \mathrm{Eh} \\ & \text { to } \\ & 006 \mathrm{Fh} \end{aligned}$ | Reserved Area (18 Bytes) |  |  |  |  |
| $\begin{aligned} & \text { 0070h } \\ & 0071 \mathrm{~h} \\ & 0072 \mathrm{~h} \end{aligned}$ | ADC | ADCCSR <br> ADCDRH ADCDRL | Control/Status Register Data High Register Data Low Register | 00h <br> 00h <br> 00h | R/W <br> Read Only <br> Read Only |
| 0073h <br> 0074h <br> 0075h <br> 0076h <br> 0077h <br> 0078h <br> 0079h <br> 007Ah <br> 007Bh <br> 007Ch <br> 007Dh | PWM ART | PWMDCR3 <br> PWMDCR2 <br> PWMDCR1 <br> PWMDCRO <br> PWMCR <br> ARTCSR <br> ARTCAR <br> ARTARR <br> ARTICCSR <br> ARTICR1 <br> ARTICR2 | PWM AR Timer Duty Cycle Register 3 PWM AR Timer Duty Cycle Register 2 PWM AR Timer Duty Cycle Register 1 PWM AR Timer Duty Cycle Register 0 PWM AR Timer Control Register Auto-Reload Timer Control/Status Register Auto-Reload Timer Counter Access Register Auto-Reload Timer Auto-Reload Register AR Timer Input Capture Control/Status Reg. AR Timer Input Capture Register 1 AR Timer Input Capture Register 1 | 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h <br> 00h | R/W <br> R/W <br> R/W <br> R/W <br> R/W <br> R/W <br> R/W <br> R/W <br> R/W <br> Read Only <br> Read Only |
| $\begin{aligned} & \text { 007Eh } \\ & 007 \mathrm{Fh} \end{aligned}$ | Reserved Area (2 Bytes) |  |  |  |  |

Legend: $x=$ undefined, $R / W=r e a d / w r i t e$

## Notes:

1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents.
2. The bits associated with unavailable pins must always keep their reset value.
3. For a description of the Debug Module registers, see ICC Protocol Reference manual.

## 4 FLASH PROGRAM MEMORY

### 4.1 Introduction

The ST7 dual voltage High Density Flash (HDFlash) is a non-volatile memory that can be electrically erased as a single block or by individual sectors and programmed on a Byte-by-Byte basis using an external $\mathrm{V}_{\mathrm{PP}}$ supply.
The HDFlash devices can be programmed and erased off-board (plugged in a programming tool) or on-board using ICP (In-Circuit Programming) or IAP (In-Application Programming).
The array matrix organisation allows each sector to be erased and reprogrammed without affecting other sectors.

### 4.2 Main Features

- Three Flash programming modes:
- Insertion in a programming tool. In this mode, all sectors including option bytes can be programmed or erased.
- ICP (In-Circuit Programming). In this mode, all sectors including option bytes can be programmed or erased without removing the device from the application board.
- IAP (In-Application Programming) In this mode, all sectors except Sector 0, can be programmed or erased without removing the device from the application board and while the application is running.
- ICT (In-Circuit Testing) for downloading and executing user application test patterns in RAM
- Read-out protection
- Register Access Security System (RASS) to prevent accidental programming or erasing


### 4.3 Structure

The Flash memory is organised in sectors and can be used for both code and data storage.

Depending on the overall Flash memory size in the microcontroller device, there are up to three user sectors (see Table 5). Each of these sectors can be erased independently to avoid unnecessary erasing of the whole Flash memory when only a partial erasing is required.
The first two sectors have a fixed size of 4 Kbytes (see Figure 7). They are mapped in the upper part of the ST7 addressing space so the reset and interrupt vectors are located in Sector 0 (F000hFFFFh).

Table 5. Sectors available in Flash devices

| Flash Size (bytes) | Available Sectors |
| :---: | :---: |
| 4 K | Sector 0 |
| 8 K | Sectors 0,1 |
| $>8 \mathrm{~K}$ | Sectors $0,1,2$ |

### 4.3.1 Read-out Protection

Read-out protection, when selected, provides a protection against Program Memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller.
In flash devices, this protection is removed by reprogramming the option. In this case, the entire program memory is first automatically erased and the device can be reprogrammed.
Read-out protection selection depends on the device type:

- In Flash devices it is enabled and removed through the FMP_R bit in the option byte.
- In ROM devices it is enabled by mask option specified in the Option List.

Figure 7. Memory Map and Sector Address


## FLASH PROGRAM MEMORY (Cont'd)

### 4.4 ICC Interface

ICC needs a minimum of 4 and up to 6 pins to be connected to the programming tool (see Figure 8). These pins are:

- $\overline{\text { RESET: }}$ device reset
- $\mathrm{V}_{\mathrm{SS}}$ : device power supply ground
- ICCCLK: ICC output serial clock pin
- ICCDATA: ICC input/output serial data pin
- ICCSEL/VPP: programming voltage
- OSC1 (or OSCIN): main clock input for external source (optional)
- $\mathrm{V}_{\mathrm{DD}}$ : application board power supply (optional, see figure 8, Note 3)

Figure 8. Typical ICC Interface


## Notes:

1. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the Programming Tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to implemented in case another device forces the signal. Refer to the Programming Tool documentation for recommended resistor values.
2. During the ICC session, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5 mA at high level (push pull output or pull-up resistor<1K). A schottky diode can be used to isolate the application RESET circuit in this case. When using a classical RC network with $\mathrm{R}>1 \mathrm{~K}$ or a reset man-
agement IC with open drain output and pull-up resistor>1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session.
3. The use of Pin 7 of the ICC connector depends on the Programming Tool architecture. This pin must be connected when using most ST Programming Tools (it is used to monitor the application power supply). Please refer to the Programming Tool manual.
4. Pin 9 has to be connected to the OSC1 or OSCIN pin of the ST7 when the clock is not available in the application or if the selected clock option is not programmed in the option byte. ST7 devices with multi-oscillator capability need to have OSC2 grounded in this case.

## FLASH PROGRAM MEMORY (Cont'd)

### 4.5 ICP (In-Circuit Programming)

To perform ICP the microcontroller must be switched to ICC (In-Circuit Communication) mode by an external controller or programming tool.
Depending on the ICP code downloaded in RAM, Flash memory programming can be fully customized (number of bytes to program, program locations, or selection serial communication interface for downloading).
When using an STMicroelectronics or third-party programming tool that supports ICP and the specific microcontroller device, the user needs only to implement the ICP hardware interface on the application board (see Figure 8). For more details on the pin locations, refer to the device pinout description.

### 4.6 IAP (In-Application Programming)

This mode uses a BootLoader program previously stored in Sector 0 by the user (in ICP mode or by plugging the device in a programming tool).
This mode is fully controlled by user software. This allows it to be adapted to the user application, (us-er-defined strategy for entering programming mode, choice of communications protocol used to fetch the data to be stored, etc.). For example, it is
possible to download code from the SPI, SCI, USB or CAN interface and program it in the Flash. IAP mode can be used to program any of the Flash sectors except Sector 0, which is write/erase protected to allow recovery in case errors occur during the programming operation.

### 4.7 Related Documentation

For details on Flash programming and ICC protocol, refer to the ST7 Flash Programming Reference Manual and to the ST7 ICC Protocol Reference Manual.

### 4.7.1 Register Description FLASH CONTROL/STATUS REGISTER (FCSR)

Read/Write
Reset Value: 00000000 (00h)


| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

This register is reserved for use by Programming Tool software. It controls the Flash programming and erasing operations.

Figure 9. Flash Control/Status Register Address and Reset Value

| Address <br> (Hex.) | Register <br> Label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0029 h | FCSR <br> Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## 5 CENTRAL PROCESSING UNIT

### 5.1 INTRODUCTION

This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation.

### 5.2 MAIN FEATURES

- Enable executing 63 basic instructions
- Fast 8-bit by 8-bit multiply
- 17 main addressing modes (with indirect addressing mode)
- Two 8-bit index registers
- 16-bit stack pointer
- Low power HALT and WAIT modes
- Priority maskable hardware interrupts
- Non-maskable software/hardware interrupts


### 5.3 CPU REGISTERS

The six CPU registers shown in Figure 1 are not present in the memory mapping and are accessed by specific instructions.

## Accumulator (A)

The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data.

## Index Registers (X and Y)

These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.)
The Y register is not affected by the interrupt automatic procedures.

## Program Counter (PC)

The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB).

Figure 10. CPU Registers


## CENTRAL PROCESSING UNIT (Cont'd)

## Condition Code Register (CC)

## Read/Write

Reset Value: 111x1xxx
7 0

| 1 | 1 | 11 | $H$ | 10 | $N$ | $Z$ | $C$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

The 8-bit Condition Code register contains the interrupt masks and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions.
These bits can be individually tested and/or controlled by specific instructions.

## Arithmetic Management Bits

Bit $4=\mathbf{H}$ Half carry.
This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instructions. It is reset by hardware during the same instructions.
0 : No half carry has occurred.
1: A half carry has occurred.
This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines.
Bit $2=\mathbf{N}$ Negative.
This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It's a copy of the result $7^{\text {th }}$ bit.
0 : The result of the last operation is positive or null.
1: The result of the last operation is negative
(that is, the most significant bit is a logic 1 ).
This bit is accessed by the JRMI and JRPL instructions.

Bit $1=\mathbf{Z}$ Zero.
This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero.
0 : The result of the last operation is different from zero.
1: The result of the last operation is zero.
This bit is accessed by the JREQ and JRNE test instructions.

Bit $0=\mathbf{C}$ Carry/borrow.
This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation.
0: No overflow or underflow has occurred.
1: An overflow or underflow has occurred.
This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions.

## Interrupt Management Bits

Bit 5,3 = I1, $\mathbf{1 0}$ Interrupt
The combination of the I1 and IO bits gives the current interrupt software priority.

| Interrupt Software Priority | I1 | I0 |
| :--- | ---: | ---: |
| Level 0 (main) | 1 | 0 |
| Level 1 | 0 | 1 |
| Level 2 | 0 | 0 |
| Level 3 (= interrupt disable) | 1 | 1 |

These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (IxSPR). They can be also set/ cleared by software with the RIM, SIM, IRET, HALT, WFI and PUSH/POP instructions.
See the interrupt management chapter for more details.

## CENTRAL PROCESSING UNIT (Cont'd)

## Stack Pointer (SP)

## Read/Write

Reset Value: 01 FFh

15

| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 |  |  |  |  |  |  |  |
| 7 | 0 |  |  |  |  |  |  |
| SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 |

The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 2).
Since the stack is 256 bytes deep, the 8 most significant bits are forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address.

The least significant byte of the Stack Pointer (called S) can be directly accessed by a LD instruction.

Note: When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow.
The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 2

- When an interrupt is received, the SP is decremented and the context is pushed on the stack.
- On return from interrupt, the SP is incremented and the context is popped from the stack.
A subroutine call occupies two locations and an interrupt five locations in the stack area.

Figure 11. Stack Manipulation Example


Stack Higher Address $=01 \mathrm{FFh}$
Stack Lower Address = 0100h

## 6 SUPPLY, RESET AND CLOCK MANAGEMENT

The device includes a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. An overview is shown in Figure 13.
For more details, refer to dedicated parametric section.

## Main features

- Optional PLL for multiplying the frequency by 2 (not to be used with internal RC oscillator)
- Reset Sequence Manager (RSM)
- Multi-Oscillator Clock Management (MO)
- 5 Crystal/Ceramic resonator oscillators
- 1 Internal RC oscillator
- System Integrity Management (SI)
- Main supply Low voltage detection (LVD)
- Auxiliary Voltage detector (AVD) with interrupt capability for monitoring the main supply
- Clock Security System (CSS) with Clock Filter and Backup Safe Oscillator (enabled by option byte)


### 6.1 PHASE LOCKED LOOP

If the clock frequency input to the PLL is in the range 2 to 4 MHz , the PLL can be used to multiply the frequency by two to obtain an $\mathrm{f}_{\mathrm{OSC}}$ of 4 to 8 MHz . The PLL is enabled by option byte. If the PLL is disabled, then $\mathrm{f}_{\mathrm{OSC}}=\mathrm{f}_{\mathrm{OSC}} / 2$.
Caution: The PLL is not recommended for applications where timing accuracy is required. See "PLL Characteristics" on page 154.

Figure 12. PLL Block Diagram


Figure 13. Clock, Reset and Supply Block Diagram


### 6.2 MULTI-OSCILLATOR (MO)

The main clock of the ST7 can be generated by three different source types coming from the multioscillator block:

- an external source
- 4 crystal or ceramic resonator oscillators
- an internal high frequency RC oscillator

Each oscillator is optimized for a given frequency range in terms of consumption and is selectable through the option byte. The associated hardware configurations are shown in Table 6. Refer to the electrical characteristics section for more details.

## External Clock Source

In this external clock mode, a clock signal (square, sinus or triangle) with $\sim 50 \%$ duty cycle has to drive the OSC1 pin while the OSC2 pin is tied to ground.

## Crystal/Ceramic Oscillators

This family of oscillators has the advantage of producing a very accurate rate on the main clock of the ST7. The selection within a list of 4 oscillators with different frequency ranges has to be done by option byte in order to reduce consumption (refer to section 14.1 on page 181 for more details on the frequency ranges). In this mode of the multi-oscillator, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator.
These oscillators are not stopped during the RESET phase to avoid losing time in the oscillator start-up phase.

## Internal RC Oscillator

This oscillator allows a low cost solution for the main clock of the ST7 using only an internal resistor and capacitor. Internal RC oscillator mode has
the drawback of a lower frequency accuracy and should not be used in applications that require accurate timing.
In this mode, the two oscillator pins have to be tied to ground.

Table 6. ST7 Clock Sources


### 6.3 RESET SEQUENCE MANAGER (RSM)

### 6.3.1 Introduction

The reset sequence manager includes three RESET sources as shown in Figure 15:

- External RESET source pulse
- Internal LVD RESET (Low Voltage Detection)
- Internal WATCHDOG RESET

These sources act on the RESET pin and it is always kept low during the delay phase.
The RESET service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map.
The basic RESET sequence consists of 3 phases as shown in Figure 14:

- Active Phase depending on the RESET source
- 256 or 4096 CPU clock cycle delay (selected by option byte)
- RESET vector fetch

The 256 or 4096 CPU clock cycle delay allows the oscillator to stabilise and ensures that recovery has taken place from the Reset state. The shorter or longer clock cycle delay should be selected by option byte to correspond to the stabilization time of the external oscillator used in the application (see section 14.1 on page 181).
The RESET vector fetch phase duration is 2 clock cycles.

Figure 14. RESET Sequence Phases


Caution: When the ST7 is unprogrammed or fully erased, the Flash is blank and the RESET vector is not programmed.
For this reason, it is recommended to keep the RESET pin in low state until programming mode is entered, in order to avoid unwanted behavior.

### 6.3.2 Asynchronous External RESET pin

The RESET pin is both an input and an open-drain output with integrated $\mathrm{R}_{\mathrm{ON}}$ weak pull-up resistor. This pull-up has no fixed value but varies in accordance with the input voltage. It can be pulled low by external circuitry to reset the device. See "CONTROL PIN CHARACTERISTICS" on page 162 for more details.
A RESET signal originating from an external source must have a duration of at least $t_{\text {h( }{ }_{(R S T L} \text { ) in }}$ in order to be recognized (see Figure 16). This detection is asynchronous and therefore the MCU can enter reset state even in HALT mode.

Figure 15. Reset Block Diagram


## RESET SEQUENCE MANAGER (Cont'd)

The RESET pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, it is recommended to follow the guidelines mentioned in the electrical characteristics section.
If the external RESET pulse is shorter than $\mathrm{t}_{\mathrm{w}(\mathrm{RSTL}) \text { out }}$ (see short ext. Reset in Figure 16), the signal on the RESET pin may be stretched. Otherwise the delay will not be applied (see long ext. Reset in Figure 16). Starting from the external RESET pulse recognition, the device RESET pin acts as an output that is pulled low during at least $\mathrm{t}_{\mathrm{w} \text { (RSTL) out. }}$

### 6.3.3 External Power-On RESET

If the LVD is disabled by option byte, to start up the microcontroller correctly, the user must ensure by means of an external reset circuit that the reset signal is held low until $\mathrm{V}_{\mathrm{DD}}$ is over the minimum level specified for the selected fosc frequency. (see "OPERATING CONDITIONS" on page 144)

A proper reset signal for a slow rising $\mathrm{V}_{\mathrm{DD}}$ supply can generally be provided by an external RC network connected to the RESET pin.

### 6.3.4 Internal Low Voltage Detector (LVD) RESET

Two different RESET sequences caused by the internal LVD circuitry can be distinguished:

- Power-On RESET
- Voltage Drop RESET

The device RESET pin acts as an output that is pulled low when $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\mathrm{IT}+}$ (rising edge) or $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\text {IT- }}$ (falling edge) as shown in Figure 16.
The LVD filters spikes on $V_{D D}$ larger than $t_{g(V D D)}$ to avoid parasitic resets.

### 6.3.5 Internal Watchdog RESET

The RESET sequence generated by a internal Watchdog counter overflow is shown in Figure 16.
Starting from the Watchdog counter underflow, the device RESET pin acts as an output that is pulled low during at least $t_{w(R S T L) o u t . ~}^{\text {(RO }}$

Figure 16. RESET Sequences


### 6.4 SYSTEM INTEGRITY MANAGEMENT (SI)

The System Integrity Management block contains the Low Voltage Detector (LVD) Auxiliary Voltage Detector (AVD) functions and Clock Security System (CSS). It is managed by the SICSR register.

### 6.4.1 Low Voltage Detector (LVD)

The Low Voltage Detector function (LVD) generates a static reset when the $V_{D D}$ supply voltage is below a $\mathrm{V}_{\text {IT }}$ - reference value. This means that it secures the power-up as well as the power-down keeping the ST7 in reset.
The $\mathrm{V}_{\text {IT }}$ - reference value for a voltage drop is lower than the $\mathrm{V}_{\mathrm{IT}+}$ reference value for power-on in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis).
The LVD Reset circuitry generates a reset when $V_{D D}$ is below:

$$
\begin{aligned}
& -V_{I T+} \text { when } V_{D D} \text { is rising } \\
& -V_{I T} \text { - when } V_{D D} \text { is falling }
\end{aligned}
$$

The LVD function is illustrated in Figure 17.
The voltage threshold can be configured by option byte to be low, medium or high.

Provided the minimum $\mathrm{V}_{\mathrm{DD}}$ value (guaranteed for the oscillator frequency) is above $\mathrm{V}_{\text {IT-, }}$, the MCU can only be in two modes:

- under full software control
- in static safe reset

In these conditions, secure operation is always ensured for the application without the need for external reset hardware.
During a Low Voltage Detector Reset, the RESET pin is held low, thus permitting the MCU to reset other devices.

## Notes:

The LVD allows the device to be used without any external RESET circuitry.
If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range. Below 3.8 V , device operation is not guaranteed.
The LVD is an optional function which can be selected by option byte.
It is recommended to make sure that the $\mathrm{V}_{\mathrm{DD}}$ supply voltage rises monotonously when the device is exiting from Reset, to ensure the application functions properly.

Figure 17. Low Voltage Detector vs Reset


## SYSTEM INTEGRITY MANAGEMENT (Cont'd)

### 6.4.2 Auxiliary Voltage Detector (AVD)

The Voltage Detector function (AVD) is based on an analog comparison between a $\mathrm{V}_{\mathrm{IT}}$ (AVD) and $\mathrm{V}_{\mathrm{IT}+(\mathrm{AVD})}$ reference value and the $\mathrm{V}_{\mathrm{DD}}$ main supply or the external EVD pin voltage level ( $\mathrm{V}_{\mathrm{EVD}}$ ). The $\mathrm{V}_{\text {IT- }}$ reference value for falling voltage is lower than the $\mathrm{V}_{\mathrm{IT}+}$ reference value for rising voltage in order to avoid parasitic detection (hysteresis).
The output of the AVD comparator is directly readable by the application software through a real time status bit (AVDF) in the SICSR register. This bit is read only.
Caution: The AVD function is active only if the LVD is enabled through the option byte.

### 6.4.2.1 Monitoring the $V_{D D}$ Main Supply

This mode is selected by clearing the AVDS bit in the SICSR register.
The AVD voltage threshold value is relative to the selected LVD threshold configured by option byte (see section 14.1 on page 181).
If the AVD interrupt is enabled, an interrupt is generated when the voltage crosses the $\mathrm{V}_{\mathrm{IT}+(\mathrm{AVD})}$ or $\mathrm{V}_{\text {IT-(AVD) }}$ threshold (AVDF bit toggles).

In the case of a drop in voltage, the AVD interrupt acts as an early warning, allowing software to shut down safely before the LVD resets the microcontroller. See Figure 18.
The interrupt on the rising edge is used to inform the application that the $\mathrm{V}_{\mathrm{DD}}$ warning state is over. If the voltage rise time $t_{r v}$ is less than 256 or 4096 CPU cycles (depending on the reset delay selected by option byte), no AVD interrupt will be generated when $\mathrm{V}_{\mathrm{IT}+(\mathrm{AVD})}$ is reached.
If $t_{r v}$ is greater than 256 or 4096 cycles then:

- If the AVD interrupt is enabled before the
$\mathrm{V}_{\text {IT+(AVD) }}$ threshold is reached, then 2 AVD interrupts will be received: the first when the AVDIE bit is set, and the second when the threshold is reached.
- If the AVD interrupt is enabled after the $\mathrm{V}_{\mathrm{IT}+(\mathrm{AVD}}$ threshold is reached then only one AVD interrupt will occur.

Figure 18. Using the AVD to Monitor $\mathrm{V}_{\mathrm{DD}}$ (AVDS bit=0)


## SYSTEM INTEGRITY MANAGEMENT (Cont'd)

6.4.2.2 Monitoring a Voltage on the EVD pin

This mode is selected by setting the AVDS bit in the SICSR register.
The AVD circuitry can generate an interrupt when the AVDIE bit of the SICSR register is set. This interrupt is generated on the rising and falling edges
of the comparator output. This means it is generated when either one of these two events occur:

- $\mathrm{V}_{\mathrm{EVD}}$ rises up to $\mathrm{V}_{\mathrm{IT}+(\mathrm{EVD})}$
- $\mathrm{V}_{\text {EVD }}$ falls down to $\mathrm{V}_{\text {IT-(EVD) }}$

The EVD function is illustrated in Figure 19.
For more details, refer to the Electrical Characteristics section.

Figure 19. Using the Voltage Detector to Monitor the EVD pin (AVDS bit=1)


## SYSTEM INTEGRITY MANAGEMENT (Cont'd)

### 6.4.3 Clock Security System (CSS)

The Clock Security System (CSS) protects the ST7 against breakdowns, spikes and overfrequencies occurring on the main clock source ( $\mathrm{f}_{\mathrm{Osc}}$ ). It is based on a clock filter and a clock detection control with an internal safe oscillator (f SFOSC ).

### 6.4.3.1 Clock Filter Control

The PLL has an integrated glitch filtering capability making it possible to protect the internal clock from overfrequencies created by individual spikes. This feature is available only when the PLL is enabled. If glitches occur on $\mathrm{f}_{\mathrm{OSC}}$ (for example, due to loose connection or noise), the CSS filters these automatically, so the internal CPU frequency ( $\mathrm{f}_{\mathrm{CPU}}$ ) continues deliver a glitch-free signal (see Figure 20).

### 6.4.3.2 Clock detection Control

If the clock signal disappears (due to a broken or disconnected resonator...), the safe oscillator delivers a low frequency clock signal ( $\mathrm{f}_{\mathrm{SFOSC}}$ ) which allows the ST7 to perform some rescue operations.
Automatically, the ST7 clock source switches back from the safe oscillator ( $f_{\text {SFOSC }}$ ) if the main clock source (fosc) recovers.
When the internal clock ( $\mathrm{f}_{\mathrm{CPU}}$ ) is driven by the safe oscillator (fsFOSC), the application software is notified by hardware setting the CSSD bit in the SICSR register. An interrupt can be generated if the

CSSIE bit has been previously set.
These two bits are described in the SICSR register description.

### 6.4.4 Low Power Modes

| Mode | Description |
| :---: | :--- |
| WAIT | No effect on SI. CSS and AVD interrupts <br> cause the device to exit from Wait mode. |
| HALT | The SICSR register is frozen. The CSS (in- <br> cluding the safe oscillator) is disabled until <br> HALT mode is exited. The previous CSS <br> configuration resumes when the MCU is <br> woken up by an interrupt with "exit from <br> HALT mode" capability or from the counter <br> reset value when the MCU is woken up by a <br> RESET. |

### 6.4.4.1 Interrupts

The CSS orAVD interrupt events generate an interrupt if the corresponding Enable Control Bit (CSSIE or AVDIE) is set and the interrupt mask in the CC register is reset (RIM instruction).

| Interrupt Event | Event <br> Flag | Enable <br> Control <br> Bit | Exit <br> from <br> Wait | Exit <br> from <br> Halt |
| :--- | :--- | :--- | :--- | :--- |
| CSS event detection <br> (safe oscillator acti- <br> vated as main clock) | CSSD | CSSIE | Yes | No |
| AVD event | AVDF | AVDIE | Yes | No |

Figure 20. Clock Filter Function

## Clock Filter Function



Clock Detection Function


## SYSTEM INTEGRITY MANAGEMENT (Cont'd)

### 6.4.5 Register Description

SYSTEM INTEGRITY (SI) CONTROL/STATUS REGISTER (SICSR)

Read/Write
Reset Value: 000x 000x (00h)
7
0

| AVD | AVD | AVD | LVD | 0 | CSS | CSS | WDG |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S | IE | F | RF |  | IE | D | RF |

Bit 7 = AVDS Voltage Detection selection
This bit is set and cleared by software. Voltage Detection is available only if the LVD is enabled by option byte.
0 : Voltage detection on $\mathrm{V}_{\mathrm{DD}}$ supply
1: Voltage detection on EVD pin

Bit 6 = AVDIE Voltage Detector interrupt enable
This bit is set and cleared by software. It enables an interrupt to be generated when the AVDF flag changes (toggles). The pending interrupt information is automatically cleared when software enters the AVD interrupt routine.
0 : AVD interrupt disabled
1: AVD interrupt enabled

## Bit 5 = AVDF Voltage Detector flag

This read-only bit is set and cleared by hardware. If the AVDIE bit is set, an interrupt request is generated when the AVDF bit changes value. Refer to Figure 18 and to Section 6.4.2.1 for additional details.
0 : $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{EVD}}$ over $\mathrm{V}_{\text {IT+(AVD) }}$ threshold
1: $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{EVD}}$ under $\mathrm{V}_{\text {IT-(AVD) }}$ threshold

Bit 4 = LVDRF LVD reset flag
This bit indicates that the last Reset was generated by the LVD block. It is set by hardware (LVD reset) and cleared by software (writing zero). See WDGRF flag description for more details. When the LVD is disabled by OPTION BYTE, the LVDRF bit value is undefined.

Bit 3 = Reserved, must be kept cleared.

Bit 2 = CSSIE Clock security syst interrupt enable This bit enables the interrupt when a disturbance
is detected by the Clock Security System (CSSD bit set). It is set and cleared by software.
0 : Clock security system interrupt disabled
1: Clock security system interrupt enabled When the CSS is disabled by OPTION BYTE, the CSSIE bit has no effect.

Bit 1 = CSSD Clock security system detection
This bit indicates that the safe oscillator of the Clock Security System block has been selected by hardware due to a disturbance on the main clock signal ( $\mathrm{f}_{\mathrm{OSc}}$ ). It is set by hardware and cleared by reading the SICSR register when the original oscillator recovers.
0 : Safe oscillator is not active
1: Safe oscillator has been activated
When the CSS is disabled by OPTION BYTE, the CSSD bit value is forced to 0 .

Bit 0 = WDGRF Watchdog reset flag
This bit indicates that the last Reset was generated by the Watchdog peripheral. It is set by hardware (watchdog reset) and cleared by software (writing zero) or an LVD Reset (to ensure a stable cleared state of the WDGRF flag when CPU starts).
Combined with the LVDRF flag information, the flag description is given by the following table.

| RESET Sources | LVDRF | WDGRF |
| :---: | :---: | :---: |
| External $\overline{\text { RESET }}$ pin | 0 | 0 |
| Watchdog | 0 | 1 |
| LVD | 1 | X |

## Application notes

The LVDRF flag is not cleared when another RESET type occurs (external or watchdog), the LVDRF flag remains set to keep trace of the original failure.
In this case, a watchdog reset can be detected by software while an external reset can not.

CAUTION: When the LVD is not activated with the associated option byte, the WDGRF flag can not be used in the application.

## 7 INTERRUPTS

### 7.1 INTRODUCTION

The ST7 enhanced interrupt management provides the following features:

- Hardware interrupts
- Software interrupt (TRAP)
- Nested or concurrent interrupt management with flexible interrupt priority and level management:
- Up to 4 software programmable nesting levels
- Up to 16 interrupt vectors fixed by hardware
- 2 non maskable events: RESET, TRAP
- 1 maskable Top Level event: TLI

This interrupt management is based on:

- Bit 5 and bit 3 of the CPU CC register ( $11: 0$ ),
- Interrupt software priority registers (ISPRx),
- Fixed interrupt vector addresses located at the high addresses of the memory map (FFEOh to FFFFh) sorted by hardware priority order.

This enhanced interrupt controller guarantees full upward compatibility with the standard (not nested) ST7 interrupt controller.

### 7.2 MASKING AND PROCESSING FLOW

The interrupt masking is managed by the I1 and IO bits of the CC register and the ISPRx registers which give the interrupt software priority level of
each interrupt vector (see Table 7). The processing flow is shown in Figure 21

When an interrupt request has to be serviced:

- Normal processing is suspended at the end of the current instruction execution.
- The PC, X, A and CC registers are saved onto the stack.
- I1 and IO bits of CC register are set according to the corresponding values in the ISPRx registers of the serviced interrupt vector.
- The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to "Interrupt Mapping" table for vector addresses).
The interrupt service routine should end with the IRET instruction which causes the contents of the saved registers to be recovered from the stack.
Note: As a consequence of the IRET instruction, the I1 and IO bits will be restored from the stack and the program in the previous level will resume.

Table 7. Interrupt Software Priority Levels

| Interrupt software priority | Level | 11 | 10 |
| :---: | :---: | :---: | :---: |
| Level 0 (main) |  | 1 | 0 |
| Level 1 |  | 0 | 1 |
| Level 2 |  | 0 | 0 |
| Level 3 (= interrupt disable) |  | 1 | 1 |

Figure 21. Interrupt Processing Flowchart


## INTERRUPTS (Cont'd)

## Servicing Pending Interrupts

As several interrupts can be pending at the same time, the interrupt to be taken into account is determined by the following two-step process:

- the highest software priority interrupt is serviced,
- if several interrupts have the same software priority then the interrupt with the highest hardware priority is serviced first.
Figure 22 describes this decision process.
Figure 22. Priority Decision Process


When an interrupt request is not serviced immediately, it is latched and then processed when its software priority combined with the hardware priority becomes the highest one.
Note 1: The hardware priority is exclusive while the software one is not. This allows the previous process to succeed with only one interrupt.
Note 2: TLI,RESET and TRAP can be considered as having the highest software priority in the decision process.

## Different Interrupt Vector Sources

Two interrupt source types are managed by the ST7 interrupt controller: the non-maskable type (RESET, TRAP) and the maskable type (external or from internal peripherals).

## Non-Maskable Sources

These sources are processed regardless of the state of the I1 and IO bits of the CC register (see Figure 21). After stacking the PC, X, A and CC registers (except for RESET), the corresponding vector is loaded in the PC register and the I1 and 10 bits of the CC are set to disable interrupts (level 3). These sources allow the processor to exit HALT mode.

## - TRAP (Non Maskable Software Interrupt)

This software interrupt is serviced when the TRAP instruction is executed. It will be serviced according to the flowchart in Figure 21.
Caution: TRAP can be interrupted by a TLI.
RESET
The RESET source has the highest priority in the ST7. This means that the first current routine has the highest software priority (level 3) and the highest hardware priority.
See the RESET chapter for more details.

## Maskable Sources

Maskable interrupt vector sources can be serviced if the corresponding interrupt is enabled and if its own interrupt software priority (in ISPRx registers) is higher than the one currently being serviced (l1 and 10 in CC register). If any of these two conditions is false, the interrupt is latched and thus remains pending.

- TLI (Top Level Hardware Interrupt)

This hardware interrupt occurs when a specific edge is detected on the dedicated TLI pin. It will be serviced according to the flowchart in Figure 21 as a trap.
Caution: A TRAP instruction must not be used in a TLI service routine.

- External Interrupts

External interrupts allow the processor to exit from HALT low power mode. External interrupt sensitivity is software selectable through the External Interrupt Control register (EICR).
External interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine.
If several input pins of a group connected to the same interrupt line are selected simultaneously, these will be logically ORed.

## - Peripheral Interrupts

Usually the peripheral interrupts cause the MCU to exit from HALT mode except those mentioned in the "Interrupt Mapping" table. A peripheral interrupt occurs when a specific flag is set in the peripheral status registers and if the corresponding enable bit is set in the peripheral control register.
The general sequence for clearing an interrupt is based on an access to the status register followed by a read or write to an associated register.
Note: The clearing sequence resets the internal latch. A pending interrupt (i.e. waiting for being serviced) will therefore be lost if the clear sequence is executed.

## INTERRUPTS (Cont'd)

### 7.3 INTERRUPTS AND LOW POWER MODES

All interrupts allow the processor to exit the WAIT low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the HALT modes (see column "Exit from HALT" in "Interrupt Mapping" table). When several pending interrupts are present while exiting HALT mode, the first one serviced can only be an interrupt with exit from HALT mode capability and it is selected through the same decision process shown in Figure 22.
Note: If an interrupt, that is not able to Exit from HALT mode, is pending with the highest priority when exiting HALT mode, this interrupt is serviced after the first one serviced.

### 7.4 CONCURRENT \& NESTED MANAGEMENT

The following Figure 23 and Figure 24 show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in Figure 24. The interrupt hardware priority is given in this order from the lowest to the highest: MAIN, IT4, IT3, IT2, IT1, IT0, TLI. The software priority is given for each interrupt.
Warning: A stack overflow may occur without notifying the software of the failure.

Figure 23. Concurrent Interrupt Management


Figure 24. Nested Interrupt Management


INTERRUPTS (Cont'd)

### 7.5 INTERRUPT REGISTER DESCRIPTION

 CPU CC REGISTER INTERRUPT BITS
## Read/Write

Reset Value: 111x 1010 (xAh)


Bit 5, 3 = I1, $\mathbf{I O}$ Software Interrupt Priority
These two bits indicate the current interrupt software priority.

| Interrupt Software Priority | Level | 11 | 10 |
| :---: | :---: | :---: | :---: |
| Level 0 (main) | Low | 1 | 0 |
| Level 1 |  | 0 | 1 |
| Level 2 |  | 0 | 0 |
| Level 3 (= interrupt disable*) |  | 1 | 1 |

These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (ISPRx).
They can be also set/cleared by software with the RIM, SIM, HALT, WFI, IRET and PUSH/POP instructions (see "Interrupt Dedicated Instruction Set" table).
*Note: TRAP and RESET events can interrupt a level 3 program.

## INTERRUPT SOFTWARE PRIORITY REGISTERS (ISPRX)

Read/Write (bit 7:4 of ISPR3 are read only)
Reset Value: 11111111 (FFh)

| 7 |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISPR0 | I1_3 | I0_3 | $11 \_2$ | $10 \_2$ | $11 \_1$ | $10 \_1$ | $11 \_0$ | $10 \_0$ |
| ISPR1 | $11 \_7$ | $10 \_7$ | $11 \_6$ | $10 \_6$ | $11 \_5$ | $10 \_5$ | $11 \_4$ | $10 \_4$ |
| ISPR2 | I1_11 | $10 \_11$ | $11 \_10$ | $10 \_10$ | $11 \_9$ | $10 \_9$ | $11 \_8$ | $10 \_8$ |
| ISPR3 | 1 | 1 | 1 | 1 | $11 \_13$ | $10 \_13$ | $11 \_12$ | $10 \_12$ |

These four registers contain the interrupt software priority of each interrupt vector.

- Each interrupt vector (except RESET and TRAP) has corresponding bits in these registers where its own software priority is stored. This correspondance is shown in the following table.

| Vector address | ISPRx bits |
| :---: | :---: |
| FFFBh-FFFAh | I1_0 and I0_0 bits* |
| FFF9h-FFF8h | I1_1 and I0_1 bits |
| $\ldots$ | $\ldots$ |
| FFE1h-FFE0h | I1_13 and I0_13 bits |

- Each I1_x and IO_x bit value in the ISPRx registers has the same meaning as the I1 and IO bits in the CC register.
- Level 0 can not be written ( $11 \_x=1,10 \_x=0$ ). In this case, the previously stored value is kept. (example: previous=CFh, write=64h, result=44h)
The TLI, RESET, and TRAP vectors have no software priorities. When one is serviced, the I1 and IO bits of the CC register are both set.
*Note: Bits in the ISPRx registers which correspond to the TLI can be read and written but they are not significant in the interrupt process management.
Caution: If the $11 \_x$ and $10 \_x$ bits are modified while the interrupt $x$ is executed the following behaviour has to be considered: If the interrupt $x$ is still pending (new interrupt or flag not cleared) and the new software priority is higher than the previous one, the interrupt $x$ is re-entered. Otherwise, the software priority stays unchanged up to the next interrupt request (after the IRET of the interrupt x ).


## INTERRUPTS (Cont'd)

Table 8. Dedicated Interrupt Instruction Set

| Instruction | New Description | Function/Example | 11 | H | 10 | N | Z | C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HALT | Entering Halt mode |  | 1 |  | 0 |  |  |  |
| IRET | Interrupt routine return | Pop CC, A, X, PC | 11 | H | 10 | N | Z | C |
| JRM | Jump if 11:0=11 (level 3) | 11:0=11? |  |  |  |  |  |  |
| JRNM | Jump if 11:0<>11 | 11:0<>11? |  |  |  |  |  |  |
| POP CC | Pop CC from the Stack | Mem => CC | 11 | H | 10 | N | Z | C |
| RIM | Enable interrupt (level 0 set) | Load 10 in 11:0 of CC | 1 |  | 0 |  |  |  |
| SIM | Disable interrupt (level 3 set) | Load 11 in 11:0 of CC | 1 |  | 1 |  |  |  |
| TRAP | Software trap | Software NMI | 1 |  | 1 |  |  |  |
| WFI | Wait for interrupt |  | 1 |  | 0 |  |  |  |

Note: During the execution of an interrupt routine, the HALT, POPCC, RIM, SIM and WFI instructions change the current software priority up to the next IRET instruction or one of the previously mentioned instructions.

## INTERRUPTS (Cont'd)

Table 9. Interrupt Mapping

| ${ }^{\circ}$ | Source Block | Description | Register Label | Priority Order | Exit from HALT/ ACTIVE HALT | Address Vector |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESET | Reset | N/A |  | yes | FFFEh-FFFFh |
|  | TRAP | Software interrupt |  |  | no | FFFCh-FFFDh |
| 0 | TLI | External top level interrupt | EICR |  | yes | FFFAh-FFFBh |
| 1 | $\begin{gathered} \hline \text { MCC/RTC/ } \\ \text { CSS } \end{gathered}$ | Main clock controller time base interrupt Safe oscillator activation interrupt | $\begin{aligned} & \hline \text { MCCSR- } \\ & \text { SICSR } \end{aligned}$ | Higher Priority | yes | FFF8h-FFF9h |
| 2 | ei0 | External interrupt port A3..0 | N/A |  | yes | FFF6h-FFF7h |
| 3 | ei1 | External interrupt port F2..0 |  |  | yes | FFF4h-FFF5h |
| 4 | ei2 | External interrupt port B3..0 |  |  | yes | FFF2h-FFF3h |
| 5 | ei3 | External interrupt port B7.. 4 |  |  | yes | FFFOh-FFF1h |
| 6 | Not used |  |  | $\downarrow$ |  | FFEEh-FFEFh |
| 7 | SPI | SPI peripheral interrupts | SPICSR |  | yes ${ }^{1}$ | FFECh-FFEDh |
| 8 | TIMER A | TIMER A peripheral interrupts | TASR |  | no | FFEAh-FFEBh |
| 9 | TIMER B | TIMER B peripheral interrupts | TBSR |  | no | FFE8h-FFE9h |
| 10 | SCI | SCI Peripheral interrupts | SCISR | Lower Priority | no | FFE6h-FFE7h |
| 11 | AVD | Auxiliary Voltage detector interrupt | SICSR |  | no | FFE4h-FFE5h |
| 12 | I2C | I2C Peripheral interrupts | (see periph) |  | no | FFE2h-FFE3h |
| 13 | PWM ART | PWM ART interrupt | ARTCSR |  | yes ${ }^{2}$ | FFEOh-FFE1h |

## Notes:

1. Exit from HALT possible when SPI is in slave mode.
2. Exit from HALT possible when PWM ART is in external clock mode.

### 7.6 EXTERNAL INTERRUPTS

### 7.6.1 I/O Port Interrupt Sensitivity

The external interrupt sensitivity is controlled by the IPA, IPB and ISxx bits of the EICR register (Figure 25). This control allows to have up to 4 fully independent external interrupt source sensitivities.
Each external interrupt source can be generated on four (or five) different events on the pin:

- Falling edge
- Rising edge
- Falling and rising edge
- Falling edge and low level
- Rising edge and high level (only for ei0 and ei2)

To guarantee correct functionality, the sensitivity bits in the EICR register can be modified only when the I1 and IO bits of the CC register are both set to 1 (level 3). This means that interrupts must be disabled before changing sensitivity.
The pending interrupts are cleared by writing a different value in the ISx[1:0], IPA or IPB bits of the EICR.

INTERRUPTS (Cont'd)
Figure 25. External Interrupt Control bits


### 7.7 EXTERNAL INTERRUPT CONTROL REGISTER (EICR)

Read/Write
Reset Value: 00000000 (00h)

$$
\begin{array}{ll}
7 & 0
\end{array}
$$

| IS11 | IS10 | IPB | IS21 | IS20 | IPA | TLIS | TLIE |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7:6 = IS1[1:0] ei2 and ei3 sensitivity
The interrupt sensitivity, defined using the IS1[1:0] bits, is applied to the following external interrupts: - ei2 (port B3..0)

| IS11 | IS10 | External Interrupt Sensitivity |  |
| :---: | :---: | :---: | :---: |
|  |  | IPB bit =1 |  |
| 0 | 0 |  <br> low level | Rising edge <br> \& high level |
| 0 | 1 | Rising edge only | Falling edge only |
| 1 | 0 | Falling edge only | Rising edge only |
| 1 | 1 | Rising and falling edge |  |

- ei3 (port B4)

| IS11 | IS10 | External Interrupt Sensitivity |
| :---: | :---: | :---: |
| 0 | 0 | Falling edge \& low level |
| 0 | 1 | Rising edge only |
| 1 | 0 | Falling edge only |
| 1 | 1 | Rising and falling edge |

These 2 bits can be written only when 11 and $I 0$ of the CC register are both set to 1 (level 3).

## Bit 5 = IPB Interrupt polarity for port B

This bit is used to invert the sensitivity of the port $B$ [3:0] external interrupts. It can be set and cleared by software only when I1 and IO of the CC register are both set to 1 (level 3).
0 : No sensitivity inversion
1: Sensitivity inversion
Bit 4:3 = IS2[1:0] ei0 and ei1 sensitivity
The interrupt sensitivity, defined using the IS2[1:0] bits, is applied to the following external interrupts:

- ei0 (port A3)

| IS21 | IS20 | External Interrupt Sensitivity |  |
| :---: | :---: | :---: | :---: |
|  |  | IPA bit =1 |  |
| 0 | 0 |  <br> low level | Rising edge <br> \& high level |
| 0 | 1 | Rising edge only | Falling edge only |
| 1 | 0 | Falling edge only | Rising edge only |
| 1 | 1 | Rising and falling edge |  |

- ei1 (port F2..0)

| IS21 | IS20 | External Interrupt Sensitivity |
| :---: | :---: | :---: |
| 0 | 0 | Falling edge \& low level |
| 0 | 1 | Rising edge only |
| 1 | 0 | Falling edge only |
| 1 | 1 | Rising and falling edge |

These 2 bits can be written only when 11 and 10 of the CC register are both set to 1 (level 3 ).

Bit 2 = IPA Interrupt polarity for port A
This bit is used to invert the sensitivity of the port A [3:0] external interrupts. It can be set and cleared by software only when I1 and IO of the CC register are both set to 1 (level 3).
0 : No sensitivity inversion
1: Sensitivity inversion

## Bit 1 = TLIS TLI sensitivity

This bit allows to toggle the TLI edge sensitivity. It can be set and cleared by software only when TLIE bit is cleared.
0 : Falling edge
1: Rising edge

## Bit $0=$ TLIE TLI enable

This bit allows to enable or disable the TLI capability on the dedicated pin. It is set and cleared by software.
0 : TLI disabled
1: TLI enabled
Note: a parasitic interrupt can be generated when clearing the TLIE bit.

## INTERRUPTS (Cont'd)

Table 10. Nested Interrupts Register Map and Reset Values

| Address (Hex.) | Register Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0024h | ISPRO <br> Reset Value | ei1 |  | ei0 |  | MCC + SI |  | TLI |  |
|  |  | $\begin{gathered} \mid 1 \_3 \\ 1 \end{gathered}$ | $\begin{gathered} \text { IO_3 } \\ 1 \end{gathered}$ | $\begin{gathered} 11 \_2 \\ 1 \end{gathered}$ | $\begin{gathered} 10 \_2 \\ 1 \end{gathered}$ | $\begin{gathered} \mid 1 \_1 \\ 1 \end{gathered}$ | $\begin{gathered} 10_{1} 1 \end{gathered}$ | 1 | 1 |
| 0025h | ISPR1 <br> Reset Value | SPI |  |  |  | ei3 |  | ei2 |  |
|  |  | $\begin{gathered} \mid 1_{1} 7 \end{gathered}$ | $\begin{gathered} 10 \_7 \\ 1 \end{gathered}$ | $\underset{1}{11 \_6}$ | $\begin{gathered} 10 \_6 \\ 1 \end{gathered}$ | $\begin{gathered} 11 \_5 \\ 1 \end{gathered}$ | $\begin{gathered} 10 \_5 \\ 1 \end{gathered}$ | $\begin{gathered} 11 \_4 \\ \hline 1 \end{gathered}$ | $\begin{gathered} 10 \_4 \\ 1 \end{gathered}$ |
|  |  | AVD |  | SCI |  | TIMER B |  | TIMER A |  |
| 0026h | ISPR2 <br> Reset Value | $\begin{aligned} & \text { I1_11 } \\ & \hline 1 \end{aligned}$ | IO_11 | $\begin{aligned} & 11_{1} 10 \\ & \hline \end{aligned}$ | $\begin{gathered} \text { IO_10 } \\ \hline \end{gathered}$ | $\begin{gathered} \text { I1_9 } \\ \hline 1 \end{gathered}$ | $\begin{gathered} \text { IO_9 } \end{gathered}$ | $\begin{gathered} \text { I1_8 } \\ 1 \end{gathered}$ | IO_8 |
|  |  |  |  |  |  |  |  |  |  |
| 0027h | ISPR3 <br> Reset Value | 1 | 1 | 1 | 1 | $\begin{gathered} \hline 11_{-} 13 \\ \hline \end{gathered}$ | IO_13 | $\begin{gathered} \hline 11_{-} 12 \end{gathered}$ | $\begin{gathered} \text { IO_12 } \\ \hline \end{gathered}$ |
| 0028h | EICR <br> Reset Value | $\begin{gathered} \text { IS11 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IS10 } \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { IPB } \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { IS21 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IS20 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IPA } \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { TLIS } \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { TLIE } \\ 0 \end{gathered}$ |

## 8 POWER SAVING MODES

### 8.1 INTRODUCTION

To give a large measure of flexibility to the application in terms of power consumption, four main power saving modes are implemented in the ST7 (see Figure 26): SLOW, WAIT (SLOW WAIT), ACTIVE HALT and HALT.
After a RESET the normal operating mode is selected by default (RUN mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency divided or multiplied by 2 ( $\mathrm{f}_{\mathrm{OSC}}$ ).
From RUN mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status.

Figure 26. Power Saving Mode Transitions


### 8.2 SLOW MODE

This mode has two targets:

- To reduce power consumption by decreasing the internal clock in the device,
- To adapt the internal clock frequency ( $\mathfrak{f}_{\mathrm{CPU}}$ ) to the available supply voltage.
SLOW mode is controlled by three bits in the MCCSR register: the SMS bit which enables or disables Slow mode and two CPx bits which select the internal slow frequency ( $\mathrm{f}_{\mathrm{CPU}}$ ).
In this mode, the master clock frequency ( $\mathrm{f}_{\mathrm{OSC} 2}$ ) can be divided by 2, 4, 8 or 16. The CPU and peripherals are clocked at this lower frequency (ficpu).
Note: SLOW-WAIT mode is activated when entering the WAIT mode while the device is already in SLOW mode.

Figure 27. SLOW Mode Clock Transitions


## POWER SAVING MODES (Cont'd)

### 8.3 WAIT MODE

WAIT mode places the MCU in a low power consumption mode by stopping the CPU.
This power saving mode is selected by calling the 'WFI' instruction.
All peripherals remain active. During WAIT mode, the I[1:0] bits of the CC register are forced to ' 10 ', to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in WAIT mode until an interrupt or RESET occurs, whereupon the Program Counter branches to the starting address of the interrupt or Reset service routine.
The MCU will remain in WAIT mode until a Reset or an Interrupt occurs, causing it to wake up.
Refer to Figure 28.

Figure 28. WAIT Mode Flow-chart


## Note:

1. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

## POWER SAVING MODES (Cont'd)

### 8.4 ACTIVE-HALT AND HALT MODES

ACTIVE-HALT and HALT modes are the two lowest power consumption modes of the MCU. They are both entered by executing the 'HALT' instruction. The decision to enter either in ACTIVE-HALT or HALT mode is given by the MCC/RTC interrupt enable flag (OIE bit in MCCSR register).

| MCCSR <br> OIE bit | Power Saving Mode entered when HALT <br> instruction is executed |
| :---: | :--- |
| 0 | HALT mode |
| 1 | ACTIVE-HALT mode |

### 8.4.1 ACTIVE-HALT MODE

ACTIVE-HALT mode is the lowest power consumption mode of the MCU with a real time clock available. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is set (see section 10.2 on page 61 for more details on the MCCSR register).
The MCU can exit ACTIVE-HALT mode on reception of an external interrupt, MCC/RTC interrupt or a RESET. When exiting ACTIVE-HALT mode by means of an interrupt, no 256 or 4096 CPU cycle delay occurs. The CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 30).
When entering ACTIVE-HALT mode, the I[1:0] bits in the CC register are forced to '10b' to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.
In ACTIVE-HALT mode, only the main oscillator and its associated counter (MCC/RTC) are running to keep a wake-up time base. All other peripherals are not clocked except those which get their clock supply from another clock generator (such as external or auxiliary oscillator).
The safeguard against staying locked in ACTIVEHALT mode is provided by the oscillator interrupt.
Note: As soon as the interrupt capability of one of the oscillators is selected (MCCSR.OIE bit set), entering ACTIVE-HALT mode while the Watchdog is active does not generate a RESET.
This means that the device cannot spend more than a defined delay in this power saving mode.
CAUTION: When exiting ACTIVE-HALT mode following an MCC/RTC interrupt, OIE bit of MCCSR register must not be cleared before $t_{\text {DELAY }}$ after
the interrupt occurs ( $t_{\text {DELAY }}=256$ or $4096 \mathrm{t}_{\text {CPU }}$ delay depending on option byte). Otherwise, the ST7 enters HALT mode for the remaining $t_{\text {DELAY }}$ period.

Figure 29. ACTIVE-HALT Timing Overview


Figure 30. ACTIVE-HALT Mode Flow-chart


## Notes:

1. This delay occurs only if the MCU exits ACTIVEHALT mode by means of a RESET.
2. Peripheral clocked with an external clock source can still be active.
3. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and restored when the CC register is popped.

## POWER SAVING MODES (Cont'd)

### 8.4.2 HALT MODE

The HALT mode is the lowest power consumption mode of the MCU. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is cleared (see section 10.2 on page 61 for more details on the MCCSR register).
The MCU can exit HALT mode on reception of either a specific interrupt (see Table 9, "Interrupt Mapping," on page 41) or a RESET. When exiting HALT mode by means of a RESET or an interrupt, the oscillator is immediately turned on and the 256 or 4096 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 32).
When entering HALT mode, the $\mathrm{I}[1: 0]$ bits in the CC register are forced to '10b'to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.
In HALT mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator).
The compatibility of Watchdog operation with HALT mode is configured by the "WDGHALT" option bit of the option byte. The HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog RESET (see section 14.1 on page 181 for more details).

Figure 31. HALT Timing Overview


Figure 32. HALT Mode Flow-chart


## Notes:

1. WDGHALT is an option bit. See option byte section for more details.
2. Peripheral clocked with an external clock source can still be active.
3. Only some specific interrupts can exit the MCU from HALT mode (such as external interrupt). Refer to Table 9, "Interrupt Mapping," on page 41 for more details.
4. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

## POWER SAVING MODES (Cont'd)

### 8.4.2.1 Halt Mode Recommendations

- Make sure that an external event is available to wake up the microcontroller from Halt mode.
- When using an external interrupt to wake up the microcontroller, reinitialize the corresponding I/O as "Input Pull-up with Interrupt" before executing the HALT instruction. The main reason for this is that the I/O may be wrongly configured due to external interference or by an unforeseen logical condition.
- For the same reason, reinitialize the level sensitiveness of each external interrupt as a precautionary measure.
- The opcode for the HALT instruction is $0 \times 8 \mathrm{E}$. To avoid an unexpected HALT instruction due to a program counter failure, it is advised to clear all occurrences of the data value $0 \times 8 \mathrm{E}$ from memo-
ry. For example, avoid defining a constant in ROM with the value $0 \times 8 \mathrm{E}$.
- As the HALT instruction clears the interrupt mask in the CC register to allow interrupts, the user may choose to clear all pending interrupt bits before executing the HALT instruction. This avoids entering other peripheral interrupt routines after executing the external interrupt routine corresponding to the wake-up event (reset or external interrupt).


## Related Documentation

AN 980: ST7 Keypad Decoding Techniques, Implementing Wake-Up on Keystroke
AN1014: How to Minimize the ST7 Power Consumption
AN1605: Using an active RC to wakeup the ST7LITE0 from power saving mode

## 9 I/O PORTS

### 9.1 INTRODUCTION

The I/O ports offer different functional modes:

- transfer of data through digital inputs and outputs and for specific pins:
- external interrupt generation
- alternate signal input/output for the on-chip peripherals.
An I/O port contains up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output.


### 9.2 FUNCTIONAL DESCRIPTION

Each port has two main registers:

- Data Register (DR)
- Data Direction Register (DDR)
and one optional register:
- Option Register (OR)

Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers: Bit X corresponding to pin X of the port. The same correspondence is used for the DR register.
The following description takes into account the OR register, (for specific ports which do not provide this register refer to the I/O Port Implementation section). The generic I/O block diagram is shown in Figure 1

### 9.2.1 Input Modes

The input configuration is selected by clearing the corresponding DDR register bit.
In this case, reading the DR register returns the digital value applied to the external I/O pin.
Different input modes can be selected by software through the OR register.

## Notes:

1. Writing the DR register modifies the latch value but does not affect the pin status.
2. When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output.
3. Do not use read/modify/write instructions (BSET or BRES) to modify the DR register as this might corrupt the DR content for I/Os configured as input.

## External interrupt function

When an I/O is configured as Input with Interrupt, an event on this I/O can generate an external interrupt request to the CPU.

Each pin can independently generate an interrupt request. The interrupt sensitivity is independently programmable using the sensitivity bits in the EICR register.
Each external interrupt vector is linked to a dedicated group of I/O port pins (see pinout description and interrupt section). If several input pins are selected simultaneously as interrupt sources, these are first detected according to the sensitivity bits in the EICR register and then logically ORed.
The external interrupts are hardware interrupts, which means that the request latch (not accessible directly by the application) is automatically cleared when the corresponding interrupt vector is fetched. To clear an unwanted pending interrupt by software, the sensitivity bits in the EICR register must be modified.

### 9.2.2 Output Modes

The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value.
Two different output modes can be selected by software through the OR register: Output push-pull and open-drain.
DR register value and output pin status:

| DR | Push-pull | Open-drain |
| :---: | :---: | :---: |
| 0 | $\mathrm{~V}_{\mathrm{SS}}$ | Vss |
| 1 | $\mathrm{~V}_{\mathrm{DD}}$ | Floating |

### 9.2.3 Alternate Functions

When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming.
When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral).
When the signal is going to an on-chip peripheral, the I/O pin must be configured in input mode. In this case, the pin state is also digitally readable by addressing the DR register.
Note: Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input. When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode.

## I/O PORTS (Cont'd)

Figure 33. I/O Port General Block Diagram


Table 11. I/O Port Mode Options

| Configuration Mode |  | Pull-Up | P-Buffer | Diodes |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | to $\mathrm{V}_{\mathrm{DD}}$ |  | to $\mathrm{V}_{\mathrm{SS}}$ |
| Input | Floating with/without Interrupt |  | Off | Off | On | On |
|  | Pull-up with/without Interrupt | On | Of |  |  |
| Output | Push-pull | Off | On |  |  |
|  | Open Drain (logic level) |  | Off |  |  |
|  | True Open Drain | NI | NI | NI (see note) |  |  |

Legend: NI - not implemented
Off - implemented not activated
On - implemented and activated

Note: The diode to $\mathrm{V}_{\mathrm{DD}}$ is not implemented in the true open drain pads. A local protection between the pad and $\mathrm{V}_{\mathrm{SS}}$ is implemented to protect the device against positive stress.

I/O PORTS (Cont'd)
Table 12. I/O Port Configurations


Notes:

1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register will read the alternate function output status.
2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content.

## I/O PORTS (Cont'd)

CAUTION: The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts.

## Analog alternate function

When the pin is used as an ADC input, the I/O must be configured as floating input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input.
It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin.
WARNING: The analog input voltage level must be within the limits stated in the absolute maximum ratings.

### 9.3 I/O PORT IMPLEMENTATION

The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input or true open drain.
Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in Figure 2 on page 4. Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation.

Figure 34. Interrupt I/O Port State Transitions


### 9.4 LOW POWER MODES

| Mode | Description |
| :--- | :--- |
| WAIT | No effect on I/O ports. External interrupts <br> cause the device to exit from WAIT mode. |
| HALT | No effect on I/O ports. External interrupts <br> cause the device to exit from HALT mode. |

### 9.5 INTERRUPTS

The external interrupt event generates an interrupt if the corresponding configuration is selected with DDR and OR registers and the interrupt mask in the CC register is not active (RIM instruction).

| Interrupt Event | Event <br> Flag | Enable <br> Control <br> Bit | Exit <br> from <br> Wait | Exit <br> from <br> Halt |
| :--- | :---: | :---: | :---: | :---: |
| External interrupt on <br> selected external <br> event | - | DDRx <br> ORx | Yes |  |

I/O PORTS (Cont'd)

### 9.5.1 I/O Port Implementation

The I/O port register configurations are summarised as follows.

## Standard Ports

PA5:4, PC7:0, PD7:0, PE7:3,
PE1:0, PF7:3,

| MODE | DDR | OR |
| :--- | :---: | :---: |
| floating input | 0 | 0 |
| pull-up input | 0 | 1 |
| open drain output | 1 | 0 |
| push-pull output | 1 | 1 |

## Interrupt Ports

PA2:0, PB6:5, PB4, PB2:0, PF1:0 (with pull-up)

| MODE | DDR | OR |
| :--- | :---: | :---: |
| floating input | 0 | 0 |
| pull-up interrupt input | 0 | 1 |
| open drain output | 1 | 0 |
| push-pull output | 1 | 1 |


| MODE | DDR | OR |
| :--- | :---: | :---: |
| floating input | 0 | 0 |
| floating interrupt input | 0 | 1 |
| open drain output | 1 | 0 |
| push-pull output | 1 | 1 |

## True Open Drain Ports

PA7:6

| MODE | DDR |
| :--- | :---: |
| floating input | 0 |
| open drain (high sink ports) | 1 |

## Pull-Up Input Port PE2

| MODE | DDR | OR |
| :--- | :---: | :---: |
| pull-up input | 0 | $x$ |
| open drain output ${ }^{\star}$ | 1 | 0 |
| push-pull output $^{*}$ | 1 | 1 |

Table 13. Port Configuration

| Port | Pin name | Input |  | Output |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | OR = 0 | OR = 1 | OR = 0 | OR = 1 |
| Port A | PA7:6 | floating |  | true open-drain |  |
|  | PA5:4 | floating | pull-up | open drain | push-pull |
|  | PA3 | floating | floating interrupt | open drain | push-pull |
|  | PA2:0 | floating | pull-up interrupt | open drain | push-pull |
| Port B | PB7, PB3 | floating | floating interrupt | open drain | push-pull |
|  | $\begin{aligned} & \text { PB6:5, PB4, } \\ & \text { PB2:0 } \end{aligned}$ | floating | pull-up interrupt | open drain | push-pull |
| Port C | PC7:0 | floating | pull-up | open drain | push-pull |
| Port D | PD7:0 | floating | pull-up | open drain | push-pull |
| Port E | PE7:3, PE1:0 | floating | pull-up | open drain | push-pull |
|  | PE2 | pull-up input only |  | open drain* | push-pull* |
| Port F | PF7:3 | floating | pull-up | open drain | push-pull |
|  | PF2 | floating | floating interrupt | open drain | push-pull |
|  | PF1:0 | floating | pull-up interrupt | open drain | push-pull |

*Pull-up always activated on PE2.

I/O PORTS (Cont'd)
Table 14. I/O Port Register Map and Reset Values

| Address (Hex.) | Register Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{r} \text { Res } \\ \text { of all l/O } \end{array}$ | Value ort registers | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0000h | PADR |  |  |  |  |  |  |  |  |
| 0001h | PADDR | MSB |  |  |  |  |  |  | LSB |
| 0002h | PAOR |  |  |  |  |  |  |  |  |
| 0003h | PBDR |  |  |  |  |  |  |  |  |
| 0004h | PBDDR | MSB |  |  |  |  |  |  | LSB |
| 0005h | PBOR |  |  |  |  |  |  |  |  |
| 0006h | PCDR |  |  |  |  |  |  |  |  |
| 0007h | PCDDR | MSB |  |  |  |  |  |  | LSB |
| 0008h | PCOR |  |  |  |  |  |  |  |  |
| 0009h | PDDR |  |  |  |  |  |  |  |  |
| 000Ah | PDDDR | MSB |  |  |  |  |  |  | LSB |
| 000Bh | PDOR |  |  |  |  |  |  |  |  |
| 000Ch | PEDR |  |  |  |  |  |  |  |  |
| 000Dh | PEDDR | MSB |  |  |  |  |  |  | LSB |
| 000Eh | PEOR |  |  |  |  |  |  |  |  |
| 000Fh | PFDR |  |  |  |  |  |  |  |  |
| 0010h | PFDDR | MSB |  |  |  |  |  |  | LSB |
| 0011h | PFOR |  |  |  |  |  |  |  |  |

## Related Documentation

AN 970: SPI Communication between ST7 and EEPROM

AN1045: S/W implementation of I2C bus master AN1048: Software LCD driver

## 10 ON-CHIP PERIPHERALS

### 10.1 WATCHDOG TIMER (WDG)

### 10.1.1 Introduction

The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared.

### 10.1.2 Main Features

- Programmable free-running downcounter
- Programmable reset
- Reset (if watchdog activated) when the T6 bit reaches zero
- Optional reset on HALT instruction (configurable by option byte)
- Hardware Watchdog selectable by option byte


### 10.1.3 Functional Description

The counter value stored in the Watchdog Control register (WDGCR bits T[6:0]), is decremented every $16384 \mathrm{f}_{\mathrm{OSC}}$ cycles (approx.), and the length of the timeout period can be programmed by the user in 64 increments.

If the watchdog is activated (the WDGA bit is set) and when the 7-bit timer (bits T[6:0]) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling the reset pin low for typically $30 \mu \mathrm{~s}$.
The application program must write in the WDGCR register at regular intervals during normal operation to prevent an MCU reset. This downcounter is free-running: it counts down even if the watchdog is disabled. The value to be stored in the WDGCR register must be between FFh and COh:

- The WDGA bit is set (watchdog enabled)
- The T6 bit is set to prevent generating an immediate reset
- The T[5:0] bits contain the number of increments which represents the time delay before the watchdog produces a reset (see Figure 2. Approximate Timeout Duration). The timing varies between a minimum and a maximum value due to the unknown status of the prescaler when writing to the WDGCR register (see Figure 3).
Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset.
The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared).
If the watchdog is activated, the HALT instruction will generate a Reset.

Figure 35. Watchdog Block Diagram


## WATCHDOG TIMER (Cont'd)

10.1.4 How to Program the Watchdog Timeout

Figure 2 shows the linear relationship between the 6 -bit value to be loaded in the Watchdog Counter (CNT) and the resulting timeout duration in milliseconds. This can be used for a quick calculation without taking the timing variations into account. If
more precision is needed, use the formulae in Figure 3 .
Caution: When writing to the WDGCR register, always write 1 in the T6 bit to avoid generating an immediate reset.

Figure 36. Approximate Timeout Duration


## WATCHDOG TIMER (Cont'd)

Figure 37. Exact Timeout Duration $\left(\mathrm{t}_{\text {min }}\right.$ and $\mathrm{t}_{\text {max }}$ )

## WHERE

$\mathrm{t}_{\text {min }}=(\mathrm{LSB}+128) \times 64 \times \mathrm{t}_{\mathrm{OSC}}$
$t_{\text {max0 }}=16384 \times \mathrm{t}_{\text {OSC2 }}$
$\mathrm{t}_{\mathrm{OSC} 2}=125 \mathrm{~ns}$ if $\mathrm{f}_{\mathrm{OSC} 2}=8 \mathrm{MHz}$
CNT = Value of T[5:0] bits in the WDGCR register ( 6 bits)
MSB and LSB are values from the table below depending on the timebase selected by the TB[1:0] bits in the MCCSR register

| TB1 Bit <br> (MCCSR Reg.) | TB0 Bit <br> (MCCSR Reg.) | Selected MCCSR <br> Timebase | MSB | LSB |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 2 ms | 4 | 59 |
| 0 | 1 | 4 ms | 8 | 53 |
| 1 | 0 | 10 ms | 20 | 35 |
| 1 | 1 | 25 ms | 49 | 54 |

To calculate the minimum Watchdog Timeout $\left(\mathrm{t}_{\text {min }}\right)$ :
IF CNT $<\left[\frac{\mathrm{MSB}}{4}\right] \quad$ THEN $\mathrm{t}_{\text {min }}=\mathrm{t}_{\text {min0 }}+16384 \times \mathrm{CNT} \times \mathrm{t}_{\text {osc2 }}$

$$
\mathrm{ELSE}_{\min }=\mathrm{t}_{\text {minO }}+\left[16384 \times\left(\mathrm{CNT}-\left[\frac{4 \mathrm{CNT}}{\mathrm{MSB}}\right]\right)+(192+\mathrm{LSB}) \times 64 \times\left[\frac{4 \mathrm{CNT}}{\mathrm{MSB}}\right]\right] \times \mathrm{t}_{\mathrm{osc} 2}
$$

To calculate the maximum Watchdog Timeout $\left(\mathrm{t}_{\text {max }}\right)$ :


$$
\mathrm{ELSE}_{\text {max }}=\mathrm{t}_{\text {max0 }}+\left[16384 \times\left(\mathrm{CNT}-\left[\frac{4 \mathrm{CNT}}{\mathrm{MSB}}\right]\right)+(192+\mathrm{LSB}) \times 64 \times\left[\frac{4 \mathrm{CNT}}{\mathrm{MSB}}\right]\right] \times \mathrm{t}_{\text {osc: }}
$$

Note: In the above formulae, division results must be rounded down to the next integer value.
Example:
With 2ms timeout selected in MCCSR register

| Value of T[5:0] Bits in <br> WDGCR Register (Hex.) | Min. Watchdog <br> Timeout (ms) <br> $\mathbf{t}_{\text {min }}$ | Max. Watchdog <br> Timeout (ms) <br> $\mathbf{t}_{\text {max }}$ |
| :---: | :---: | :---: |
| 00 | 1.496 | 2.048 |
| $3 F$ | 128 | 128.552 |

WATCHDOG TIMER (Cont'd)
10.1.5 Low Power Modes

| Mode | Description |  |  |
| :---: | :---: | :---: | :---: |
| SLOW | No effect on Watchdog. |  |  |
| WAIT | No effect on Watchdog. |  |  |
| HALT | OIE bit in MCCSR register | WDGHALT bit in Option Byte |  |
|  | 0 | 0 | No Watchdog reset is generated. The MCU enters Halt mode. The Watchdog counter is decremented once and then stops counting and is no longer able to generate a watchdog reset until the MCU receives an external interrupt or a reset. <br> If an external interrupt is received, the Watchdog restarts counting after 256 or 4096 CPU clocks. If a reset is generated, the Watchdog is disabled (reset state) unless Hardware Watchdog is selected by option byte. For application recommendations see Section 0.1.7 below. |
|  | 0 | 1 | A reset is generated. |
|  | 1 | x | No reset is generated. The MCU enters Active Halt mode. The Watchdog counter is not decremented. It stop counting. When the MCU receives an oscillator interrupt or external interrupt, the Watchdog restarts counting immediately. When the MCU receives a reset the Watchdog restarts counting after 256 or 4096 CPU clocks. |

### 10.1.6 Hardware Watchdog Option

If Hardware Watchdog is selected by option byte, the watchdog is always active and the WDGA bit in the WDGCR is not used. Refer to the Option Byte description.

### 10.1.7 Using Halt Mode with the WDG (WDGHALT option)

The following recommendation applies if Halt mode is used when the watchdog is enabled.

- Before executing the HALT instruction, refresh the WDG counter, to avoid an unexpected WDG reset immediately after waking up the microcontroller.


### 10.1.8 Interrupts

None.

### 10.1.9 Register Description

CONTROL REGISTER (WDGCR)

## Read/Write

Reset Value: 01111111 (7Fh)

| 7 | 0 |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WDGA | T6 | T5 | T4 | T3 | T2 | T1 | T0 |  |

Bit 7 = WDGA Activation bit.
This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset.
0 : Watchdog disabled
1: Watchdog enabled
Note: This bit is not used if the hardware watchdog option is enabled by option byte.
Bit 6:0 = T[6:0] 7-bit counter (MSB to LSB).
These bits contain the value of the watchdog counter. It is decremented every $16384 \mathrm{f}_{\mathrm{OSc} 2}$ cycles (approx.). A reset is produced when it rolls over from 40h to 3Fh (T6 becomes cleared).

Table 15. Watchdog Timer Register Map and Reset Values

| Address <br> (Hex.) | Register <br> Label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 002Ah | WDGCR <br> Reset Value | WDGA <br> 0 | T 6 <br> 1 | T 5 <br> 1 | T 4 <br> $\mathbf{1}$ | T 3 <br> 1 | T 2 <br> 1 | T 1 <br> $\mathbf{1}$ | T0 <br> 1 |

### 10.2 MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK AND BEEPER (MCC/RTC)

The Main Clock Controller consists of three different functions:

- a programmable CPU clock prescaler
- a clock-out signal to supply external devices
- a real time clock timer with interrupt capability

Each function can be used independently and simultaneously.

### 10.2.1 Programmable CPU Clock Prescaler

The programmable CPU clock prescaler supplies the clock for the ST7 CPU and its internal peripherals. It manages SLOW power saving mode (See Section 8.2 SLOW MODE for more details).
The prescaler selects the $\mathrm{f}_{\mathrm{CPU}}$ main clock frequency and is controlled by three bits in the MCCSR register: CP[1:0] and SMS.

### 10.2.2 Clock-out Capability

The clock-out capability is an alternate function of an I/O port pin that outputs a $\mathrm{f}_{\mathrm{CPU}}$ clock to drive
external devices. It is controlled by the MCO bit in the MCCSR register.
CAUTION: When selected, the clock out pin suspends the clock during ACTIVE-HALT mode.
10.2.3 Real Time Clock Timer (RTC)

The counter of the real time clock timer allows an interrupt to be generated based on an accurate real time clock. Four different time bases depending directly on $\mathrm{f}_{\mathrm{OSC}}$ are available. The whole functionality is controlled by four bits of the MCCSR register: TB[1:0], OIE and OIF.
When the RTC interrupt is enabled (OIE bit set), the ST7 enters ACTIVE-HALT mode when the HALT instruction is executed. See Section 8.4 AC-TIVE-HALT AND HALT MODES for more details.

### 10.2.4 Beeper

The beep function is controlled by the MCCBCR register. It can output three selectable frequencies on the BEEP pin (I/O port alternate function).

Figure 38. Main Clock Controller (MCC/RTC) Block Diagram


MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK (Cont’d)

### 10.2.5 Low Power Modes

| Mode | Description |
| :--- | :--- |
| WAIT | No effect on MCC/RTC peripheral. <br> MCC/RTC interrupt cause the device to exit <br> from WAIT mode. |
| ACTIVE- <br> HALT | No effect on MCC/RTC counter (OIE bit is <br> set), the registers are frozen. <br> MCC/RTC interrupt cause the device to exit <br> from ACTIVE-HALT mode. |
| HALT | MCC/RTC counter and registers are frozen. <br> MCC/RTC operation resumes when the <br> MCU is woken up by an interrupt with "exit <br> from HALT" capability. |

### 10.2.6 Interrupts

The MCC/RTC interrupt event generates an interrupt if the OIE bit of the MCCSR register is set and the interrupt mask in the CC register is not active (RIM instruction).

| Interrupt Event | Event <br> Flag | Enable <br> Control <br> Bit | Exit <br> from <br> Wait | Exit <br> from <br> Halt |
| :--- | :---: | :---: | :---: | :---: |
| Time base overflow <br> event | OIF | OIE | Yes | No $^{1)}$ |

## Note:

The MCC/RTC interrupt wakes up the MCU from ACTIVE-HALT mode, not from HALT mode.

### 10.2.7 Register Description <br> MCC CONTROL/STATUS REGISTER (MCCSR)

Read/Write
Reset Value: 00000000 (00h


| MCO | CP1 | CP0 | SMS | TB1 | TB0 | OIE | OIF |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7 = MCO Main clock out selection
This bit enables the MCO alternate function on the PFO I/O port. It is set and cleared by software.
0 : MCO alternate function disabled (I/O pin free for general-purpose I/O)
1: MCO alternate function enabled ( $\mathrm{f}_{\mathrm{CPU}}$ on $\mathrm{I} / \mathrm{O}$ port)
Note: To reduce power consumption, the MCO function is not active in ACTIVE-HALT mode.

Bit 6:5 = CP[1:0] CPU clock prescaler These bits select the CPU clock prescaler which is applied in the different slow modes. Their action is conditioned by the setting of the SMS bit. These two bits are set and cleared by software

| $\mathbf{f}_{\mathbf{C P U}}$ in SLOW mode | CP1 | CP0 |
| :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC} 2} / 2$ | 0 | 0 |
| $\mathrm{f}_{\mathrm{OSC} 2} / 4$ | 0 | 1 |
| $\mathrm{f}_{\mathrm{OSC} 2} / 8$ | 1 | 0 |
| $\mathrm{f}_{\mathrm{OSC} 2} / 16$ | 1 | 1 |

Bit 4 = SMS Slow mode select
This bit is set and cleared by software.
0 : Normal mode. $\mathrm{f}_{\mathrm{CPU}}=\mathrm{f}_{\mathrm{OSC}}$
1: Slow mode. $\mathrm{f}_{\mathrm{CP}}$ is given by CP1, CP0
See Section 8.2 SLOW MODE and Section 10.2 MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK AND BEEPER (MCC/RTC) for more details.

Bit 3:2 $=$ TB[1:0] Time base control
These bits select the programmable divider time base. They are set and cleared by software.

| Counter <br> Prescaler | Time Base |  |  | TB1 |
| :---: | :---: | :---: | :---: | :---: |
|  | TB0 |  |  |  |
| 16000 | 4 ms | 2 ms | 0 | 0 |
| 32000 | 8 ms | 4 ms | 0 | 1 |
| 80000 | 20 ms | 10 ms | 1 | 0 |
| 200000 | 50 ms | 25 ms | 1 | 1 |

A modification of the time base is taken into account at the end of the current period (previously set) to avoid an unwanted time shift. This allows to use this time base as a real time clock.

Bit 1 = OIE Oscillator interrupt enable
This bit set and cleared by software.
0 : Oscillator interrupt disabled
1: Oscillator interrupt enabled
This interrupt can be used to exit from ACTIVEHALT mode.
When this bit is set, calling the ST7 software HALT instruction enters the ACTIVE-HALT power saving mode.

## MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK (Cont'd)

Bit $0=$ OIF Oscillator interrupt flag
This bit is set by hardware and cleared by software reading the MCCSR register. It indicates when set that the main oscillator has reached the selected elapsed time (TB1:0).
0 : Timeout not reached
1: Timeout reached
CAUTION: The BRES and BSET instructions must not be used on the MCCSR register to avoid unintentionally clearing the OIF bit.

MCC BEEP CONTROL REGISTER (MCCBCR)
Read/Write
Reset Value: 00000000 (00h)
7
0

| 0 | 0 | 0 | 0 | 0 | 0 | $B C 1$ | $B C 0$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7:2 = Reserved, must be kept cleared.

Bit 1:0 = BC[1:0] Beep control
These 2 bits select the PF1 pin beep capability.

| BC1 | BC0 | Beep mode with fosc2 $=8 \mathrm{MHz}$ |  |
| :---: | :---: | :---: | :---: |
| 0 | 0 | Off |  |
| 0 | 1 | $\sim 2-\mathrm{KHz}$ | Output <br> Beep signal <br> $\sim 50 \%$ duty cycle |
| 1 | 0 | $\sim 1-\mathrm{KHz}$ | $\sim 500-\mathrm{Hz}$ |
| 1 | 1 | $\sim 50 \%$ |  |

The beep output signal is available in ACTIVEHALT mode but has to be disabled to reduce the consumption.

Table 16. Main Clock Controller Register Map and Reset Values

| Address <br> (Hex.) | Register <br> Label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 002Bh | SICSR <br> Reset Value | AVDS <br> 0 | AVDIE <br> 0 | AVDF <br> 0 | LVDRF <br> x | 0 | CSSIE <br> 0 | CSSD <br> 0 | WDGRF <br> x |
| 002Ch | MCCSR <br> Reset Value | MCO <br> 0 | CP1 <br> 0 | CP0 <br> 0 | SMS <br> 0 | TB1 <br> 0 | TB0 <br> 0 | OIE <br> 0 | OIF <br> 0 |
| 002Dh | MCCBCR <br> Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | BC1 <br> 0 | BC0 <br> 0 |

### 10.3 PWM AUTO-RELOAD TIMER (ART)

### 10.3.1 Introduction

The Pulse Width Modulated Auto-Reload Timer on-chip peripheral consists of an 8-bit auto reload counter with compare/capture capabilities and of a 7-bit prescaler clock source.
These resources allow five possible operating modes:

- Generation of up to 4 independent PWM signals
- Output compare and Time base interrupt
- Up to two input capture functions
- External event detector
- Up to two external interrupt sources

The three first modes can be used together with a single counter frequency.
The timer can be used to wake up the MCU from WAIT and HALT modes.

Figure 39. PWM Auto-Reload Timer Block Diagram


## ON-CHIP PERIPHERALS (Cont'd)

### 10.3.2 Functional Description

## Counter

The free running 8-bit counter is fed by the output of the prescaler, and is incremented on every rising edge of the clock signal.
It is possible to read or write the contents of the counter on the fly by reading or writing the Counter Access register (ARTCAR).
When a counter overflow occurs, the counter is automatically reloaded with the contents of the ARTARR register (the prescaler is not affected).

## Counter clock and prescaler

The counter clock frequency is given by:

$$
\mathrm{f}_{\text {COUNTER }}=\mathrm{f}_{\text {INPUT }} / 2^{\mathrm{CC}[2: 0]}
$$

The timer counter's input clock ( $\mathrm{f}_{\text {INPUT }}$ ) feeds the 7-bit programmable prescaler, which selects one of the 8 available taps of the prescaler, as defined by CC[2:0] bits in the Control/Status Register (ARTCSR). Thus the division factor of the prescaler can be set to $2^{n}$ (where $n=0,1, . .7$ ).
This $f_{\text {INPUT }}$ frequency source is selected through the EXCL bit of the ARTCSR register and can be either the $\mathrm{f}_{\mathrm{CPU}}$ or an external input frequency $\mathrm{f}_{\mathrm{EXT}}$. The clock input to the counter is enabled by the TCE (Timer Counter Enable) bit in the ARTCSR register. When TCE is reset, the counter is stopped and the prescaler and counter contents are frozen. When TCE is set, the counter runs at the rate of the selected clock source.

## Counter and Prescaler Initialization

After RESET, the counter and the prescaler are cleared and $\mathrm{f}_{\text {INPUT }}=\mathrm{f}_{\mathrm{CPU}}$.
The counter can be initialized by:

- Writing to the ARTARR register and then setting the FCRL (Force Counter Re-Load) and the TCE (Timer Counter Enable) bits in the ARTCSR register.
- Writing to the ARTCAR counter access register, In both cases the 7-bit prescaler is also cleared, whereupon counting will start from a known value. Direct access to the prescaler is not possible.


## Output compare control

The timer compare function is based on four different comparisons with the counter (one for each PWMx output). Each comparison is made between the counter value and an output compare register (OCRx) value. This OCRx register can not be accessed directly, it is loaded from the duty cycle register (PWMDCRx) at each overflow of the counter.
This double buffering method avoids glitch generation when changing the duty cycle on the fly.

Figure 40. Output compare control


## ON-CHIP PERIPHERALS (Cont'd)

## Independent PWM signal generation

This mode allows up to four Pulse Width Modulated signals to be generated on the PWMx output pins with minimum core processing overhead. This function is stopped during HALT mode.
Each PWMx output signal can be selected independently using the corresponding OEx bit in the PWM Control register (PWMCR). When this bit is set, the corresponding l/O pin is configured as output push-pull alternate function.
The PWM signals all have the same frequency which is controlled by the counter period and the ARTARR register value.

$$
\mathrm{f}_{\text {PWM }}=\mathrm{f}_{\text {COUNTER }} /(256-\text { ARTARR })
$$

When a counter overflow occurs, the PWMx pin level is changed depending on the corresponding OPx (output polarity) bit in the PWMCR register.

When the counter reaches the value contained in one of the output compare register (OCRx) the corresponding PWMx pin level is restored.
It should be noted that the reload values will also affect the value and the resolution of the duty cycle of the PWM output signal. To obtain a signal on a PWMx pin, the contents of the OCRx register must be greater than the contents of the ARTARR register.
The maximum available resolution for the PWMx duty cycle is:

Resolution $=1 /(256-$ ARTARR $)$
Note: To get the maximum resolution $(1 / 256)$, the ARTARR register must be 0 . With this maximum resolution, $0 \%$ and $100 \%$ can be obtained by changing the polarity.

Figure 41. PWM Auto-reload Timer Function


Figure 42. PWM Signal from 0\% to 100\% Duty Cycle


## ON-CHIP PERIPHERALS (Cont'd)

## Output compare and Time base interrupt

On overflow, the OVF flag of the ARTCSR register is set and an overflow interrupt request is generated if the overflow interrupt enable bit, OIE, in the ARTCSR register, is set. The OVF flag must be reset by the user software. This interrupt can be used as a time base in the application.

## External clock and event detector mode

Using the $\mathrm{f}_{\text {EXT }}$ external prescaler input clock, the auto-reload timer can be used as an external clock event detector. In this mode, the ARTARR register is used to select the $\mathrm{n}_{\text {EVENT }}$ number of events to be counted before setting the OVF flag.

$$
\mathrm{n}_{\text {EVENT }}=256-\mathrm{ARTARR}
$$

Caution: The external clock function is not available in HALT mode. If HALT mode is used in the application, prior to executing the HALT instruction, the counter must be disabled by clearing the TCE bit in the ARTCSR register to avoid spurious counter increments.

Figure 43. External Event Detector Example (3 counts)


## ON-CHIP PERIPHERALS (Cont'd)

## Input capture function

This mode allows the measurement of external signal pulse widths through ARTICRx registers.
Each input capture can generate an interrupt independently on a selected input signal transition. This event is flagged by a set of the corresponding CFx bits of the Input Capture Control/Status register (ARTICCSR).
These input capture interrupts are enabled through the CIEx bits of the ARTICCSR register.
The active transition (falling or rising edge) is software programmable through the CSx bits of the ARTICCSR register.
The read only input capture registers (ARTICRx) are used to latch the auto-reload counter value when a transition is detected on the ARTICx pin (CFx bit set in ARTICCSR register). After fetching the interrupt vector, the CFx flags can be read to identify the interrupt source.
Note: After a capture detection, data transfer in the ARTICRx register is inhibited until it is read (clearing the CFx bit).
The timer interrupt remains pending while the CFx flag is set when the interrupt is enabled (CIEx bit set). This means, the ARTICRx register has to be read at each capture event to clear the CFx flag.

The timing resolution is given by auto-reload counter cycle time ( $1 / \mathrm{f}_{\text {COUNTER }}$ ).

Note: During HALT mode, if both input capture and external clock are enabled, the ARTICRx register value is not guaranteed if the input capture pin and the external clock change simultaneously.

Figure 44. Input Capture Timing Diagram


## ON-CHIP PERIPHERALS (Cont'd)

### 10.3.3 Register Description

CONTROL / STATUS REGISTER (ARTCSR)
Read/Write
Reset Value: 00000000 (00h)
7

| EXCL | CC2 | CC1 | CC0 | TCE | FCRL | OIE | OVF |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Bit 7 = EXCL External Clock
This bit is set and cleared by software. It selects the input clock for the 7-bit prescaler.
0: CPU clock.
1: External clock.
Bit 6:4 = CC[2:0] Counter Clock Control
These bits are set and cleared by software. They determine the prescaler division ratio from $\mathrm{f}_{\text {INPUT }}$.

| $\mathrm{f}_{\text {COUNTER }}$ | With $\mathrm{f}_{\text {INPUT }}=8 \mathrm{MHz}$ | CC2 | CC1 | CC0 |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {INPUT }}$ | 8 MHz | 0 | 0 | 0 |
| $\mathrm{f}_{\mathrm{INPUT}} / 2$ | 4 MHz | 0 | 0 | 1 |
| $\mathrm{f}_{\mathrm{f}} / 4$ | 2 MHz | 0 | 1 | 0 |
| $\mathrm{f}_{\text {INPUT }} / 8$ | 1 MHz | 0 | 1 | 1 |
| $\mathrm{f}_{\text {INPUT }} / 16$ | 500 kHz | 1 | 0 | 0 |
| $\mathrm{f}_{\text {IIPUT }} / 32$ | 250 kHz | 1 | 0 | 1 |
| $\mathrm{f}_{\text {INPUT }} / 64$ | 125 kHz | 1 | 1 | 0 |
| $\mathrm{f}_{\text {INPUT }} / 128$ | 62.5 kHz | 1 | 1 | 1 |

## Bit 3 = TCE Timer Counter Enable

This bit is set and cleared by software. It puts the timer in the lowest power consumption mode.
0 : Counter stopped (prescaler and counter frozen).
1: Counter running.
Bit 2 = FCRL Force Counter Re-Load
This bit is write-only and any attempt to read it will yield a logical zero. When set, it causes the contents of ARTARR register to be loaded into the counter, and the content of the prescaler register to be cleared in order to initialize the timer before starting to count.

## Bit 1 = OIE Overflow Interrupt Enable

This bit is set and cleared by software. It allows to enable/disable the interrupt which is generated when the OVF bit is set.
0: Overflow Interrupt disable.
1: Overflow Interrupt enable.
Bit 0 = OVF Overflow Flag
This bit is set by hardware and cleared by software reading the ARTCSR register. It indicates the transition of the counter from FFh to the ARTARR value

0: New transition not yet reached
1: Transition reached

## COUNTER ACCESS REGISTER (ARTCAR)

## Read/Write

Reset Value: 00000000 (00h)


## Bit 7:0 = CA[7:0] Counter Access Data

These bits can be set and cleared either by hardware or by software. The ARTCAR register is used to read or write the auto-reload counter "on the fly" (while it is counting).

## AUTO-RELOAD REGISTER (ARTARR)

Read/Write
Reset Value: 00000000 (00h)
7

| AR7 | AR6 | AR5 | AR4 | AR3 | AR2 | AR1 | AR0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Bit 7:0 = AR[7:0] Counter Auto-Reload Data
These bits are set and cleared by software. They are used to hold the auto-reload value which is automatically loaded in the counter when an overflow occurs. At the same time, the PWM output levels are changed according to the corresponding OPx bit in the PWMCR register.
This register has two PWM management functions:

- Adjusting the PWM frequency
- Setting the PWM duty cycle resolution

PWM Frequency vs Resolution:

| ARTARR <br> value | Resolution | $\mathbf{f}_{\text {PWM }}$ |  |
| :---: | :---: | :---: | :---: |
|  |  | Min | Max |
| 0 | 8 -bit | $\sim 0.244 \mathrm{kHz}$ | 31.25 kHz |
| $[0 . .127]$ | $>7$-bit | $\sim 0.244 \mathrm{kHz}$ | 62.5 kHz |
| $[128 . .191]$ | $>6$-bit | $\sim 0.488 \mathrm{kHz}$ | 125 kHz |
| $[192 . .223]$ | $>5$-bit | $\sim 0.977 \mathrm{kHz}$ | 250 kHz |
| $[224 . .239]$ | $>4$-bit | $\sim 1.953 \mathrm{kHz}$ | 500 kHz |

## ON-CHIP PERIPHERALS (Cont'd)

PWM CONTROL REGISTER (PWMCR)
Read/Write
Reset Value: 00000000 (00h)


Bit 7:4 = OE[3:0] PWM Output Enable
These bits are set and cleared by software. They enable or disable the PWM output channels independently acting on the corresponding I/O pin.
0: PWM output disabled.
1: PWM output enabled.

Bit 3:0 = OP[3:0] PWM Output Polarity
These bits are set and cleared by software. They independently select the polarity of the four PWM output signals.

| PWMx output level |  | OPx |
| :---: | :---: | :---: |
| Counter <= OCRx | Counter > OCRx |  |
| 1 | 0 | 0 |
| 0 | 1 | 1 |

Note: When an OPx bit is modified, the PWMx output signal polarity is immediately reversed.

## DUTY CYCLE REGISTERS (PWMDCRx)

Read/Write
Reset Value: 00000000 (00h)
7

| DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | DC1 | DC0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## Bit 7:0 = DC[7:0] Duty Cycle Data

These bits are set and cleared by software.
A PWMDCRx register is associated with the OCRx register of each PWM channel to determine the second edge location of the PWM signal (the first edge location is common to all channels and given by the ARTARR register). These PWMDCR registers allow the duty cycle to be set independently for each PWM channel.

## ON-CHIP PERIPHERALS (Cont'd)

## INPUT CAPTURE

CONTROL / STATUS REGISTER (ARTICCSR)
Read/Write
Reset Value: 00000000 (00h)
7

| 0 |  | 0 |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | CS2 | CS1 | CIE2 | CIE1 | CF2 | CF1 |

Bit 7:6 = Reserved, always read as 0.

Bit 5:4 = CS[2:1] Capture Sensitivity
These bits are set and cleared by software. They determine the trigger event polarity on the corresponding input capture channel.
0 : Falling edge triggers capture on channel $x$.
1: Rising edge triggers capture on channel $x$.
Bit 3:2 = CIE[2:1] Capture Interrupt Enable
These bits are set and cleared by software. They enable or disable the Input capture channel interrupts independently.
0 : Input capture channel x interrupt disabled.
1: Input capture channel x interrupt enabled.
Bit 1:0 = CF[2:1] Capture Flag
These bits are set by hardware and cleared by software reading the corresponding ARTICRx register. Each CFx bit indicates that an input capture $x$ has occurred.
0 : No input capture on channel $x$.
1: An input capture has occurred on channel $x$.

## INPUT CAPTURE REGISTERS (ARTICRx)

Read only
Reset Value: 00000000 (00h)

$$
\begin{array}{ll}
7 & 0
\end{array}
$$

| IC7 | IC6 | IC5 | IC4 | IC3 | IC2 | IC1 | IC0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## Bit 7:0 = IC[7:0] Input Capture Data

These read only bits are set and cleared by hardware. An ARTICRx register contains the 8-bit auto-reload counter value transferred by the input capture channel $x$ event.

PWM AUTO-RELOAD TIMER (Cont'd)
Table 17. PWM Auto-Reload Timer Register Map and Reset Values

| Address <br> (Hex.) | Register Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0073h | PWMDCR3 <br> Reset Value | $\begin{gathered} \text { DC7 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC6 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC5 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC4 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC0 } \\ 0 \end{gathered}$ |
| 0074h | PWMDCR2 <br> Reset Value | $\begin{gathered} \text { DC7 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC6 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC5 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC4 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC2 } \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{DC} 1 \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC0 } \\ 0 \end{gathered}$ |
| 0075h | PWMDCR1 <br> Reset Value | $\begin{gathered} \text { DC7 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC6 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC5 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC4 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC0 } \\ 0 \end{gathered}$ |
| 0076h | PWMDCRO <br> Reset Value | $\begin{gathered} \text { DC7 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC6 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC5 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC4 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC2 } \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{DC} 1 \\ 0 \end{gathered}$ | $\begin{gathered} \text { DC0 } \\ 0 \end{gathered}$ |
| 0077h | PWMCR <br> Reset Value | $\begin{gathered} \text { OE3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OE2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OE1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OEO } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OP3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OP2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OP1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OPO } \\ 0 \end{gathered}$ |
| 0078h | ARTCSR <br> Reset Value | $\begin{gathered} \text { EXCL } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CC2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CC1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CCO } \\ 0 \end{gathered}$ | $\begin{gathered} \text { TCE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { FCRL } \\ 0 \end{gathered}$ | $\begin{gathered} \text { RIE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OVF } \\ 0 \end{gathered}$ |
| 0079h | ARTCAR <br> Reset Value | $\begin{gathered} \text { CA7 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CA6 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CA5 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CA4 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CA3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CA2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CA1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CAO } \\ 0 \end{gathered}$ |
| 007Ah | ARTARR <br> Reset Value | $\begin{gathered} \text { AR7 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { AR6 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { AR5 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { AR4 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { AR3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { AR2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { AR1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { ARO } \\ 0 \end{gathered}$ |
| 007Bh | ARTICCSR <br> Reset Value | 0 | 0 | $\begin{gathered} \text { CS2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CS1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CIE2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CIE1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CF2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CF1 } \\ 0 \end{gathered}$ |
| 007Ch | ARTICR1 <br> Reset Value | $\begin{gathered} \text { IC7 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC6 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC5 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC4 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC0 } \\ 0 \end{gathered}$ |
| 007Dh | ARTICR2 <br> Reset Value | $\begin{gathered} \text { IC7 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC6 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC5 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC4 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC3 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IC0 } \\ 0 \end{gathered}$ |

### 10.4 16-BIT TIMER

### 10.4.1 Introduction

The timer consists of a 16-bit free-running counter driven by a programmable prescaler.
It may be used for a variety of purposes, including pulse length measurement of up to two input signals (input capture) or generation of up to two output waveforms (output compare and PWM).
Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler.
Some ST7 devices have two on-chip 16-bit timers. They are completely independent, and do not share any resources. They are synchronized after a MCU reset as long as the timer clock frequencies are not modified.
This description covers one or two 16-bit timers. In ST7 devices with two timers, register names are prefixed with TA (Timer A) or TB (Timer B).

### 10.4.2 Main Features

- Programmable prescaler: $f_{\text {CPu }}$ divided by 2,4 or 8
- Overflow status flag and maskable interrupt
- External clock input (must be at least four times slower than the CPU clock speed) with the choice of active edge
- 1 or 2 Output Compare functions each with:
- 2 dedicated 16-bit registers
-2 dedicated programmable signals
-2 dedicated status flags
- 1 dedicated maskable interrupt
- 1 or 2 Input Capture functions each with:
- 2 dedicated 16-bit registers
- 2 dedicated active edge selection signals
-2 dedicated status flags
- 1 dedicated maskable interrupt
- Pulse width modulation mode (PWM)
- One Pulse mode
- Reduced Power Mode
- 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK)*

The Block Diagram is shown in Figure 1.
*Note: Some timer pins may not be available (not bonded) in some ST7 devices. Refer to the device pin out description.

When reading an input signal on a non-bonded pin, the value will always be ' 1 '.

### 10.4.3 Functional Description

### 10.4.3.1 Counter

The main block of the Programmable Timer is a 16 -bit free running upcounter and its associated 16 -bit registers. The 16 -bit registers are made up of two 8-bit registers called high and low.
Counter Register (CR):

- Counter High Register (CHR) is the most significant byte (MS Byte).
- Counter Low Register (CLR) is the least significant byte (LS Byte).
Alternate Counter Register (ACR)
- Alternate Counter High Register (ACHR) is the most significant byte (MS Byte).
- Alternate Counter Low Register (ACLR) is the least significant byte (LS Byte).
These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (Timer overflow flag), located in the Status register, (SR), (see note at the end of paragraph titled 16-bit read sequence).
Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value.
Both counters have a reset value of FFFCh (this is the only value which is reloaded in the 16-bit timer). The reset value of both counters is also FFFCh in One Pulse mode and PWM mode.

The timer clock depends on the clock control bits of the CR2 register, as illustrated in Table 1. The value in the counter register repeats every 131072, 262144 or 524288 CPU clock cycles depending on the CC[1:0] bits.
The timer frequency can be $\mathrm{f}_{\mathrm{CPU}} / 2, \mathrm{f}_{\mathrm{CPU}} / 4, \mathrm{f}_{\mathrm{CPU}} / 8$ or an external frequency.

## 16-BIT TIMER (Cont'd)

Figure 45. Timer Block Diagram


## 16-BIT TIMER (Cont'd)

16-bit read sequence: (from either the Counter Register or the Alternate Counter Register).

Beginning of the sequence


Sequence completed
The user must read the MS Byte first, then the LS Byte value is buffered automatically.
This buffered value remains unchanged until the 16 -bit read sequence is completed, even if the user reads the MS Byte several times.
After a complete reading sequence, if only the CLR register or ACLR register are read, they return the LS Byte of the count value at the time of the read.
Whatever the timer mode used (input capture, output compare, One Pulse mode or PWM mode) an overflow occurs when the counter rolls over from FFFFh to 0000h then:

- The TOF bit of the SR register is set.
- A timer interrupt is generated if:
- TOIE bit of the CR1 register is set and
- I bit of the CC register is cleared.

If one of these conditions is false, the interrupt remains pending to be issued as soon as they are both true.

Clearing the overflow interrupt request is done in two steps:

1. Reading the SR register while the TOF bit is set. 2. An access (read or write) to the CLR register.

Notes: The TOF bit is not cleared by accesses to ACLR register. The advantage of accessing the ACLR register rather than the CLR register is that it allows simultaneous use of the overflow function and reading the free running counter at random times (for example, to measure elapsed time) without the risk of clearing the TOF bit erroneously.
The timer is not affected by WAIT mode.
In HALT mode, the counter stops counting until the mode is exited. Counting then resumes from the previous count (MCU awakened by an interrupt) or from the reset count (MCU awakened by a Reset).

### 10.4.3.2 External Clock

The external clock (where available) is selected if $C C 0=1$ and CC1 = 1 in the CR2 register.
The status of the EXEDG bit in the CR2 register determines the type of level transition on the external clock pin EXTCLK that will trigger the free running counter.
The counter is synchronized with the falling edge of the internal CPU clock.
A minimum of four falling edges of the CPU clock must occur between two consecutive active edges of the external clock; thus the external clock frequency must be less than a quarter of the CPU clock frequency.

16-BIT TIMER (Cont'd)
Figure 46. Counter Timing Diagram, Internal Clock Divided by 2


Figure 47. Counter Timing Diagram, Internal Clock Divided by 4


Figure 48. Counter Timing Diagram, Internal Clock Divided By 8


Note: The MCU is in reset state when the internal reset signal is high, when it is low the MCU is running.

## 16-BIT TIMER (Cont'd)

### 10.4.3.3 Input Capture

In this section, the index, $i$, may be 1 or 2 because there are two input capture functions in the 16-bit timer.
The two 16-bit input capture registers (IC1R and IC2R) are used to latch the value of the free running counter after a transition is detected on the ICAPi pin (see Figure 5).


ICiR register is a read-only register.
The active transition is software programmable through the IEDGi bit of Control Registers (CRi).
Timing resolution is one count of the free running counter: ( $\left.\mathrm{f}_{\mathrm{CPU}} / \mathrm{CC}[1: 0]\right)$.

## Procedure:

To use the input capture function select the following in the CR2 register:

- Select the timer clock (CC[1:0]) (see Table 1).
- Select the edge of the active transition on the ICAP2 pin with the IEDG2 bit (the ICAP2 pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).
And select the following in the CR1 register:
- Set the ICIE bit to generate an interrupt after an input capture coming from either the ICAP1 pin or the ICAP2 pin
- Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1pin must be configured as floating input or input with pullup without interrupt if this configuration is available).

When an input capture occurs:

- ICFibit is set.
- The ICiR register contains the value of the free running counter on the active transition on the ICAPi pin (see Figure 6).
- A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true.
Clearing the Input Capture interrupt request (that is, clearing the ICFi bit) is done in two steps:

1. Reading the SR register while the ICFibit is set.
2. An access (read or write) to the ICiLR register.

## Notes:

1. After reading the ICHR register, transfer of input capture data is inhibited and ICFi will never be set until the ICiLR register is also read.
2. The $I C i R$ register contains the free running counter value which corresponds to the most recent input capture.
3. The two input capture functions can be used together even if the timer also uses the two output compare functions.
4. In One Pulse mode and PWM mode only Input Capture 2 can be used.
5. The alternate inputs (ICAP1 and ICAP2) are always directly connected to the timer. So any transitions on these pins activates the input capture function.
Moreover if one of the ICAPi pins is configured as an input and the second one as an output, an interrupt can be generated if the user toggles the output pin and if the ICIE bit is set.
This can be avoided if the input capture function $i$ is disabled by reading the ICHR (see note 1).
6. The TOF bit can be used with interrupt generation in order to measure events that go beyond the timer range (FFFFh).

16-BIT TIMER (Cont'd)
Figure 49. Input Capture Block Diagram


Figure 50. Input Capture Timing Diagram


Note: The rising edge is the active edge.

## 16-BIT TIMER (Cont'd)

### 10.4.3.4 Output Compare

In this section, the index, $i$, may be 1 or 2 because there are two output compare functions in the 16bit timer.
This function can be used to control an output waveform or indicate when a period of time has elapsed.
When a match is found between the Output Compare register and the free running counter, the output compare function:

- Assigns pins with a programmable value if the OCIE bit is set
- Sets a flag in the status register
- Generates an interrupt if enabled

Two 16-bit registers Output Compare Register 1 (OC1R) and Output Compare Register 2 (OC2R) contain the value to be compared to the counter register each timer clock cycle.

\[

\]

These registers are readable and writable and are not affected by the timer hardware. A reset event changes the OCiR value to 8000 h .
Timing resolution is one count of the free running counter: ( ${ }_{\mathrm{CPU}} / \mathrm{CC}[1: 0]$ ).

## Procedure:

To use the output compare function, select the following in the CR2 register:

- Set the OCIE bit if an output is needed then the OCMPi pin is dedicated to the output compare $i$ signal.
- Select the timer clock (CC[1:0]) (see Table 1).

And select the following in the CR1 register:

- Select the OLVLibit to applied to the OCMPipins after the match occurs.
- Set the OCIE bit to generate an interrupt if it is needed.
When a match is found between OCiR register and CR register:
- OCFi bit is set.
- The OCMPi pin takes OLVLi bit value (OCMPi pin latch is forced low during reset).
- A timer interrupt is generated if the OCIE bit is set in the CR1 register and the I bit is cleared in the CC register (CC).

The OCiR register value required for a specific timing application can be calculated using the following formula:

$$
\Delta \mathrm{OCR}=\frac{\Delta \mathrm{t} \cdot \mathrm{f}_{\mathrm{CPU}}}{\mathrm{PRESC}}
$$

Where:
$\Delta t \quad=$ Output compare period (in seconds)
$\mathrm{f}_{\mathrm{CPU}}=$ CPU clock frequency (in hertz)
PRESC $=$ Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see Table 1)

If the timer clock is an external clock, the formula is:

$$
\Delta \mathrm{OCR}=\Delta \mathrm{t} * \mathrm{f}_{\mathrm{EXT}}
$$

Where:
$\Delta \mathrm{t} \quad=$ Output compare period (in seconds)
$\mathrm{f}_{\mathrm{EXT}} \quad=$ External timer clock frequency (in hertz)

Clearing the output compare interrupt request (that is, clearing the OCFi bit) is done by:

1. Reading the SR register while the OCFi bit is set.
2. An access (read or write) to the OCiLR register.

The following procedure is recommended to prevent the OCFi bit from being set between the time it is read and the write to the OCiR register:

- Write to the OCiHR register (further compares are inhibited).
- Read the SR register (first step of the clearance of the OCFi bit, which may be already set).
- Write to the OCIRR register (enables the output compare function and clears the OCFi bit).


## 16-BIT TIMER (Cont'd)

## Notes:

1. After a processor write cycle to the OCHR register, the output compare function is inhibited until the OCILR register is also written.
2. If the OCIE bit is not set, the OCMPi pin is a general I/O port and the OLVLi bit will not appear when a match is found but an interrupt could be generated if the OCIE bit is set.
3. In both internal and external clock modes, OCFi and OCMPi are set while the counter value equals the OCiR register value (see Figure 8 for an example with $\mathrm{f}_{\mathrm{CPU}} / 2$ and Figure 9 for an example with $\mathrm{f}_{\mathrm{CPU}} / 4$ ). This behavior is the same in OPM or PWM mode.
4. The output compare functions can be used both for generating external events on the OCMP pins even if the input capture mode is also used.
5. The value in the 16-bit OCiR register and the OLVi bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout.

## Forced Compare Output capability

When the FOLVi bit is set by software, the OLVLi bit is copied to the OCMPipin. The OLVibit has to be toggled in order to toggle the OCMPi pin when it is enabled (OCIE bit = 1). The OCFi bit is then not set by hardware, and thus no interrupt request is generated.
The FOLVLi bits have no effect in both One Pulse mode and PWM mode.

Figure 51. Output Compare Block Diagram


## 16-BIT TIMER (Cont'd)

Figure 52. Output Compare Timing Diagram, $\mathrm{f}_{\text {TIMER }}=\mathrm{f}_{\mathrm{CPU}} / 2$


Figure 53. Output Compare Timing Diagram, $\mathrm{f}_{\text {TIMER }}=\mathrm{f}_{\mathrm{CPU}} / 4$


## 16-BIT TIMER (Cont'd)

### 10.4.3.5 One Pulse Mode

One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register.
The One Pulse mode uses the Input Capture1 function and the Output Compare1 function.

## Procedure:

To use One Pulse mode:

1. Load the OC1R register with the value corresponding to the length of the pulse (see the formula in the opposite column).
2. Select the following in the CR1 register:

- Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse.
- Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse.
- Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as floating input).

3. Select the following in the CR2 register:

- Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function.
- Set the OPM bit.
- Select the timer clock CC[1:0] (see Table 1).


Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and OLVL2 bit is loaded on the OCMP1 pin, the ICF1 bit is set and the value FFFDh is loaded in the IC1R register.
Because the ICF1 bit is set when an active edge occurs, an interrupt can be generated if the ICIE bit is set

Clearing the Input Capture interrupt request (that is, clearing the ICFibit) is done in two steps:

1. Reading the SR register while the ICFibit is set.
2. An access (read or write) to the ICiLR register.

The OC1R register value required for a specific timing application can be calculated using the following formula:

$$
\mathrm{OCiR} \text { Value }=\frac{\mathrm{t} * \mathrm{f}_{\mathrm{CPU}}}{\mathrm{PRESC}}-5
$$

Where:
$\mathrm{t} \quad=$ Pulse period (in seconds)
$\mathrm{f}_{\mathrm{CPU}}=$ CPU clock frequency (in hertz)
PRESC $=$ Timer prescaler factor ( 2,4 or 8 depending on the CC[1:0] bits, see Table 1)
If the timer clock is an external clock the formula is:

$$
O C / R=t * f_{E X T}-5
$$

Where:
$\mathrm{t} \quad=$ Pulse period (in seconds)
$\mathrm{f}_{\mathrm{EXT}}=$ External timer clock frequency (in hertz)

When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin, (See Figure 10).

## Notes:

1. The OCF1 bit cannot be set by hardware in One Pulse mode but the OCF2 bit can generate an Output Compare interrupt.
2. When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the PWM mode is the only active one.
3. If OLVL1 $=$ OLVL2 a continuous signal will be seen on the OCMP1 pin.
4. The ICAP1 pin can not be used to perform input capture. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each time a valid edge occurs on the ICAP1 pin and ICF1 can also generates interrupt if ICIE is set.
5. When One Pulse mode is used OC1R is dedicated to this mode. Nevertheless OC2R and OCF2 can be used to indicate a period of time has been elapsed but cannot generate an output waveform because the level OLVL2 is dedicated to the One Pulse mode.

## 16-BIT TIMER (Cont'd)

Figure 54. One Pulse Mode Timing Example


Note: IEDG1 = 1, OC1R = 2EDOh, OLVL1 = 0, OLVL2 = 1

Figure 55. Pulse Width Modulation Mode Timing Example with 2 Output Compare Functions


Note: OC1R = 2EDOh, OC2R = 34E2, OLVL1 = 0, OLVL2 = 1

Note: On timers with only one Output Compare register, a fixed frequency PWM signal can be generated using the output compare and the counter overflow to define the pulse length.

## 16-BIT TIMER (Cont'd)

### 10.4.3.6 Pulse Width Modulation Mode

Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers.
Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so this functionality can not be used when PWM mode is activated.
In PWM mode, double buffering is implemented on the output compare registers. Any new values written in the OC1R and OC2R registers are taken into account only at the end of the PWM period (OC2) to avoid spikes on the PWM output pin (OCMP1).

## Procedure

To use Pulse Width Modulation mode:

1. Load the OC2R register with the value corresponding to the period of the signal using the formula in the opposite column.
2. Load the OC1R register with the value corresponding to the period of the pulse if (OLVL1 = 0 and OLVL2 $=1$ ) using the formula in the opposite column.
3. Select the following in the CR1 register:

- Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC1R register.
- Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC2R register.

4. Select the following in the CR2 register:

- Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function.
- Set the PWM bit.
- Select the timer clock (CC[1:0]) (see Table 1).


If OLVL1 = 1 and OLVL2 $=0$ the length of the positive pulse is the difference between the OC2R and OC1R registers.
If OLVL1 = OLVL2 a continuous signal will be seen on the OCMP1 pin.
The OCiR register value required for a specific timing application can be calculated using the following formula:

$$
\mathrm{OCiR} \text { Value }=\frac{\mathrm{t} * \mathrm{f}_{\mathrm{CPU}}}{\mathrm{PRESC}}-5
$$

Where:
t = Signal or pulse period (in seconds)
$\mathrm{f}_{\mathrm{CPU}}=$ CPU clock frequency (in hertz)
PRESC $=$ Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see Table 1)
If the timer clock is an external clock the formula is:

$$
O C i R=t * f_{E X T}-5
$$

Where:
$\mathrm{t} \quad=$ Signal or pulse period (in seconds)
$\mathrm{f}_{\mathrm{EXT}}=$ External timer clock frequency (in hertz)

The Output Compare 2 event causes the counter to be initialized to FFFCh (See Figure 11)

## Notes:

1. After a write instruction to the OCHR register, the output compare function is inhibited until the OCiLR register is also written.
2. The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the Output Compare interrupt is inhibited.
3. The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared.
4. In PWM mode the ICAP1 pin can not be used to perform input capture because it is disconnected to the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each period and ICF1 can also generates interrupt if ICIE is set.
5. When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the PWM mode is the only active one.

## 16-BIT TIMER (Cont'd)

10.4.4 Low Power Modes

| Mode | Description |
| :---: | :--- |
| WAIT | No effect on 16-bit Timer. <br> Timer interrupts cause the device to exit from WAIT mode. |
| HALT | 16-bit Timer registers are frozen. <br> In HALT mode, the counter stops counting until Halt mode is exited. Counting resumes from the previous <br> count when the MCU is woken up by an interrupt with "exit from HALT mode" capability or from the counter <br> reset value when the MCU is woken up by a RESET. <br> If an input capture event occurs on the ICAPipin, the input capture detection circuitry is armed. Consequent- <br> ly, when the MCU is woken up by an interrupt with "exit from HALT mode" capability, the ICFi bit is set, and <br> the counter value present when exiting from HALT mode is captured into the ICR register. |

### 10.4.5 Interrupts

| Interrupt Event | Event Flag | Enable Control Bit | Exit from Wait | Exit from Halt |
| :---: | :---: | :---: | :---: | :---: |
| Input Capture 1 event/Counter reset in PWM mode | ICF1 | ICIE | Yes | No |
| Input Capture 2 event | ICF2 |  |  |  |
| Output Compare 1 event (not available in PWM mode) | OCF1 | OCIE |  |  |
| Output Compare 2 event (not available in PWM mode) | OCF2 |  |  |  |
| Timer Overflow event | TOF | TOIE |  |  |

Note: The 16-bit Timer interrupt events are connected to the same interrupt vector (see Interrupts chapter). These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).

### 10.4.6 Summary of Timer Modes

| MODES | TIMER RESOURCES |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Input Capture 1 | Input Capture 2 | Output Compare 1 | Output Compare 2 |
| Input Capture (1 and/or 2) | Yes | Yes | Yes | Yes |
| Output Compare (1 and/or 2) |  |  |  |  |
| One Pulse Mode | No | Not Recommended ${ }^{1 /}$ | No | Partially ${ }^{2}$ |
| PWM Mode |  | Not Recommended ${ }^{3}$ ) |  | No |

1) See note 4 in Section 0.1.3.5 One Pulse Mode
2) See note 5 in Section 0.1.3.5 One Pulse Mode
3) See note 4 in Section 0.1.3.6 Pulse Width Modulation Mode

## 16-BIT TIMER (Cont'd)

### 10.4.7 Register Description

Each Timer is associated with three control and status registers, and with six pairs of data registers (16-bit values) relating to the two input captures, the two output compares, the counter and the alternate counter.

## CONTROL REGISTER 1 (CR1)

Read/Write
Reset Value: 00000000 (00h)

| 7 |
| :--- |
| ICIE |
| OCIE |

Bit 7 = ICIE Input Capture Interrupt Enable.
0 : Interrupt is inhibited.
1: A timer interrupt is generated whenever the ICF1 or ICF2 bit of the SR register is set.

Bit $6=$ OCIE Output Compare Interrupt Enable.
0 : Interrupt is inhibited.
1: A timer interrupt is generated whenever the OCF1 or OCF2 bit of the SR register is set.

Bit $5=$ TOIE Timer Overflow Interrupt Enable.
0 : Interrupt is inhibited.
1: A timer interrupt is enabled whenever the TOF bit of the SR register is set.

Bit 4 = FOLV2 Forced Output Compare 2.
This bit is set and cleared by software.
0 : No effect on the OCMP2 pin.
1:Forces the OLVL2 bit to be copied to the OCMP2 pin, if the OC2E bit is set and even if there is no successful comparison.

Bit 3 = FOLV1 Forced Output Compare 1.
This bit is set and cleared by software.
0 : No effect on the OCMP1 pin.
1: Forces OLVL1 to be copied to the OCMP1 pin, if the OC1E bit is set and even if there is no successful comparison.

Bit 2 = OLVL2 Output Level 2.
This bit is copied to the OCMP2 pin whenever a successful comparison occurs with the OC2R register and OCxE is set in the CR2 register. This value is copied to the OCMP1 pin in One Pulse mode and Pulse Width Modulation mode.

Bit 1 = IEDG1 Input Edge 1.
This bit determines which type of level transition on the ICAP1 pin will trigger the capture.
0 : A falling edge triggers the capture.
1: A rising edge triggers the capture.

Bit $0=$ OLVL1 Output Level 1.
The OLVL1 bit is copied to the OCMP1 pin whenever a successful comparison occurs with the OC1R register and the OC1E bit is set in the CR2 register.

## 16-BIT TIMER (Cont'd)

CONTROL REGISTER 2 (CR2)
Read/Write
Reset Value: 00000000 (00h)

$$
\begin{array}{lll}
7 & 0
\end{array}
$$



Bit 7 = OC1E Output Compare 1 Pin Enable.
This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in Output Compare mode, both OLV1 and OLV2 in PWM and one-pulse mode). Whatever the value of the OC1E bit, the Output Compare 1 function of the timer remains active.
0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O).
1: OCMP1 pin alternate function enabled.
Bit 6 = OC2E Output Compare 2 Pin Enable.
This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in Output Compare mode). Whatever the value of the OC2E bit, the Output Compare 2 function of the timer remains active.
0 : OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O).
1: OCMP2 pin alternate function enabled.

## Bit 5 = OPM One Pulse Mode.

0 : One Pulse mode is not active.
1: One Pulse mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register.

Bit 4 = PWM Pulse Width Modulation.
0 : PWM mode is not active.
1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register.

Bit 3, 2 = CC[1:0] Clock Control.
The timer clock mode depends on these bits:
Table 18. Clock Control Bits

| Timer Clock | CC1 | CC0 |
| :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{CPU}} / 4$ | 0 | 0 |
|  |  | 1 |
| $\mathrm{f}_{\mathrm{CPU}} / 2$ | 1 | 0 |
| $\mathrm{f}_{\mathrm{CPU}} / 8$ |  | 1 |
| External Clock (where available) |  |  |

Note: If the external clock pin is not available, programming the external clock configuration stops the counter.

Bit 1 = IEDG2 Input Edge 2.
This bit determines which type of level transition on the ICAP2 pin will trigger the capture.
0 : A falling edge triggers the capture.
1: A rising edge triggers the capture.

Bit 0 = EXEDG External Clock Edge.
This bit determines which type of level transition on the external clock pin EXTCLK will trigger the counter register.
0 : A falling edge triggers the counter register.
1: A rising edge triggers the counter register.

## 16-BIT TIMER (Cont'd)

## CONTROL/STATUS REGISTER (CSR)

Read/Write (bits 7:3 read only)
Reset Value: xxxx x0xx (xxh)

| 7 | ICF1 | OCF1 | TOF | ICF2 | OCF2 | TIMD | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 |  |  |  |  |  |  |

Bit 7 = ICF1 Input Capture Flag 1.
0 : No input capture (reset value).
1: An input capture has occurred on the ICAP1 pin or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register.

Bit 6 = OCF1 Output Compare Flag 1.
0 : No match (reset value).
1: The content of the free running counter has matched the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register.

Bit 5 = TOF Timer Overflow Flag.
0 : No timer overflow (reset value).
1: The free running counter rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register.

Note: Reading or writing the ACLR register does not clear TOF.

Bit 4 = ICF2 Input Capture Flag 2.
0 : No input capture (reset value).
1: An input capture has occurred on the ICAP2 pin. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register.

## Bit 3 = OCF2 Output Compare Flag 2.

0: No match (reset value).
1: The content of the free running counter has matched the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register.

Bit 2 = TIMD Timer disable.
This bit is set and cleared by software. When set, it freezes the timer prescaler and counter and disabled the output functions (OCMP1 and OCMP2 pins) to reduce power consumption. Access to the timer registers is still available, allowing the timer configuration to be changed, or the counter reset, while it is disabled.
0 : Timer enabled
1: Timer prescaler, counter and outputs disabled
Bits 1:0 = Reserved, must be kept cleared.

## 16-BIT TIMER (Cont'd)

## INPUT CAPTURE 1 HIGH REGISTER (IC1HR)

Read Only
Reset Value: Undefined
This is an 8-bit read only register that contains the high part of the counter value (transferred by the input capture 1 event).
7

7 |  | 0 |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| MSB |  |  |  |  |  |  |

## INPUT CAPTURE 1 LOW REGISTER (IC1LR)

Read Only
Reset Value: Undefined
This is an 8-bit read only register that contains the low part of the counter value (transferred by the input capture 1 event).

7
0

| MSB |  |  |  |  |  |  | LSB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

OUTPUT COMPARE 1 HIGH REGISTER (OC1HR)
Read/Write
Reset Value: 10000000 ( 80 h )
This is an 8-bit register that contains the high part of the value to be compared to the CHR register.
$\qquad$

| MSB |  |  |  |  |  |  | LSB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## OUTPUT COMPARE 1 LOW REGISTER (OC1LR)

Read/Write
Reset Value: 00000000 (00h)
This is an 8-bit register that contains the low part of the value to be compared to the CLR register.

7
0

| MSB |  |  |  |  |  |  | LSB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

16-BIT TIMER (Cont'd)
OUTPUT COMPARE 2 HIGH REGISTER (OC2HR)
Read/Write
Reset Value: 10000000 (80h)
This is an 8-bit register that contains the high part of the value to be compared to the CHR register.
$\qquad$

| MSB |  |  |  |  |  |  | LSB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## OUTPUT COMPARE 2 LOW REGISTER (OC2LR)

Read/Write
Reset Value: 00000000 (00h)
This is an 8-bit register that contains the low part of the value to be compared to the CLR register.

7 0

| MSB |  |  |  |  |  |  | LSB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## COUNTER HIGH REGISTER (CHR)

Read Only
Reset Value: 11111111 (FFh)
This is an 8-bit register that contains the high part of the counter value.


## COUNTER LOW REGISTER (CLR)

Read Only
Reset Value: 11111100 (FCh)
This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the CSR register clears the TOF bit.

7 0

| MSB |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## ALTERNATE COUNTER HIGH REGISTER (ACHR)

Read Only
Reset Value: 11111111 (FFh)
This is an 8-bit register that contains the high part of the counter value.

7 0

| MSB |  |  |  |  |  |  | LSB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## ALTERNATE COUNTER LOW REGISTER

 (ACLR)Read Only
Reset Value: 11111100 (FCh)
This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to CSR register does not clear the TOF bit in the CSR register.

7 0

| MSB |  |  |  |  |  |  | LSB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## INPUT CAPTURE 2 HIGH REGISTER (IC2HR)

Read Only
Reset Value: Undefined
This is an 8-bit read only register that contains the high part of the counter value (transferred by the Input Capture 2 event).

7
0


## INPUT CAPTURE 2 LOW REGISTER (IC2LR)

Read Only
Reset Value: Undefined
This is an 8-bit read only register that contains the low part of the counter value (transferred by the Input Capture 2 event).

$$
\begin{array}{ll}
7 & 0
\end{array}
$$

| MSB |  |  |  |  |  |  | LSB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## 16-BIT TIMER (Cont'd)

Table 19. 16-Bit Timer Register Map and Reset Values

| Address (Hex.) | Register Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timer A: 32 | CR1 | ICIE | OCIE | TOIE | FOLV2 | FOLV1 | OLVL2 | IEDG1 | OLVL1 |
| Timer B: 42 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A: 31 | CR2 | OC1E | OC2E | OPM | PWM | CC1 | CC0 | IEDG2 | EXEDG |
| Timer B: 41 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A: 33 | CSR | ICF1 | OCF1 | TOF | ICF2 | OCF2 | TIMD | - |  |
| Timer B: 43 | Reset Value | x | x | x | x | x | 0 | X | X |
| Timer A: 34 | IC1HR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 44 | Reset Value | x | x | x | x | x | x | x | x |
| Timer A: 35 | IC1LR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 45 | Reset Value | X | x | x | x | x | x | x | x |
| Timer A: 36 | OC1HR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 46 | Reset Value | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A: 37 | OC1LR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 47 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A: 3E | OC2HR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 4E | Reset Value | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A: 3F | OC2LR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 4F | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer A: 38 | CHR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 48 | Reset Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Timer A: 39 | CLR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 49 | Reset Value | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| Timer A: 3A | ACHR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 4A | Reset Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Timer A: 3B | ACLR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 4B | Reset Value | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| Timer A: 3C | IC2HR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 4C | Reset Value | x | x | x | x | x | x | x | x |
| Timer A: 3D | IC2LR | MSB |  |  |  |  |  |  | LSB |
| Timer B: 4D | Reset Value | x | x | x | x | x | x | x | x |

## Related Documentation

AN 973: SCI software communications using 16bit timer
AN 974: Real Time Clock with ST7 Timer Output Compare
AN 976: Driving a buzzer through the ST7 Timer PWM function

AN1041: Using ST7 PWM signal to generate analog input (sinusoid)
AN1046: UART emulation software
AN1078: PWM duty cycle switch implementing true 0 or 100 per cent duty cycle
AN1504: Starting a PWM signal directly at high level using the ST7 16-Bit timer

### 10.5 SERIAL PERIPHERAL INTERFACE (SPI)

### 10.5.1 Introduction

The Serial Peripheral Interface (SPI) allows fullduplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves however the SPI interface can not be a master in a multi-master system.

### 10.5.2 Main Features

- Full duplex synchronous transfers (on 3 lines)
- Simplex synchronous transfers (on 2 lines)
- Master or slave operation
- Six master mode frequencies (f $\mathrm{f}_{\mathrm{CPU}} / 4$ max.)
- $\mathrm{f}_{\mathrm{CPU}} / 2$ max. slave mode frequency (see note)
- SS Management by software or hardware
- Programmable clock polarity and phase
- End of transfer interrupt flag
- Write collision, Master Mode Fault and Overrun flags

Note: In slave mode, continuous transmission is not possible at maximum frequency due to the software overhead for clearing status flags and to initiate the next transmission sequence.

### 10.5.3 General Description

Figure 56 shows the serial peripheral interface (SPI) block diagram. There are 3 registers:

- SPI Control Register (SPICR)
- SPI Control/Status Register (SPICSR)
- SPI Data Register (SPIDR)

The SPI is connected to external devices through 4 pins:

- MISO: Master In / Slave Out data
- MOSI: Master Out / Slave In data
- SCK: Serial Clock out by SPI masters and input by SPI slaves

Figure 56. Serial Peripheral Interface Block Diagram


## SERIAL PERIPHERAL INTERFACE (Cont'd)

## - $\overline{\mathrm{SS}}$ : Slave select:

This input signal acts as a 'chip select' to let the SPI master communicate with slaves individually and to avoid contention on the data lines. Slave $\overline{\text { SS }}$ inputs can be driven by standard I/O ports on the master MCU.

### 10.5.3.1 Functional Description

A basic example of interconnections between a single master and a single slave is illustrated in Figure 57.
The MOSI pins are connected together and the MISO pins are connected together. In this way data is transferred serially between master and slave (most significant bit first).

The communication is always initiated by the master. When the master device transmits data to a slave device via MOSI pin, the slave device responds by sending data to the master device via the MISO pin. This implies full duplex communication with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin).
To use a single data line, the MISO and MOSI pins must be connected at each node ( in this case only simplex communication is possible).
Four possible data/clock timing relationships may be chosen (see Figure 60) but master and slave must be programmed with the same timing mode.

Figure 57. Single Master/ Single Slave Application


## SERIAL PERIPHERAL INTERFACE (Cont'd)

### 10.5.3.2 Slave Select Management

As an alternative to using the $\overline{\mathrm{SS}}$ pin to control the Slave Select signal, the application can choose to manage the Slave Select signal by software. This is configured by the SSM bit in the SPICSR register (see Figure 59)
In software management, the external $\overline{\mathrm{SS}}$ pin is free for other application uses and the internal $\overline{S S}$ signal level is driven by writing to the SSI bit in the SPICSR register.

## In Master mode:

- $\overline{\mathrm{SS}}$ internal must be held high continuously


## In Slave Mode:

There are two cases depending on the data/clock timing relationship (see Figure 58):
If CPHA=1 (data latched on 2nd clock edge):

- $\overline{\mathrm{SS}}$ internal must be held low during the entire transmission. This implies that in single slave applications the SS pin either can be tied to $V_{\text {SS }}$, or made free for standard I/O by managing the SS function by software (SSM=1 and SSI=0 in the in the SPICSR register)
If CPHA=0 (data latched on 1st clock edge):
- $\overline{\mathrm{SS}}$ internal must be held low during byte transmission and pulled high between each byte to allow the slave to write to the shift register. If SS is not pulled high, a Write Collision error will occur when the slave writes to the shift register (see Section 10.5.5.3).

Figure 58. Generic $\overline{\text { SS }}$ Timing Diagram


Figure 59. Hardware/Software Slave Select Management
$\square$

## SERIAL PERIPHERAL INTERFACE (Cont'd)

### 10.5.3.3 Master Mode Operation

In master mode, the serial clock is output on the SCK pin. The clock frequency, polarity and phase are configured by software (refer to the description of the SPICSR register).
Note: The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0).
To operate the SPI in master mode, perform the following steps in order (if the SPICSR register is not written first, the SPICR register setting (MSTR bit) may be not taken into account):

1. Write to the SPICR register:

- Select the clock frequency by configuring the SPR[2:0] bits.
- Select the clock polarity and clock phase by configuring the CPOL and CPHA bits. Figure 60 shows the four possible configurations. Note: The slave must have the same CPOL and CPHA settings as the master.

2. Write to the SPICSR register:

- Either set the SSM bit and set the SSI bit or clear the SSM bit and tie the SS pin high for the complete byte transmit sequence.

3. Write to the SPICR register:

- Set the MSTR and SPE bits

Note: MSTR and SPE bits remain set only if SS is high).
The transmit sequence begins when software writes a byte in the SPIDR register.

### 10.5.3.4 Master Mode Transmit Sequence

When software writes to the SPIDR register, the data byte is loaded into the 8 -bit shift register and then shifted out serially to the MOSI pin most significant bit first.
When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if the SPIE bit is set and the interrupt mask in the CCR register is cleared.
Clearing the SPIF bit is performed by the following software sequence:

1. An access to the SPICSR register while the SPIF bit is set
2. A read to the SPIDR register.

Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

### 10.5.3.5 Slave Mode Operation

In slave mode, the serial clock is received on the SCK pin from the master device.
To operate the SPI in slave mode:

1. Write to the SPICSR register to perform the following actions:

- Select the clock polarity and clock phase by configuring the CPOL and CPHA bits (see Figure 60).
Note: The slave must have the same CPOL and CPHA settings as the master.
- Manage the $\overline{S S}$ pin as described in Section 10.5.3.2 and Figure 58. If CPHA $=1 \mathrm{SS}$ must be held low continuously. If CPHA $=0$ SS must be held low during byte transmission and pulled up between each byte to let the slave write in the shift register.

2. Write to the SPICR register to clear the MSTR bit and set the SPE bit to enable the SPI I/O functions.

### 10.5.3.6 Slave Mode Transmit Sequence

When software writes to the SPIDR register, the data byte is loaded into the 8 -bit shift register and then shifted out serially to the MISO pin most significant bit first.

The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin.
When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if SPIE bit is set and interrupt mask in the CCR register is cleared.

Clearing the SPIF bit is performed by the following software sequence:

1. An access to the SPICSR register while the SPIF bit is set.
2. A write or a read to the SPIDR register.

Notes: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.
The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an Overrun condition (see Section 10.5.5.2).

## SERIAL PERIPHERAL INTERFACE (Cont'd)

### 10.5.4 Clock Phase and Clock Polarity

Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (See Figure 60).
Note: The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0).
The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge

Figure 60, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device.
Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.

Figure 60. Data Clock Timing Diagram


## SERIAL PERIPHERAL INTERFACE (Cont'd)

### 10.5.5 Error Flags

### 10.5.5.1 Master Mode Fault (MODF)

Master mode fault occurs when the master device has its SS pin pulled low.
When a Master mode fault occurs:

- The MODF bit is set and an SPI interrupt request is generated if the SPIE bit is set.
- The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral.
- The MSTR bit is reset, thus forcing the device into slave mode.
Clearing the MODF bit is done through a software sequence:

1. A read access to the SPICSR register while the MODF bit is set.
2. A write to the SPICR register.

Notes: To avoid any conflicts in an application with multiple slaves, the $\overline{S S}$ pin must be pulled high during the MODF bit clearing sequence. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence.

Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence.

### 10.5.5.2 Overrun Condition (OVR)

An overrun condition occurs, when the master device has sent a data byte and the slave device has
not cleared the SPIF bit issued from the previously transmitted byte.
When an Overrun occurs:

- The OVR bit is set and an interrupt request is generated if the SPIE bit is set.

In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the SPIDR register returns this byte. All other bytes are lost.
The OVR bit is cleared by reading the SPICSR register.

### 10.5.5.3 Write Collision Error (WCOL)

A write collision occurs when the software tries to write to the SPIDR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted; and the software write will be unsuccessful.
Write collisions can occur both in master and slave mode. See also Section 10.5.3.2 Slave Select Management.
Note: a "read collision" will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation.
The WCOL bit in the SPICSR register is set if a write collision occurs.
No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only).
Clearing the WCOL bit is done through a software sequence (see Figure 61).

Figure 61. Clearing the WCOL bit (Write Collision Flag) Software Sequence


## SERIAL PERIPHERAL INTERFACE (Cont'd)

### 10.5.5.4 Single Master Systems

A typical single master system may be configured, using an MCU as the master and four MCUs as slaves (see Figure 62).
The master device selects the individual slave devices by using four pins of a parallel port to control the four SS pins of the slave devices.
The $\overline{S S}$ pins are pulled high during reset since the master device ports will be forced to be inputs at that time, thus disabling the slave devices.

Note: To prevent a bus conflict on the MISO line the master allows only one active slave device during a transmission.
For more security, the slave device may respond to the master with the received data byte. Then the master will receive the previous byte back from the slave device if all MISO and MOSI pins are connected and the slave has not written to its SPIDR register.
Other transmission security methods can use ports for handshake lines or data bytes with command fields.

Figure 62. Single Master / Multiple Slave Configuration


## SERIAL PERIPHERAL INTERFACE (Cont'd)

### 10.5.6 Low Power Modes

| Mode | Description |
| :---: | :--- |
| WAIT | No effect on SPI. <br> SPI interrupt events cause the device to exit <br> from WAIT mode. |
| HALT | SPI registers are frozen. <br> In HALT mode, the SPI is inactive. SPI oper-- <br> ation resumes when the MCU is woken up by <br> an interrupt with "exit from HALT mode" ca- <br> pability. The data received is subsequently <br> read from the SPIDR register when the soft- <br> ware is running (interrupt vector fetching). If <br> several data are received before the wake- <br> up event, then an overrun error is generated. |
| This error can be detected after the fetch of |  |
| the interrupt routine that woke up the device. |  |

10.5.6.1 Using the SPI to wakeup the MCU from Halt mode
In slave configuration, the SPI is able to wakeup the ST7 device from HALT mode through a SPIF interrupt. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetch). If multiple data transfers have been performed before software clears the SPIF bit, then the OVR bit is set by hardware.

Note: When waking up from Halt mode, if the SPI remains in Slave mode, it is recommended to perform an extra communications cycle to bring the SPI from Halt mode state to normal state. If the SPI exits from Slave mode, it returns to normal state immediately.
Caution: The SPI can wake up the ST7 from Halt mode only if the Slave Select signal (external $\overline{S S}$ pin or the SSI bit in the SPICSR register) is low when the ST7 enters Halt mode. So if Slave selection is configured as external (see Section 10.5.3.2), make sure the master drives a low level on the SS pin when the slave enters Halt mode.

### 10.5.7 Interrupts

| Interrupt Event | Event <br> Flag | Enable <br> Control <br> Bit | Exit <br> from <br> Wait | Exit <br> from <br> Halt |
| :--- | :---: | :---: | :---: | :---: |
| SPI End of Transfer <br> Event | SPIF |  | Yes | Yes |
| Master Mode Fault <br> Event | MODF | SPIE | Yes | No |
| Overrun Error | OVR |  | Yes | No |

Note: The SPI interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in

## SERIAL PERIPHERAL INTERFACE (Cont’d)

### 10.5.8 Register Description

CONTROL REGISTER (SPICR)

## Read/Write

Reset Value: 0000 xxxx (0xh)

| 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPIE SPE SPR2 MSTR <br> CPOL CPHA SPR1 SPR0 |

Bit 7 = SPIE Serial Peripheral Interrupt Enable.
This bit is set and cleared by software.
0 : Interrupt is inhibited
1: An SPI interrupt is generated whenever
SPIF=1, MODF=1 or OVR=1 in the SPICSR register

Bit 6 = SPE Serial Peripheral Output Enable.
This bit is set and cleared by software. It is also cleared by hardware when, in master mode, $\overline{\mathrm{SS}}=0$ (see Section 10.5.5.1 Master Mode Fault (MODF)). The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins.
0 : I/O pins free for general purpose I/O
1: SPI I/O pin alternate functions enabled

## Bit 5 = SPR2 Divider Enable.

This bit is set and cleared by software and is cleared by reset. It is used with the SPR[1:0] bits to set the baud rate. Refer to Table 20 SPI Master mode SCK Frequency.
0 : Divider by 2 enabled
1: Divider by 2 disabled
Note: This bit has no effect in slave mode.

Bit 4 = MSTR Master Mode.
This bit is set and cleared by software. It is also cleared by hardware when, in master mode, $\overline{\mathrm{SS}}=0$ (see Section 10.5.5.1 Master Mode Fault (MODF)).
0: Slave mode
1: Master mode. The function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed.

Bit 3 = CPOL Clock Polarity.
This bit is set and cleared by software. This bit determines the idle state of the serial Clock. The CPOL bit affects both the master and slave modes.
0: SCK pin has a low level idle state
1: SCK pin has a high level idle state
Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.

Bit 2 = CPHA Clock Phase.
This bit is set and cleared by software.
0 : The first clock transition is the first data capture edge.
1: The second clock transition is the first capture edge.
Note: The slave must have the same CPOL and CPHA settings as the master.

Bits 1:0 = SPR[1:0] Serial Clock Frequency.
These bits are set and cleared by software. Used with the SPR2 bit, they select the baud rate of the SPI serial clock SCK output by the SPI in master mode.

Note: These 2 bits have no effect in slave mode.
Table 20. SPI Master mode SCK Frequency

| Serial Clock | SPR2 | SPR1 | SPR0 |
| :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{CPU}} / 4$ | 1 | 0 | 0 |
| $\mathrm{f}_{\mathrm{CPU}} / 8$ | 0 | 0 | 0 |
| $\mathrm{f}_{\mathrm{CPU}} / 16$ | 0 | 0 | 1 |
| $\mathrm{f}_{\mathrm{CPU}} / 32$ | 1 | 1 | 0 |
| $\mathrm{f}_{\mathrm{CPU}} / 64$ | 0 | 1 | 0 |
| $\mathrm{f}_{\mathrm{CPU}} / 128$ | 0 | 1 | 1 |

SERIAL PERIPHERAL INTERFACE (Cont'd)
CONTROL/STATUS REGISTER (SPICSR)
Read/Write (some bits Read Only)
Reset Value: 00000000 (00h)

| 7 |  | 0 |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| SPIF | WCOL | OVR | MODF | - | SOD | SSM | SSI |

Bit 7 = SPIF Serial Peripheral Data Transfer Flag (Read only).
This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE=1 in the SPICR register. It is cleared by a software sequence (an access to the SPICSR register followed by a write or a read to the SPIDR register)
0 : Data transfer is in progress or the flag has been cleared.
1: Data transfer between the device and an external device has been completed.
Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

Bit $6=$ WCOL Write Collision status (Read only).
This bit is set by hardware when a write to the SPIDR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 61).
0 : No write collision occurred
1: A write collision has been detected

Bit 5 = OVR SPI Overrun error (Read only).
This bit is set by hardware when the byte currently being received in the shift register is ready to be transferred into the SPIDR register while SPIF = 1 (See Section 10.5.5.2). An interrupt is generated if SPIE = 1 in SPICR register. The OVR bit is cleared by software reading the SPICSR register.
0: No overrun error
1: Overrun error detected

Bit 4 = MODF Mode Fault flag (Read only).
This bit is set by hardware when the SS pin is pulled low in master mode (see Section 10.5.5.1 Master Mode Fault (MODF)). An SPI interrupt can be generated if SPIE=1 in the SPICSR register. This bit is cleared by a software sequence (An access to the SPICR register while MODF=1 followed by a write to the SPICR register).
0 : No master mode fault detected
1: A fault in master mode has been detected

Bit 3 = Reserved, must be kept cleared.

Bit 2 = SOD SPI Output Disable.
This bit is set and cleared by software. When set, it disables the alternate function of the SPI output (MOSI in master mode / MISO in slave mode)
0: SPI output enabled (if SPE=1)
1: SPI output disabled

Bit 1 = SSM $\overline{S S}$ Management.
This bit is set and cleared by software. When set, it disables the alternate function of the SPI SS pin and uses the SSI bit value instead. See Section 10.5.3.2 Slave Select Management.

0 : Hardware management (SS managed by external pin)
1: Software management (internal $\overline{\mathrm{SS}}$ signal controlled by SSI bit. External SS pin free for gener-al-purpose I/O)

Bit $0=\mathbf{S S I} \overline{S S}$ Internal Mode.
This bit is set and cleared by software. It acts as a 'chip select' by controlling the level of the $\overline{\mathrm{SS}}$ slave select signal when the SSM bit is set.
0 : Slave selected
1 : Slave deselected

## DATA I/O REGISTER (SPIDR)

## Read/Write

Reset Value: Undefined
7
0

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

The SPIDR register is used to transmit and receive data on the serial bus. In a master device, a write to this register will initiate transmission/reception of another byte.
Notes: During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read.
While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.
Warning: A write to the SPIDR register places data directly into the shift register for transmission.
A read to the SPIDR register returns the value located in the buffer and not the content of the shift register (see Figure 56).

## SERIAL PERIPHERAL INTERFACE (Cont'd)

Table 21. SPI Register Map and Reset Values

| Address (Hex.) | Register Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0021h | SPIDR <br> Reset Value | $\begin{gathered} \text { MSB } \\ \mathrm{x} \end{gathered}$ | X | X | X | X | X | X | $\begin{gathered} \text { LSB } \\ x \end{gathered}$ |
| 0022h | SPICR <br> Reset Value | $\begin{gathered} \text { SPIE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SPE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SPR2 } \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { MSTR } \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{CPOL} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \hline \mathrm{CPHA} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \text { SPR1 } \\ x \end{gathered}$ | $\begin{gathered} \hline \text { SPRO } \\ x \end{gathered}$ |
| 0023h | SPICSR <br> Reset Value | $\begin{gathered} \text { SPIF } \\ 0 \end{gathered}$ | $\begin{gathered} \text { WCOL } \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { OVR } \\ 0 \end{gathered}$ | $\begin{gathered} \text { MODF } \\ 0 \end{gathered}$ | 0 | $\begin{gathered} \text { SOD } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SSM } \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { SSI } \\ 0 \end{gathered}$ |

### 10.6 SERIAL COMMUNICATIONS INTERFACE (SCI)

### 10.6.1 Introduction

The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCl offers a very wide range of baud rates using two baud rate generator systems.

### 10.6.2 Main Features

- Full duplex, asynchronous communications
- NRZ standard format (Mark/Space)
- Dual baud rate generator systems
- Independently programmable transmit and receive baud rates up to 500 K baud
- Programmable data word length (8 or 9 bits)
- Receive buffer full, Transmit buffer empty and End of Transmission flags
- Two receiver wake-up modes:
- Address bit (MSB)
- Idle line
- Muting function for multiprocessor configurations
- Separate enable bits for Transmitter and Receiver
- Four error detection flags:
- Overrun error
- Noise error
- Frame error
- Parity error
- Five interrupt sources with flags:
- Transmit data register empty
- Transmission complete
- Receive data register full
- Idle line received
- Overrun error detected
- Parity control:
- Transmits parity bit
- Checks parity of received data byte
- Reduced power consumption mode


### 10.6.3 General Description

The interface is externally connected to another device by two pins (see Figure 2.):

- TDO: Transmit Data Output. When the transmitter and the receiver are disabled, the output pin returns to its $\mathrm{I} / \mathrm{O}$ port configuration. When the transmitter and/or the receiver are enabled and nothing is to be transmitted, the TDO pin is at high level.
- RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise.
Through these pins, serial data is transmitted and received as frames comprising:
- An Idle Line prior to transmission or reception
- A start bit
- A data word (8 or 9 bits) least significant bit first
- A Stop bit indicating that the frame is complete

This interface uses two types of baud rate generator:

- A conventional type for commonly-used baud rates
- An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies

103/197

SERIAL COMMUNICATIONS INTERFACE (Cont'd)
Figure 63. SCI Block Diagram


## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

### 10.6.4 Functional Description

The block diagram of the Serial Control Interface, is shown in Figure 1. It contains six dedicated registers:

- Two control registers (SCICR1 \& SCICR2)
- A status register (SCISR)
- A baud rate register (SCIBRR)
- An extended prescaler receiver register (SCIERPR)
- An extended prescaler transmitter register (SCIETPR)

Refer to the register descriptions in Section 0.1.7 for the definitions of each bit.

### 10.6.4.1 Serial Data Format

Word length may be selected as being either 8 or 9 bits by programming the M bit in the SCICR1 register (see Figure 1.).
The TDO pin is in low state during the start bit.
The TDO pin is in high state during the stop bit.
An Idle character is interpreted as an entire frame of " 1 "s followed by the start bit of the next frame which contains data.
A Break character is interpreted on receiving " 0 "s for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra "1" bit to acknowledge the start bit.
Transmission and reception are driven by their own baud rate generator.

Figure 64. Word Length Programming


## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

### 10.6.4.2 Transmitter

The transmitter can send data words of either 8 or 9 bits depending on the $M$ bit status. When the $M$ bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the SCICR1 register.

## Character Transmission

During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the SCIDR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 1.).

## Procedure

- Select the M bit to define the word length.
- Select the desired baud rate using the SCIBRR and the SCIETPR registers.
- Set the TE bit to assign the TDO pin to the alternate function and to send a idle frame as first transmission.
- Access the SCISR register and write the data to send in the SCIDR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted.
Clearing the TDRE bit is always performed by the following software sequence:

1. An access to the SCISR register
2. A write to the SCIDR register

The TDRE bit is set by hardware and it indicates:

- The TDR register is empty.
- The data transfer is beginning.
- The next data can be written in the SCIDR register without overwriting the previous data.
This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register.
When a transmission is taking place, a write instruction to the SCIDR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission
When no transmission is taking place, a write instruction to the SCIDR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set.

When a frame transmission is complete (after the stop bit) the TC bit is set and an interrupt is generated if the TCIE is set and the $I$ bit is cleared in the CCR register.
Clearing the TC bit is performed by the following software sequence:

1. An access to the SCISR register
2. A write to the SCIDR register

Note: The TDRE and TC bits are cleared by the same software sequence.

## Break Characters

Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see Figure 2.).
As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame.

## Idle Characters

Setting the TE bit drives the SCI to send an idle frame before the first data frame.
Clearing and then setting the TE bit during a transmission sends an idle frame after the current word.
Note: Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set, that is, before writing the next byte in the SCIDR.

## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

### 10.6.4.3 Receiver

The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the SCICR1 register.

## Character reception

During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, the SCIDR register consists or a buffer (RDR) between the internal bus and the received shift register (see Figure 1.).

## Procedure

- Select the M bit to define the word length.
- Select the desired baud rate using the SCIBRR and the SCIERPR registers.
- Set the RE bit, this enables the receiver which begins searching for a start bit.
When a character is received:
- The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register.
- The error flags can be set if a frame error, noise or an overrun error has been detected during reception.
Clearing the RDRF bit is performed by the following software sequence done by:

1. An access to the SCISR register
2. A read to the SCIDR register.

The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error.

## Break Character

When a break character is received, the SCI handles it as a framing error.

## Idle Character

When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register.

## Overrun Error

An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the

RDR register as long as the RDRF bit is not cleared.

When an overrun error occurs:

- The OR bit is set.
- The RDR content is not lost.
- The shift register is overwritten.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register.
The OR bit is reset by an access to the SCISR register followed by a SCIDR register read operation.


## Noise Error

Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Normal data bits are considered valid if three consecutive samples (8th, 9th, 10th) have the same bit value, otherwise the NF flag is set. In the case of start bit detection, the NF flag is set on the basis of an algorithm combining both valid edge detection and three samples (8th, 9th, 10th). Therefore, to prevent the NF flag getting set during start bit reception, there should be a valid edge detection as well as three valid samples.
When noise is detected in a frame:

- The NF flag is set at the rising edge of the RDRF bit.
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.
The NF flag is reset by a SCISR register read operation followed by a SCIDR register read operation.
During reception, if a false start bit is detected (e.g. 8th, 9th, 10th samples are 011,101,110), the frame is discarded and the receiving sequence is not started for this frame. There is no RDRF bit set for this frame and the NF flag is set internally (not accessible to the user). This NF flag is accessible along with the RDRF bit when a next valid frame is received.

Note: If the application Start Bit is not long enough to match the above requirements, then the NF Flag may get set due to the short Start Bit. In this case, the NF flag may be ignored by the application software when the first valid byte is received.
See also Section 0.1.4.10.

## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

Figure 65. SCI Baud Rate and Extended Prescaler Block Diagram


## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

## Framing Error

A framing error is detected when:

- The stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise.
- A break is received.

When the framing error is detected:

- the FE bit is set by hardware
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.
The FE bit is reset by a SCISR register read operation followed by a SCIDR register read operation.


### 10.6.4.4 Conventional Baud Rate Generation

The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as follows:

$$
T x=\frac{f_{C P U}}{(16 * P R) * T R} \quad R x=\frac{f_{C P U}}{(16 * P R) * R R}
$$

with:
$P R=1,3,4$ or 13 (see SCP[1:0] bits)
TR $=1,2,4,8,16,32,64,128$
(see SCT[2:0] bits)
$R R=1,2,4,8,16,32,64,128$
(see SCR[2:0] bits)
All these bits are in the SCIBRR register.
Example: If $f_{\mathrm{CPU}}$ is 8 MHz (normal mode) and if $\mathrm{PR}=13$ and $T \mathrm{R}=\mathrm{RR}=1$, the transmit and receive baud rates are 38400 baud.
Note: The baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled.

### 10.6.4.5 Extended Baud Rate Generation

The extended prescaler option gives a very fine tuning on the baud rate, using a 255 value prescaler, whereas the conventional Baud Rate Generator retains industry standard software compatibility.
The extended baud rate generator block diagram is described in the Figure 3.
The output clock rate sent to the transmitter or to the receiver is the output from the 16 divider divided by a factor ranging from 1 to 255 set in the SCIERPR or the SCIETPR register.

Note: the extended prescaler is activated by setting the SCIETPR or SCIERPR register to a value other than zero. The baud rates are calculated as follows:

with:
ETPR = 1,..,255 (see SCIETPR register)
ERPR = 1,.. 255 (see SCIERPR register)

### 10.6.4.6 Receiver Muting and Wake-up Feature

In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non addressed receivers.
The non addressed devices may be placed in sleep mode by means of the muting function.
Setting the RWU bit by software puts the SCl in sleep mode:
All the reception status bits can not be set.
All the receive interrupts are inhibited.
A muted receiver may be awakened by one of the following two ways:

- by Idle Line detection if the WAKE bit is reset,
- by Address Mark detection if the WAKE bit is set.

Receiver wakes-up by Idle Line detection when the Receive line has recognized an Idle Frame. Then the RWU bit is reset by hardware but the IDLE bit is not set.
Receiver wakes-up by Address Mark detection when it received a "1" as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, resets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word.
CAUTION: In Mute mode, do not write to the SCICR2 register. If the SCI is in Mute mode during the read operation (RWU =1) and a address mark wake up event occurs (RWU is reset) before the write operation, the RWU bit is set again by this write operation. Consequently the address byte is lost and the SCl is not woken up from Mute mode.

## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

### 10.6.4.7 Parity Control

Parity control (generation of parity bit in transmission and parity checking in reception) can be enabled by setting the PCE bit in the SCICR1 register. Depending on the frame length defined by the $M$ bit, the possible SCI frame formats are as listed in Table 1.

Table 22. Frame Formats

| M bit | PCE bit | SCI frame |
| :---: | :---: | :---: |
| 0 | 0 | \| SB | 8 bit data | STB | |
| 0 | 1 | \| SB | 7-bit data | PB | STB | |
| 1 | 0 | \| SB | 9-bit data | STB | |
| 1 | 1 | \| SB | 8-bit data PB | STB | |

Legend: SB = Start Bit, STB = Stop Bit,
PB = Parity Bit
Note: In case of wake up by an address mark, the MSB bit of the data is taken into account and not the parity bit
Even parity: the parity bit is calculated to obtain an even number of " 1 s " inside the frame made of the 7 or 8 LSB bits (depending on whether $M$ is equal to 0 or 1) and the parity bit.
Example: data $=00110101 ; 4$ bits set $=>$ parity bit is 0 if even parity is selected (PS bit $=0$ ).
Odd parity: the parity bit is calculated to obtain an odd number of " 1 s " inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1 ) and the parity bit.
Example: data $=00110101 ; 4$ bits set $=>$ parity bit is 1 if odd parity is selected (PS bit =1).
Transmission mode: If the PCE bit is set then the MSB bit of the data written in the data register is not transmitted but is changed by the parity bit.
Reception mode: If the PCE bit is set then the interface checks if the received data byte has an
even number of " 1 s " if even parity is selected ( $\mathrm{PS}=0$ ) or an odd number of " 1 s " if odd parity is selected ( $\mathrm{PS}=1$ ). If the parity check fails, the PE flag is set in the SCISR register and an interrupt is generated if PIE is set in the SCICR1 register.

### 10.6.4.8 SCI Clock Tolerance

During reception, each bit is sampled 16 times. The majority of the 8th, 9th and 10th samples is considered as the bit value. For a valid bit detection, all the three samples should have the same value otherwise the noise flag (NF) is set. For example: If the 8th, 9th and 10th samples are 0, 1 and 1 respectively, then the bit value is " 1 ", but the Noise Flag bit is set because the three samples values are not the same.

Consequently, the bit length must be long enough so that the 8th, 9th and 10th samples have the desired bit value. This means the clock frequency should not vary more than $6 / 16$ (37.5\%) within one bit. The sampling clock is resynchronized at each start bit, so that when receiving 10 bits (one start bit, 1 data byte, 1 stop bit), the clock deviation must not exceed $3.75 \%$.
Note: The internal sampling clock of the microcontroller samples the pin value on every falling edge. Therefore, the internal sampling clock and the time the application expects the sampling to take place may be out of sync. For example: If the baud rate is 15.625 Kbaud (bit length is $64 \mu \mathrm{~s}$ ), then the 8 th, 9 th and 10 th samples are at $28 \mu \mathrm{~s}, 32 \mu \mathrm{~s}$ and $36 \mu \mathrm{~s}$ respectively (the first sample starting ideally at $0 \mu \mathrm{~s}$ ). But if the falling edge of the internal clock occurs just before the pin value changes, the samples would then be out of sync by $\sim 4$ us. This means the entire bit length must be at least $40 \mu \mathrm{~s}$ ( $36 \mu \mathrm{~s}$ for the 10th sample $+4 \mu$ s for synchronization with the internal sampling clock).

## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

### 10.6.4.9 Clock Deviation Causes

The causes which contribute to the total deviation are:

- D TRA : Deviation due to transmitter error (Local oscillator error of the transmitter or the transmitter is transmitting at a different baud rate).
- $\mathrm{D}_{\text {QUANT }}$ : Error due to the baud rate quantization of the receiver.
- D REC: Deviation of the local oscillator of the receiver: This deviation can occur during the reception of one complete SCI message assuming that the deviation has been compensated at the beginning of the message.
- $\mathrm{D}_{\text {TCL }}$ : Deviation due to the transmission line (generally due to the transceivers)
All the deviations of the system should be added and compared to the SCl clock tolerance:
$D_{\text {TRA }}+D_{\text {QUANT }}+D_{\text {REC }}+D_{\text {TCL }}<3.75 \%$


### 10.6.4.10 Noise Error Causes

See also description of Noise error in Section 0.1.4.3.

## Start bit

The noise flag (NF) is set during start bit reception if one of the following conditions occurs:

1. A valid falling edge is not detected. A falling edge is considered to be valid if the 3 consecutive samples before the falling edge occurs are detected as ' 1 ' and, after the falling edge occurs, during the sampling of the 16 samples, if one of the samples numbered 3,5 or 7 is detected as a " 1 ".
2. During sampling of the 16 samples, if one of the samples numbered 8,9 or 10 is detected as a "1".
Therefore, a valid Start Bit must satisfy both the above conditions to prevent the Noise Flag getting set.

## Data Bits

The noise flag (NF) is set during normal data bit reception if the following condition occurs:

- During the sampling of 16 samples, if all three samples numbered 8,9 and10 are not the same. The majority of the 8th, 9th and 10th samples is considered as the bit value.
Therefore, a valid Data Bit must have samples 8, 9 and 10 at the same value to prevent the Noise Flag getting set.

Figure 66. Bit Sampling in Reception Mode


111/197

## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

### 10.6.5 Low Power Modes

| Mode | Description |
| :---: | :--- |
| WAIT | No effect on SCI. <br> SCI interrupts cause the device to exit from <br> Wait mode. |
| HALT | SCI registers are frozen. <br> In Halt mode, the SCI stops transmitting/re- <br> ceiving until Halt mode is exited. |

### 10.6.6 Interrupts

The SCl interrupt events are connected to the same interrupt vector.
These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).

| Interrupt Event | Event <br> Flag | Enable <br> Control <br> Bit | Exit <br> from <br> Wait | Exit <br> from <br> Halt |
| :--- | :---: | :---: | :---: | :---: |
| Transmit Data Register <br> Empty | TDRE | TIE | Yes | No |
| Transmission Com- <br> plete | TC | TCIE | Yes | No |
| Received Data Ready <br> to be Read | RDRF | RIE | Yes | No |
| Overrun Error Detect- <br> ed | OR |  | Yes | No |
| Idle Line Detected | IDLE | ILIE | Yes | No |
| Parity Error | PE | PIE | Yes | No |

## SERIAL COMMUNICATIONS INTERFACE (Cont'd)

### 10.6.7 Register Description

STATUS REGISTER (SCISR)
Read Only
Reset Value: 11000000 (C0h)
7 0

| TDRE | TC | RDRF | IDLE | OR | NF | FE | PE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Bit $7=$ TDRE Transmit data register empty.
This bit is set by hardware when the content of the TDR register has been transferred into the shift register. An interrupt is generated if the TIE bit = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a write to the SCIDR register).
0 : Data is not transferred to the shift register
1: Data is transferred to the shift register
Note: Data is not transferred to the shift register unless the TDRE bit is cleared.

Bit 6 = TC Transmission complete.
This bit is set by hardware when transmission of a frame containing Data is complete. An interrupt is generated if TCIE $=1$ in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a write to the SCIDR register).
0 : Transmission is not complete
1: Transmission is complete
Note: TC is not set after the transmission of a Preamble or a Break.

Bit 5 = RDRF Received data ready flag.
This bit is set by hardware when the content of the RDR register has been transferred to the SCIDR register. An interrupt is generated if RIE = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).
0: Data is not received
1: Received data is ready to be read

Bit 4 = IDLE Idle line detect.
This bit is set by hardware when a Idle Line is detected. An interrupt is generated if the ILIE = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).
0 : No Idle Line is detected
1: Idle Line is detected

Note: The IDLE bit is not set again until the RDRF bit has been set itself (that is, a new idle line occurs).

## Bit 3 = OR Overrun error.

This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF $=1$. An interrupt is generated if RIE $=1$ in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).

## 0 : No Overrun error

1: Overrun error is detected
Note: When this bit is set RDR register content is not lost but the shift register is overwritten.

Bit $2=$ NF Noise flag.
This bit is set by hardware when noise is detected on a received frame. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).
0 : No noise is detected
1: Noise is detected
Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt.

Bit 1 = FE Framing error.
This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).
0 : No Framing error is detected
1: Framing error or break character is detected
Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both frame error and overrun error, it will be transferred and only the OR bit will be set.

Bit 0 = PE Parity error.
This bit is set by hardware when a parity error occurs in receiver mode. It is cleared by a software sequence (a read to the status register followed by an access to the SCIDR data register). An interrupt is generated if $\mathrm{PIE}=1$ in the SCICR1 register. 0 : No parity error
1: Parity error

## SERIAL COMMUNICATIONS INTERFACE (Cont'd) CONTROL REGISTER 1 (SCICR1)

## Read/Write

Reset Value: x000 0000 (x0h)

$$
\begin{array}{ll}
7 & 0
\end{array}
$$

| R8 | T8 | SCID | M | WAKE | PCE | PS | PIE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Bit 7 = R8 Receive data bit 8.
This bit is used to store the 9th bit of the received word when $\mathrm{M}=1$.

Bit $6=\mathrm{T} 8$ Transmit data bit 8 .
This bit is used to store the 9th bit of the transmitted word when $\mathrm{M}=1$.

Bit 5 = SCID Disabled for low power consumption When this bit is set the SCI prescalers and outputs are stopped and the end of the current byte transfer in order to reduce power consumption. This bit is set and cleared by software.
0 : SCI enabled
1: SCI prescaler and outputs disabled

Bit 4 = M Word length.
This bit determines the word length. It is set or cleared by software.
0: 1 Start bit, 8 Data bits, 1 Stop bit
1: 1 Start bit, 9 Data bits, 1 Stop bit

Note: The M bit must not be modified during a data transfer (both transmission and reception).

Bit 3 = WAKE Wake-Up method.
This bit determines the SCI Wake-Up method, it is set or cleared by software.
0 : Idle Line
1: Address Mark

Bit 2 = PCE Parity control enable.
This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if $\mathrm{M}=1$; 8 th bit if $\mathrm{M}=0$ ) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).
0 : Parity control disabled
1: Parity control enabled

Bit $1=$ PS Parity selection.
This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity is selected after the current byte.
0 : Even parity
1: Odd parity

Bit $0=$ PIE Parity interrupt enable.
This bit enables the interrupt capability of the hardware parity control when a parity error is detected (PE bit set). It is set and cleared by software.
0: Parity error interrupt disabled
1: Parity error interrupt enabled.

## SERIAL COMMUNICATIONS INTERFACE (Cont'd) CONTROL REGISTER 2 (SCICR2)

Read/Write
Reset Value: 00000000 (00h)


| TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7 = TIE Transmitter interrupt enable.
This bit is set and cleared by software.
0 : Interrupt is inhibited
1: An SCl interrupt is generated whenever TDRE=1 in the SCISR register

Bit $6=$ TCIE Transmission complete interrupt enable
This bit is set and cleared by software.
0 : Interrupt is inhibited
1: An SCl interrupt is generated whenever TC=1 in the SCISR register

Bit 5 = RIE Receiver interrupt enable.
This bit is set and cleared by software.
0 : Interrupt is inhibited
1: An SCl interrupt is generated whenever $\mathrm{OR}=1$ or RDRF=1 in the SCISR register

Bit 4 = ILIE Idle line interrupt enable.
This bit is set and cleared by software.
0 : Interrupt is inhibited
1: An SCl interrupt is generated whenever IDLE=1 in the SCISR register.

Bit 3 = TE Transmitter enable.
This bit enables the transmitter. It is set and cleared by software.
0 : Transmitter is disabled
1: Transmitter is enabled

## Notes:

- During transmission, a "0" pulse on the TE bit ("0" followed by "1") sends a preamble (idle line) after the current word.
- When TE is set there is a 1 bit-time delay before the transmission starts.
CAUTION: The TDO pin is free for general purpose I/O only when the TE and RE bits are both cleared (or if TE is never set).

Bit 2 = RE Receiver enable.
This bit enables the receiver. It is set and cleared by software.
0: Receiver is disabled
1: Receiver is enabled and begins searching for a start bit

Bit 1 = RWU Receiver wake-up.
This bit determines if the SCl is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized.
0 : Receiver in Active mode
1: Receiver in Mute mode
Note: Before selecting Mute mode (setting the RWU bit), the SCI must receive some data first, otherwise it cannot function in Mute mode with wake-up by idle line detection.

Bit 0 = SBK Send break.
This bit set is used to send break characters. It is set and cleared by software.
0: No break character is transmitted
1: Break characters are transmitted
Note: If the SBK bit is set to " 1 " and then to " 0 ", the transmitter sends a BREAK word at the end of the current word.

## SERIAL COMMUNICATIONS INTERFACE (Cont'd) DATA REGISTER (SCIDR)

## Read/Write

Reset Value: Undefined
Contains the Received or Transmitted data character, depending on whether it is read from or written to.


The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR).
The TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 1.).
The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 1.).

## BAUD RATE REGISTER (SCIBRR)

Read/Write
Reset Value: 00000000 (00h)

$$
7
$$

| SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bits 7:6 = SCP[1:0] First SCI Prescaler
These 2 prescaling bits allow several standard clock division ranges:

| PR Prescaling factor | SCP1 | SCP0 |
| :---: | :---: | :---: |
| 1 | 0 | 0 |
| 3 | 0 | 1 |
| 4 | 1 | 0 |
| 13 | 1 | 1 |

Bits 5:3 = SCT[2:0] SCI Transmitter rate divisor These 3 bits, in conjunction with the SCP1 \& SCP0 bits define the total division applied to the bus clock to yield the transmit rate clock in conventional Baud Rate Generator mode.

| TR dividing factor | SCT2 | SCT1 | SCT0 |
| :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 |
| 2 | 0 | 0 | 1 |
| 4 | 0 | 1 | 0 |
| 8 | 0 | 1 | 1 |
| 16 | 1 | 0 | 0 |
| 32 | 1 | 0 | 1 |
| 64 | 1 | 1 | 0 |
| 128 | 1 | 1 | 1 |

Bits 2:0 = SCR[2:0] SCI Receiver rate divisor.
These 3 bits, in conjunction with the SCP[1:0] bits define the total division applied to the bus clock to yield the receive rate clock in conventional Baud Rate Generator mode.

| RR Dividing factor | SCR2 | SCR1 | SCR0 |
| :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 |
| 2 | 0 | 0 | 1 |
| 4 | 0 | 1 | 0 |
| 8 | 0 | 1 | 1 |
| 16 | 1 | 0 | 0 |
| 32 | 1 | 0 | 1 |
| 64 | 1 | 1 | 0 |
| 128 | 1 | 1 | 1 |

SERIAL COMMUNICATIONS INTERFACE (Cont'd) EXTENDED RECEIVE PRESCALER DIVISION REGISTER (SCIERPR)
Read/Write
Reset Value: 00000000 (00h)
Allows setting of the Extended Prescaler rate division factor for the receive circuit.

| 7 |  |  |  |  |  |  | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\operatorname{ERPR}_{7}$ | $\underset{6}{\text { ERPR }}$ | ${ }_{5}^{\mathrm{ERPR}}$ | $\underset{4}{\mathrm{ERPR}}$ | $\underset{3}{\mathrm{ERPR}}$ | $\underset{2}{\mathrm{ERPR}}$ | $\underset{1}{\operatorname{ERPR}}$ | $\underset{0}{\mathrm{ERPR}}$ |

Bits 7:0 = ERPR[7:0] 8-bit Extended Receive Prescaler Register.
The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the SCIERPR register (in the range 1 to 255).
The extended baud rate generator is not used after a reset.

## EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (SCIETPR)

Read/Write
Reset Value:0000 0000 (00h)
Allows setting of the External Prescaler rate division factor for the transmit circuit.

| 7 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ETPR <br> 7 | ETPR <br> 6 | ETPR <br> 5 | ETPR <br> 4 | ETPR <br> 3 | ETPR <br> 2 | ETPR <br> 1 | ETPR <br> 0 |

Bits 7:0 = ETPR[7:0] 8-bit Extended Transmit Prescaler Register.
The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the SCIETPR register (in the range 1 to 255).
The extended baud rate generator is not used after a reset

Table 23. Baudrate Selection

| Symbol | Parameter | Conditions |  |  | Standard | Baud Rate | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{f}_{\mathrm{CPU}}$ | Accuracy vs Standard | Prescaler |  |  |  |
| $\begin{aligned} & \mathrm{f}_{\mathrm{Tx}} \\ & \mathrm{f}_{\mathrm{Rx}} \end{aligned}$ | Communication frequency | 8 MHz | $\sim 0.16 \%$ | Conventional Mode <br> TR (or RR) $=128, \mathrm{PR}=13$ <br> TR ( or RR) $=32, \mathrm{PR}=13$ <br> $T R($ or $R R)=16, P R=13$ <br> $T R($ or RR) $=8, P R=13$ <br> $T R(o r R R)=4, P R=13$ <br> $T R($ or $R R)=16, P R=3$ <br> $T R(o r R R)=2, P R=13$ <br> $T R(o r R R)=1, P R=13$ | $\begin{array}{r} 300 \\ 1200 \\ 2400 \\ 4800 \\ 9600 \\ 10400 \\ 19200 \\ 38400 \end{array}$ | $\begin{array}{\|r\|} \sim \\ \sim \\ \sim 1200.48 \\ \sim \\ \sim 2403.92 \\ \sim \\ \sim 4807.69 \\ \sim 9615.38 \\ \sim 10416.67 \\ \sim \\ \sim \\ \sim \\ \sim 38461.77 \\ \hline \end{array}$ | Hz |
|  |  |  | $\sim 0.79 \%$ | Extended Mode ETPR (or ERPR) $=35$, $T R($ or $R R)=1, P R=1$ | 14400 | $\sim 14285.71$ |  |

## SERIAL COMMUNICATION INTERFACE (Cont'd)

Table 24. SCI Register Map and Reset Values

| Address <br> (Hex.) | Register <br> Label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0050 h | SCISR <br> Reset Value | TDRE <br> 1 | TC <br> 1 | RDRF <br> 0 | IDLE <br> 0 | OVR <br> 0 | NF <br> 0 | FE <br> 0 | PE <br> 0 |
| 0051 h | SCIDR <br> Reset Value | MSB <br> x | x | x | x | x | x | x | LSB <br> x |
| 0052 h | SCIBRR <br> Reset Value | SCP1 <br> 0 | SCP0 <br> 0 | SCT2 <br> 0 | SCT1 <br> 0 | SCT0 <br> 0 | SCR2 <br> 0 | SCR1 <br> 0 | SCR0 <br> 0 |
| 0053 h | SCICR1 <br> Reset Value | R8 <br> x | T8 <br> 0 | SCID <br> 0 | M <br> 0 | WAKE <br> 0 | PCE <br> 0 | PS <br> 0 | PIE <br> 0 |
| 0054 h | SCICR2 <br> Reset Value | TIE <br> 0 | TCIE <br> 0 | RIE <br> 0 | ILIE <br> 0 | TE <br> 0 | RE <br> 0 | RWU <br> 0 | SBK <br> 0 |
| 0055 h | SCIERPR <br> Reset Value | MSB <br> 0 | 0 | 0 | 0 | 0 | 0 | 0 | LSB <br> 0 |
| 0057 h | SCIPETPR <br> Reset Value | MSB <br> 0 | 0 | 0 | 0 | 0 | 0 | 0 | LSB <br> 0 |

## $10.7 I^{2} \mathrm{C}$ BUS INTERFACE (I2C)

### 10.7.1 Introduction

The $I^{2} C$ Bus Interface serves as an interface between the microcontroller and the serial $\mathrm{I}^{2} \mathrm{C}$ bus. It provides both multimaster and slave functions, and controls all ${ }^{2} \mathrm{C}$ bus-specific sequencing, protocol, arbitration and timing. It supports fast $I^{2} C$ mode ( 400 kHz ).

### 10.7.2 Main Features

- Parallel-bus $/ l^{2} \mathrm{C}$ protocol converter
- Multi-master capability
- 7-bit/10-bit Addressing
- SMBus V1.1 Compliant
- Transmitter/Receiver flag
- End-of-byte transmission flag
- Transfer problem detection
$\mathbf{I}^{2} \mathbf{C}$ Master Features:
- Clock generation
- $\mathrm{I}^{2} \mathrm{C}$ bus busy flag
- Arbitration Lost Flag
- End of byte transmission flag
- Transmitter/Receiver Flag
- Start bit detection flag
- Start and Stop generation
$I^{2} C$ Slave Features:
- Stop bit detection
- $I^{2} \mathrm{C}$ bus busy flag
- Detection of misplaced start or stop condition
- Programmable $\mathrm{I}^{2} \mathrm{C}$ Address detection
- Transfer problem detection
- End-of-byte transmission flag
- Transmitter/Receiver flag


### 10.7.3 General Description

In addition to receiving and transmitting data, this interface converts it from serial to parallel format
and vice versa, using either an interrupt or polled handshake. The interrupts are enabled or disabled by software. The interface is connected to the $\mathrm{I}^{2} \mathrm{C}$ bus by a data pin (SDAI) and by a clock pin (SCLI). It can be connected both with a standard $I^{2} \mathrm{C}$ bus and a Fast $\mathrm{I}^{2} \mathrm{C}$ bus. This selection is made by software.

## Mode Selection

The interface can operate in the four following modes:

- Slave transmitter/receiver
- Master transmitter/receiver

By default, it operates in slave mode.
The interface automatically switches from slave to master after it generates a START condition and from master to slave in case of arbitration loss or a STOP generation, allowing then Multi-Master capability.

## Communication Flow

In Master mode, it initiates a data transfer and generates the clock signal. A serial data transfer always begins with a start condition and ends with a stop condition. Both start and stop conditions are generated in master mode by software.
In Slave mode, the interface is capable of recognising its own address (7 or 10-bit), and the General Call address. The General Call address detection may be enabled or disabled by software.
Data and addresses are transferred as 8-bit bytes, MSB first. The first byte(s) following the start condition contain the address (one in 7-bit mode, two in 10-bit mode). The address is always transmitted in Master mode.
A 9th clock pulse follows the 8 clock cycles of a byte transfer, during which the receiver must send an acknowledge bit to the transmitter. Refer to Figure 67.

Figure 67. $I^{2} \mathrm{C}$ BUS Protocol


## $I^{2} \mathrm{C}$ BUS INTERFACE (Cont'd)

Acknowledge may be enabled and disabled by software.
The $\mathrm{I}^{2} \mathrm{C}$ interface address and/or general call address can be selected by software.
The speed of the $\mathrm{I}^{2} \mathrm{C}$ interface may be selected between Standard (up to 100 KHz ) and Fast $\mathrm{I}^{2} \mathrm{C}$ (up to 400 KHz ).

## SDA/SCL Line Control

Transmitter mode: the interface holds the clock line low before transmission to wait for the microcontroller to write the byte in the Data Register.

Receiver mode: the interface holds the clock line low after reception to wait for the microcontroller to read the byte in the Data Register.

The SCL frequency ( $\mathrm{F}_{\mathrm{scl}}$ ) is controlled by a programmable clock divider which depends on the $\mathrm{I}^{2} \mathrm{C}$ bus mode.
When the $I^{2} \mathrm{C}$ cell is enabled, the SDA and SCL ports must be configured as floating inputs. In this case, the value of the external pull-up resistor used depends on the application.
When the $I^{2} \mathrm{C}$ cell is disabled, the SDA and SCL ports revert to being standard I/O port pins.

Figure 68. $I^{2} \mathrm{C}$ Interface Block Diagram


## $I^{2} \mathrm{C}$ BUS INTERFACE (Cont'd)

### 10.7.4 Functional Description

Refer to the CR, SR1 and SR2 registers in Section 10.7.7. for the bit definitions.

By default the $I^{2} C$ interface operates in Slave mode (M/SL bit is cleared) except when it initiates a transmit or receive sequence.
First the interface frequency must be configured using the FRi bits in the OAR2 register.

### 10.7.4.1 Slave Mode

As soon as a start condition is detected, the address is received from the SDA line and sent to the shift register; then it is compared with the address of the interface or the General Call address (if selected by software).
Note: In 10-bit addressing mode, the comparison includes the header sequence (11110xx0) and the two most significant bits of the address.
Header matched (10-bit mode only): the interface generates an acknowledge pulse if the ACK bit is set.
Address not matched: the interface ignores it and waits for another Start condition.
Address matched: the interface generates in sequence:

- Acknowledge pulse if the ACK bit is set.
- EVF and ADSL bits are set with an interrupt if the ITE bit is set.
Then the interface waits for a read of the SR1 register, holding the SCL line low (see Figure 69 Transfer sequencing EV1).
Next, in 7-bit mode read the DR register to determine from the least significant bit (Data Direction Bit) if the slave must enter Receiver or Transmitter mode.
In 10-bit mode, after receiving the address sequence the slave is always in receive mode. It will enter transmit mode on receiving a repeated Start condition followed by the header sequence with matching address bits and the least significant bit set (11110xx1).


## Slave Receiver

Following the address reception and after SR1 register has been read, the slave receives bytes from the SDA line into the DR register via the internal shift register. After each byte the interface generates in sequence:

- Acknowledge pulse if the ACK bit is set
- EVF and BTF bits are set with an interrupt if the ITE bit is set.

Then the interface waits for a read of the SR1 register followed by a read of the DR register, holding the SCL line low (see Figure 69 Transfer sequencing EV2).

## Slave Transmitter

Following the address reception and after SR1 register has been read, the slave sends bytes from the DR register to the SDA line via the internal shift register.
The slave waits for a read of the SR1 register followed by a write in the DR register, holding the SCL line low (see Figure 69 Transfer sequencing EV3).
When the acknowledge pulse is received:

- The EVF and BTF bits are set by hardware with an interrupt if the ITE bit is set.


## Closing slave communication

After the last data byte is transferred a Stop Condition is generated by the master. The interface detects this condition and sets:

- EVF and STOPF bits with an interrupt if the ITE bit is set.
Then the interface waits for a read of the SR2 register (see Figure 69 Transfer sequencing EV4).


## Error Cases

- BERR: Detection of a Stop or a Start condition during a byte transfer. In this case, the EVF and the BERR bits are set with an interrupt if the ITE bit is set.
If it is a Stop then the interface discards the data, released the lines and waits for another Start condition.
If it is a Start then the interface discards the data and waits for the next slave address on the bus.
- AF: Detection of a non-acknowledge bit. In this case, the EVF and AF bits are set with an interrupt if the ITE bit is set.
The AF bit is cleared by reading the I2CSR2 register. However, if read before the completion of the transmission, the AF flag will be set again, thus possibly generating a new interrupt. Software must ensure either that the SCL line is back at 0 before reading the SR2 register, or be able to correctly handle a second interrupt during the 9th pulse of a transmitted byte.
Note: In case of errors, SCL line is not held low; however, the SDA line can remain low if the last bits transmitted are all 0 . While $A F=1$, the $S C L$ line may be held low due to SB or BTF flags that are set at the same time. It is then necessary to release both lines by software.


## $I^{2} \mathrm{C}$ INTERFACE (Cont'd)

## How to release the SDA / SCL lines

Set and subsequently clear the STOP bit while BTF is set. The SDA/SCL lines are released after the transfer of the current byte.

## SMBus Compatibility

ST7 $\mathrm{I}^{2} \mathrm{C}$ is compatible with SMBus V1.1 protocol. It supports all SMBus adressing modes, SMBus bus protocols and CRC-8 packet error checking. Refer to AN1713: SMBus Slave Driver For ST7 $\mathrm{I}^{2} \mathrm{C}$ Peripheral.

### 10.7.4.2 Master Mode

To switch from default Slave mode to Master mode a Start condition generation is needed.

## Start condition

Setting the START bit while the BUSY bit is cleared causes the interface to switch to Master mode (M/SL bit set) and generates a Start condition.
Once the Start condition is sent:

- The EVF and SB bits are set by hardware with an interrupt if the ITE bit is set.
Then the master waits for a read of the SR1 register followed by a write in the DR register with the Slave address, holding the SCL line low (see Figure 69 Transfer sequencing EV5).


## Slave address transmission

Then the slave address is sent to the SDA line via the internal shift register.
In 7-bit addressing mode, one address byte is sent.
In 10-bit addressing mode, sending the first byte including the header sequence causes the following event:

- The EVF bit is set by hardware with interrupt generation if the ITE bit is set.
Then the master waits for a read of the SR1 register followed by a write in the DR register, holding the SCL line low (see Figure 69 Transfer sequencing EV 9 ).

Then the second address byte is sent by the interface.

After completion of this transfer (and acknowledge from the slave if the ACK bit is set):

- The EVF bit is set by hardware with interrupt generation if the ITE bit is set.
Then the master waits for a read of the SR1 register followed by a write in the CR register (for example set PE bit), holding the SCL line low (see Figure 69 Transfer sequencing EV6).

Next the master must enter Receiver or Transmitter mode.
Note: In 10-bit addressing mode, to switch the master to Receiver mode, software must generate a repeated Start condition and resend the header sequence with the least significant bit set (11110xx1).

## Master Receiver

Following the address transmission and after SR1 and $C R$ registers have been accessed, the master receives bytes from the SDA line into the DR register via the internal shift register. After each byte the interface generates in sequence:

- Acknowledge pulse if the ACK bit is set
- EVF and BTF bits are set by hardware with an interrupt if the ITE bit is set.
Then the interface waits for a read of the SR1 register followed by a read of the DR register, holding the SCL line low (see Figure 69 Transfer sequencing $E V 7$ ).
To close the communication: before reading the last byte from the DR register, set the STOP bit to generate the Stop condition. The interface goes automatically back to slave mode (M/SL bit cleared).
Note: In order to generate the non-acknowledge pulse after the last received data byte, the ACK bit must be cleared just before reading the second last data byte.


## $I^{2} \mathrm{C}$ BUS INTERFACE (Cont'd)

## Master Transmitter

Following the address transmission and after SR1 register has been read, the master sends bytes from the DR register to the SDA line via the internal shift register.
The master waits for a read of the SR1 register followed by a write in the DR register, holding the SCL line low (see Figure 69 Transfer sequencing EV8).
When the acknowledge bit is received, the interface sets:

- EVF and BTF bits with an interrupt if the ITE bit is set.

To close the communication: after writing the last byte to the DR register, set the STOP bit to generate the Stop condition. The interface goes automatically back to slave mode (M/SL bit cleared).

## Error Cases

- BERR: Detection of a Stop or a Start condition during a byte transfer. In this case, the EVF and BERR bits are set by hardware with an interrupt if ITE is set.
Note that BERR will not be set if an error is detected during the first or second pulse of each 9bit transaction:
Single Master Mode
If a Start or Stop is issued during the first or second pulse of a 9-bit transaction, the BERR flag will not be set and transfer will continue however the BUSY flag will be reset. To work around this, slave devices should issue a NACK when they receive a misplaced Start or Stop. The reception of a NACK or BUSY by the master in the middle
of communication gives the possibility to reinitiate transmission.


## Multimaster Mode

Normally the BERR bit would be set whenever unauthorized transmission takes place while transfer is already in progress. However, an issue will arise if an external master generates an unauthorized Start or Stop while the $\mathrm{I}^{2} \mathrm{C}$ master is on the first or second pulse of a 9-bit transaction. It is possible to work around this by polling the BUSY bit during $\mathrm{I}^{2} \mathrm{C}$ master mode transmission. The resetting of the BUSY bit can then be handled in a similar manner as the BERR flag being set.

- AF: Detection of a non-acknowledge bit. In this case, the EVF and AF bits are set by hardware with an interrupt if the ITE bit is set. To resume, set the Start or Stop bit.
The AF bit is cleared by reading the I2CSR2 register. However, if read before the completion of the transmission, the AF flag will be set again, thus possibly generating a new interrupt. Software must ensure either that the SCL line is back at 0 before reading the SR2 register, or be able to correctly handle a second interrupt during the 9th pulse of a transmitted byte.
- ARLO: Detection of an arbitration lost condition. In this case the ARLO bit is set by hardware (with an interrupt if the ITE bit is set and the interface goes automatically back to slave mode (the M/SL bit is cleared).

Note: In all these cases, the SCL line is not held low; however, the SDA line can remain low due to possible «0» bits transmitted last. It is then necessary to release both lines by software.

## $I^{2} \mathrm{C}$ BUS INTERFACE (Cont'd)

Figure 69. Transfer Sequencing

## 7-bit Slave receiver:



7-bit Slave transmitter:


7-bit Master receiver:


## 7-bit Master transmitter:



10-bit Slave receiver:


10-bit Master transmitter


Legend: $\mathrm{S}=$ Start, $\mathrm{Sr}=$ Repeated Start, $\mathrm{P}=$ Stop, $\mathrm{A}=\mathrm{Acknowledge} \mathrm{NA}=$, Non-acknowledge,
$E V x=$ Event (with interrupt if ITE=1)
$\mathrm{EV} 1: \mathrm{EVF}=1, \mathrm{ADSL}=1$, cleared by reading SR1 register.
EV 2 : $\mathrm{EVF}=1, \mathrm{BTF}=1$, cleared by reading SR1 register followed by reading DR register.
EV 3 : $\mathrm{EVF}=1, \mathrm{BTF}=1$, cleared by reading SR1 register followed by writing DR register.
EV3-1: $E V F=1, A F=1, B T F=1$; $A F$ is cleared by reading SR1 register. BTF is cleared by releasing the lines ( $\mathrm{STOP}=1, \mathrm{STOP}=0$ ) or by writing DR register ( $\mathrm{DR}=\mathrm{FFh}$ ). Note: If lines are released by $S T O P=1, S T O P=0$, the subsequent $E V 4$ is not seen.
$E V 4$ : $E V F=1, S T O P F=1$, cleared by reading $S R 2$ register.
EV 5 : $\mathrm{EVF}=1, \mathrm{SB}=1$, cleared by reading SR 1 register followed by writing DR register.
EV6: $\mathrm{EVF}=1$, cleared by reading SR1 register followed by writing CR register (for example $\mathrm{PE}=1$ ).
EV7: $E V F=1, B T F=1$, cleared by reading SR1 register followed by reading DR register.
$E V 8$ : $E V F=1, B T F=1$, cleared by reading $S R 1$ register followed by writing DR register.
EV9: $E V F=1, A D D 10=1$, cleared by reading SR1 register followed by writing DR register.

## $\mathrm{I}^{2} \mathrm{C}$ BUS INTERFACE (Cont'd)

10.7.5 Low Power Modes

| Mode | Description |
| :--- | :--- |
| WAIT | No effect on $I^{2} \mathrm{C}$ interface. <br> $I^{2} \mathrm{C}$ interrupts cause the device to exit from WAIT mode. |
| HALT | $I^{2} \mathrm{C}$ registers are frozen. <br> In HALT mode, the $\mathrm{I}^{2} \mathrm{C}$ interface is inactive and does not acknowledge data on the bus. The $\mathrm{I}^{2} \mathrm{C}$ interface <br> resumes operation when the MCU is woken up by an interrupt with "exit from HALT mode" capability. |

### 10.7.6 Interrupts

Figure 70. Event Flags and Interrupt Generation


| Interrupt Event | Event Flag | Enable Control Bit | Exit from Wait | Exit from Halt |
| :---: | :---: | :---: | :---: | :---: |
| 10-bit Address Sent Event (Master mode) | ADD10 | ITE | Yes | No |
| End of Byte Transfer Event | BTF |  | Yes | No |
| Address Matched Event (Slave mode) | ADSEL |  | Yes | No |
| Start Bit Generation Event (Master mode) | SB |  | Yes | No |
| Acknowledge Failure Event | AF |  | Yes | No |
| Stop Detection Event (Slave mode) | STOPF |  | Yes | No |
| Arbitration Lost Event (Multimaster configuration) | ARLO |  | Yes | No |
| Bus Error Event | BERR |  | Yes | No |

Note: The ${ }^{2} \mathrm{C}$ interrupt events are connected to the same interrupt vector (see Interrupts chapter).
They generate an interrupt if the corresponding Enable Control Bit is set and the I-bit in the CC register is reset (RIM instruction).

## $I^{2} \mathrm{C}$ BUS INTERFACE (Cont'd)

### 10.7.7 Register Description <br> $1^{2} \mathrm{C}$ CONTROL REGISTER (CR)

Read / Write
Reset Value: 00000000 (00h)
7
7

| 0 | 0 | PE | ENGC | START | ACK | STOP | ITE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Bit 7:6 = Reserved. Forced to 0 by hardware.
Bit 5 = PE Peripheral enable.
This bit is set and cleared by software.
0: Peripheral disabled
1: Master/Slave capability
Notes:

- When $\mathrm{PE}=0$, all the bits of the CR register and the SR register except the Stop bit are reset. All outputs are released while $\mathrm{PE}=0$
- When $\mathrm{PE}=1$, the corresponding I/O pins are selected by hardware as alternate functions.
- To enable the $\mathrm{I}^{2} \mathrm{C}$ interface, write the CR register TWICE with $\mathrm{PE}=1$ as the first write only activates the interface (only PE is set).

Bit 4 = ENGC Enable General Call.
This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled ( $\mathrm{PE}=0$ ). The 00h General Call address is acknowledged (01h ignored).
0 : General Call disabled
1: General Call enabled
Note: In accordance with the I2C standard, when GCAL addressing is enabled, an I2C slave can only receive data. It will not transmit data to the master.

Bit 3 = START Generation of a Start condition. This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled ( $\mathrm{PE}=0$ ) or when the Start condition is sent (with interrupt generation if ITE=1).

- In master mode:

0 : No start generation
1: Repeated start generation

- In slave mode

0 : No start generation
1: Start generation when the bus is free
Bit 2 = ACK Acknowledge enable.
This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).
0: No acknowledge returned
1: Acknowledge returned after an address byte or a data byte is received

Bit 1 = STOP Generation of a Stop condition.
This bit is set and cleared by software. It is also cleared by hardware in master mode. Note: This bit is not cleared when the interface is disabled ( $\mathrm{PE}=0$ ).

- In master mode:

0 : No stop generation
1: Stop generation after the current byte transfer or after the current Start condition is sent. The STOP bit is cleared by hardware when the Stop condition is sent.

- In slave mode:

0 : No stop generation
1: Release the SCL and SDA lines after the current byte transfer ( $B T F=1$ ). In this mode the STOP bit has to be cleared by software.

Bit 0 = ITE Interrupt enable.
This bit is set and cleared by software and cleared by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).
0: Interrupts disabled
1: Interrupts enabled
Refer to Figure 70 for the relationship between the events and the interrupt.
SCL is held low when the ADD10, SB, BTF or ADSL flags or an EV6 event (See Figure 69) is detected.

## $I^{2} \mathrm{C}$ BUS INTERFACE (Cont'd) <br> $\mathbf{I}^{2} \mathrm{C}$ STATUS REGISTER 1 (SR1)

## Read Only

Reset Value: 00000000 (00h)

| 7 |  | 0 |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EVF | ADD10 | TRA | BUSY | BTF | ADSL | M/SL | SB |

## Bit 7 = EVF Event flag.

This bit is set by hardware as soon as an event occurs. It is cleared by software reading SR2 register in case of error event or as described in Figure 69. It is also cleared by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).
0 : No event
1: One of the following events has occurred:

- BTF=1 (Byte received or transmitted)
- ADSL=1 (Address matched in Slave mode while ACK=1)
- SB=1 (Start condition generated in Master mode)
- AF=1 (No acknowledge received after byte transmission)
- STOPF=1 (Stop condition detected in Slave mode)
- ARLO=1 (Arbitration lost in Master mode)
- BERR=1 (Bus error, misplaced Start or Stop condition detected)
- ADD10=1 (Master has sent header byte)
- Address byte successfully transmitted in Master mode.

Bit 6 = ADD10 10-bit addressing in Master mode. This bit is set by hardware when the master has sent the first byte in 10-bit address mode. It is cleared by software reading SR2 register followed by a write in the DR register of the second address byte. It is also cleared by hardware when the peripheral is disabled ( $\mathrm{PE}=0$ ).
0: No ADD10 event occurred.
1: Master has sent first address byte (header)

## Bit 5 = TRA Transmitter/Receiver.

When BTF is set, TRA=1 if a data byte has been transmitted. It is cleared automatically when BTF is cleared. It is also cleared by hardware after detection of Stop condition (STOPF=1), loss of bus arbitration (ARLO $=1$ ) or when the interface is disabled ( $\mathrm{PE}=0$ ).
0 : Data byte received (if BTF=1)

## 1: Data byte transmitted

Bit 4 = BUSY Bus busy.
This bit is set by hardware on detection of a Start condition and cleared by hardware on detection of a Stop condition. It indicates a communication in progress on the bus. The BUSY flag of the I2CSR1 register is cleared if a Bus Error occurs.
0 : No communication on the bus
1: Communication ongoing on the bus
Note:

- The BUSY flag is NOT updated when the interface is disabled ( $\mathrm{PE}=0$ ). This can have consequences when operating in Multimaster mode; i.e. a second active $I^{2} \mathrm{C}$ master commencing a transfer with an unset BUSY bit can cause a conflict resulting in lost data. A software workaround consists of checking that the $\mathrm{I}^{2} \mathrm{C}$ is not busy before enabling the $\mathrm{I}^{2} \mathrm{C}$ Multimaster cell.


## Bit 3 = BTF Byte transfer finished.

This bit is set by hardware as soon as a byte is correctly received or transmitted with interrupt generation if ITE=1. It is cleared by software reading SR1 register followed by a read or write of DR register. It is also cleared by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).

- Following a byte transmission, this bit is set after reception of the acknowledge clock pulse. In case an address byte is sent, this bit is set only after the EV6 event (See Figure 69). BTF is cleared by reading SR1 register followed by writing the next byte in DR register.
- Following a byte reception, this bit is set after transmission of the acknowledge clock pulse if ACK=1. BTF is cleared by reading SR1 register followed by reading the byte from DR register.

The SCL line is held low while $B T F=1$.
0 : Byte transfer not done
1: Byte transfer succeeded

Bit 2 = ADSL Address matched (Slave mode). This bit is set by hardware as soon as the received slave address matched with the OAR register content or a general call is recognized. An interrupt is generated if ITE=1. It is cleared by software reading SR1 register or by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).
The SCL line is held low while ADSL=1.
0: Address mismatched or not received
1: Received address matched

## $I^{2}$ C BUS INTERFACE (Cont'd)

## Bit 1 = M/SL Master/Slave.

This bit is set by hardware as soon as the interface is in Master mode (writing START=1). It is cleared by hardware after detecting a Stop condition on the bus or a loss of arbitration (ARLO=1). It is also cleared when the interface is disabled ( $\mathrm{PE}=0$ ).
0 : Slave mode
1: Master mode

Bit $0=$ SB Start bit (Master mode).
This bit is set by hardware as soon as the Start condition is generated (following a write START=1). An interrupt is generated if ITE=1. It is cleared by software reading SR1 register followed by writing the address byte in DR register. It is also cleared by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).
0: No Start condition
1: Start condition generated

## $\mathbf{I}^{2} \mathrm{C}$ STATUS REGISTER 2 (SR2)

Read Only
Reset Value: 00000000 (00h)
7
0

| 0 | 0 | 0 | AF | STOPF | ARLO | BERR | GCAL |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7:5 = Reserved. Forced to 0 by hardware.

Bit 4 = AF Acknowledge failure.
This bit is set by hardware when no acknowledge is returned. An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).
The SCL line is not held low while AF=1 but by other flags (SB or BTF) that are set at the same time.

0 : No acknowledge failure
1: Acknowledge failure
Note:

- When an AF event occurs, the SCL line is not held low; however, the SDA line can remain low if the last bits transmitted are all 0 . It is then necessary to release both lines by software.

Bit 3 = STOPF Stop detection (Slave mode).
This bit is set by hardware when a Stop condition is detected on the bus after an acknowledge (if ACK=1). An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).

The SCL line is not held low while STOPF=1.
0 : No Stop condition detected
1: Stop condition detected

## Bit $2=$ ARLO Arbitration lost.

This bit is set by hardware when the interface loses the arbitration of the bus to another master. An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).

After an ARLO event the interface switches back automatically to Slave mode ( $\mathrm{M} / \mathrm{SL}=0$ ).
The SCL line is not held low while ARLO=1.
0: No arbitration lost detected
1: Arbitration lost detected
Note:

- In a Multimaster environment, when the interface is configured in Master Receive mode it does not perform arbitration during the reception of the Acknowledge Bit. Mishandling of the ARLO bit from the I2CSR2 register may occur when a second master simultaneously requests the same data from the same slave and the $I^{2} \mathrm{C}$ master does not acknowledge the data. The ARLO bit is then left at 0 instead of being set.


## Bit 1 = BERR Bus error.

This bit is set by hardware when the interface detects a misplaced Start or Stop condition. An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled ( $\mathrm{PE}=0$ ).
The SCL line is not held low while BERR=1.
0: No misplaced Start or Stop condition
1: Misplaced Start or Stop condition Note:

- If a Bus Error occurs, a Stop or a repeated Start condition should be generated by the Master to re-synchronize communication, get the transmission acknowledged and the bus released for further communication

Bit $0=$ GCAL General Call (Slave mode).
This bit is set by hardware when a general call address is detected on the bus while $\mathrm{ENGC}=1$. It is cleared by hardware detecting a Stop condition (STOPF=1) or when the interface is disabled ( $\mathrm{PE}=0$ ).

0 : No general call address detected on bus
1: general call address detected on bus
$1^{2} \mathrm{C}$ BUS INTERFACE (Cont'd)
$1^{2} \mathrm{C}$ CLOCK CONTROL REGISTER (CCR)
Read / Write
Reset Value: 00000000 (00h)

7

| FM/SM | CC6 | CC 5 | CC 4 | CC 3 | CC 2 | CC 1 | CC 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit $7=$ FM/SM Fast/Standard $F^{2} C$ mode.
This bit is set and cleared by software. It is not cleared when the interface is disabled ( $\mathrm{PE}=0$ ).
0 : Standard $\mathrm{I}^{2} \mathrm{C}$ mode
1: Fast $I^{2} C$ mode

Bit 6:0 = CC[6:0] 7-bit clock divider.
These bits select the speed of the bus ( $F_{S C L}$ ) depending on the $I^{2} \mathrm{C}$ mode. They are not cleared when the interface is disabled ( $\mathrm{PE}=0$ ).
Refer to the Electrical Characteristics section for the table of values.
Note: The programmed $\mathrm{F}_{\text {SCL }}$ assumes no load on SCL and SDA lines.

## $I^{2} \mathrm{C}$ DATA REGISTER (DR)

Read / Write
Reset Value: 00000000 (00h)
7
0

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7:0 = D[7:0] 8-bit Data Register.
These bits contain the byte to be received or transmitted on the bus.

- Transmitter mode: Byte transmission start automatically when the software writes in the DR register.
- Receiver mode: the first data byte is received automatically in the DR register using the least significant bit of the address.
Then, the following data bytes are received one by one after reading the DR register.


## $1^{2} \mathrm{C}$ BUS INTERFACE (Cont'd) <br> $I^{2} \mathrm{C}$ OWN ADDRESS REGISTER (OAR1)

Read / Write
Reset Value: 00000000 (00h)

7
0

| ADD7 | ADD6 | ADD5 | ADD4 | ADD3 | ADD2 | ADD1 | ADD0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## 7-bit Addressing Mode

Bit 7:1 = ADD[7:1] Interface address.
These bits define the $\mathrm{I}^{2} \mathrm{C}$ bus address of the interface. They are not cleared when the interface is disabled ( $\mathrm{PE}=0$ ).

Bit $0=$ ADDO Address direction bit.
This bit is don't care, the interface acknowledges either 0 or 1 . It is not cleared when the interface is disabled ( $\mathrm{PE}=0$ ).
Note: Address 01h is always ignored.

## 10-bit Addressing Mode

Bit 7:0 = ADD[7:0] Interface address.
These are the least significant bits of the $I^{2} \mathrm{C}$ bus address of the interface. They are not cleared when the interface is disabled ( $\mathrm{PE}=0$ ).

## $I^{2} \mathrm{C}$ OWN ADDRESS REGISTER (OAR2)

Read / Write
Reset Value: 01000000 (40h)

$$
7 \quad 0
$$

| FR1 | FR0 | 0 | 0 | 0 | ADD9 | ADD8 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Bit 7:6 = FR[1:0] Frequency bits.
These bits are set by software only when the interface is disabled ( $\mathrm{PE}=0$ ). To configure the interface to $I^{2} \mathrm{C}$ specified delays select the value corresponding to the microcontroller frequency $\mathrm{F}_{\mathrm{CPU}}$.

| fCPU | FR1 | FR0 |
| :---: | :---: | :---: |
| $<6 \mathrm{MHz}$ | 0 | 0 |
| 6 to 8 MHz | 0 | 1 |

## Bit 5:3 = Reserved

Bit 2:1 = ADD[9:8] Interface address.
These are the most significant bits of the $\mathrm{I}^{2} \mathrm{C}$ bus address of the interface (10-bit mode only). They are not cleared when the interface is disabled ( $\mathrm{PE}=0$ ).

Bit $0=$ Reserved.

## $I^{2} \mathrm{C}$ BUS INTERFACE (Cont'd)

Table 25. $\mathbf{I}^{2} \mathrm{C}$ Register Map and Reset Values

| Address <br> (Hex.) | Register <br> Label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0018h | I2CCR <br> Reset Value | 0 | 0 | PE <br> 0 | ENGC <br> 0 | START <br> 0 | ACK <br> 0 | STOP <br> 0 | ITE <br> 0 |
| 0019h | I2CSR1 <br> Reset Value | EVF <br> 0 | ADD10 <br> 0 | TRA <br> 0 | BUSY <br> 0 | BTF <br> 0 | ADSL <br> 0 | M/SL <br> 0 | SB <br> 0 |
| 001Ah | I2CSR2 <br> Reset Value | 0 | 0 | 0 | AF <br> 0 | STOPF <br> 0 | ARLO <br> 0 | BERR <br> 0 | GCAL <br> 0 |
| 001Bh | I2CCCR <br> Reset Value | FM/SM <br> 0 | CC6 <br> 0 | CC5 <br> 0 | CC4 <br> 0 | CC3 <br> 0 | CC2 <br> 0 | CC1 <br> 0 | CC0 <br> 0 |
| 001Ch | I2COAR1 <br> Reset Value | ADD7 <br> 0 | ADD6 <br> 0 | ADD5 <br> 0 | ADD4 <br> 0 | ADD3 <br> 0 | ADD2 <br> 0 | ADD1 <br> 0 | ADD0 <br> 0 |
| 001Dh | I2COAR2 <br> Reset Value | FR1 <br> 0 | FR0 <br> 1 | I2CDR <br> Reset Value | MSB <br> 0 | 0 | 0 | ADD9 | ADD8 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### 10.8 10-BIT A/D CONVERTER (ADC)

### 10.8.1 Introduction

The on-chip Analog to Digital Converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 16 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 16 different sources.
The result of the conversion is stored in a 10-bit Data Register. The A/D converter is controlled through a Control/Status Register.

### 10.8.2 Main Features

- 10-bit conversion
- Up to 16 channels with multiplexed input
- Linear successive approximation
- Data register (DR) which contains the results
- Conversion complete status flag
- On/off bit (to reduce consumption)

The block diagram is shown in Figure 71.

Figure 71. ADC Block Diagram


## 10-BIT A/D CONVERTER (ADC) (Cont'd)

### 10.8.3 Functional Description

The conversion is monotonic, meaning that the result never decreases if the analog input does not and never increases if the analog input does not.
If the input voltage ( $\mathrm{V}_{\mathrm{AIN}}$ ) is greater than $\mathrm{V}_{\text {AREF }}$ (high-level voltage reference) then the conversion result is FFh in the ADCDRH register and 03h in the ADCDRL register (without overflow indication).
If the input voltage $\left(\mathrm{V}_{\text {AIN }}\right)$ is lower than $\mathrm{V}_{\text {SSA }}$ (lowlevel voltage reference) then the conversion result in the ADCDRH and ADCDRL registers is 0000 h .
The A/D converter is linear and the digital result of the conversion is stored in the ADCDRH and ADCDRL registers. The accuracy of the conversion is described in the Electrical Characteristics Section.
$\mathrm{R}_{\text {AIN }}$ is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the alloted time.

### 10.8.3.1 A/D Converter Configuration

The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the «l/O ports» chapter. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input.
In the ADCCSR register:

- Select the CS[3:0] bits to assign the analog channel to convert.


### 10.8.3.2 Starting the Conversion

In the ADCCSR register:

- Set the ADON bit to enable the A/D converter and to start the conversion. From this time on, the ADC performs a continuous conversion of the selected channel.

When a conversion is complete:

- The EOC bit is set by hardware.
- The result is in the ADCDR registers.

A read to the ADCDRH or a write to any bit of the ADCCSR register resets the EOC bit.

To read the 10 bits, perform the following steps:

1. Poll the EOC bit
2. Read the ADCDRL register
3. Read the ADCDRH register. This clears EOC automatically.
Note: The data is not latched, so both the low and the high data register must be read before the next conversion is complete, so it is recommended to disable interrupts while reading the conversion result.
To read only 8 bits, perform the following steps:
4. Poll the EOC bit
5. Read the ADCDRH register. This clears EOC automatically.

### 10.8.3.3 Changing the conversion channel

The application can change channels during conversion. When software modifies the $\mathrm{CH}[3: 0]$ bits in the ADCCSR register, the current conversion is stopped, the EOC bit is cleared, and the A/D converter starts converting the newly selected channel.

### 10.8.4 Low Power Modes

Note: The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed and between single shot conversions.

| Mode | Description |
| :--- | :--- |
| WAIT | No effect on A/D Converter |
| HALT | A/D Converter disabled. <br> After wakeup from Halt mode, the A/D <br> Converter requires a stabilization time |
| t $_{\text {STAB }}$ (see Electrical Characteristics) |  |
| before accurate conversions can be |  |
| performed. |  |

### 10.8.5 Interrupts

None.

## 10-BIT A/D CONVERTER (ADC) (Cont'd)

### 10.8.6 Register Description

CONTROL/STATUS REGISTER (ADCCSR)
Read/Write (Except bit 7 read only)
Reset Value: 00000000 (00h)


| EOC | SPEED | ADON | 0 | CH3 | CH2 | CH1 | CH0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Bit 7 = EOC End of Conversion
This bit is set by hardware. It is cleared by hardware when software reads the ADCDRH register or writes to any bit of the ADCCSR register.
0 : Conversion is not complete
1: Conversion complete

Bit 6 = SPEED ADC clock selection
This bit is set and cleared by software.
$0: \mathrm{f}_{\mathrm{ADC}}=\mathrm{f}_{\mathrm{CPU}} / 4$
1: $\mathrm{f}_{\mathrm{ADC}}=\mathrm{f}_{\mathrm{CPU}} / 2$

Bit $5=$ ADON $A / D$ Converter on
This bit is set and cleared by software.
0 : Disable ADC and stop conversion
1: Enable ADC and start conversion

Bit 4 = Reserved. Must be kept cleared.

Bit 3:0 = CH[3:0] Channel Selection
These bits are set and cleared by software. They select the analog input to convert.

| Channel Pin* | CH3 | CH2 | CH1 | CH0 |
| :---: | :---: | :---: | :---: | :---: |
| AIN0 | 0 | 0 | 0 | 0 |
| AIN1 | 0 | 0 | 0 | 1 |
| AIN2 | 0 | 0 | 1 | 0 |
| AIN3 | 0 | 0 | 1 | 1 |
| AIN4 | 0 | 1 | 0 | 0 |
| AIN5 | 0 | 1 | 0 | 1 |
| AIN6 | 0 | 1 | 1 | 0 |
| AIN7 | 0 | 1 | 1 | 1 |
| AIN8 | 1 | 0 | 0 | 0 |
| AIN9 | 1 | 0 | 0 | 1 |
| AIN10 | 1 | 0 | 1 | 0 |
| AIN11 | 1 | 0 | 1 | 1 |
| AIN12 | 1 | 1 | 0 | 0 |
| AIN13 | 1 | 1 | 0 | 1 |
| AIN14 | 1 | 1 | 1 | 0 |
| AIN15 | 1 | 1 | 1 | 1 |

*The number of channels is device dependent. Refer to the device pinout description.

## DATA REGISTER (ADCDRH)

Read Only
Reset Value: 00000000 (00h)

7
0

| D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7:0 = D[9:2] MSB of Converted Analog Value

## DATA REGISTER (ADCDRL)

Read Only
Reset Value: 00000000 (00h)
7
0

| 0 | 0 | 0 | 0 | 0 | 0 | D1 | Do |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7:2 = Reserved. Forced by hardware to 0.

Bit 1:0 = D[1:0] LSB of Converted Analog Value

## 10-BIT A/D CONVERTER (Cont'd)

Table 26. ADC Register Map and Reset Values

| Address <br> (Hex.) | Register <br> Label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0070h | ADCCSR <br> Reset Value | EOC <br> 0 | SPEED <br> 0 | ADON <br> 0 | 0 | CH 3 <br> 0 | CH 2 <br> 0 | CH 1 <br> 0 | CH 0 <br> 0 |
| 0071 h | ADCDRH <br> Reset Value | D 9 <br> 0 | D 8 <br> 0 | D 7 <br> 0 | D 6 <br> 0 | D 5 <br> 0 | D 4 <br> 0 | D 3 <br> 0 | D 2 <br> 0 |
| 0072 h | ADCDRL <br> Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | D 1 <br> 0 | D 0 <br> 0 |

## 11 INSTRUCTION SET

### 11.1 CPU ADDRESSING MODES

The CPU features 17 different addressing modes which can be classified in seven main groups:

| Addressing Mode | Example |
| :--- | :--- |
| Inherent | nop |
| Immediate | Id A, $\# \$ 55$ |
| Direct | Id $\mathrm{A}, \$ 55$ |
| Indexed | Id $\mathrm{A},(\$ 55, \mathrm{X})$ |
| Indirect | Id A, $[\$ 55], \mathrm{X})$ |
| Relative | jrne loop |
| Bit operation | bset byte,\#5 |

The CPU Instruction set is designed to minimize the number of bytes required per instruction: To do
so, most of the addressing modes may be subdivided in two submodes called long and short:

- Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles.
- Short addressing mode is less powerful because it can generally only access page zero (0000h 00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP)
The ST7 Assembler optimizes the use of long and short addressing modes.

Table 27. CPU Addressing Mode Overview

| Mode |  |  | Syntax | Destination | Pointer Address (Hex.) | Pointer Size (Hex.) | Length <br> (Bytes) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inherent |  |  | nop |  |  |  | + 0 |
| Immediate |  |  | Id A,\#\$55 |  |  |  | $+1$ |
| Short | Direct |  | Id A,\$10 | 00..FF |  |  | $+1$ |
| Long | Direct |  | Id A,\$1000 | 0000..FFFF |  |  | +2 |
| No Offset | Direct | Indexed | Id $\mathrm{A},(\mathrm{X})$ | 00..FF |  |  | + 0 |
| Short | Direct | Indexed | Id $A,(\$ 10, X)$ | 00..1FE |  |  | +1 |
| Long | Direct | Indexed | Id A,(\$1000, X) | 0000..FFFF |  |  | $+2$ |
| Short | Indirect |  | Id A,[\$10] | 00..FF | 00..FF | byte | $+2$ |
| Long | Indirect |  | Id A,[\$10.w] | 0000..FFFF | 00..FF | word | + 2 |
| Short | Indirect | Indexed | Id A,([\$10],X) | 00..1FE | 00..FF | byte | + 2 |
| Long | Indirect | Indexed | Id A,([\$10.w],X) | 0000..FFFF | 00..FF | word | + 2 |
| Relative | Direct |  | jrne loop | PC+/-127 |  |  | $+1$ |
| Relative | Indirect |  | jrne [\$10] | PC+/-127 | 00..FF | byte | +2 |
| Bit | Direct |  | bset \$10,\#7 | 00..FF |  |  | +1 |
| Bit | Indirect |  | bset [\$10],\#7 | 00..FF | 00..FF | byte | $+2$ |
| Bit | Direct | Relative | btjt \$10,\#7,skip | 00..FF |  |  | + 2 |
| Bit | Indirect | Relative | btjt [\$10],\#7,skip | 00..FF | 00..FF | byte | + 3 |

## INSTRUCTION SET OVERVIEW (Cont'd)

### 11.1.1 Inherent

All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation.

| Inherent Instruction | Function |
| :--- | :--- |
| NOP | No operation |
| TRAP | S/W Interrupt |
| WFI | Wait For Interrupt (Low Pow- <br> er Mode) |
| HALT | Halt Oscillator (Lowest Power <br> Mode) |
| RET | Sub-routine Return |
| IRET | Interrupt Sub-routine Return |
| SIM | Set Interrupt Mask (level 3) |
| RIM | Reset Interrupt Mask (level 0) |
| SCF | Set Carry Flag |
| RCF | Reset Carry Flag |
| RSP | Reset Stack Pointer |
| LD | Load |
| CLR | Clear |
| PUSH/POP | Push/Pop to/from the stack |
| INC/DEC | Increment/Decrement |
| TNZ | Test Negative or Zero |
| CPL, NEG | 1 or 2 Complement |
| MUL | Byte Multiplication |
| SLL, SRL, SRA, RLC, <br> RRC | Shift and Rotate Operations |
| SWAP | Swap Nibbles |

### 11.1.2 Immediate

Immediate instructions have 2 bytes, the first byte contains the opcode, the second byte contains the operand value.

| Immediate Instruction | Function |
| :--- | :--- |
| LD | Load |
| CP | Compare |
| BCP | Bit Compare |
| AND, OR, XOR | Logical Operations |
| ADC, ADD, SUB, SBC | Arithmetic Operations |

### 11.1.3 Direct

In Direct instructions, the operands are referenced by their memory address.
The direct addressing mode consists of two submodes:

## Direct (short)

The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space.

## Direct (long)

The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode.

### 11.1.4 Indexed (No Offset, Short, Long)

In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register ( X or Y ) with an offset.
The indirect addressing mode consists of three submodes:

## Indexed (No Offset)

There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space.

## Indexed (Short)

The offset is a byte, thus requires only one byte after the opcode and allows $00-1$ FE addressing space.

## Indexed (long)

The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode.

### 11.1.5 Indirect (Short, Long)

The required data byte to do the operation is found by its memory address, located in memory (pointer).
The pointer address follows the opcode. The indirect addressing mode consists of two submodes:

## Indirect (short)

The pointer address is a byte, the pointer size is a byte, thus allowing $00-$ FF addressing space, and requires 1 byte after the opcode.

## Indirect (long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

## INSTRUCTION SET OVERVIEW (Cont'd)

### 11.1.6 Indirect Indexed (Short, Long)

This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value ( X or Y ) with a pointer value located in memory. The pointer address follows the opcode.
The indirect indexed addressing mode consists of two submodes:

## Indirect Indexed (Short)

The pointer address is a byte, the pointer size is a byte, thus allowing $00-1$ FE addressing space, and requires 1 byte after the opcode.

## Indirect Indexed (Long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

Table 28. Instructions Supporting Direct, Indexed, Indirect and Indirect Indexed Addressing Modes

| Long and Short <br> Instructions | Function |
| :--- | :--- |
| LD | Load |
| CP | Compare |
| AND, OR, XOR | Logical Operations |
| ADC, ADD, SUB, SBC | Arithmetic Additions/Sub- <br> stractions operations |
| BCP | Bit Compare |


| Short Instructions Only | Function |
| :--- | :--- |
| CLR | Clear |
| INC, DEC | Increment/Decrement |
| TNZ | Test Negative or Zero |
| CPL, NEG | 1 or 2 Complement |
| BSET, BRES | Bit Operations |
| BTJT, BTJF | Bit Test and Jump Opera- <br> tions |
| SLL, SRL, SRA, RLC, <br> RRC | Shift and Rotate Operations |
| SWAP | Swap Nibbles |
| CALL, JP | Call or Jump subroutine |

### 11.1.7 Relative mode (Direct, Indirect)

This addressing mode is used to modify the PC register value, by adding an 8 -bit signed offset to it.

| Available Relative <br> Direct/ndirect <br> Instructions | Function |
| :--- | :--- |
| JRxx | Conditional Jump |
| CALLR | Call Relative |

The relative addressing mode consists of two submodes:

## Relative (Direct)

The offset is following the opcode.

## Relative (Indirect)

The offset is defined in memory, which address follows the opcode.

## INSTRUCTION SET OVERVIEW (Cont'd)

### 11.2 INSTRUCTION GROUPS

The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may
be subdivided into 13 main groups as illustrated in the following table:

| Load and Transfer | LD | CLR |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Stack operation | PUSH | POP | RSP |  |  |  |  |  |
| Increment/Decrement | INC | DEC |  |  |  |  |  |  |
| Compare and Tests | CP | TNZ | BCP |  |  |  |  |  |
| Logical operations | AND | OR | XOR | CPL | NEG |  |  |  |
| Bit Operation | BSET | BRES |  |  |  |  |  |  |
| Conditional Bit Test and Branch | BTJT | BTJF |  |  |  |  |  |  |
| Arithmetic operations | ADC | ADD | SUB | SBC | MUL |  |  |  |
| Shift and Rotates | SLL | SRL | SRA | RLC | RRC | SWAP | SLA |  |
| Unconditional Jump or Call | JRA | JRT | JRF | JP | CALL | CALLR | NOP | RET |
| Conditional Branch | JRxx |  |  |  |  |  |  |  |
| Interruption management | TRAP | WFI | HALT | IRET |  |  |  |  |
| Condition Code Flag modification | SIM | RIM | SCF | RCF |  |  |  |  |

## Using a prebyte

The instructions are described with one to four opcodes.
In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede.
The whole instruction becomes:

| PC-2 | End of previous instruction |
| :--- | :--- |
| PC-1 | Prebyte |
| PC | Opcode |
| PC+1 | Additional word (0 to 2) according |
| to the number of bytes required to compute the ef- |  |
| fective address |  |

These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are:

PDY 90 Replace an $X$ based instruction using immediate, direct, indexed, or inherent addressing mode by a $Y$ one.

PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode.
It also changes an instruction using $X$ indexed addressing mode to an instruction using indirect $X$ indexed addressing mode.
PIY 91 Replace an instruction using $X$ indirect indexed addressing mode by a $Y$ one.

## INSTRUCTION SET OVERVIEW (Cont’d)

| Mnemo | Description | Function/Example | Dst | Src |
| :---: | :---: | :---: | :---: | :---: |
| ADC | Add with Carry | $A=A+M+C$ | A | M |
| ADD | Addition | $A=A+M$ | A | M |
| AND | Logical And | $\mathrm{A}=\mathrm{A} . \mathrm{M}$ | A | M |
| BCP | Bit compare A, Memory | tst (A.M) | A | M |
| BRES | Bit Reset | bres Byte, \#3 | M |  |
| BSET | Bit Set | bset Byte, \#3 | M |  |
| BTJF | Jump if bit is false (0) | btjf Byte, \#3, Jmp1 | M |  |
| BTJT | Jump if bit is true (1) | btjt Byte, \#3, Jmp1 | M |  |
| CALL | Call subroutine |  |  |  |
| CALLR | Call subroutine relative |  |  |  |
| CLR | Clear |  | reg, M |  |
| CP | Arithmetic Compare | tst(Reg - M) | reg | M |
| CPL | One Complement | A = FFH-A | reg, M |  |
| DEC | Decrement | dec Y | reg, M |  |
| HALT | Halt |  |  |  |
| IRET | Interrupt routine return | Pop CC, A, X, PC |  |  |
| INC | Increment | inc X | reg, M |  |
| JP | Absolute Jump | jp [TBL.w] |  |  |
| JRA | Jump relative always |  |  |  |
| JRT | Jump relative |  |  |  |
| JRF | Never jump | jrf * |  |  |
| JRIH | Jump if ext. INT pin = 1 | (ext. INT pin high) |  |  |
| JRIL | Jump if ext. INT pin $=0$ | (ext. INT pin low) |  |  |
| JRH | Jump if $\mathrm{H}=1$ | $\mathrm{H}=1$ ? |  |  |
| JRNH | Jump if $\mathrm{H}=0$ | $\mathrm{H}=0$ ? |  |  |
| JRM | Jump if 11:0 = 11 | $11: 0=11$ ? |  |  |
| JRNM | Jump if 11:0 <> 11 | 11:0 <> 11? |  |  |
| JRMI | Jump if $\mathrm{N}=1$ (minus) | $\mathrm{N}=1$ ? |  |  |
| JRPL | Jump if $\mathrm{N}=0$ (plus) | $\mathrm{N}=0$ ? |  |  |
| JREQ | Jump if $Z=1$ (equal) | $\mathrm{Z}=1$ ? |  |  |
| JRNE | Jump if $Z=0$ (not equal) | $\mathrm{Z}=0$ ? |  |  |
| JRC | Jump if $\mathrm{C}=1$ | $\mathrm{C}=1$ ? |  |  |
| JRNC | Jump if $\mathrm{C}=0$ | $\mathrm{C}=0$ ? |  |  |
| JRULT | Jump if $C=1$ | Unsigned < |  |  |
| JRUGE | Jump if $\mathrm{C}=0$ | Jmp if unsigned >= |  |  |
| JRUGT | Jump if ( $C+Z=0)$ | Unsigned > |  |  |


| 11 | H | 10 | N | Z | C |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | H |  | N | Z | C |
|  | H |  | N | Z | C |
|  |  |  | N | Z |  |
|  |  |  | N | Z |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  | C |
|  |  |  |  |  | C |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  | 0 | 1 |  |
|  |  |  | N | Z | C |
|  |  |  | N | Z | 1 |
|  |  |  | N | Z |  |
| 1 |  | 0 |  |  |  |
| 11 | H | 10 | N | Z | C |
|  |  |  | N | Z |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |

INSTRUCTION SET OVERVIEW (Cont'd)

| Mnemo | Description | Function/Example | Dst | Src | 11 | H | 10 | N | Z | C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JRULE | Jump if ( $C+Z=1$ ) | Unsigned <= |  |  |  |  |  |  |  |  |
| LD | Load | dst <= src | reg, M | M, reg |  |  |  | N | Z |  |
| MUL | Multiply | $\mathrm{X}, \mathrm{A}=\mathrm{X}$ * A | A, X, Y | X, Y, A |  | 0 |  |  |  | 0 |
| NEG | Negate (2's compl) | neg \$10 | reg, M |  |  |  |  | N | Z | C |
| NOP | No Operation |  |  |  |  |  |  |  |  |  |
| OR | OR operation | $A=A+M$ | A | M |  |  |  | N | Z |  |
| POP | Pop from the Stack | pop reg | reg | M |  |  |  |  |  |  |
| POP | Pop from the Stack | pop CC | CC | M | 11 | H | 10 | N | Z | C |
| PUSH | Push onto the Stack | push Y | M | reg, CC |  |  |  |  |  |  |
| RCF | Reset carry flag | $\mathrm{C}=0$ |  |  |  |  |  |  |  | 0 |
| RET | Subroutine Return |  |  |  |  |  |  |  |  |  |
| RIM | Enable Interrupts | 11:0 = 10 (level 0) |  |  | 1 |  | 0 |  |  |  |
| RLC | Rotate left true C | $\mathrm{C}<=\mathrm{A}<=C$ | reg, M |  |  |  |  | N | Z | C |
| RRC | Rotate right true C | C $=>$ A $=>$ C | reg, M |  |  |  |  | N | Z | C |
| RSP | Reset Stack Pointer | $\mathrm{S}=$ Max allowed |  |  |  |  |  |  |  |  |
| SBC | Substract with Carry | A $=\mathrm{A}-\mathrm{M}-\mathrm{C}$ | A | M |  |  |  | N | Z | C |
| SCF | Set carry flag | $\mathrm{C}=1$ |  |  |  |  |  |  |  | 1 |
| SIM | Disable Interrupts | 11:0 = 11 (level 3) |  |  | 1 |  | 1 |  |  |  |
| SLA | Shift left Arithmetic | $\mathrm{C}<=\mathrm{A}<=0$ | reg, M |  |  |  |  | N | Z | C |
| SLL | Shift left Logic | $\mathrm{C}<=\mathrm{A}<=0$ | reg, M |  |  |  |  | N | Z | C |
| SRL | Shift right Logic | $0 \Rightarrow>A \Rightarrow C$ | reg, M |  |  |  |  | 0 | Z | C |
| SRA | Shift right Arithmetic | A7 $=>$ A $=>$ C | reg, M |  |  |  |  | N | Z | C |
| SUB | Substraction | $\mathrm{A}=\mathrm{A}-\mathrm{M}$ | A | M |  |  |  | N | Z | C |
| SWAP | SWAP nibbles | A7-A4 <=> A3-A0 | reg, M |  |  |  |  | N | Z |  |
| TNZ | Test for Neg \& Zero | tnz lbl1 |  |  |  |  |  | N | Z |  |
| TRAP | S/W trap | S/W interrupt |  |  | 1 |  | 1 |  |  |  |
| WFI | Wait for Interrupt |  |  |  | 1 |  | 0 |  |  |  |
| XOR | Exclusive OR | A = A XOR M | A | M |  |  |  | N | Z |  |

## 12 ELECTRICAL CHARACTERISTICS

### 12.1 PARAMETER CONDITIONS

Unless otherwise specified, all voltages are referred to $\mathrm{V}_{\mathrm{SS}}$.

### 12.1.1 Minimum and Maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on $100 \%$ of the devices with an ambient temperature at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $T_{A}=T_{A}$ max (given by the selected temperature range).
Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3 \Sigma$ ).

### 12.1.2 Typical values

Unless otherwise specified, typical data are based on $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$. They are given only as design guidelines and are not tested.

### 12.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 12.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 72.
Figure 72. Pin loading conditions


### 12.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 73.

Figure 73. Pin input voltage


### 12.2 ABSOLUTE MAXIMUM RATINGS

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these condi-
tions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 12.2.1 Voltage Characteristics

| Symbol | Ratings | Maximum value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$ | Supply voltage | 6.5 | V |
| $V_{P P}-V_{S S}$ | Programming Voltage | 13 |  |
| $\mathrm{V}_{\mathrm{IN}}{ }^{1)}$ \& 2) | Input Voltage on true open drain pin | $\mathrm{V}_{\text {SS }}-0.3$ to 6.5 |  |
|  | Input voltage on any other pin | $\mathrm{V}_{\text {SS }}-0.3$ to $\mathrm{V}_{\mathrm{DD}}+0.3$ |  |
| $1 \Delta \mathrm{~V}_{\mathrm{DDx}} \mid$ and $\left\|\Delta \mathrm{V}_{\text {SSx }}\right\|$ | Variations between different digital power pins | 50 | mV |
| $\left\|V_{\text {SSA }}-V_{\text {SSx }}\right\|$ | Variations between digital and analog ground pins | 50 |  |
| $\mathrm{V}_{\text {ESD }}$ (HBM) | Electro-static discharge voltage (Human Body Model) | see section 12.7.3 on page 158 |  |
| $\mathrm{V}_{\text {ESD }}(\mathrm{MM})$ | Electro-static discharge voltage (Machine Model) |  |  |  |

### 12.2.2 Current Characteristics

| Symbol | Ratings |  | Maximum value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{VDD}} / \mathrm{I}_{\mathrm{VSS}}{ }^{3)}$ | Total current into $\mathrm{V}_{\mathrm{DD}}$ power lines (source) and $\mathrm{V}_{\text {SS }}$ ground lines (sink) | 32-pin devices | 75 | mA |
|  |  | 44/48/64-pin devices | 150 |  |
| $\mathrm{I}_{10}$ | Output current sunk by any standard I/O and control pin |  | 25 | mA |
|  | Output current sunk by any high sink I/O pin |  | 50 |  |
|  | Output current source by any I/Os and control pin |  | -25 |  |
| $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})}{ }^{2)}$ \& 4) | Injected current on $\mathrm{V}_{\text {PP }}$ pin |  | $\pm 5$ |  |
|  | Injected current on RESET pin |  | $\pm 5$ |  |
|  | Injected current on OSC1 and OSC2 pins |  | $\pm 5$ |  |
|  | Injected current on PB0 (Flash devices only) |  | + 5 |  |
|  | Injected current on any other pin ${ }^{5)}$ \& 6) |  | $\pm 5$ |  |
| $\Sigma \mathrm{l}_{\mathrm{INJ}(\mathrm{PIN})}{ }^{2)}$ | Total injected current (sum of all I/O and control pins) ${ }^{\text {5 }}$ |  | $\pm 25$ |  |

## Notes:

1. Directly connecting the $\overline{R E S E T}$ and $I / O$ pins to $V_{D P}$ or $V_{S S}$ could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: $4.7 \mathrm{k} \Omega$ for RESET, $10 \mathrm{k} \Omega$ for I/Os). For the same reason, unused I/O pins must not be directly tied to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\text {SS }}$.
2. $I_{I N J(P I N)}$ must never be exceeded. This is implicitly insured if $\mathrm{V}_{\text {IN }}$ maximum is respected. If $\mathrm{V}_{\text {IN }}$ maximum cannot be respected, the injection current must be limited externally to the $I_{\text {IN }} J(P I N)$ value. A positive injection is induced by $V_{I N}>V_{D D}$ while a negative injection is induced by $\mathrm{V}_{\mathbb{I N}}<\mathrm{V}_{S S}$. For true open-drain pads, there is no positive injection current, and the corresponding $\mathrm{V}_{\text {IN }}$ maximum must always be respected
3. All power ( $\mathrm{V}_{\mathrm{DD}}$ ) and ground ( $\mathrm{V}_{\mathrm{SS}}$ ) lines must always be connected to the external supply.
4. Negative injection disturbs the analog performance of the device. See note in "ADC Accuracy" on page 173.

For best reliability, it is recommended to avoid negative injection of more than 1.6 mA .
5. When several inputs are submitted to a current injection, the maximum $\Sigma l_{\text {INJJPIN }}$ is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterisation with $\Sigma l_{\operatorname{INJ}(\mathrm{PIN})}$ maximum current injection on four I/O port pins of the device.
6. True open drain I/O port pins do not accept positive injection.

### 12.2.3 Thermal Characteristics

| Symbol | Ratings | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Maximum junction temperature (see Section 13.2 THERMAL CHARACTERISTICS) |  |  |

### 12.3 OPERATING CONDITIONS

### 12.3.1 General Operating Conditions

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{CPU}}$ | Internal clock frequency |  | 0 | 8 | MHz |
| $V_{\text {DD }}$ | Standard voltage range (except Flash Write/Erase) |  | 3.8 | 5.5 | V |
|  | Operating Voltage for Flash Write/Erase | $\mathrm{V}_{\mathrm{PP}}=11.4$ to 12.6 V | 4.5 | 5.5 |  |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient temperature range | 1 Suffix Version | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
|  |  | 5 Suffix Version | -10 | 85 |  |
|  |  | 6Suffix Versions | -40 | 85 |  |
|  |  | 7 Suffix Versions | -40 | 105 |  |
|  |  | 3 Suffix Version | -40 | 125 |  |

Figure 74. $\mathrm{f}_{\mathrm{CPU}}$ Max Versus $\mathrm{V}_{\mathrm{DD}}$


Note: Some temperature ranges are only available with a specific package and memory size. Refer to Ordering Information.

## OPERATING CONDITIONS (Cont'd)

12.3.2 Operating Conditions with Low Voltage Detector (LVD)

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IT+(LVD) }}$ | Reset release threshold ( $\mathrm{V}_{\mathrm{DD}}$ rise) | VD level = High in option byte | $4.0^{1)}$ | 4.2 | 4.5 | V |
|  |  | $\begin{aligned} & \text { VD level = Med. in option byte }{ }^{2)} \\ & \text { VD level }=\text { Low in option byte } \end{aligned}$ | $\begin{aligned} & 3.55^{19} \\ & 2.95^{1)} \end{aligned}$ | $\begin{aligned} & 3.75 \\ & 3.15 \end{aligned}$ | $\begin{gathered} 4.0^{1)} \\ 3.35^{1)} \end{gathered}$ |  |
| $\mathrm{V}_{\text {IT-(LVD) }}$ | Reset generation threshold ( $\mathrm{V}_{\mathrm{DD}}$ fall) | VD level = High in option byte | 3.8 | 4.0 | $4.25{ }^{11}$ |  |
|  |  | $\begin{aligned} & \text { VD level = Med. in option byte }{ }^{2)} \\ & \text { VD level = Low in option byte } \end{aligned}$ | $\begin{gathered} 3.35^{1)} \\ 2.8^{1)} \end{gathered}$ | $\begin{gathered} 3.55 \\ 3.0 \end{gathered}$ | $\begin{aligned} & 3.75^{11)} \\ & 3.15^{11} \end{aligned}$ |  |
| $\mathrm{V}_{\text {hys(LVD) }}$ | LVD voltage threshold hysteresis | $\mathrm{V}_{\text {IT+(LVD) }} \mathrm{V}_{\text {IT-(LVD) }}$ |  | 200 |  | mV |
| Vt ${ }_{\text {POR }}$ | $V_{D D}$ rise time ${ }^{3 /}$ | LVD enabled | $6 \mu \mathrm{~s} / \mathrm{V}$ |  | 100ms/V |  |
| $\mathrm{t}_{\mathrm{g} \text { (VDD) }}$ | $\mathrm{V}_{\mathrm{DD}}$ glitches filtered (not detected) by LVD ${ }^{3)}$ |  |  |  | 40 | ns |

Notes:

1. Data based on characterization results, tested in production for ROM devices only.
2. If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range.

Below 3.8 V , device operation is not guaranteed.
3. Data based on characterization results, not tested in production.

### 12.3.3 Auxiliary Voltage Detector (AVD) Thresholds

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IT+(AVD) }}$ | $1 \Rightarrow 0$ AVDF flag toggle threshold ( $V_{D D}$ rise) | VD level = High in option byte | $4.4{ }^{1)}$ | 4.6 | 4.91) | V |
|  |  | $\begin{aligned} & \text { VD level }=\text { Med. in option byte } \\ & \text { VD level }=\text { Low in option byte } \end{aligned}$ | $\begin{gathered} 3.95^{1)} \\ 3.4^{1)} \end{gathered}$ | $\begin{gathered} 4.15 \\ 3.6 \end{gathered}$ | $\begin{aligned} & 4.4^{11} \\ & 3.8^{1)} \end{aligned}$ |  |
| $\mathrm{V}_{\text {IT-(AVD }}$ | $0 \Rightarrow 1$ AVDF flag toggle threshold ( $\mathrm{V}_{\mathrm{DD}}$ fall) | VD level = High in option byte | $4.2^{1)}$ | 4.4 | $4.65{ }^{1)}$ |  |
|  |  | $\begin{aligned} & \text { VD level = Med. in option byte } \\ & \text { VD level = Low in option byte } \end{aligned}$ | $\begin{aligned} & 3.75^{1)} \\ & 3.2^{1)} \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 3.4 \end{aligned}$ | $\begin{aligned} & 4.2^{1)} \\ & 3.6^{1)} \end{aligned}$ |  |
| $\mathrm{V}_{\text {hys(AVD) }}$ | AVD voltage threshold hysteresis | $\mathrm{V}_{\text {IT+(AVD) }} \mathrm{V}_{\text {IT-(AVD) }}$ |  | 200 |  | mV |
| $\Delta \mathrm{V}_{\text {IT }}$ - | Voltage drop between AVD flag set and LVD reset activated | $\mathrm{V}_{\text {IT-(AVD) }} \mathrm{V}_{\text {IT }}$ (LVD) |  | 450 |  | mV |

1. Data based on characterization results, tested in production for ROM devices only.
12.3.4 External Voltage Detector (EVD) Thresholds

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IT+(EVD }}$ | $1 \Rightarrow 0$ AVDF flag toggle threshold $\left(\mathrm{V}_{\mathrm{DD}} \text { rise }\right)^{1)}$ |  | 1.15 | 1.26 | 1.35 | V |
| $\mathrm{V}_{\text {IT-(EVD) }}$ | $0 \Rightarrow 1 \text { AVDF flag toggle threshold }$ $\left(\mathrm{V}_{\mathrm{DD}} \text { fall }\right)^{1)}$ |  | 1.1 | 1.2 | 1.3 |  |
| $\mathrm{V}_{\text {hys(EVD) }}$ | EVD voltage threshold hysteresis | $\mathrm{V}_{\text {IT+(EVD) }}-\mathrm{V}_{\text {IT-(EVD) }}$ |  | 200 |  | mV |

1. Data based on characterization results, not tested in production.

### 12.4 SUPPLY CURRENT CHARACTERISTICS

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode for which the clock is stopped).

### 12.4.1 CURRENT CONSUMPTION

| Symbol | Parameter | Conditions | Flash Devices |  | ROM Devices |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Max ${ }^{1)}$ | Typ | Max ${ }^{1)}$ |  |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply current in RUN mode ${ }^{\text {2) }}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{cCu}}=1 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSc}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{f}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{cPu}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 1.3 \\ & 2.0 \\ & 3.6 \\ & 7.1 \end{aligned}$ | $\begin{gathered} \hline 3.0 \\ 5.0 \\ 8.0 \\ 15.0 \end{gathered}$ | $\begin{aligned} & 0.5 \\ & 1.2 \\ & 2.2 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 4.0 \\ & 8.0 \end{aligned}$ | mA |
|  | Supply current in SLOW mode 2) | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=62.5 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{fSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CP}}=125 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CP}}=250 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=500 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 600 \\ 700 \\ 800 \\ 1100 \end{gathered}$ | $\begin{aligned} & 2700 \\ & 3000 \\ & 3600 \\ & 4000 \end{aligned}$ | $\begin{aligned} & 100 \\ & 200 \\ & 300 \\ & 500 \end{aligned}$ | $\begin{aligned} & \hline 600 \\ & 700 \\ & 800 \\ & 950 \end{aligned}$ | $\mu \mathrm{A}$ |
|  | Supply current in WAIT mode 2) | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=1 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 1.2 \\ & 2.0 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 4.0 \\ & 5.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.8 \\ & 1.5 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.3 \\ & 2.2 \\ & 4.0 \end{aligned}$ | mA |
|  | Supply current in SLOW WAIT mode ${ }^{2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=62.5 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CP}}=125 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CP}}=250 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=500 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 580 \\ 650 \\ 770 \\ 1050 \end{gathered}$ | $\begin{aligned} & 1200 \\ & 1300 \\ & 1800 \\ & 2000 \end{aligned}$ | $\begin{gathered} 50 \\ 90 \\ 180 \\ 350 \end{gathered}$ | $\begin{aligned} & 100 \\ & 150 \\ & 300 \\ & 600 \end{aligned}$ | $\mu \mathrm{A}$ |
|  | Supply current in HALT mode | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ | <1 | 10 | <1 | 10 | $\mu \mathrm{A}$ |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 5 | 50 | <1 | 50 |  |
| IDD | Supply current in ACTIVEHALT mode ${ }^{4)}$ | $\begin{aligned} & \hline \mathrm{f}_{\mathrm{Osc}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{Osc}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{osc}}=8 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{Osc}}=16 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 450 \\ & 465 \\ & 530 \\ & 650 \end{aligned}$ | No max. guaranteed | $\begin{gathered} \hline 15 \\ 30 \\ 60 \\ 120 \end{gathered}$ | $\begin{gathered} 25 \\ 50 \\ 100 \\ 200 \end{gathered}$ | $\mu \mathrm{A}$ |

## Notes:

1. Data based on characterization results, tested in production at $\mathrm{V}_{\mathrm{DD}}$ max. and $\mathrm{f}_{\mathrm{CPU}}$ max.
2. Measurements are done in the following conditions:

- Program executed from RAM, CPU running with RAM access.
- All I/O pins in input mode with a static value at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (no load)
- All peripherals in reset state.
- CSS and LVD disabled.
- Clock input (OSC1) driven by external square wave.
- In SLOW and SLOW WAIT mode, $\mathrm{f}_{\mathrm{CPU}}$ is based on $\mathrm{f}_{\mathrm{Osc}}$ divided by 32.

To obtain the total current consumption of the device, add the clock source (Section 12.4.2) and the peripheral power consumption (Section 12.4.3).
3. All I/O pins in push-pull 0 mode (when applicable) with a static value at $\mathrm{V}_{\mathrm{DD}}$ or VSS (no load), LVD disabled. Data based on characterization results, tested in production at $V_{D D}$ max. and $f_{C P U}$ max.
4. Data based on characterisation results, not tested in production. All I/O pins in push-pull 0 mode (when applicable) with a static value at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{S S}$ (no load); clock input (OSC1) driven by external square wave, LVD disabled. To obtain the total current consumption of the device, add the clock source consumption (Section 12.4.2).

## SUPPLY CURRENT CHARACTERISTICS (Cont'd)

### 12.4.2 Supply and Clock Managers

The previous current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode).

| Symbol | Parameter | Conditions | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD} \text { (RCINT) }}$ | Supply current of internal RC oscillator |  | 625 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD} \text { (RES) }}$ | Supply current of resonator oscillator ${ }^{1)}$ \& 2) |  | $\begin{gathered} \text { see section } \\ 12.5 .3 \text { on page } \\ 150 \end{gathered}$ |  |  |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{PLL})}$ | PLL supply current | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 360 |  |  |
| $\mathrm{I}_{\text {DD(CSS })}$ | Clock security system supply current | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 250 |  |  |
| I DD(LVD) | LVD supply current | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 150 | 300 |  |

## Notes:

1.. Data based on characterization results done with the external components specified in Section 12.5.3, not tested in production.
2. As the oscillator is based on a current source, the consumption does not depend on the voltage.

## SUPPLY CURRENT CHARACTERISTICS (Cont'd)

### 12.4.3 On-Chip Peripherals

Measured on LQFP64 generic board $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz}$.

| Symbol | Parameter | Conditions |  | Typ | Unit |
| :---: | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{TIM})}$ | 16-bit Timer supply current ${ }^{1)}$ |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 50 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{ART})}$ | ART PWM supply current ${ }^{2)}$ |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 75 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{SPI})}$ | SPI supply current $^{3)}$ |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 400 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{SCI})}$ | SCI supply current ${ }^{4)}$ |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 400 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{ICC})}$ | I2C supply current $^{5)}$ |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 175 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{ADC})}$ | ADC supply current when converting ${ }^{6)}$ |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 400 | $\mu \mathrm{~A}$ |

## Notes:

1. Data based on a differential $\mathrm{I}_{\mathrm{DD}}$ measurement between reset configuration (timer counter running at $\mathrm{f}_{\mathrm{CPU}} / 4$ ) and timer counter stopped (only TIMD bit set). Data valid for one timer.
2. Data based on a differential I ${ }_{D D}$ measurement between reset configuration (timer stopped) and timer counter enabled (only TCE bit set).
3. Data based on a differential $\mathrm{I}_{\mathrm{DD}}$ measurement between reset configuration (SPI disabled) and a permanent SPI master communication at maximum speed (data sent equal to 55h). This measurement includes the pad toggling consumption.
4. Data based on a differential $\mathrm{I}_{\mathrm{DD}}$ measurement between SCI low power state (SCID=1) and a permanent SCl data trans mit sequence.
5. Data based on a differential $I_{D D}$ measurement between reset configuration (I2C disabled) and a permanent I2C master communication at 100 kHz (data sent equal to 55 h ). This measurement include the pad toggling consumption ( 27 kOhm external pull-up on clock and data lines).
6. Data based on a differential $I_{D D}$ measurement between reset configuration and continuous $A / D$ conversions.

### 12.5 CLOCK AND TIMING CHARACTERISTICS

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$.

### 12.5.1 General Timings

| Symbol | Parameter | Conditions | Min | Typ ${ }^{1)}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {c(INST) }}$ | Instruction cycle time |  | 2 | 3 | 12 | $\mathrm{t}_{\text {cPu }}$ |
|  |  | $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | 250 | 375 | 1500 | ns |
| $\mathrm{t}_{\mathrm{v} \text { (IT) }}$ | Interrupt reaction time ${ }^{2)}$ $\mathrm{t}_{\mathrm{v}(\mathrm{IT})}=\Delta \mathrm{t}_{\mathrm{c}(\text { INST })}+10$ |  | 10 |  | 22 | $\mathrm{t}_{\text {CPU }}$ |
|  |  | $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | 1.25 |  | 2.75 | $\mu \mathrm{s}$ |

### 12.5.2 External Clock Source

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OSC1H }}$ | OSC1 input pin high level voltage | see Figure 75 | $0.7 \mathrm{x} \mathrm{V}_{\text {DD }}$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\text {OSC1L }}$ | OSC1 input pin low level voltage |  | $\mathrm{V}_{\mathrm{SS}}$ |  | $0.3 x \mathrm{~V}_{\mathrm{DD}}$ |  |
| $\mathrm{t}_{\mathrm{w} \text { (OSC1H) }}$ <br> $\mathrm{t}_{\mathrm{w} \text { (OSC1L) }}$ | OSC1 high or low time ${ }^{3}$ |  | 5 |  |  | ns |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{r}(\mathrm{OSC} 1)} \\ & \mathrm{t}_{\mathrm{f}(\mathrm{OSC} 1)} \\ & \hline \end{aligned}$ | OSC1 rise or fall time ${ }^{3)}$ |  |  |  | 15 |  |
| $\mathrm{I}_{\mathrm{L}}$ | OSC1 Input leakage current | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |

Figure 75. Typical Application with an External Clock Source


## Notes:

1. Data based on typical application software.
2. Time measured between interrupt event and interrupt vector fetch. $\Delta \mathrm{t}_{\mathrm{c}(\mathrm{INST})}$ is the number of $\mathrm{t}_{\mathrm{CPU}}$ cycles needed to finish the current instruction execution.
3. Data based on design simulation and/or technology characteristics, not tested in production.

## CLOCK AND TIMING CHARACTERISTICS (Cont’d)

### 12.5.3 Crystal and Ceramic Resonator Oscillators

The ST7 internal clock can be supplied with four different Crystal/Ceramic resonator oscillators. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as
close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal/ceramic resonator manufacturer for more details (frequency, package, accuracy...).

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC}}$ | Oscillator Frequency ${ }^{1)}$ |  | 1 | 16 | MHz |
| $\mathrm{R}_{\mathrm{F}}$ | Feedback resistor ${ }^{2}$ |  | 20 | 40 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\mathrm{L} 1}$ | Recommended load capacitance ver- | $\mathrm{f}_{\mathrm{OSC}}=1$ to 2 MHz | 20 | 60 |  |
|  | sus equivalent serial resistance of the | $\mathrm{f}_{\mathrm{OSC}}=2$ to 4 MHz | 20 | 50 | pF |
|  | crystal or ceramic resonator $\left(\mathrm{R}_{\mathrm{S}}\right)^{3)}$ | $\mathrm{f}_{\mathrm{OSC}}=4$ to 8 MHz |  |  |  |
| $\mathrm{f}_{\mathrm{OSC}}=8$ to 16 MHz | 15 | 35 |  |  |  |


| Symbol | Parameter | Conditions | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{i}_{2}$ | OSC2 driving current | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}: \\ & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{C} 0=6 \mathrm{pF}, \mathrm{Cl} 1=\mathrm{Cl} 2=68 \mathrm{pF} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{CO}=6 \mathrm{pF}, \mathrm{Cl} 1=\mathrm{Cl} 2=68 \mathrm{pF} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{CO}=6 \mathrm{pF}, \mathrm{Cl} 1=\mathrm{Cl} 2=40 \mathrm{pF} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{C} 0=7 \mathrm{pF}, \mathrm{Cl}=\mathrm{Cl} 2=20 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 426 \\ & 425 \\ & 456 \\ & 660 \\ & \hline \end{aligned}$ |  | $\mu \mathrm{A}$ |

## Notes:

1. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small $\mathrm{R}_{\mathrm{S}}$ value. Refer to crystal/ceramic resonator manufacturer for more details.
2. Data based on characterisation results, not tested in production.

Figure 76. Typical Application with a Crystal or Ceramic Resonator


1. The relatively low value of the RF resistor, offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the $\mu \mathrm{C}$ is used in tough humidity conditions.
2. For $C_{L 1}$ and $C_{L 2}$ it is recommended to use high-quality ceramic capacitors in the 5-pF to 25-pF range (typ.) designed for high-frequency applications and selected to match the requirements of the crystal or resonator. $C_{L 1}$ and $C_{L 2}$, are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $\mathrm{C}_{\mathrm{L} 1}$ and $C_{L 2}$. PCB and $M C U$ pin capacitance must be included when sizing $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}(10 \mathrm{pF}$ can be used as a rough estimate of the combined pin and board capacitance).

CLOCK AND TIMING CHARACTERISTICS (Cont'd)

| Supplier | $\begin{gathered} \hline \mathrm{f}_{\mathrm{Osc}} \\ (\mathrm{MHz}) \end{gathered}$ | Typical Ceramic Resonators ${ }^{2}$ |
| :---: | :---: | :---: |
| $\begin{aligned} & \stackrel{T}{0} \\ & \stackrel{N}{5} \\ & \sum \end{aligned}$ | 2 | CSTCC2M00G56Z-R0 |
|  | 4 | SMD CSTCR4M00G53Z-R0 Lead CSTLS4M00G53Z-R0 |
|  | 8 | SMD CSTCE8M00G52Z-R0 <br> Lead CSTLS4M0052Z-R0 |
|  | 16 | SMD CSTCE16M0V51Z-R0 Lead CSTLS16M0X51Z-R0 |

## Notes:

1. Resonator characteristics given by the ceramic resonator manufacturer.
2. SMD $=[-R 0:$ Plastic tape package ( $\varnothing=180 \mathrm{~mm}$ ), -B0: Bulk]

LEAD $=[-A 0$ : Flat pack package (Radial taping $\mathrm{Ho}=18 \mathrm{~mm}$ ), -BO : Bulk]
For more information on these resonators, please consult www.murata.com

CLOCK CHARACTERISTICS (Cont'd)

### 12.5.4 RC Oscillators

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC}}$ (RCINT) | Internal RC oscillator frequency <br> See Figure 77 | $\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 2 | 3.5 | 5.6 | MHz |

Figure 77. Typical $\mathrm{f}_{\mathrm{OSC}(\mathrm{RCINT})}$ vs $\mathrm{T}_{\mathbf{A}}$


Note: To reduce disturbance to the RC oscillator, it is recommended to place decoupling capacitors between $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ as shown in Figure 97

CLOCK CHARACTERISTICS (Cont'd)
12.5.5 Clock Security System (CSS)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| f $_{\text {SFOSC }}$ | Safe Oscillator Frequency ${ }^{\text {1 }}$ |  |  | 3 |  | MHz |

Note:

1. Data based on characterization results.

### 12.5.6 PLL Characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC}}$ | PLL input frequency range |  | 2 |  | 4 | MHz |
| $\Delta \mathrm{f}_{\mathrm{CPU}} / \mathrm{f}_{\mathrm{CPU}}$ | Instantaneous PLL jitter ${ }^{1)}$ | $\mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}$. |  | 0.7 | 2 | $\%$ |

## Note:

1. Data characterized but not tested.

The user must take the PLL jitter into account in the application (for example in serial communication or sampling of high frequency signals). The PLL jitter is a periodic effect, which is integrated over several CPU cycles. Therefore the longer the period of the application signal, the less it will be impacted by the PLL jitter.
Figure 78 shows the PLL jitter integrated on application signals in the range 125 kHz to 4 MHz . At frequencies of less than 125 KHz , the jitter is negligible.
Figure 78. Integrated PLL Jitter vs signal frequency ${ }^{1}$


Note 1: Measurement conditions: $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$.

### 12.6 MEMORY CHARACTERISTICS

### 12.6.1 RAM and Hardware Registers

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{RM}}$ | Data retention mode ${ }^{1)}$ | HALT mode (or RESET) | 1.6 |  |  | V |

12.6.2 FLASH Memory

DUAL VOLTAGE HDFLASH MEMORY

| Symbol | Parameter | Conditions | Min ${ }^{2)}$ | Typ | Max ${ }^{2}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f }} \mathrm{CPU}$ | Operating frequency | Read mode | 0 |  | 8 | MHz |
|  |  | Write / Erase mode | 1 |  | 8 |  |
| $\mathrm{V}_{\mathrm{PP}}$ | Programming voltage ${ }^{3}$ | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ | 11.4 |  | 12.6 | V |
| $I_{\text {D }}$ | Supply current ${ }^{4}$ | RUN mode ( $\mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz}$ ) |  |  | 3 | mA |
|  |  | Write / Erase |  | 0 |  |  |
|  |  | Power down mode/HALT |  | 1 | 10 | $\mu \mathrm{A}$ |
| IPP | $\mathrm{V}_{\mathrm{PP}}$ current ${ }^{4}$ | Read (V $\mathrm{VPP}=12 \mathrm{~V}$ ) |  |  | 200 |  |
|  |  | Write / Erase |  |  | 30 | mA |
| $\mathrm{t}_{\mathrm{VPP}}$ | Internal $\mathrm{V}_{\text {PP }}$ stabilization time |  |  | 10 |  | $\mu \mathrm{s}$ |
| $t_{\text {RET }}$ | Data retention | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | 40 |  |  | years |
|  |  | $\mathrm{T}_{\mathrm{A}}=105^{\circ} \mathrm{C}$ | 15 |  |  |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ | 7 |  |  |  |
| $\mathrm{N}_{\mathrm{RW}}$ | Write erase cycles | $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ | 1000 |  |  | cycles |
|  |  | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | 100 |  |  | cycles |
| $\begin{aligned} & \hline \mathrm{T}_{\text {PROG }} \\ & \mathrm{T}_{\text {ERASE }} \\ & \hline \end{aligned}$ | Programming or erasing temperature range |  | -40 | 25 | 85 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Minimum $V_{D P}$ supply voltage without losing data stored in RAM (in HALT mode or under RESET) or in hardware registers (only in HALT mode). Not tested in production.
2. Data based on characterization results, not tested in production.
3. $V_{P P}$ must be applied only during the programming or erasing operation and not permanently for reliability reasons.
4. Data based on simulation results, not tested in production.

Warning: Do not connect 12 V to $\mathrm{V}_{\mathrm{PP}}$ before $\mathrm{V}_{\mathrm{DD}}$ is powered on, as this may damage the device.

### 12.7 EMC CHARACTERISTICS

Susceptibility tests are performed on a sample basis during product characterization.

### 12.7.1 Functional EMS (Electro Magnetic Susceptibility)

Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs).

- ESD: Electro-Static Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to $V_{D D}$ and $V_{S S}$ through a 100 pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-44 standard.
A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.


### 12.7.1.1 Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It

| Symbol | Parameter | Conditions | $\begin{aligned} & \text { Level/ } \\ & \text { Clacs } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {FESD }}$ | Voltage limits to be applied on any I/O pin to induce a functional disturbance | All Flash and ROM devices, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}$, conforms to IEC 1000-4-2 | 3B |
| $\mathrm{V}_{\text {FFTB }}$ | Fast transient voltage burst limits to be applied through 100pF on $V_{D D}$ and $V_{D D}$ pins to induce a functional disturbance | LQFP44, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, $\mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}$, conforms to IEC 1000-4-4 | 3B |

## EMC CHARACTERISTICS (Cont'd)

### 12.7.2 Electro Magnetic Interference (EMI)

Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/ 3 which specifies the board and the loading of each pin.

| Symbol | Parameter | Conditions | Monitored Frequency Band | Max vs. [ $\left.\mathrm{f}_{\text {Osc }} / \mathrm{f} \mathrm{CPu}\right]^{1}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 8/4MHz | 16/8MHz |  |
| $\mathrm{S}_{\text {EMI }}$ | Peak level | 48/60K Flash Devices: <br> $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, <br> LQFP64 10x10 package conforming to SAE J 1752/3 | 0.1 MHz to 30 MHz | 15 | 20 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | 30 MHz to 130 MHz | 20 | 27 |  |
|  |  |  | 130 MHz to 1 GHz | 7 | 12 |  |
|  |  |  | SAE EMI Level | 2.5 | 3 | - |
| $\mathrm{S}_{\text {EMI }}$ | Peak level | 8/16/32K/Flash Devices: <br> $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, <br> LQFP44 10x10 package conforming to SAE J 1752/3 | 0.1 MHz to 30 MHz | 13 | 14 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | 30 MHz to 130 MHz | 20 | 25 |  |
|  |  |  | 130 MHz to 1 GHz | 16 | 21 |  |
|  |  |  | SAE EMI Level | 3 | 3.5 | - |
| $\mathrm{S}_{\text {EMI }}$ | Peak level | 60K ROM Devices: <br> $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, <br> LQFP64 package conforming to SAE J 1752/3 | 0.1 MHz to 30 MHz | 15 | 20 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | 30 MHz to 130 MHz | 20 | 27 |  |
|  |  |  | 130 MHz to 1 GHz | 7 | 12 |  |
|  |  |  | SAE EMI Level | 2.5 | 3 | - |
| $\mathrm{S}_{\text {EMI }}$ | Peak level | 32 K ROM devices: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C},$ <br> LQFP44 10x10 package conforming to SAE J 1752/3 | 0.1 MHz to 30 MHz | 17 | 21 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | 30 MHz to 130 MHz | 24 | 30 |  |
|  |  |  | 130 MHz to 1 GHz | 18 | 23 |  |
|  |  |  | SAE EMI Level | 3 | 3.5 | - |

## Notes:

1. Data based on characterization results, not tested in production.
2. Refer to Application Note AN1709 for data on other package types.

EMC CHARACTERISTICS (Cont'd)

### 12.7.3 Absolute Maximum Ratings (Electrical Sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

### 12.7.3.1 Electro-Static Discharge (ESD)

Electro-Static Discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts* $(\mathrm{n}+1)$ supply pin). Two models can be simulated: Human Body Model and Machine Model. This test conforms to the JESD22-A114A/A115A standard.

## Absolute Maximum Ratings

| Symbol | Ratings | Conditions | Maximum value ${ }^{1)}$ | Unit |
| :---: | :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{ESD}(\mathrm{HBM})}$ | Electro-static discharge voltage <br> (Human Body Model) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 2000 | V |
| $\mathrm{~V}_{\mathrm{ESD}(\mathrm{MM})}$ | Electro-static discharge voltage <br> (Machine Model) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 200 |  |

Notes:

1. Data based on characterization results, not tested in production.

### 12.7.3.2 Static Latch-Up

- LU: 2 complementary static tests are required on 6 parts to assess the latch-up performance. A supply overvoltage (applied to each power
supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard.


## Electrical Sensitivities

| Symbol | Parameter | Conditions | Class $^{1)}$ |
| :---: | :--- | :--- | :---: |
| LU | Static latch-up class | $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}$ <br> conforming to JESD 78 | II level A |

### 12.8 I/O PORT PIN CHARACTERISTICS

### 12.8.1 General Characteristics

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{OSC}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input low level voltage ${ }^{11}$ | CMOS ports |  |  |  | 0.3 xV VD | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high level voltage ${ }^{\text {1) }}$ |  |  | 0.7 xV VD |  |  |  |
| $\mathrm{V}_{\text {hys }}$ | Schmitt trigger voltage hysteresis ${ }^{2}$ ) |  |  |  | 0.7 |  |  |
| $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})}{ }^{3)}$ | Injected Current on PBO (Flash devices only) | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 0 |  | +4 | mA |
|  | Injected Current on an I/O pin |  |  |  |  | $\pm 4$ |  |
| $\Sigma \underline{I N J}(\mathrm{PIN})^{3)}$ | Total injected current (sum of all I/O and control pins) |  |  |  |  | $\pm 25$ |  |
| IL | Input leakage current | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{DD}}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Is | Static current consumption | Floating input mode ${ }^{4)}$ |  |  | 400 |  |  |
| $\mathrm{R}_{\mathrm{PU}}$ | Weak pull-up equivalent resistor ${ }^{5}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 50 | 120 | 250 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{10}$ | I/O pin capacitance |  |  |  | 5 |  | pF |
| $\mathrm{t}_{\text {f(IO)out }}$ | Output high to low level fall time ${ }^{\text {1) }}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \text { Between } 10 \% \text { and } 90 \% \end{aligned}$ |  |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{r}(\mathrm{IO}) \text { out }}$ | Output low to high level rise time ${ }^{17}$ |  |  |  | 25 |  |  |
| $\mathrm{t}_{\mathrm{w}(\mathrm{IT}) \mathrm{in}}$ | External interrupt pulse time ${ }^{6}$ |  |  | 1 |  |  | $\mathrm{t}_{\mathrm{CPU}}$ |

Figure 79. Unused I/Os configured as input


Note: I/O can be left unconnected if it is configured as output (0 or 1) by the software. This has the advantage of greater EMC robustness and lower cost.

Figure 80. Typical $\mathrm{I}_{\mathrm{PU}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ with $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$


## Notes:

1. Data based on characterization results, not tested in production.
2. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested.
3. When the current limitation is not possible, the $V_{\text {IN }}$ maximum must be respected, otherwise refer to $I_{\text {INJ (PIN) }}$ specification. A positive injection is induced by $\mathrm{V}_{I N}>\mathrm{V}_{\mathrm{DD}}$ while a negative injection is induced by $\mathrm{V}_{I N}<\mathrm{V}_{S S}$. Refer to section 12.2.2 on page 143 for more details.
4. Configuration not recommended, all unused pins must be kept at a fixed voltage: using the output mode of the I/O for example and leaving the I/O unconnected on the board or an external pull-up or pull-down resistor (see Figure 79). Static peak current value taken at a fixed $V_{I N}$ value, based on design simulation and technology characteristics, not tested in production. This value depends on $\mathrm{V}_{\mathrm{DD}}$ and temperature values.
5. The $R_{P U}$ pull-up equivalent resistor is based on a resistive transistor (corresponding $I_{P U}$ current characteristics described in Figure 80).
6. To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as an external interrupt source.

## I/O PORT PIN CHARACTERISTICS (Cont'd)

### 12.8.2 Output Driving Current

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}$, $\mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.

| Symbol | Parameter |  | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}{ }^{1)}$ | Output low level voltage for a standard I/O pin when 8 pins are sunk at same time (see Figure 81) | $\begin{aligned} & 7 \\ & \text { ion } \\ & \text { N11 } \\ & 0 \\ & \gg \end{aligned}$ | $\mathrm{I}_{10}=+5 \mathrm{~mA}$ |  | 1.2 | V |
|  |  |  | $\mathrm{I}_{10}=+2 \mathrm{~mA}$ |  | 0.5 |  |
|  | Output low level voltage for a high sink I/O pin when 4 pins are sunk at same time (see Figure 82 and Figure 84) |  | $\begin{array}{r} \mathrm{I}_{\mathrm{IO}}=+20 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \\ \mathrm{~T}_{\mathrm{A}} \geq 85^{\circ} \mathrm{C} \end{array}$ |  | $\begin{aligned} & 1.3 \\ & 1.5 \end{aligned}$ |  |
|  |  |  | $\mathrm{I}_{10}=+8 \mathrm{~mA}$ |  | 0.6 |  |
| $\mathrm{V}_{\mathrm{OH}}{ }^{2)}$ | Output high level voltage for an I/O pin when 4 pins are sourced at same time (see Figure 83 and Figure 86) |  | $\begin{array}{ll} \mathrm{l}_{\mathrm{IO}}=-5 \mathrm{~mA}, & \mathrm{~T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}} \geq 85^{\circ} \mathrm{C} \end{array}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}-1.4} \\ & \mathrm{~V}_{\mathrm{DD}}-1.6 \end{aligned}$ |  |  |
|  |  |  | $\mathrm{I}_{1 \mathrm{O}}=-2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-0.7$ |  |  |

Figure 81. Typical $\mathrm{V}_{\mathrm{OL}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (standard)


Figure 83. Typical $\mathrm{V}_{\mathrm{OH}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$


Figure 82. Typical $\mathrm{V}_{\mathrm{OL}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (high-sink)


Notes:

1. The $\mathrm{I}_{\mathrm{IO}}$ current sunk must always respect the absolute maximum rating specified in Section 12.2.2 and the sum of $\mathrm{I}_{\mathrm{IO}}$ (I/O ports and control pins) must not exceed IVss.
2. The $l_{10}$ current sourced must always respect the absolute maximum rating specified in Section 12.2.2 and the sum of $I_{I O}$ (I/O ports and control pins) must not exceed $I_{V D D}$. True open drain I/O pins do not have $\mathrm{V}_{\mathrm{OH}}$.

## I/O PORT PIN CHARACTERISTICS (Cont'd)

Figure 84. Typical $\mathrm{V}_{\mathrm{OL}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ (standard)


Figure 85. Typical $\mathrm{V}_{\mathrm{OL}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ (high-sink)


Figure 86. Typical $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{OH}}$ vs. $\mathrm{V}_{\mathrm{DD}}$


### 12.9 CONTROL PIN CHARACTERISTICS

### 12.9.1 Asynchronous RESET Pin

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input low level voltage ${ }^{11}$ |  |  |  |  | 0.3 xV VD | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high level voltage ${ }^{\text {1) }}$ |  |  | $0.7 \mathrm{x} \mathrm{V}_{\mathrm{DD}}$ |  |  |  |
| $V_{\text {hys }}$ | Schmitt trigger voltage hysteresis ${ }^{2)}$ |  |  |  | 2.5 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output low level voltage ${ }^{3)}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | $\mathrm{I}_{1 \mathrm{O}}=+2 \mathrm{~mA}$ |  | 0.2 | 0.5 |  |
| $\mathrm{I}_{10}$ | Input current on RESET pin |  |  |  | 2 |  | mA |
| $\mathrm{R}_{\mathrm{ON}}$ | Weak pull-up equivalent resistor |  |  | 20 | 30 | 120 | $\mathrm{k} \Omega$ |
| $\mathrm{t}_{\mathrm{w} \text { (RSTL) out }}$ | Generated reset pulse duration | Stretch applied on external pulse |  | 0 |  | $42^{6)}$ | $\mu \mathrm{s}$ |
|  |  | Internal reset sources |  | 20 | 30 | $42^{6)}$ | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{h} \text { (RSTL) }}{ }^{\text {n }}$ | External reset pulse hold time ${ }^{4)}$ |  |  | 2.5 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{g}(\mathrm{RSTL} \text { ) }}$ | Filtered glitch duration ${ }^{5}$ |  |  |  | 200 |  | ns |

## Notes:

1. Data based on characterization results, not tested in production.
2. Hysteresis voltage between Schmitt trigger switching levels.
3. The $I_{10}$ current sunk must always respect the absolute maximum rating specified in Section 12.2 .2 and the sum of $I_{I O}$ (I/O ports and control pins) must not exceed lVss.
4. To guarantee the reset of the device, a minimum pulse has to be applied to the RESET pin. All short pulses applied on the RESET pin with a duration below $\mathrm{t}_{\mathrm{h}(\mathrm{RSTL}) \text { in }}$ can be ignored.
5. The reset network (the resistor and two capacitors) protects the device against parasitic resets, especially in noisy environments.
6. Data guaranteed by design, not tested in production.

## CONTROL PIN CHARACTERISTICS (Cont'd)

Figure 87. $\overline{\text { RESET }}$ pin protection when LVD is enabled. ${ }^{1) 2) 3) 4)}$


Figure 88. RESET pin protection when LVD is disabled. ${ }^{1)}$


## Note 1:

- The reset network protects the device against parasitic resets.
- The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog).
- Whatever the reset source is (internal or external), the user must ensure that the level on the RESET pin can go below the $\mathrm{V}_{\mathrm{IL}}$ max. level specified in section 12.9.1 on page 162. Otherwise the reset will not be taken into account internally.
- Because the reset circuit is designed to allow the internal RESET to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin is less than the absolute maximum value specified for $I_{\text {INJ(RESET) }}$ in section 12.2.2 on page 143.
Note 2: When the LVD is enabled, it is recommended not to connect a pull-up resistor or capacitor. A 10 nF pull-down capacitor is required to filter noise on the reset line.
Note 3: In case a capacitive power supply is used, it is recommended to connect a $1 \mathrm{M} \Omega$ pull-down resistor to the RESET pin to discharge any residual voltage induced by the capacitive effect of the power supply (this will add $5 \mu \mathrm{~A}$ to the power consumption of the MCU).


## Note 4: Tips when using the LVD:

- 1. Check that all recommendations related to reset circuit have been applied (see notes above).
- 2. Check that the power supply is properly decoupled ( $100 \mathrm{nF}+10 \mu \mathrm{~F}$ close to the MCU). Refer to AN1709 and AN2017. If this cannot be done, it is recommended to put a $100 \mathrm{nF}+1 \mathrm{M} \Omega$ pull-down on the RESET pin.
- 3. The capacitors connected on the RESET pin and also the power supply are key to avoid any start-up marginality. In most cases, steps 1 and 2 above are sufficient for a robust solution. Otherwise: replace 10 nF pull-down on the RESET pin with a $5 \mu \mathrm{~F}$ to $20 \mu \mathrm{~F}$ capacitor.


## CONTROL PIN CHARACTERISTICS (Cont'd)

### 12.9.2 ICCSEL/VPP Pin

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.

| Symbol | Parameter | Conditions | Min $^{\prime 2}$ | Max $^{1}$ | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{L}}$ | Input leakage current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ |  | $\pm 1$ | $\mu \mathrm{~A}$ |

Figure 89. Two typical Applications with ICCSEL/V ${ }_{\text {PP }}$ Pin ${ }^{2)}$


## Notes:

1. Data based on design simulation and/or technology characteristics, not tested in production.
2. When ICC mode is not required by the application ICCSEL/ $\mathrm{V}_{\mathrm{PP}}$ pin must be tied to $\mathrm{V}_{\mathrm{SS}}$.

### 12.10 TIMER PERIPHERAL CHARACTERISTICS

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{OSC}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.
Refer to I/O port characteristics for more details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output...).
12.10.1 8-Bit PWM-ART Auto-Reload Timer

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {res(PWM) }}$ | PWM resolution time |  | 1 |  |  | $\mathrm{t}_{\mathrm{CPU}}$ |
|  |  | $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | 125 |  |  | ns |
| $\mathrm{f}_{\text {EXT }}$ | ART external clock frequency |  | 0 |  | $\mathrm{f}_{\mathrm{CPU}} / 2$ | MHz |
| $\mathrm{f}_{\text {PWM }}$ | PWM repetition rate |  | 0 |  | $\mathrm{f}_{\mathrm{CPU}} / 2$ |  |
| Res $_{\text {PWM }}$ | PWM resolution |  |  |  | 8 | bit |
| $\mathrm{V}_{\text {OS }}$ | PWM/DAC output step voltage | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Res=8-bits |  | 20 |  | mV |

12.10.2 16-Bit Timer

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w}(\mathrm{ICAP}) \text { in }}$ | Input capture pulse time |  | 1 |  |  | $\mathrm{t}_{\mathrm{CPU}}$ |
| $\mathrm{t}_{\text {res(PWM) }}$ | PWM resolution time |  | 2 |  |  | $\mathrm{t}_{\mathrm{CPU}}$ |
|  |  |  | 250 |  |  | ns |
| $\mathrm{f}_{\mathrm{EXT}}$ | Timer external clock frequency |  | 0 |  | $\mathrm{f}_{\mathrm{CPU}} / 4$ | MHz |
| $\mathrm{f}_{\text {PWM }}$ | PWM repetition rate |  | 0 |  | $\mathrm{f}_{\mathrm{CPU}} / 4$ | MHz |
| Res $_{\text {PWM }}$ | PWM resolution |  |  |  | 16 | bit |

### 12.11 COMMUNICATION INTERFACE CHARACTERISTICS

### 12.11.1 SPI - Serial Peripheral Interface

Subject to general operating conditions for $V_{D D}$,
${ }^{\mathrm{f}} \mathrm{CPU}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO).

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \mathrm{f}_{\mathrm{SCK}} \\ 1 / \mathrm{t}_{\mathrm{c}(\mathrm{SCK})} \end{gathered}$ | SPI clock frequency | Master $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | $\begin{gathered} \hline \mathrm{f}_{\mathrm{CPU}} / 128 \\ 0.0625 \\ \hline \end{gathered}$ | $\begin{gathered} \hline \mathrm{f}_{\mathrm{CPU}} / 4 \\ 2 \\ \hline \end{gathered}$ | MHz |
|  |  | Slave $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | 0 | $\begin{gathered} \hline \mathrm{f}_{\mathrm{CPU}} / 2 \\ 4 \end{gathered}$ |  |
| $\mathrm{t}_{\mathrm{r}(\mathrm{SCK})}$ $\mathrm{t}_{\mathrm{f}(\mathrm{SCK})}$ | SPI clock rise and fall time |  | see I/O port pin description |  |  |
| $\mathrm{t}_{\text {su( }}^{\text {( }}$ ( ${ }^{\text {S }}$ | $\overline{\text { SS }}$ setup time ${ }^{4)}$ | Slave | $\mathrm{t}_{\mathrm{CPU}}+50$ |  | ns |
| $\mathrm{t}_{\mathrm{h}}(\overline{\mathrm{SS}})$ | $\overline{\text { SS }}$ hold time | Slave | 120 |  |  |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{w}(\mathrm{SCKH})} \\ & \left.\mathrm{t}_{\mathrm{w}(\mathrm{SCKL})}\right) \\ & \hline \end{aligned}$ | SCK high and low time | Master Slave | $\begin{gathered} 100 \\ 90 \end{gathered}$ |  |  |
| $\mathrm{t}_{\text {su(MI) }}$ $\mathrm{t}_{\mathrm{su}}(\mathrm{SI})$ | Data input setup time | Master Slave | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}(\mathrm{MI})} \\ & \mathrm{t}_{\mathrm{h}(\mathrm{SI})} \\ & \hline \end{aligned}$ | Data input hold time | Master Slave | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  |
| $\mathrm{ta}_{\text {(SO) }}$ | Data output access time | Slave | 0 | 120 |  |
| $\left.\mathrm{t}_{\text {dis( }} \mathrm{SO}\right)$ | Data output disable time | Slave |  | 240 |  |
| $\mathrm{t}_{\mathrm{v} \text { (SO) }}$ | Data output valid time | Slave (after enable edge) |  | 120 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SO) }}$ | Data output hold time |  | 0 |  |  |
| $\mathrm{t}_{\mathrm{v} \text { (MO) }}$ | Data output valid time | Master (after enable edge) |  | 120 | $\mathrm{t}_{\text {CPU }}$ |
| $\mathrm{th}_{\mathrm{h}(\mathrm{MO})}$ | Data output hold time |  | 0 |  |  |

Figure 90. SPI Slave Timing Diagram with CPHA=0 ${ }^{3)}$


## Notes:

1. Data based on design simulation and/or characterisation results, not tested in production.
2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration
3. Measurement points are done at CMOS levels: $0.3 x V_{D D}$ and $0.7 x V_{D D}$
4. Depends on $\mathrm{f}_{\mathrm{CPU}}$. For example, if $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$, then $\mathrm{t}_{\mathrm{CPU}}=1 / \mathrm{f}_{\mathrm{CPU}}=125 \mathrm{~ns}$ and $\mathrm{t}_{\mathrm{su}}(\overline{\mathrm{SS}})=175 \mathrm{~ns}$.

COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)
Figure 91. SPI Slave Timing Diagram with CPHA=1 ${ }^{1)}$


Figure 92. SPI Master Timing Diagram ${ }^{1)}$


## Notes:

1. Measurement points are done at CMOS levels: $0.3 x V_{D D}$ and $0.7 x V_{D D}$
2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration.

## COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)

### 12.11.2 $I^{2} \mathrm{C}$ - Inter IC Control Interface

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}$, $\mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SDAI and SCLI). The ST7 I ${ }^{2}$ C interface meets the requirements of the Standard $\mathrm{I}^{2} \mathrm{C}$ communication protocol described in the following table.

| Symbol | Parameter | Standard mode ${ }^{2} \mathrm{C}$ |  | Fast mode $\mathrm{I}^{2} \mathrm{C}^{5}$ ) |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathbf{M i n}{ }^{1)}$ | Max ${ }^{1)}$ | Min ${ }^{1)}$ | Max ${ }^{1)}$ |  |
| $\mathrm{t}_{\mathrm{w} \text { (SCLL) }}$ | SCL clock low time | 4.7 |  | 1.3 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {w(SCLH) }}$ | SCL clock high time | 4.0 |  | 0.6 |  |  |
| $\mathrm{t}_{\text {su(SDA) }}$ | SDA setup time | 250 |  | 100 |  | ns |
| $\mathrm{t}_{\mathrm{h} \text { (SDA) }}$ | SDA data hold time | $0^{3)}$ |  | $0{ }^{2)}$ | $900{ }^{3)}$ |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{r}(\mathrm{SDA})} \\ & \mathrm{t}_{\mathrm{r}(\mathrm{SCL})} \end{aligned}$ | SDA and SCL rise time |  | 1000 | $20+0.1 C_{b}$ | 300 |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{f}(\mathrm{SDA})} \\ & \mathrm{t}_{\mathrm{f}(\mathrm{SCL})} \\ & \hline \end{aligned}$ | SDA and SCL fall time |  | 300 | $20+0.1 C_{b}$ | 300 |  |
| $\mathrm{t}_{\mathrm{h} \text { (STA) }}$ | START condition hold time | 4.0 |  | 0.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {su(STA) }}$ | Repeated START condition setup time | 4.7 |  | 0.6 |  |  |
| $\mathrm{t}_{\text {su(STO) }}$ | STOP condition setup time | 4.0 |  | 0.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{w} \text { (STO:STA) }}$ | STOP to START condition time (bus free) | 4.7 |  | 1.3 |  | $\mu \mathrm{s}$ |
| $\mathrm{C}_{\mathrm{b}}$ | Capacitive load for each bus line |  | 400 |  | 400 | pF |

Figure 93. Typical Application with $\mathrm{I}^{2} \mathrm{C}$ Bus and Timing Diagram ${ }^{4)}$


## Notes:

1. Data based on standard $I^{2} \mathrm{C}$ protocol requirement, not tested in production.
2. The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.
3. The maximum hold time of the START condition has only to be met if the interface does not stretch the low period of SCL signal.
4. Measurement points are done at CMOS levels: $0.3 x V_{D D}$ and $0.7 x V_{D D}$.
5. At $4 \mathrm{MHz} \mathrm{f}_{\mathrm{CPU}}$, max. $\mathrm{I}^{2} \mathrm{C}$ speed $(400 \mathrm{kHz})$ is not achievable. In this case, max. $\mathrm{I}^{2} \mathrm{C}$ speed will be approximately 260 KHz .

## COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)

The following table gives the values to be written in
the I2CCCR register to obtain the required $I^{2} C$
SCL line frequency.
Table 29. SCL Frequency Table

| $\begin{aligned} & \mathbf{f}_{\mathrm{SCL}} \\ & (\mathrm{kHz}) \end{aligned}$ | I2CCCR Value |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz}$. |  |  |  | $\mathrm{f}_{\text {CPU }}=8 \mathrm{MHz}$. |  |  |  |
|  | $\mathrm{V}_{\mathrm{DD}}=4.1 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{DD}}=4.1 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |
|  | $\mathrm{R}_{\mathrm{P}}=3.3 \mathrm{k} \Omega$ | $\mathrm{R}_{\mathrm{P}}=4.7 \mathrm{k} \Omega$ | $\mathrm{R}_{\mathrm{P}}=3.3 \mathrm{k} \Omega$ | $\mathrm{R}_{\mathrm{P}}=4.7 \mathrm{k} \Omega$ | $\mathrm{R}_{\mathrm{P}}=3.3 \mathrm{k} \Omega$ | $\mathrm{R}_{\mathrm{P}}=4.7 \mathrm{k} \Omega$ | $\mathrm{R}_{\mathrm{P}}=3.3 \mathrm{k} \Omega$ | $\mathrm{R}_{\mathrm{P}}=4.7 \mathrm{k} \Omega$ |
| 400 | NA | NA | NA | NA | 83h | 83 | 83h | 83h |
| 300 | NA | NA | NA | NA | 85h | 85h | 85h | 85h |
| 200 | 83h | 83h | 83h | 83h | 8Ah | 89h | 8Ah | 8Ah |
| 100 | 10h | 10h | 10h | 10h | 24h | 23h | 24h | 23h |
| 50 | 24h | 24h | 24h | 24h | 4Ch | 4Ch | 4Ch | 4Ch |
| 20 | 5Fh | 5Fh | 5Fh | 5Fh | FFh | FFh | FFh | FFh |

## Legend:

$\mathrm{R}_{\mathrm{P}}=$ External pull-up resistance
$f_{S C L}=I^{2} \mathrm{C}$ speed
NA = Not achievable

## Note:

- For speeds around 200 kHz , achieved speed can have $\pm 5 \%$ tolerance
- For other speed ranges, achieved speed can have $+2 \%$ tolerance

The above variations depend on the accuracy of the external components used.

### 12.12 10-BIT ADC CHARACTERISTICS

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {ADC }}$ | ADC clock frequency |  | 0.4 |  | 2 | MHz |
| $\mathrm{V}_{\text {AREF }}$ | Analog reference voltage | $0.7 * \mathrm{~V}_{\mathrm{DD}} \leq \mathrm{V}_{\text {AREF }} \leq \mathrm{V}_{\mathrm{DD}}$ | 3.8 |  | $\mathrm{V}_{\mathrm{DD}}$ |  |
| $\mathrm{V}_{\text {AIN }}$ | Conversion voltage range ${ }^{1)}$ |  | $\mathrm{V}_{\text {SSA }}$ |  | $\mathrm{V}_{\text {AREF }}$ | V |
| $\mathrm{I}_{\mathrm{lkg}}$ | Positive input leakage current for analog input | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ range |  |  | $\pm 250$ | nA |
|  |  | Other $\mathrm{T}_{\mathrm{A}}$ ranges |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
|  | Negative input leakage current on robust analog pins | $\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{SS}}, I I_{\mathrm{IN}} \mid<400 \mu \mathrm{~A}$ on adjacent robust analog pin |  | 5 | 6 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {AIN }}$ | External input impedance |  |  |  | see <br> Figure 94 and Figure 95 | k $\Omega$ |
| $\mathrm{C}_{\text {AIN }}$ | External capacitor on analog input |  |  |  |  | pF |
| $\mathrm{f}_{\text {AIN }}$ | Variation freq. of analog input signal |  |  |  |  | Hz |
| $\mathrm{C}_{\text {ADC }}$ | Internal sample and hold capacitor |  |  | 12 |  | pF |
| $\mathrm{t}_{\text {ADC }}$ | Conversion time (Sample+Hold) $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$, SPEED=0 $\mathrm{f}_{\mathrm{ADC}}=2 \mathrm{MHz}$ |  |  | 7.5 |  | $\mu \mathrm{S}$ |
| $t_{\text {ADC }}$ | - No of sample capacitor loading cycles <br> - No. of Hold conversion cycles |  |  | $\begin{gathered} \hline 4 \\ 11 \end{gathered}$ |  | $1 /{ }^{\text {ADC }}$ |

## Notes:

1. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than $10 \mathrm{k} \Omega$ ). Data based on characterization results, not tested in production.

## ADC CHARACTERISTICS (Cont'd)

Figure 94. $\mathrm{R}_{\text {AIN }}$ max. vs $\mathrm{f}_{\mathrm{ADC}}$ with $\mathrm{C}_{\text {AIN }}=0 \mathrm{PF}^{1)}$


Figure 95. Recommended $\mathrm{C}_{\text {AIN }}$ \& $\mathrm{R}_{\text {AIN values. }}{ }^{2)}$


Figure 96. Typical A/D Converter Application


## Notes:

1. $\mathrm{C}_{\text {PARASITIC }}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance ( 3 pF ). A high $\mathrm{C}_{\text {PARASITIC }}$ value will downgrade conversion accuracy. To remedy this, $\mathrm{f}_{\text {ADC }}$ should be reduced. 2. This graph shows that depending on the input signal variation ( $\mathrm{f}_{\text {AIN }}$ ), $\mathrm{C}_{\text {AIN }}$ can be increased for stabilization time and decreased to allow the use of a larger serial resistor $\left(\mathrm{R}_{\mathrm{AIN}}\right)$.

## ADC CHARACTERISTICS (Cont'd)

### 12.12.1 Analog Power Supply and Reference Pins

Depending on the MCU pin count, the package may feature separate $V_{\text {AREF }}$ and $V_{\text {SSA }}$ analog power supply pins. These pins supply power to the A/D converter cell and function as the high and low reference voltages for the conversion.
Separation of the digital and analog power pins allow board designers to improve A/D performance. Conversion accuracy can be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines (see Section 12.12.2 General PCB Design Guidelines).

### 12.12.2 General PCB Design Guidelines

To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the noise-sensitive, analog physical interface from noise-generating CMOS logic signals.

- Use separate digital and analog planes. The analog ground plane should be connected to the digital ground plane via a single point on the PCB.
- Filter power to the analog power planes. It is recommended to connect capacitors, with good high frequency characteristics, between the power and ground lines, placing $0.1 \mu \mathrm{~F}$ and optionally, if needed 10 pF capacitors as close as possible to the ST7 power supply pins and a 1 to $10 \mu \mathrm{~F}$ capacitor close to the power source (see Figure 97).
- The analog and digital power supplies should be connected in a star network. Do not use a resistor, as $\mathrm{V}_{\text {AREF }}$ is used as a reference voltage by the A/D converter and any resistance would cause a voltage drop and a loss of accuracy.
- Properly place components and route the signal traces on the PCB to shield the analog inputs. Analog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signals from digital signals that may switch while the analog inputs are being sampled by the A/D converter. Do not toggle digital outputs on the same I/O port as the A/D input being converted.

Figure 97. Power Supply Filtering


## 10-BIT ADC CHARACTERISTICS (Cont'd)

### 12.12.3 ADC Accuracy

Conditions: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}{ }^{1)}$

| Symbol | Parameter | Conditions | Typ | Max ${ }^{2}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IE}_{\mathrm{T}} \mid$ | Total unadjusted error ${ }^{1)}$ |  | 3 | 4 | LSB |
| $\mathrm{E}_{\mathrm{O}} \mathrm{l}$ | Offset error ${ }^{1)}$ |  | 2 | 3 |  |
| $\mathrm{IE}_{\mathrm{G}} \mathrm{l}$ | Gain Error ${ }^{1)}$ |  | 0.5 | 3 |  |
| $\mathrm{IE}_{\mathrm{D}} \mid$ | Differential linearity error ${ }^{1)}$ | CPU in run mode @ $\mathrm{f}_{\text {ADC }} 2 \mathrm{MHz}$. | 1 | 2 |  |
| $\mathrm{E}_{\mathrm{L}} \mathrm{I}$ | Integral linearity error ${ }^{1)}$ | CPU in run mode @ $\mathrm{f}_{\text {ADC }} 2 \mathrm{MHz}$. | 1 | 2 |  |

## Notes:

1. ADC Accuracy vs. Negative Injection Current: Injecting negative current may reduce the accuracy of the conversion being performed on another analog input.
Any positive injection current within the limits specified for $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})}$ and $\Sigma \mathrm{I}_{\mathrm{INJ}_{(P I N)}}$ in Section 12.8 does not affect the ADC accuracy.
2. Data based on characterization results, monitored in production to guarantee $99.73 \%$ within $\pm$ max value from $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ( $\pm 3 \sigma$ distribution limits).

Figure 98. ADC Accuracy Characteristics


## 13 PACKAGE CHARACTERISTICS

### 13.1 PACKAGE MECHANICAL DATA

Figure 99. 64-Pin Low Profile Quad Flat Package (14x14)


Figure 100. 64-Pin Low Profile Quad Flat Package (10 x10)


Figure 101. 48-Pin Low Profile Quad Flat Package


Figure 102. 44-Pin Low Profile Quad Flat Package


| Dim. | mm |  |  | inches $^{\mathbf{1}}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |  |  |
| A |  |  | 1.60 |  |  | 0.0630 |  |  |  |
| A1 | 0.05 |  | 0.15 | 0.0020 |  | 0.0059 |  |  |  |
| A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 |  |  |  |
| b | 0.30 | 0.37 | 0.45 | 0.0118 | 0.0146 | 0.0177 |  |  |  |
| C | 0.09 |  | 0.20 | 0.0035 |  | 0.0079 |  |  |  |
| D |  | 12.00 |  |  | 0.4724 |  |  |  |  |
| D1 |  | 10.00 |  |  | 0.3937 |  |  |  |  |
| E |  | 12.00 |  |  | 0.4724 |  |  |  |  |
| E1 |  | 10.00 |  |  | 0.3937 |  |  |  |  |
| e |  | 0.80 |  |  | 0.0315 |  |  |  |  |
| $\theta$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |  |  |  |
| L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 |  |  |  |
| L1 |  | 1.00 |  |  |  |  |  |  |  |
|  | Number of Pins |  |  |  |  |  |  | 0.0394 |  |
| N | 44 |  |  |  |  |  |  |  |  |

and rounded to 4 decimal digits.

## PACKAGE MECHANICAL DATA (Cont'd)

Figure 103. 42-Pin Plastic Dual In-Line Package, Shrink 600-mil Width


Figure 104. 32-Pin Plastic Dual In-Line Package, Shrink 400-mil Width
(

## PACKAGE MECHANICAL DATA (Cont'd)

Figure 105. 32-Pin Low Profile Quad Flat Package

|  |
| :--- | :--- |

[^0]
### 13.2 THERMAL CHARACTERISTICS

| Symbol | Ratings | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thJA }}$ | Package thermal resistance (junction to ambient) <br> LQFP64 10x10 <br> LQFP48 7x7 <br> LQFP44 10x10 <br> SDIP42 <br> LQFP32 7x7 <br> SDIP32 | $\begin{aligned} & 50 \\ & 80 \\ & 52 \\ & 55 \\ & 70 \\ & 50 \end{aligned}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power dissipation ${ }^{1)}$ | 500 | mW |
| $\mathrm{T}_{\text {Jmax }}$ | Maximum junction temperature ${ }^{2)}$ | 150 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. The maximum chip-junction temperature is based on technology characteristics.
2. The maximum power dissipation is obtained from the formula $P D=(T J-T A) /$ RthJA.

The power dissipation of an application can be defined by the user with the formula: PD=PINT+PPORT where PINT is the chip internal power (IDDxVDD) and PPORT is the port power dissipation depending on the ports used in the application.

### 13.3 SOLDERING INFORMATION

- In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The
maximum ratings related to soldering conditions are also marked on the inner box label.
- ECOPACK is an ST trademark. ECOPACK® specifications are available at www.st.com.


## 14 ST72325 DEVICE CONFIGURATION AND ORDERING INFORMATION

Each device is available for production in user programmable versions (FLASH) as well as in factory coded versions (ROM/FASTROM).
ST72325 devices are ROM versions. ST72P325 devices are Factory Advanced Service Technique ROM (FASTROM) versions: they are factory-programmed HDFlash devices. FLASH devices are
shipped to customers with a default content, while ROM/FASTROM factory coded parts contain the code supplied by the customer. This implies that FLASH devices have to be configured by the customer using the Option Bytes while the ROM/FASTROM devices are factory-configured.

### 14.1 FLASH OPTION BYTES

|  | STATIC OPTION BYTE 0 |  |  |  |  |  |  |  | STATIC OPTION BYTE |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 7 O 0 |  |  |  |  |  |  |  | 17 |  | OSCTYPE |  |  |  |  | 0 |
|  | WDG |  | © | VD |  |  | $\begin{aligned} & \text { O} \\ & \text { 음 } \end{aligned}$ |  | $\begin{aligned} & \overline{\mathrm{Y}} \\ & \text { y } \end{aligned}$ | $\begin{aligned} & 0 \\ & \text { O } \\ & \end{aligned}$ |  |  | OSCRANGE |  |  | $\xrightarrow{\text { 夏 }}$ |
|  | $\stackrel{\rightharpoonup}{4}$ | $\underset{\omega}{3}$ |  | 1 | 0 |  |  |  |  |  | 1 | 0 | 2 | 1 | 0 |  |
| Default | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |

The option bytes allow the hardware configuration of the microcontroller to be selected. They have no address in the memory map and can be accessed only in programming mode (for example using a standard ST7 programming tool). The default content of the FLASH is fixed to FFh. To program the FLASH devices directly using ICP, FLASH devices are shipped to customers with the internal RC clock source enabled. In masked ROM devices, the option bytes are fixed in hardware by the ROM code (see option list).

## OPTION BYTE 0

OPT7= WDG HALT Watchdog and HALT mode This option bit determines if a RESET is generated when entering HALT mode while the Watchdog is active.
0: No Reset generation when entering Halt mode
1: Reset generation when entering Halt mode
OPT6= WDG SW Hardware or software watchdog This option bit selects the watchdog type.
0: Hardware (watchdog always enabled)
1: Software (watchdog to be enabled by software)
OPT5 = CSS Clock security system on/off
This option bit enables or disables the clock security system function (CSS) which includes the clock filter and the backup safe oscillator.
0 : CSS enabled

1: CSS disabled

OPT4:3= VD[1:0] Voltage detection
These option bits enable the voltage detection block (LVD, and AVD) with a selected threshold for the LVD and AVD (EVD+AVD).

| Selected Low Voltage Detector | VD1 | VD0 |
| :--- | :---: | :---: |
| LVD and AVD Off | 1 | 1 |
| Lowest Threshold: (V $\left.\mathrm{V}_{\mathrm{DD}} \sim 3 \mathrm{~V}\right)$ | 1 | 0 |
| Med. Threshold $\left(\mathrm{V}_{\mathrm{DD}} \sim 3.5 \mathrm{~V}\right)$ | 0 | 1 |
| Highest Threshold $\left(\mathrm{V}_{\mathrm{DD}} \sim 4 \mathrm{~V}\right)$ | 0 | 0 |

Caution: If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range. Below 3.8V, device operation is not guaranteed. For details on the AVD and LVD threshold levels refer to section 12.3.2 on page 145

OPT2 = Reserved, must be kept at default value.

OPT1= PKG0 Package selection bit 0 This option bit is not used.

## ST72325 DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)

OPT0= FMP_R Flash memory read-out protection Read-out protection, when selected, provides a protection against Program Memory content extraction and against write access to Flash memory.
Erasing the option bytes when the FMP_R option is selected causes the whole user memory to be erased first, and the device can be reprogrammed. Refer to Section 4.3.1 and the ST7 Flash Programming Reference Manual for more details.
0: Read-out protection enabled
1: Read-out protection disabled

## OPTION BYTE 1

OPT7= PKG1 Package selection bit 1
This option bit selects the package.

| Version | Selected Package | Flash size | PKG 1 |
| :---: | :---: | :---: | :---: |
| R/AR | LQFP64 | $32 / 48 / 60 \mathrm{~K}$ | 1 |
| C | LQFP48(C) | $32 / 48 / 60 \mathrm{~K}$ | 1 |
| J | LQFP44/SDIP42 | $48 / 60 \mathrm{~K}$ | 0 |
| S/J | LQFP48(S)/LQFP44/ <br> SDIP42 | $16 / 32 \mathrm{~K}$ | 1 |
| K | LQFP32/SDIP32 | $16 / 32 \mathrm{~K}$ | 0 |

Note: On the chip, each I/O port has up to 8 pads. Pads that are not bonded to external pins are forced in input pull-up configuration after reset. The configuration of these pads must be kept at reset state to avoid added current consumption.
In LQFP48(C) devices (PA0, PA1, PB6, PB7, PD6, PD7, PE3, PE5, PE6, PE7, PF3, PF5) are in input floating configuration after reset. Refer to Note 4 on page 16.
OPT6 = RSTC RESET clock cycle selection
This option bit selects the number of CPU cycles applied during the RESET phase and when exiting HALT mode. For resonator oscillators, it is advised to select 4096 due to the long crystal stabilization time.
0: Reset phase with 4096 CPU cycles
1: Reset phase with 256 CPU cycles
OPT5:4 = OSCTYPE[1:0] Oscillator Type
These option bits select the ST7 main clock source type.

OPT3:1 = OSCRANGE[2:0] Oscillator range
When the resonator oscillator type is selected, these option bits select the resonator oscillator

| Clock Source |  | OSCTYPE |  |
| :--- | :---: | :---: | :---: |
|  |  | $\mathbf{0}$ |  |
| Resonator Oscillator | 0 | 0 |  |
| Reserved | 0 | 1 |  |
| Internal RC Oscillator | 1 | 0 |  |
| External Source | $\mathbf{1}$ | $\mathbf{1}$ |  |

current source corresponding to the frequency range of the used resonator. Otherwise, these bits are used to select the normal operating frequency range.

| Typ. Freq. Range | OSCRANGE |  |  |
| :---: | :---: | :---: | :---: |
|  | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| $1 \sim 2 \mathrm{MHz}$ | 0 | 0 | 0 |
| $2 \sim 4 \mathrm{MHz}$ | 0 | 0 | 1 |
| $4 \sim 8 \mathrm{MHz}$ | 0 | 1 | 0 |
| $8 \sim 16 \mathrm{MHz}$ | 0 | 1 | 1 |

OPT0 = PLLOFF PLL activation
This option bit activates the PLL which allows multiplication by two of the main input clock frequency. The PLL is guaranteed only with an input frequency between 2 and 4 MHz , for this reason the PLL must not be used with the internal RC oscillator.
0: PLL x2 enabled
1: PLL x2 disabled
CAUTION: the PLL can be enabled only if the "OSC RANGE" (OPT3:1) bits are configured to " $2 \sim 4 \mathrm{MHz}$ ". Otherwise, the device functionality is not guaranteed.

## ST72325 DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)

### 14.2 DEVICE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE

Customer code is made up of the ROM/FASTROM contents and the list of the selected options (if any). The ROM/FASTROM contents are to be sent on diskette, or by electronic means, with the S19 hexadecimal file generated by the development tool. All unused bytes must be set to FFh.
The selected options are communicated to STMicroelectronics using the correctly completed OPTION LIST appended.

Refer to application note AN1635 for information on the counter listing returned by ST after code has been transferred. The STMicroelectronics Sales Organization will be pleased to provide detailed information on contractual points.
Caution: The Readout Protection binary value is inverted between ROM and FLASH products. The option byte checksum will differ between ROM and FLASH.

Figure 106. Ordering information scheme

$3=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

For a list of available options (e.g. memory size, package) and orderable part numbers or for further information on any aspect of this device, please contact the ST Sales Office nearest to you.

## ST72325 DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)



DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)


### 14.3 DEVELOPMENT TOOLS

Development tools for the ST7 microcontrollers include a complete range of hardware systems and software tools from STMicroelectronics and thirdparty tool suppliers. The range of tools includes solutions to help you evaluate microcontroller peripherals, develop and debug your application, and program your microcontrollers.

### 14.3.1 Starter kits

ST offers complete, affordable starter kits. Starter kits are complete, affordable hardware/software tool packages that include features and samples to help you quickly start developing your application.

### 14.3.2 Development and debugging tools

Application development for ST7 is supported by fully optimizing C Compilers and the ST7 Assem-bler-Linker toolchain, which are all seamlessly integrated in the ST7 integrated development environments in order to facilitate the debugging and fine-tuning of your application. The Cosmic C Compiler is available in a free version that outputs up to 16 KBytes of code.
The range of hardware tools includes full-featured ST7-EMU3 series emulators and the low-cost RLink in-circuit debugger/programmer. These tools are supported by the ST7 Toolset from STMicroelectronics, which includes the STVD7 integrated development environment (IDE) with
high-level language debugger, editor, project manager and integrated programming interface.

### 14.3.3 Programming tools

During the development cycle, the ST7-EMU3 series emulators and the RLink provide in-circuit programming capability for programming the Flash microcontroller on your application board.
ST also provides a low-cost dedicated in-circuit programmer, the ST7-STICK, as well as ST7 Socket Boards which provide all the sockets required for programming any of the devices in a specific ST7 sub-family on a platform that can be used with any tool with in-circuit programming capability for ST7.
For production programming of ST7 devices, ST's third-party tool partners also provide a complete range of gang and automated programming solutions, which are ready to integrate into your production environment.

## Evaluation boards

Three different Evaluation boards are available:

- ST7232x-EVAL ST72F321/324/521 evaluation board, with ICC connector for programming capability. Provides direct connection to ST7DVP3 emulator. Supplied with daughter boards (core module) for ST72F321, ST72324 \& ST72F521.

Table 30. STMicroelectronics Development Tools

| Supported Products | Emulation |  |  |  | Programming <br> ICC Socket Board |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | ST7 DVP3 Series |  | ST7 EMU3 series |  |  |
|  | Emulator | Connection kit | Emulator | Active Probe \& T.E.B. |  |
| ST72F325AR | ST7MDT20-DVP3 | $\begin{gathered} \hline \text { ST7MDT20-T6A/ } \\ \text { DVP } \end{gathered}$ | ST7MDT20MEMU3 | ST7MDT20M-TEB | ST7SB20M/xx ${ }^{1}$ |
| $\begin{aligned} & \text { ST72325S, } \\ & \text { ST72F325S } \end{aligned}$ | ST7MDT20-DVP3 | ST7MDT20-T48/ DVP | ST7MDT20JEMU3 | ST7MDT20J-TEB | ST7SB20J/xx ${ }^{1}$ |
| $\begin{aligned} & \text { ST72325J, } \\ & \text { ST72F325.I } \end{aligned}$ | ST7MDT20-DVP3 | ST7MDT20-T32/ DVP | ST7MDT20JEMU3 | ST7MDT20J-TEB | ST7SB20J/xx ${ }^{1}$ |
| $\begin{aligned} & \text { ST72325K, } \\ & \text { ST72F325K } \end{aligned}$ | ST7MDT20-DVP3 | ST7MDT20-T44/ DVP | ST7MDT20JEMU3 | ST7MDT20J-TEB | ST7SB20J/xx ${ }^{1}$ |

Note 1: Add suffix /EU, /UK, /US for the power supply of your region.

## DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)

Table 31. Suggested List of Socket Types

| Device | Socket | Emulator Adapter |
| :---: | :---: | :---: |
| LQFP64 $14 \times 14$ | CAB 3303262 | CAB 3303351 |
| LQFP64 $10 \times 10$ | YAMAICHI IC149-064-*75-*5 | YAMAICHI ICP-064-6 |
| LQFP48 $7 \times 7$ | CAB 3303238 | CAB 3303333 |
| LQFP44 $10 \times 10$ | YAMAICHI IC149-044-*52-*5 | YAMAICHI ICP-044-5 |
| LQFP32 $7 \times 7$ | IRONWOOD SF-QFE32SA-L-01 | IRONWOOD SK-UGA06/32A-01 |

### 14.3.4 Socket and Emulator Adapter Information

For information on the type of socket that is supplied with the emulator, refer to the suggested list of sockets in Table 31.
Note: Before designing the board layout, it is recommended to check the overall dimensions of the socket as they may be greater than the dimensions of the device.
For footprint and other mechanical information about these sockets and adapters, refer to the manufacturer's datasheet.

Related Documentation
AN 978: ST7 Visual Develop Software Key Debugging Features
AN 1938: ST7 Visual Develop for ST7 Cosmic C toolset users
AN 1940: ST7 Visual Develop for ST7 Assembler Linker toolset users

### 14.4 ST7 APPLICATION NOTES

Table 32. ST7 Application Notes

| IDENTIFICATION | DESCRIPTION |
| :--- | :--- |
| APPLICATION EXAMPLES |  |
| AN1658 | SERIAL NUMBERING IMPLEMENTATION |
| AN1720 | MANAGING THE READ-OUT PROTECTION IN FLASH MICROCONTROLLERS |
| AN1755 | A HIGH RESOLUTION/PRECISION THERMOMETER USING ST7 AND NE555 |
| AN1756 | CHOOSING A DALI IMPLEMENTATION STRATEGY WITH ST7DALI |
| AN1812 | A HIGH PRECISION, LOW COST, SINGLE SUPPLY ADC FOR POSITIVE AND NEGATIVE IN- <br> PUT VOLTAGES |

EXAMPLE DRIVERS

| AN 969 | SCI COMMUNICATION BETWEEN ST7 AND PC |
| :---: | :---: |
| AN 970 | SPI COMMUNICATION BETWEEN ST7 AND EEPROM |
| AN 971 | $1^{12} \mathrm{C}$ COMMUNICATION BETWEEN ST7 AND M24CXX EEPROM |
| AN 972 | ST7 SOFTWARE SPI MASTER COMMUNICATION |
| AN 973 | SCI SOFTWARE COMMUNICATION WITH A PC USING ST72251 16-BIT TIMER |
| AN 974 | REAL TIME CLOCK WITH ST7 TIMER OUTPUT COMPARE |
| AN 976 | DRIVING A BUZZER THROUGH ST7 TIMER PWM FUNCTION |
| AN 979 | DRIVING AN ANALOG KEYBOARD WITH THE ST7 ADC |
| AN 980 | ST7 KEYPAD DECODING TECHNIQUES, IMPLEMENTING WAKE-UP ON KEYSTROKE |
| AN1017 | USING THE ST7 UNIVERSAL SERIAL BUS MICROCONTROLLER |
| AN1041 | USING ST7 PWM SIGNAL TO GENERATE ANALOG OUTPUT (SINUSOÏD) |
| AN1042 | ST7 ROUTINE FOR I²C SLAVE MODE MANAGEMENT |
| AN1044 | MULTIPLE INTERRUPT SOURCES MANAGEMENT FOR ST7 MCUS |
| AN1045 | ST7 S/W IMPLEMENTATION OF ${ }^{12} \mathrm{C}$ BUS MASTER |
| AN1046 | UART EMULATION SOFTWARE |
| AN1047 | MANAGING RECEPTION ERRORS WITH THE ST7 SCI PERIPHERALS |
| AN1048 | ST7 SOFTWARE LCD DRIVER |
| AN1078 | PWM DUTY CYCLE SWITCH IMPLEMENTING TRUE 0\% \& 100\% DUTY CYCLE |
| AN1082 | DESCRIPTION OF THE ST72141 MOTOR CONTROL PERIPHERALS REGISTERS |
| AN1083 | ST72141 BLDC MOTOR CONTROL SOFTWARE AND FLOWCHART EXAMPLE |
| AN1105 | ST7 PCAN PERIPHERAL DRIVER |
| AN1129 | PWM MANAGEMENT FOR BLDC MOTOR DRIVES USING THE ST72141 |
| AN1130 | AN INTRODUCTION TO SENSORLESS BRUSHLESS DC MOTOR DRIVE APPLICATIONS WITH THE ST72141 |
| AN1148 | USING THE ST7263 FOR DESIGNING A USB MOUSE |
| AN1149 | HANDLING SUSPEND MODE ON A USB MOUSE |
| AN1180 | USING THE ST7263 KIT TO IMPLEMENT A USB GAME PAD |
| AN1276 | BLDC MOTOR START ROUTINE FOR THE ST72141 MICROCONTROLLER |
| AN1321 | USING THE ST72141 MOTOR CONTROL MCU IN SENSOR MODE |
| AN1325 | USING THE ST7 USB LOW-SPEED FIRMWARE V4.X |
| AN1445 | EMULATED 16-BIT SLAVE SPI |
| AN1475 | DEVELOPING AN ST7265X MASS STORAGE APPLICATION |
| AN1504 | STARTING A PWM SIGNAL DIRECTLY AT HIGH LEVEL USING THE ST7 16-BIT TIMER |
| AN1602 | 16-BIT TIMING OPERATIONS USING ST7262 OR ST7263B ST7 USB MCUS |
| AN1633 | DEVICE FIRMWARE UPGRADE (DFU) IMPLEMENTATION IN ST7 NON-USB APPLICATIONS |
| AN1712 | GENERATING A HIGH RESOLUTION SINEWAVE USING ST7 PWMART |
| AN1713 | SMBUS SLAVE DRIVER FOR ST7 I2C PERIPHERALS |
| AN1753 | SOFTWARE UART USING 12-BIT ART |

Table 32. ST7 Application Notes

| IDENTIFICATION | DESCRIPTION |
| :--- | :--- |
| AN1947 | ST7MC PMAC SINE WAVE MOTOR CONTROL SOFTWARE LIBRARY |
| GENERAL PURPOSE |  |
| AN1476 | LOW COST POWER SUPPLY FOR HOME APPLIANCES |
| AN1526 | ST7FLITEO QUICK REFERENCE NOTE |
| AN1709 | EMC DESIGN FOR ST MICROCONTROLLERS |
| AN1752 | ST72324 QUICK REFERENCE NOTE |

## PRODUCT EVALUATION

| AN 910 | PERFORMANCE BENCHMARKING |
| :--- | :--- |
| AN 990 | ST7 BENEFITS VS INDUSTRY STANDARD |
| AN1077 | OVERVIEW OF ENHANCED CAN CONTROLLERS FOR ST7 AND ST9 MCUS |
| AN1086 | U435 CAN-DO SOLUTIONS FOR CAR MULTIPLEXING |
| AN1103 | IMPROVED B-EMF DETECTION FOR LOW SPEED, LOW VOLTAGE WITH ST72141 |
| AN1150 | BENCHMARK ST72 VS PC16 |
| AN1151 | PERFORMANCE COMPARISON BETWEEN ST72254 \& PC16F876 |
| AN1278 | LIN (LOCAL INTERCONNECT NETWORK) SOLUTIONS |

## PRODUCT MIGRATION

| AN1131 | MIGRATING APPLICATIONS FROM ST72511/311/214/124 TO ST72521/321/324 |
| :--- | :--- |
| AN1322 | MIGRATING AN APPLICATION FROM ST7263 REV.B TO ST7263B |
| AN1365 | GUIDELINES FOR MIGRATING ST72C254 APPLICATIONS TO ST72F264 |
| AN1604 | HOW TO USE ST7MDT1-TRAIN WITH ST72F264 |
| AN2200 | GUIDELINES FOR MIGRATING ST7LITE1X APPLICATIONS TO ST7FLITE1XB |

PRODUCT OPTIMIZATION

| AN 982 | USING ST7 WITH CERAMIC RESONATOR |
| :--- | :--- |
| AN1014 | HOW TO MINIMIZE THE ST7 POWER CONSUMPTION |
| AN1015 | SOFTWARE TECHNIQUES FOR IMPROVING MICROCONTROLLER EMC PERFORMANCE |
| AN1040 | MONITORING THE VBUS SIGNAL FOR USB SELF-POWERED DEVICES |
| AN1070 | ST7 CHECKSUM SELF-CHECKING CAPABILITY |
| AN1181 | ELECTROSTATIC DISCHARGE SENSITIVE MEASUREMENT |
| AN1324 | CALIBRATING THE RC OSCILLATOR OF THE ST7FLITEO MCU USING THE MAINS |
| AN1502 | EMULATED DATA EEPROM WITH ST7 HDFLASH MEMORY |
| AN1529 | EXTENDING THE CURRENT \& VOLTAGE CAPABILITY ON THE ST7265 VDDF SUPPLY |
| AN1530 | ACCURATE TIMEBASE FOR LOW-COST ST7 APPLICATIONS WITH INTERNAL RC OSCILLA- <br> TOR |
| AN1605 | USING AN ACTIVE RC TO WAKEUP THE ST7LITEO FROM POWER SAVING MODE |
| AN1636 | UNDERSTANDING AND MINIMIZING ADC CONVERSION ERRORS |
| AN1828 | PIR (PASSIVE INFRARED) DETECTOR USING THE ST7FLITE05/09/SUPERLITE |
| AN1946 | SENSORLESS BLDC MOTOR CONTROL AND BEMF SAMPLING METHODS WITH ST7MC |
| AN1953 | PFC FOR ST7MC STARTER KIT |
| AN1971 | ST7LITE0 MICROCONTROLLED BALLAST |
| PROGRATE | ADOOL |

PROGRAMMING AND TOOLS

| AN 978 | ST7 VISUAL DEVELOP SOFTWARE KEY DEBUGGING FEATURES |
| :--- | :--- |
| AN 983 | KEY FEATURES OF THE COSMIC ST7 C-COMPILER PACKAGE |
| AN 985 | EXECUTING CODE IN ST7 RAM |
| AN 986 | USING THE INDIRECT ADDRESSING MODE WITH ST7 |
| AN 987 | ST7 SERIAL TEST CONTROLLER PROGRAMMING |
| AN 988 | STARTING WITH ST7 ASSEMBLY TOOL CHAIN |
| AN1039 | ST7 MATH UTILITY ROUTINES |

Table 32. ST7 Application Notes

| IDENTIFICATION | DESCRIPTION |
| :--- | :--- |
| AN1071 | HALF DUPLEX USB-TO-SERIAL BRIDGE USING THE ST72611 USB MICROCONTROLLER |
| AN1106 | TRANSLATING ASSEMBLY CODE FROM HC05 TO ST7 |
| AN1179 | PROGRAMMING ST7 FLASH MICROCONTROLLERS IN REMOTE ISP MODE (IN-SITU PRO- <br> GRAMMING) |
| AN1446 | USING THE ST72521 EMULATOR TO DEBUG AN ST72324 TARGET APPLICATION |
| AN1477 | EMULATED DATA EEPROM WITH XFLASH MEMORY |
| AN1527 | DEVELOPING A USB SMARTCARD READER WITH ST7SCR |
| AN1575 | ON-BOARD PROGRAMMING METHODS FOR XFLASH AND HDFLASH ST7 MCUS |
| AN1576 | IN-APPLICATION PROGRAMMING (IAP) DRIVERS FOR ST7 HDFLASH OR XFLASH MCUS |
| AN1577 | DEVICE FIRMWARE UPGRADE (DFU) IMPLEMENTATION FOR ST7 USB APPLICATIONS |
| AN1601 | SOFTWARE IMPLEMENTATION FOR ST7DALI-EVAL |
| AN1603 | USING THE ST7 USB DEVICE FIRMWARE UPGRADE DEVELOPMENT KIT (DFU-DK) |
| AN1635 | ST7 CUSTOMER ROM CODE RELEASE INFORMATION |
| AN1754 | DATA LOGGING PROGRAM FOR TESTING ST7 APPLICATIONS VIA ICC |
| AN1796 | FIELD UPDATES FOR FLASH BASED ST7 APPLICATIONS USING A PC COMM PORT |
| AN1900 | HARDWARE IMPLEMENTATION FOR ST7DALI-EVAL |
| AN1904 | ST7MC THREE-PHASE AC INDUCTION MOTOR CONTROL SOFTWARE LIBRARY |
| AN1905 | ST7MC THREE-PHASE BLDC MOTOR CONTROL SOFTWARE LIBRARY |
| SYSTEM OPTIMIZATION |  |
| AN1711 | SOFTWARE TECHNIQUES FOR COMPENSATING ST7 ADC ERRORS |
| AN1827 | IMPLEMENTATION OF SIGMA-DELTA ADC WITH ST7FLITE05/09 |
| AN2009 | PWM MANAGEMENT FOR 3-PHASE BLDC MOTOR DRIVES USING THE ST7FMC |
| AN2030 | BACK EMF DETECTION DURING PWM ON TIME BY ST7MC |

## 15 KNOWN LIMITATIONS

### 15.1 ALL DEVICES

### 15.1.1 Unexpected Reset Fetch

If an interrupt request occurs while a "POP CC" instruction is executed, the interrupt controller does not recognise the source of the interrupt and, by default, passes the RESET vector address to the CPU.

## Workaround

To solve this issue, a "POP CC" instruction must always be preceded by a "SIM" instruction.

### 15.1.2 External interrupt missed

To avoid any risk if generating a parasitic interrupt, the edge detector is automatically disabled for one clock cycle during an access to either DDR and OR. Any input signal edge during this period will not be detected and will not generate an interrupt.
This case can typically occur if the application refreshes the port configuration registers at intervals during runtime.

## Workaround

The workaround is based on software checking the level on the interrupt pin before and after writing to the PxOR or PxDDR registers. If there is a level change (depending on the sensitivity programmed for this pin) the interrupt routine is invoked using the call instruction with three extra PUSH instructions before executing the interrupt routine (this is to make the call compatible with the IRET instruction at the end of the interrupt service routine).
But detection of the level change does not make sure that edge occurs during the critical 1 cycle duration and the interrupt has been missed. This may lead to occurrence of same interrupt twice (one hardware and another with software call).
To avoid this, a semaphore is set to ' 1 ' before checking the level change. The semaphore is changed to level ' 0 ' inside the interrupt routine. When a level change is detected, the semaphore status is checked and if it is ' 1 ' this means that the last interrupt has been missed. In this case, the interrupt routine is invoked with the call instruction.

There is another possible case i.e. if writing to PxOR or PxDDR is done with global interrupts disabled (interrupt mask bit set). In this case, the semaphore is changed to ' 1 ' when the level change is detected. Detecting a missed interrupt is done after the global interrupts are enabled (interrupt mask bit reset) and by checking the status of
the semaphore. If it is ' 1 ' this means that the last interrupt was missed and the interrupt routine is invoked with the call instruction.
To implement the workaround, the following software sequence is to be followed for writing into the PxOR/PxDDR registers. The example is for for Port PF1 with falling edge interrupt sensitivity. The software sequence is given for both cases (global interrupt disabled/enabled).
Case 1: Writing to PxOR or PxDDR with Global Interrupts Enabled:
LD A,\#01
LD sema,A ; set the semaphore to '1'
LD A,PFDR
AND A,\#02
LD X,A ; store the level before writing to PxOR/PxDDR

LD A,\#\$90
LD PFDDR,A ; Write to PFDDR
LD A,\#\$ff
LD PFOR,A ; Write to PFOR
LD A,PFDR
AND A,\#02
LD Y,A ; store the level after writing to PxOR/PxDDR
LD A, X ; check for falling edge
cp A,\#02
jrne OUT
TNZ Y
jrne OUT
LD A,sema ; check the semaphore status if edge is detected
CP A,\#01
jrne OUT
call call_routine; call the interrupt routine
OUT:LD A,\#00
LD sema,A
.call_routine ; entry to call_routine
PUSH A
PUSH X
PUSH CC
.ext1_rt ; entry to interrupt routine
LD A,\#00

```
LD sema,A
IRET
Case 2: Writing to PxOR or PxDDR with Global In-
terrupts Disabled:
SIM ; set the interrupt mask
LD A,PFDR
AND A,#$02
LD X,A ; store the level before writing to
PxOR/PxDDR
LD A,#$90
LD PFDDR,A; Write into PFDDR
LD A,#$ff
LD PFOR,A ; Write to PFOR
LD A,PFDR
AND A,#$02
LD Y,A ; store the level after writing to PxOR/
PxDDR
LD A,X ; check for falling edge
cp A,#$02
jrne OUT
TNZ Y
jrne OUT
LD A,#$01
LD sema,A ; set the semaphore to '1' if edge is
detected
RIM ; reset the interrupt mask
LD A,sema ; check the semaphore status
CP A,#$01
jrne OUT
call call_routine; call the interrupt routine
RIM
OUT: RIM
JP while_loop
.call_routine ; entry to call_routine
PUSH A
PUSH X
PUSH CC
.ext1_rt ; entry to interrupt routine
LD A,#$00
LD sema,A
IRET
```


### 15.1.3 Clearing active interrupts outside interrupt routine

When an active interrupt request occurs at the same time as the related flag is being cleared, an unwanted reset may occur.
Note: clearing the related interrupt mask will not generate an unwanted reset

## Concurrent interrupt context

The symptom does not occur when the interrupts are handled normally, i.e.
when:

- The interrupt flag is cleared within its own interrupt routine
- The interrupt flag is cleared within any interrupt routine
- The interrupt flag is cleared in any part of the code while this interrupt is disabled
If these conditions are not met, the symptom can be avoided by implementing the following sequence:
Perform SIM and RIM operation before and after resetting an active interrupt request.
Example:
SIM
reset interrupt flag
RIM


## Nested interrupt context:

The symptom does not occur when the interrupts are handled normally, i.e.
when:

- The interrupt flag is cleared within its own interrupt routine
- The interrupt flag is cleared within any interrupt routine with higher or identical priority level
- The interrupt flag is cleared in any part of the code while this interrupt is disabled
If these conditions are not met, the symptom can be avoided by implementing the following sequence:

PUSH CC
SIM
reset interrupt flag
POP CC

## KNOWN LIMITATIONS (Cont'd)

### 15.1.4 SCI Wrong Break duration Description

A single break character is sent by setting and resetting the SBK bit in the SCICR2 register. In some cases, the break character may have a longer duration than expected:

- 20 bits instead of 10 bits if $M=0$
-22 bits instead of 11 bits if $\mathrm{M}=1$.
In the same way, as long as the SBK bit is set, break characters are sent to the TDO pin. This may lead to generate one break more than expected.


## Occurrence

The occurrence of the problem is random and proportional to the baudrate. With a transmit frequency of 19200 baud ( $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ and SCI$B R R=0 x C 9)$, the wrong break duration occurrence is around $1 \%$.

## Workaround

If this wrong duration is not compliant with the communication protocol in the application, software can request that an Idle line be generated before the break character. In this case, the break duration is always correct assuming the application is not doing anything between the idle and the break. This can be ensured by temporarily disabling interrupts.
The exact sequence is:

- Disable interrupts
- Reset and Set TE (IDLE request)
- Set and Reset SBK (Break Request)
- Re-enable interrupts


### 15.1.5 16-bit Timer PWM Mode

In PWM mode, the first PWM pulse is missed after writing the value FFFCh in the OC1R register (OC1HR, OC1LR). It leads to either full or no PWM
during a period, depending on the OLVL1 and OLVL2 settings.

### 15.1.6 TIMD set simultaneously with OC interrupt

If the 16 -bit timer is disabled at the same time the output compare event occurs then output compare flag gets locked and cannot be cleared before the timer is enabled again.
Impact on the application
If output compare interrupt is enabled, then the output compare flag cannot be cleared in the timer interrupt routine. Consequently the interrupt service routine is called repeatedly.

## Workaround

Disable the timer interrupt before disabling the timer. Again while enabling, first enable the timer then the timer interrupts.
Perform the following to disable the timer:
TACR1 or TBCR1 = 0x00h; // Disable the compare interrupt
TACSR I or TBCSR I = 0x40; // Disable the timer Perform the following to enable the timer again:
TACSR \& or TBCSR \& = ~0x40; // Enable the timer

TACR1 or TBCR1 = 0x40; // Enable the compare interrupt

### 15.1.7 I2C Multimaster

In multimaster configurations, if the ST7 I2C receives a START condition from another I2C master after the START bit is set in the I2CCR register and before the START condition is generated by the ST7 I2C, it may ignore the START condition from the other I2C master. In this case, the ST7 master will receive a NACK from the other device. On reception of the NACK, ST7 can send a re-start and Slave address to re-initiate communication

KNOWN LIMITATIONS (Cont'd)

### 15.1.8 Pull-up always active on PE2

The I/O port internal pull-up is always active on I/O port E2. As a result, if PE2 is in output mode low level, current consumption in Halt/Active Halt mode is increased.

### 15.1.9 ADC accuracy 16/32K Flash devices

The ADC accuracy in 16/32K Flash Devices deviates from table in section 12.12.3 on page 173 as follows:

| Symbol | Max | Unit |
| :---: | :---: | :---: |
| $\left\|\mathrm{E}_{\mathrm{T}}\right\|$ | 6 |  |
| $\left\|\mathrm{E}_{\mathrm{O}}\right\|$ | 5 |  |
| $\left\|\mathrm{E}_{\mathrm{G}}\right\|$ | 4.5 |  |
| $\left\|\mathrm{E}_{\mathrm{D}}\right\|$ | 2 |  |
| $\left\|\mathrm{E}_{\mathrm{L}}\right\|$ | 3 |  |

## 16 REVISION HISTORY

Table 33. Revision History

| Date | Revision | Description of Changes |
| :---: | :---: | :--- |
| 26-Sep-2005 | 1 | Initial release |
| 04-Dec-2006 | 2 | Modified LQFP48 pinout, added S device ordering information <br> Modified Note 4 on page 16 for unbonded pins in 48 pin C devices |
| Added caution about reset vector in unprogrammed Flash devices in Section 6.3. |  |  |
| Removed EMC protective circuitry in Figure 88 on page 163 (device works correctly without |  |  |
| these components) |  |  |
| Modified SS min. setup time and added note 4 to section 12.11.1 on page 166 |  |  |
| Modifed description PKG1 bit in "FLASH OPTION BYTES" on page 181 |  |  |
| Added "TIMD set simultaneously with OC interrupt" on page 194 |  |  |\(\left|\begin{array}{l}04-Apr-2007 <br>

\hline 3\end{array} \begin{array}{l}In Table 2 added note 5 for I/O Port E2 (PE2) output mode "pull-up always activated" and <br>
added note 6 on connection of power and ground pins. <br>
Deleted the sentence in Section 4.3.1 'Readout protection is not supported if LVD is enabled <br>
Added Package dimensions for LQFP64 14 x14 in Figure 122 <br>
Specified EMI data for LQFP64 in Section 12.7.2 <br>

Added 'Pull-up always active on PE2' in Section 15.1.8\end{array}\right|\)| Title of the document changed |
| :--- |
| Modified Table 1 on page 1 |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.
All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com


[^0]:    and rounded to 4 decimal digits.

