## FEATURES

## $0.5 \Omega$ typical on resistance <br> $0.8 \Omega$ maximum on resistance at $125^{\circ} \mathrm{C}$

1.65 V to 3.6 V operation

Automotive temperature range: $-\mathbf{4 0 ^ { \circ }} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
High current carrying capability: $\mathbf{3 0 0} \mathbf{~ m A}$ continuous
Rail-to-rail switching operation
Fast switching times <25 ns
Typical power consumption (<0.1 $\mu \mathrm{W}$ )

## APPLICATIONS

## MP3 players

## Power routing

Battery-powered systems

## PCMCIA cards

## Cellular phones

## Modems

Audio and video signal routing

## Communication systems

## GENERAL DESCRIPTION

The ADG804 is a low voltage 4-channel CMOS multiplexer comprising four single channels. This device offers ultralow on resistance of less than $0.8 \Omega$ over the full temperature range. The digital inputs can handle 1.8 V logic with a 2.7 V to 3.6 V supply.

The ADG804 switches one of four inputs to a common output, D , as determined by the 3-bit binary address lines, $\mathrm{A} 0, \mathrm{~A} 1$, and EN. A Logic 0 on the EN pin disables the device. The ADG804 has break-before-make switching.

The ADG804 is fully specified for $3.3 \mathrm{~V}, 2.5 \mathrm{~V}$, and 1.8 V supply operation. It is available in a 10 -lead MSOP package.

Rev. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## PRODUCT HIGHLIGHTS

1. $<0.8 \Omega$ over full temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
2. Single 1.65 V to 3.6 V operation.
3. Operational with 1.8 V CMOS logic.
4. High current handling capability ( 300 mA continuous current at 3.3 V ).
5. Low THD $+\mathrm{N}(0.02 \%$ typ $)$.
6. Small 10-lead MSOP package.

## TABLE OF CONTENTS

Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 6
ESD Caution ..... 6
Pin Configuration. .....  7
REVISION HISTORY
8/2020-Rev. A to Rev. B
Changes to Table 1 .....  3
Changes to Table 2 .....  4
Changes to Table 3 ..... 5
Typical Performance Characteristics .....  8
Test Circuits ..... 11
Outline Dimensions ..... 13
Ordering Guide ..... 13
9/2011-Rev. 0 to Rev. A
Changes to Maximum Leakage Currents Parameter and Conditions, Table 1 ..... 3
Changes to Maximum Leakage Currents Parameter and Conditions, Table 2 .....  4
Changes to Maximum Leakage Currents Parameter and Conditions, Table 3 .....  5
Added Lead Temperature Parameter .....  6
Updated Outline Dimensions ..... 13
Changes to Ordering Guide. ..... 13
4/2004—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V, GND $=0 \mathrm{~V}$, unless otherwise noted. ${ }^{1}$
Table 1.

| Parameter | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range <br> On Resistance (Ron) <br> On Resistance Match between Channels ( $\Delta$ Ron) <br> On Resistance Flatness (Rflation) | 0.5 <br> 0.75 <br> 0.04 <br> 0.095 <br> 0.1 <br> 0.18 | $\begin{aligned} & 0.85 \\ & 0.095 \\ & 0.18 \end{aligned}$ | 0 V to $\mathrm{V}_{\mathrm{DD}}$ <br> 0.9 <br> 0.1 <br> 0.19 | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V} ; \mathrm{V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD},} \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} ; \text { Figure } 18 \\ & \mathrm{~V}_{\mathrm{DD}}=2.7 \mathrm{~V} ; \mathrm{V}_{\mathrm{S}}=0.65 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{DD}}=2.7 \mathrm{~V} ; \mathrm{V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS Source Off Leakage Is (OFF) Drain Off Leakage lo (OFF) Channel On Leakage $\mathrm{I}_{\mathrm{D}}, \mathrm{I}_{\mathrm{S}}(\mathrm{ON})$ | $\begin{aligned} & \pm 0.1 \\ & \pm 2 \\ & \pm 0.1 \\ & \pm 2 \\ & \pm 0.1 \\ & \pm 2 \end{aligned}$ |  |  | nA typ <br> nA max <br> nA typ <br> nA max <br> nA typ <br> nA max | $\begin{aligned} & \mathrm{V}_{\mathrm{D}}=3.6 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 2.6 \mathrm{~V} ; \mathrm{V}_{\mathrm{D}}=2.6 \mathrm{~V} / 1 \mathrm{~V} \text {; Figure } 19 \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 2.6 \mathrm{~V} ; \mathrm{V}_{\mathrm{D}}=2.6 \mathrm{~V} / 1 \mathrm{~V} \text {; Figure } 19 \\ & \mathrm{~V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}=1 \mathrm{~V} \text { or } 2.6 \mathrm{~V} \text {; Figure } 20 \end{aligned}$ |
| DIGITAL INPUTS Input High Voltage, $\mathrm{V}_{\mathrm{INH}}$ Input Low Voltage, $\mathrm{V}_{\mathrm{INL}}$ Input Current $\mathrm{l}_{\text {INL }}$ or $\mathrm{l}_{\mathrm{INH}}$ <br> Cin, Digital Input Capacitance | $0.005$ <br> 4 |  | $\begin{aligned} & 2 \\ & 0.8 \\ & \pm 0.1 \end{aligned}$ | $\vee$ min <br> $\checkmark$ max <br> $\mu A$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\text {INH }}$ |
| DYNAMIC CHARACTERISTICS ${ }^{2}$ <br> ttransistion <br> ton ENABLE <br> toff ENABLE <br> Break-Before-Make Time Delay ( $\mathrm{t}_{\text {ввм }}$ ) <br> Charge Injection <br> Off Isolation <br> Channel-to-Channel Crosstalk <br> Total Harmonic Distortion (THD+N) <br> Insertion Loss <br> -3 dB Bandwidth <br> $\mathrm{C}_{\mathrm{s}}$ (OFF) <br> $\mathrm{C}_{\mathrm{D}}$ (OFF) <br> $\mathrm{C}_{\mathrm{D}}, \mathrm{C}_{\mathrm{S}}(\mathrm{ON})$ | 24 30 23 29 5 6 20 28 -67 -75 0.02 0.06 33 24 105 125 | 32 30 | 35 31 8 5 | ns typ <br> ns max <br> ns typ <br> ns max <br> ns typ <br> ns max <br> ns typ <br> ns min <br> pC typ <br> dB typ <br> dB typ <br> \% <br> dB typ <br> MHz typ <br> pF typ <br> pF typ <br> pF typ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=1.5 \mathrm{~V} / 0 \mathrm{~V} ; \text { Figure } 21 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=1.5 \mathrm{~V} / 0 \mathrm{~V} ; \text { Figure } 23 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=1.5 \mathrm{~V} ; \text { Figure } 23 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S} 1}=\mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V} ; \text { Figure } 22 \\ & \mathrm{~V}_{\mathrm{S}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF} ; \text { Figure } 24 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz} ; \text { Figure } 25 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz} ; \text { Figure } 27 \\ & \mathrm{R}_{\mathrm{L}}=32 \Omega, \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \mathrm{~V}_{\mathrm{S}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} ; \text { Figure } 26 \end{aligned}$ |
| POWER REQUIREMENTS ldo | 0.003 | 1.0 | 4 | $\mu A$ typ $\mu \mathrm{A}$ max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V} \\ & \text { Digital inputs }=0 \mathrm{~V} \text { or } 3.6 \mathrm{~V} \end{aligned}$ |

[^0]$\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted. ${ }^{1}$
Table 2.

| Parameter | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH |  |  |  |  |  |
| Analog Signal Range |  |  | 0 V to $\mathrm{V}_{\mathrm{DD}}$ | V |  |
| On Resistance (Ron) | 0.65 |  |  | $\Omega$ typ | $V_{D D}=2.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA}$; Figure 18 |
|  | 0.84 | 0.92 | 1.0 | $\Omega$ max |  |
| On Resistance Match between Channels ( $\Delta$ Ron) | 0.4 |  |  | $\Omega$ typ | $\mathrm{V}_{\mathrm{DD}}=2.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{S}}=0.7 \mathrm{~V} ; \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA}$ |
|  | 0.1 | 0.1 | 0.105 | $\Omega$ max |  |
| On Resistance Flatness (R¢Lation) | 0.16 |  |  | $\Omega$ typ | $\mathrm{V}_{\mathrm{DD}}=2.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}} ; \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA}$ |
|  | 0.25 | 0.25 | 0.26 | $\Omega$ max |  |
| LEAKAGE CURRENTS |  |  |  |  | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ |
| Source Off Leakage Is (OFF) | $\pm 0.1$ |  |  | nA typ | $\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V} / 2 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=2 \mathrm{~V} / 1 \mathrm{~V}$; Figure 19 |
|  | $\pm 2$ |  |  | nA max |  |
| Drain Off Leakage $\mathrm{l}_{\mathrm{D}}$ (OFF) | $\pm 0.1$ |  |  | nA typ | $V_{S}=1 / 2 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=2 / 1 \mathrm{~V}$; Figure 19 |
|  | $\pm 2$ |  |  | nA max |  |
| Channel On Leakage $\mathrm{I}_{\mathrm{D}} \mathrm{I}_{5}(\mathrm{ON})$ | $\pm 0.1$ |  |  | nA typ | $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}=1 \mathrm{~V}$ or 2 V ; Figure 20 |
|  | $\pm 2$ |  |  | nA max |  |
| DIGITAL INPUTS |  |  |  |  |  |
| Input High Voltage, $\mathrm{V}_{\text {INH }}$ |  |  | 1.7 | $\checkmark$ min |  |
| Input Low Voltage, $\mathrm{V}_{1 \mathrm{NL}}$ |  |  | 0.7 | $V$ max |  |
| Input Current linz or linh | 0.005 |  |  | $\mu A$ typ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\text {INH }}$ |
|  |  |  | $\pm 0.1$ | $\mu \mathrm{A}$ max |  |
| $\mathrm{C}_{\text {IN }}$, Digital Input Capacitance | 4 |  |  | pF typ |  |
| DYNAMIC CHARACTERISTICS ${ }^{2}$ |  |  |  |  |  |
| $\mathrm{T}_{\text {transistion }}$ | 25 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 31 | 33 | 35 | ns max | $\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V} / 0 \mathrm{~V}$; Figure 21 |
| ton ENABLE | 25 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 30 | 32 | 34 | ns max | $\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V} / 0 \mathrm{~V}$; Figure 22 |
| $\mathrm{toffF}^{\text {ENABLE}}$ | 5 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 7 | 8 | 9 | ns max | $\mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V}$; Figure 22 |
| Break-Before-Make Time Delay (tbsm) | 20 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  |  |  | 5 | ns min | $\mathrm{V}_{51}=\mathrm{V}_{52}=1.5 \mathrm{~V}$; Figure 22 |
| Charge Injection | 20 |  |  | pC typ | $\mathrm{V}_{\mathrm{S}}=1.25 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$; Figure 24 |
| Off Isolation | -67 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}$; Figure 25 |
| Channel-to-Channel Crosstalk | -75 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}$; Figure 27 |
| Total Harmonic Distortion (THD + N) | 0.022 |  |  | \% | $\mathrm{R}_{\mathrm{L}}=32 \Omega, \mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\mathrm{s}}=1.5 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |
| Insertion Loss | -0.06 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}$ |
| -3 dB Bandwidth | 33 |  |  | MHz typ | $\mathrm{R}_{L}=50 \Omega, C_{L}=5 \mathrm{pF}$; Figure 26 |
| $\mathrm{C}_{s}$ (OFF) | 25 |  |  | pF typ |  |
| $\mathrm{C}_{\mathrm{D}}$ (OFF) | 110 |  |  | pF typ |  |
| $\mathrm{C}_{\mathrm{D}}, \mathrm{C}_{\mathrm{S}}(\mathrm{ON})$ | 128 |  |  | pF typ |  |
| POWER REQUIREMENTS lod | 0.003 |  |  |  | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ |
|  |  |  |  | $\mu \mathrm{A}$ typ | Digital inputs $=0 \mathrm{~V}$ or 2.7 V |
|  |  | 1 | 4 | $\mu \mathrm{A}$ max |  |

${ }^{1}$ Temperature range, Y version: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
${ }^{2}$ Guaranteed by design, not subject to production test.
$\mathrm{V}_{\mathrm{DD}}=1.65 \mathrm{~V} \pm 1.95 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted. ${ }^{1}$
Table 3.


[^1]
## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.

| Parameter | Rating |
| :---: | :---: |
| V DD to GND | -0.3 V to +4.6 V |
| Analog Inputs ${ }^{1}$ | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Inputs ${ }^{1}$ | -0.3 V to +4.6 V or 10 mA , whichever occurs first |
| Peak Current, S or D | (Pulsed at 1 ms , 10\% Duty Cycle Max) |
| 3.3V Operation | 500 mA |
| 2.5 V Operation | 460 mA |
| 1.8V Operation | 420 mA |
| Continuous Current, S or D |  |
| 3.3 V Operation | 300 mA |
| 2.5 V Operation | 275 mA |
| 1.8 V Operation | 250 mA |
| Operating Temperature Range Automotive (Y Version) | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| MSOP Package |  |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $206^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {jc }}$ Thermal Impedance | $44^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering | As per JEDEC J-STD-020 |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

Table 5. ADG804 Truth Table

| A1 | A0 | EN | ON Switch |
| :--- | :--- | :--- | :--- |
| x | x | 0 | None |
| 0 | 0 | 1 | S1 |
| 0 | 1 | 1 | S2 |
| 1 | 0 | 1 | S3 |
| 1 | 1 | 1 | S 4 |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION



Figure 2. 10-Lead MSOP (RM-10)

Table 6. Terminology

| VD | Most positive power supply potential. |
| :---: | :---: |
| ldD | Positive supply current. |
| GND | Ground (0 V) reference. |
| S | Source terminal. May be an input or an output. |
| D | Drain terminal. May be an input or an output. |
| EN | Active high logic control input. |
| A0, A1 | Logic control inputs. Used to select which source terminal, S1 to S4, is connected to the drain, D. |
| $V_{\text {d }}, V_{S}$ | Analog voltage on terminals D, S. |
| Ron | Ohmic resistance between D and S. |
| Rflat (on) | Flatness is defined as the difference between the maximum and minimum value of on resistance as measured over the specified analog signal range. |
| $\triangle$ Ron | On resistance match between any two channels. |
| Is (OFF) | Source leakage current with the switch off. |
| $\mathrm{l}_{\mathrm{D}}$ (OFF) | Drain leakage current with the switch off. |
| $\mathrm{ld}, \mathrm{ls}$ (ON) | Channel leakage current with the switch on. |
| V inl | Maximum input voltage for Logic 0 . |
| $\mathrm{V}_{\text {INH }}$ | Minimum input voltage for Logic 1. |
| $\mathrm{IINL}^{(l / \mathrm{INH}}$ ) | Input current of the digital input. |
| $\mathrm{Cs}_{\text {( }}$ (OFF) | Off switch source capacitance. Measured with reference to ground. |
| $\mathrm{C}_{\mathrm{D}}$ (OFF) | Off switch drain capacitance. Measured with reference to ground. |
| $\mathrm{C}_{\mathrm{D}}, \mathrm{C}_{\mathrm{S}}(\mathrm{ON})$ | On switch capacitance. Measured with reference to ground. |
| Cin | Digital input capacitance. |
| ton (EN) | Delay time between the $50 \%$ and the $90 \%$ points of the digital input and switch on condition. |
| toff (EN) | Delay time between the 50\% and the 90\% points of the digital input and switch off condition. |
| $\mathrm{t}_{\text {transition }}$ | Delay time between the $50 \%$ and the $90 \%$ points of the digital input and switch on condition when switching from one address state to the other. |
| $\mathrm{t}_{\text {BBM }}$ | On or off time measured between the $80 \%$ points of both switches when switching from one to another. |
| Charge Injection | A measure of the glitch impulse transferred from the digital input to the analog output during on-off switching. |
| Off Isolation | A measure of unwanted signal coupling through an off switch. |
| Crosstalk | A measure of unwanted signal which is coupled through from one channel to another as a result of parasitic capacitance. |
| -3 dB Bandwidth | The frequency at which the output is attenuated by 3 dB . |
| On Response | The frequency response of the on switch. |
| Insertion Loss | The loss due to the on resistance of the switch. |
| THD + N | The ratio of the harmonic amplitudes plus noise of a signal to the fundamental. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. On Resistance vs. $V_{D}\left(V_{S}\right) V_{D D}=2.7 \mathrm{~V}$ to 3.6 V


Figure 4. On Resistance vs. $V_{D}\left(V_{S}\right) V_{D D}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$


Figure 5. On Resistance vs. $V_{D}\left(V_{S}\right) V_{D D}=1.8 \pm 0.15 \mathrm{~V}$


Figure 6. On Resistance vs. $V_{D}\left(V_{S}\right)$ for Different Temperature, $V_{D D}=3.3 \mathrm{~V}$


Figure 7. On Resistance vs. $V_{D}\left(V_{s}\right)$ for Different Temperature, $V_{D D}=2.5 \mathrm{~V}$


Figure 8. On Resistance vs. $V_{D}\left(V_{s}\right)$ for Different Temperature, $V_{D D}=1.8 \mathrm{~V}$


Figure 9. Leakage Current vs. Temperature, $V_{D D}=3.3 \mathrm{~V}$


Figure 10. Leakage Current vs. Temperature, $V_{D D}=2.5 \mathrm{~V}$


Figure 11. Leakage Current vs. Temperature, $V_{D D}=1.8 \mathrm{~V}$


Figure 12. Charge Injection vs. Source Voltage, $V_{D D}=1.8 \mathrm{~V}$


Figure 13. $t_{\mathrm{O}} / t_{\text {off }}$ Times vs. Temperature


Figure 14. Bandwidth


Figure 15. Off Isolation vs. Frequency


Figure 16. Crosstalk vs. Frequency


Figure 17. Total Harmonic Distortion + Noise

TEST CIRCUITS


Figure 18. On Resistance


Figure 19. Off Leakage


Figure 20. On Leakage


Figure 21. Switching Time of Multiplexer, $t_{\text {TRANSIIION }}$


Figure 22. Break-Before-Make Time Delay, $t_{B B M}$


Figure 23. Enable Delay, $t_{O N}(E N), t_{\text {OFF }}(E N)$


Figure 24. Charge Injection


Figure 25. Off Isolation

Figure 26. Bandwidth



Figure 27. Channel-to-Channel Crosstalk

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-BA
Figure 28. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding ${ }^{\mathbf{2 , 3}}$ |
| :--- | :--- | :--- | :--- | :--- |
| ADG804YRM $_{\text {ADG804YRMZ }}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $10-$ Lead Mini Small Outline Package (MSOP) | RM-10 | S1A |
| ADG804YRMZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $10-$ Lead Mini Small Outline Package (MSOP) | RM-10 | SON\# |
| ADG804YRMZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package (MSOP) | RM-10 | SON\# |

${ }^{1} \mathrm{Z}=$ RoHS compliant part.
${ }^{2}$ Branding on this package is limited to three characters due to space constraints.
${ }^{3}$ \# denotes lead-free product may be top or bottom marked

## ADG804

NOTES
Data Sheet $\quad$ ADG804

NOTES

## NOTES


[^0]:    ${ }^{1}$ Temperature range, Y version: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
    ${ }^{2}$ Guaranteed by design, not subject to production test.

[^1]:    ${ }^{1}$ Temperature range, Y version: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
    ${ }^{2}$ Guaranteed by design, not subject to production test.

