## EPROM/ROM-Based 8-bit CMOS Microcontroller Series

## Devices Included in this Data Sheet:

- PIC16C54
- PIC16CR54
- PIC16C55
- PIC16C56
- PIC16CR56
- PIC16C57
- PIC16CR57
- PIC16C58
- PIC16CR58

Note: PIC16C5X refers to all revisions of the part (i.e., PIC16C54 refers to PIC16C54, PIC16C54A, and PIC16C54C), unless specifically called out otherwise.

## High-Performance RISC CPU:

- Only 33 single word instructions to learn
- All instructions are single cycle except for program branches which are two-cycle
- Operating speed: DC - 40 MHz clock input DC - 100 ns instruction cycle

| Device | Pins | I/O | EPROM <br> ROM | RAM |
| :--- | :---: | :---: | :---: | :---: |
| PIC16C54 | 18 | 12 | 512 | 25 |
| PIC16C54A | 18 | 12 | 512 | 25 |
| PIC16C54C | 18 | 12 | 512 | 25 |
| PIC16CR54A | 18 | 12 | 512 | 25 |
| PIC16CR54C | 18 | 12 | 512 | 25 |
| PIC16C55 | 28 | 20 | 512 | 24 |
| PIC16C55A | 28 | 20 | 512 | 24 |
| PIC16C56 | 18 | 12 | 1 K | 25 |
| PIC16C56A | 18 | 12 | 1 K | 25 |
| PIC16CR56A | 18 | 12 | 1 K | 25 |
| PIC16C57 | 28 | 20 | 2 K | 72 |
| PIC16C57C | 28 | 20 | 2 K | 72 |
| PIC16CR57C | 28 | 20 | 2 K | 72 |
| PIC16C58B | 18 | 12 | 2 K | 73 |
| PIC16CR58B | 18 | 12 | 2 K | 73 |

- 12-bit wide instructions
- 8-bit wide data path
- Seven or eight special function hardware registers
- Two-level deep hardware stack
- Direct, indirect and relative addressing modes for data and instructions


## Peripheral Features:

- 8-bit real time clock/counter (TMRO) with 8-bit programmable prescaler
- Power-on Reset (POR)
- Device Reset Timer (DRT)
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- Programmable Code Protection
- Power saving SLEEP mode
- Selectable oscillator options:
- RC: Low cost RC oscillator
- XT: Standard crystal/resonator
- HS: High speed crystal/resonator
- LP: Power saving, low frequency crystal


## CMOS Technology:

- Low power, high speed CMOS EPROM/ROM technology
- Fully static design
- Wide operating voltage and temperature range:
- EPROM Commercial/Industrial 2.0 V to 6.25 V
- ROM Commercial/Industrial 2.0V to 6.25 V
- EPROM Extended 2.5 V to 6.0 V
- ROM Extended 2.5 V to 6.0 V
- Low power consumption
- < 2 mA typical @ 5V, 4 MHz
- $15 \mu \mathrm{~A}$ typical @ 3V, 32 kHz
- < $0.6 \mu \mathrm{~A}$ typical standby current (with WDT disabled) @ $3 \mathrm{~V}, 0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

Note: In this document, figure and table titles refer to all varieties of the part number indicated, (i.e., The title "Figure 15-1: Load Conditions For Device Timing Specifications - PIC16C54A", also refers to PIC16LC54A and PIC16LV54A parts), unless specifically called out otherwise.

## Pin Diagrams



## Device Differences

| Device | Voltage <br> Range | Oscillator <br> Selection <br> (Program) | Oscillator | Process <br> Technology <br> (Microns) | ROM <br> Equivalent | MCLR <br> Filter |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC16C54 | $2.5-6.25$ | Factory | See Note 1 | 1.2 | PIC16CR54A | No |
| PIC16C54A | $2.0-6.25$ | User | See Note 1 | 0.9 | - | No |
| PIC16C54C | $2.5-5.5 ~$ | User | See Note 1 | 0.7 | PIC16CR54C | Yes |
| PIC16C55 | $2.5-6.25$ | Factory | See Note 1 | 1.7 | - | No |
| PIC16C55A | $2.5-5.5 ~$ | User | See Note 1 | 0.7 | - | Yes |
| PIC16C56 | $2.5-6.25$ | Factory | See Note 1 | 1.7 | - | No |
| PIC16C56A | $2.5-5.5 ~$ | User | See Note 1 | 0.7 | PIC16CR56A | Yes |
| PIC16C57 | $2.5-6.25$ | Factory | See Note 1 | 1.2 | - | No |
| PIC16C57C | $2.5-5.5$ | User | See Note 1 | 0.7 | PIC16CR57C | Yes |
| PIC16C58B | $2.5-5.5 ~$ | User | See Note 1 | 0.7 | PIC16CR58B | Yes |
| PIC16CR54A | $2.5-6.25$ | Factory | See Note 1 | 1.2 | N/A | Yes |
| PIC16CR54C | $2.5-5.5 ~$ | Factory | See Note 1 | 0.7 | N/A | Yes |
| PIC16CR56A | $2.5-5.5 ~$ | Factory | See Note 1 | 0.7 | N/A | Yes |
| PIC16CR57C | $2.5-5.5 ~$ | Factory | See Note 1 | 0.7 | N/A | Yes |
| PIC16CR58B | $2.5-5.5 ~$ | Factory | See Note 1 | 0.7 | N/A | Yes |

Note 1: If you change from this device to another device, please verify oscillator characteristics in your application.
Note: The table shown above shows the generic names of the PIC16C5X devices. For device varieties, please refer to Section 2.0.

## Table of Contents

1.0 General Description ..... 5
2.0 PIC16C5X Device Varieties ..... 7
3.0 Architectural Overview ..... 9
4.0 Oscillator Configurations ..... 15
5.0 Reset ..... 19
6.0 Memory Organization ..... 25
7.0 I/O Ports ..... 35
8.0 TimerO Module and TMRO Register ..... 37
9.0 Special Features of the CPU ..... 43
10.0 Instruction Set Summary ..... 49
11.0 Development Support. ..... 61
12.0 Electrical Characteristics - PIC16C54/55/56/57 ..... 67
13.0 Electrical Characteristics - PIC16CR54A ..... 79
14.0 Device Characterization - PIC16C54/55/56/57/CR54A. ..... 91
15.0 Electrical Characteristics - PIC16C54A. ..... 103
16.0 Device Characterization - PIC16C54A. ..... 117
17.0 Electrical Characteristics - PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B ..... 131
18.0 Device Characterization - PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B ..... 145
19.0 Electrical Characteristics - PIC16C54C/C55A/C56A/C57C/C58B 40MHz ..... 155
20.0 Device Characterization - PIC16C54C/C55A/C56A/C57C/C58B 40MHz ..... 165
21.0 Packaging Information ..... 171
Appendix A: Compatibility ..... 182
On-Line Support. ..... 187
Reader Response ..... 188
Product Identification System ..... 189

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.
If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@mail.microchip.com or fax the Reader Response Form in the back of this data sheet to (480) 792-4150. We welcome your feedback.

## Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

> http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

## Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.
To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

## Customer Notification System

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.

NOTES:

## 8-Bit EPROM/ROM-Based CMOS Microcontrollers

### 1.0 GENERAL DESCRIPTION

The PIC16C5X from Microchip Technology is a family of low cost, high performance, 8 -bit fully static, EPROM/ROM-based CMOS microcontrollers. It employs a RISC architecture with only 33 single word/ single cycle instructions. All instructions are single cycle except for program branches which take two cycles. The PIC16C5X delivers performance in an order of magnitude higher than its competitors in the same price category. The 12-bit wide instructions are highly symmetrical resulting in 2:1 code compression over other 8 -bit microcontrollers in its class. The easy to use and easy to remember instruction set reduces development time significantly.
The PIC16C5X products are equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminate the need for external RESET circuitry. There are four oscillator configurations to choose from, including the power saving LP (Low Power) oscillator and cost saving RC oscillator. Power saving SLEEP mode, Watchdog Timer and Code Protection features improve system cost, power and reliability.

The UV erasable CERDIP packaged versions are ideal for code development, while the cost effective One Time Programmable (OTP) versions are suitable for production in any volume. The customer can take full advantage of Microchip's price leadership in OTP microcontrollers, while benefiting from the OTP's flexibility.

The PIC16C5X products are supported by a full featured macro assembler, a software simulator, an in-circuit emulator, a low cost development programmer and a full featured programmer. All the tools are supported on IBM ${ }^{\circledR}$ PC and compatible machines.

### 1.1 Applications

The PIC16C5X series fits perfectly in applications ranging from high speed automotive and appliance motor control to low power remote transmitters/receivers, pointing devices and telecom processors. The EPROM technology makes customizing application programs (transmitter codes, motor speeds, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make this microcontroller series perfect for applications with space limitations. Low cost, low power, high performance ease of use and I/O flexibility make the PIC16C5X series very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, replacement of "glue" logic in larger systems, co-processor applications).

## PIC16C5X

TABLE 1-1: PIC16C5X FAMILY OF DEVICES

| Features | PIC16C54 | PIC16CR54 | PIC16C55 | PIC16C56 | PIC16CR56 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Maximum Operation Frequency | 40 MHz | 20 MHz | 40 MHz | 40 MHz | 20 MHz |
| EPROM Program Memory (x12 words) | 512 | - | 512 | 1 K | - |
| ROM Program Memory (x12 words) | - | 512 | - | - | 1 K |
| RAM Data Memory (bytes) | 25 | 25 | 24 | 25 | 25 |
| Timer Module(s) | TMR0 | TMR0 | TMR0 | TMR0 | TMR0 |
| I/O Pins | 12 | 12 | 20 | 12 | 12 |
| Number of Instructions | 33 | 33 | 33 | 33 | 33 |
| Packages | $18-p i n ~ D I P, ~$ <br> SOIC; <br> 20-pin SSOP | $18-$-pin DIP, <br> SOIC; <br> 20-pin SSOP | $28-$ pin DIP, <br> SOIC; <br> 28-pin SSOP | 18-pin DIP, <br> SOIC; <br> 20-pin SSOP | 18-pin DIP, <br> SOIC; <br> 20-pin SSOP |

All PIC ${ }^{\circledR}$ Family devices have Power-on Reset, selectable Watchdog Timer, selectable Code Protect and high I/O current capability.

| Features | PIC16C57 | PIC16CR57 | PIC16C58 | PIC16CR58 |
| :--- | :---: | :---: | :---: | :---: |
| Maximum Operation Frequency | 40 MHz | 20 MHz | 40 MHz | 20 MHz |
| EPROM Program Memory (x12 words) | 2 K | - | 2 K | - |
| ROM Program Memory (x12 words) | - | 2 K | - | 2 K |
| RAM Data Memory (bytes) | 72 | 72 | 73 | 73 |
| Timer Module(s) | TMR0 | TMR0 | TMR0 | TMR0 |
| I/O Pins | 20 | 20 | 12 | 12 |
| Number of Instructions | 33 | 33 | 33 | 33 |
| Packages | 28-pin DIP, SOIC; <br> $28-p i n ~ S S O P ~$ | 28-pin DIP, SOIC; <br> $28-p i n ~ S S O P ~$ | 18-pin DIP, SOIC; <br> 20-pin SSOP | 18-pin DIP, SOIC; <br> $20-p i n ~ S S O P ~$ |
| All PIC ${ }^{\circledR}$ Family devices have Power-on Reset, selectable Watchdog Timer, selectable Code Protect and high <br> I/O current capability. |  |  |  |  |

### 2.0 PIC16C5X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC16C5X Product Identification System at the back of this data sheet to specify the correct part number.
For the PIC16C5X family of devices, there are four device types, as indicated in the device number:

1. C, as in PIC16C54C. These devices have EPROM program memory and operate over the standard voltage range.
2. LC, as in PIC16LC54A. These devices have EPROM program memory and operate over an extended voltage range.
3. CR, as in PIC16CR54A. These devices have ROM program memory and operate over the standard voltage range.
4. LCR, as in PIC16LCR54A. These devices have ROM program memory and operate over an extended voltage range.

### 2.1 UV Erasable Devices (EPROM)

The UV erasable versions offered in CERDIP packages, are optimal for prototype development and pilot programs.
UV erasable devices can be programmed for any of the four oscillator configurations. Microchip's PICSTART ${ }^{\circledR}$ Plus ${ }^{(1)}$ and PRO MATE ${ }^{\circledR}$ programmers both support programming of the PIC16C5X. Third party programmers also are available. Refer to the Third Party Guide (DS00104) for a list of sources.

### 2.2 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers expecting frequent code changes and updates, or small volume applications.
The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must be programmed.

## Note 1: PIC16LC54C and PIC16C54A devices

 require OSC2 not to be connected while programming with PICSTART ${ }^{\circledR}$ Plus programmer.
### 2.3 Quick-Turnaround-Production (QTP) Devices

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration bit options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

### 2.4 Serialized Quick-TurnaroundProduction (SQTP ${ }^{\text {SM }}$ ) Devices

Microchip offers the unique programming service where a few user defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential. The devices are identical to the OTP devices but with all EPROM locations and configuration bit options already programmed by the factory.
Serial programming allows each device to have a unique number which can serve as an entry code, password or ID number.

### 2.5 Read Only Memory (ROM) Devices

Microchip offers masked ROM versions of several of the highest volume parts, giving the customer a low cost option for high volume, mature products.

NOTES:

### 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16C5X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16C5X uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8 -bit wide data word. Instruction opcodes are 12 bits wide making it possible to have all single word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A twostage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle except for program branches.
The PIC16C54/CR54 and PIC16C55 address $512 \times 12$ of program memory, the PIC16C56/CR56 address $1 \mathrm{~K} \times 12$ of program memory, and the PIC16C57/CR57 and PIC16C58/CR58 address $2 \mathrm{~K} \times 12$ of program memory. All program memory is internal.
The PIC16C5X can directly or indirectly address its register files and data memory. All special function registers including the program counter are mapped in the data memory. The PIC16C5X has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16C5X simple yet efficient. In addition, the learning curve is reduced significantly.

The PIC16C5X device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.
The ALU is 8 bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.
The W register is an 8-bit working register used for ALU operations. It is not an addressable register.
Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The $C$ and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with the corresponding device pins described in Table 3-1 (for PIC16C54/56/58) and Table 3-2 (for PIC16C55/ 57).

FIGURE 3-1: PIC16C5X SERIES BLOCK DIAGRAM


TABLE 3-1: PINOUT DESCRIPTION - PIC16C54, PIC16CR54, PIC16C56, PIC16CR56, PIC16C58, PIC16CR58

| Pin Name | Pin Number |  |  | $\begin{gathered} \text { Pin } \\ \text { Type } \\ \hline \end{gathered}$ | Buffer Type | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DIP | SOIC | SSOP |  |  |  |
| RA0 | 17 | 17 | 19 | I/O | TTL | Bi-directional I/O port |
| RA1 | 18 | 18 | 20 | I/O | TTL |  |
| RA2 | 1 | 1 | 1 | I/O | TTL |  |
| RA3 | 2 | 2 | 2 | I/O | TTL |  |
| RB0 | 6 | 6 | 7 | I/O | TTL | Bi-directional I/O port |
| RB1 | 7 | 7 | 8 | I/O | TTL |  |
| RB2 | 8 | 8 | 9 | I/O | TTL |  |
| RB3 | 9 | 9 | 10 | I/O | TTL |  |
| RB4 | 10 | 10 | 11 | I/O | TTL |  |
| RB5 | 11 | 11 | 12 | I/O | TTL |  |
| RB6 | 12 | 12 | 13 | I/O | TTL |  |
| RB7 | 13 | 13 | 14 | I/O | TTL |  |
| T0CKI | 3 | 3 | 3 | 1 | ST | Clock input to Timer0. Must be tied to Vss or Vdd, if not in use, to reduce current consumption. |
| $\overline{\mathrm{MCLR}}$ /VPP | 4 | 4 | 4 | 1 | ST | Master clear (RESET) input/programming voltage input. This pin is an active low RESET to the device. Voltage on the $\overline{M C L R} /$ VPP pin must not exceed VDD to avoid unintended entering of Programming mode. |
| OSC1/CLKIN | 16 | 16 | 18 | 1 | ST | Oscillator crystal input/external clock source input. |
| OSC2/CLKOUT | 15 | 15 | 17 | O | - | Oscillator crystal output. Connects to crystal or resonator in crystal Oscillator mode. In RC mode, OSC2 pin outputs CLKOUT, which has $1 / 4$ the frequency of OSC1 and denotes the instruction cycle rate. |
| VDD | 14 | 14 | 15,16 | P | - | Positive supply for logic and I/O pins. |
| Vss | 5 | 5 | 5,6 | P | - | Ground reference for logic and I/O pins. |

Legend: I input, O = output, I/O = input/output, P = power, $-=$ Not Used, TTL = TTL input, ST = Schmitt Trigger input

TABLE 3-2: PINOUT DESCRIPTION - PIC16C55, PIC16C57, PIC16CR57

| Pin Name | Pin Number |  |  | Pin <br> Type | Buffer Type | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DIP | SOIC | SSOP |  |  |  |
| RA0 | 6 | 6 | 5 | I/O | TTL | Bi-directional I/O port |
| RA1 | 7 | 7 | 6 | I/O | TTL |  |
| RA2 | 8 | 8 | 7 | I/O | TTL |  |
| RA3 | 9 | 9 | 8 | I/O | TTL |  |
| RB0 | 10 | 10 | 9 | I/O | TTL | Bi-directional I/O port |
| RB1 | 11 | 11 | 10 | I/O | TTL |  |
| RB2 | 12 | 12 | 11 | I/O | TTL |  |
| RB3 | 13 | 13 | 12 | I/O | TTL |  |
| RB4 | 14 | 14 | 13 | I/O | TTL |  |
| RB5 | 15 | 15 | 15 | I/O | TTL |  |
| RB6 | 16 | 16 | 16 | I/O | TTL |  |
| RB7 | 17 | 17 | 17 | I/O | TTL |  |
| RC0 | 18 | 18 | 18 | I/O | TTL | Bi-directional I/O port |
| RC1 | 19 | 19 | 19 | I/O | TTL |  |
| RC2 | 20 | 20 | 20 | I/O | TTL |  |
| RC3 | 21 | 21 | 21 | I/O | TTL |  |
| RC4 | 22 | 22 | 22 | I/O | TTL |  |
| RC5 | 23 | 23 | 23 | I/O | TTL |  |
| RC6 | 24 | 24 | 24 | I/O | TTL |  |
| RC7 | 25 | 25 | 25 | I/O | TTL |  |
| TOCKI | 1 | 1 | 2 | I | ST | Clock input to Timer0. Must be tied to Vss or VdD, if not in use, to reduce current consumption. |
| $\overline{\mathrm{MCLR}}$ | 28 | 28 | 28 | 1 | ST | Master clear (RESET) input. This pin is an active low RESET to the device. |
| OSC1/CLKIN | 27 | 27 | 27 | 1 | ST | Oscillator crystal input/external clock source input. |
| OSC2/CLKOUT | 26 | 26 | 26 | O | - | Oscillator crystal output. Connects to crystal or resonator in crystal Oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has $1 / 4$ the frequency of OSC1, and denotes the instruction cycle rate. |
| VDD | 2 | 2 | 3,4 | P | - | Positive supply for logic and I/O pins. |
| Vss | 4 | 4 | 1,14 | P | - | Ground reference for logic and I/O pins. |
| N/C | 3,5 | 3,5 | - | - | - | Unused, do not connect. |

Legend: I = input, O = output, I/O = input/output, $\mathrm{P}=$ power, $-=$ Not Used, TTL = TTL input, ST = Schmitt Trigger input

### 3.1 Clocking Scheme/Instruction Cycle

The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the program counter is incremented every Q1 and the instruction is fetched from program memory and latched into the instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 3-2 and Example 3-1.

### 3.2 Instruction Flow/Pipelining

An Instruction Cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 3-1).
A fetch cycle begins with the program counter (PC) incrementing in Q1.
In the execution cycle, the fetched instruction is latched into the Instruction Register in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

FIGURE 3-2: CLOCKIINSTRUCTION CYCLE


## EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW



All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline, while the new instruction is being fetched and then executed.

NOTES:

### 4.0 OSCILLATOR CONFIGURATIONS

### 4.1 Oscillator Types

PIC16C5Xs can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1:FOSC0) to select one of these four modes:

| 1. | LP: | Low Power Crystal |
| :--- | :--- | :--- |
| 2. | XT: | Crystal/Resonator |
| 3. | HS: | High Speed Crystal/Resonator |
| 4. | RC: | Resistor/Capacitor |

Note: Not all oscillator selections available for all parts. See Section 9.1.

### 4.2 Crystal Oscillator/Ceramic Resonators

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 4-1). The PIC16C5X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source drive the OSC1/CLKIN pin (Figure 4-2).

FIGURE 4-1: CRYSTALICERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION)


Note 1: See Capacitor Selection tables for recommended values of C 1 and C 2 .
2: A series resistor (RS) may be required for AT strip cut crystals.
3: RF varies with the Oscillator mode chosen (approx. value $=10 \mathrm{M} \Omega$ ).

FIGURE 4-2: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)


TABLE 4-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS PIC16C5X, PIC16CR5X

| Osc <br> Type | Resonator <br> Freq | Cap. Range <br> C1 | Cap. Range <br> C2 |
| :---: | :---: | :---: | :---: |
| XT | 455 kHz | $68-100 \mathrm{pF}$ | $68-100 \mathrm{pF}$ |
|  | 2.0 MHz | $15-33 \mathrm{pF}$ | $15-33 \mathrm{pF}$ |
|  | 4.0 MHz | $10-22 \mathrm{pF}$ | $10-22 \mathrm{pF}$ |
| HS | 8.0 MHz | $10-22 \mathrm{pF}$ | $10-22 \mathrm{pF}$ |
|  | 16.0 MHz | 10 pF | 10 pF |

These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

TABLE 4-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR PIC16C5X, PIC16CR5X

| Osc <br> Type | Crystal <br> Freq | Cap.Range <br> C1 | Cap. Range <br> C2 |
| :---: | :---: | :---: | :---: |
| LP | $32 \mathrm{kHz}^{(\mathbf{1})}$ | 15 pF | 15 pF |
| XT | 100 kHz | $15-30 \mathrm{pF}$ | $200-300 \mathrm{pF}$ |
|  | 200 kHz | $15-30 \mathrm{pF}$ | $100-200 \mathrm{pF}$ |
|  | 455 kHz | $15-30 \mathrm{pF}$ | $15-100 \mathrm{pF}$ |
|  | 1 MHz | $15-30 \mathrm{pF}$ | $15-30 \mathrm{pF}$ |
|  | 2 MHz | 15 pF | 15 pF |
|  | 4 MHz | 15 pF | 15 pF |
| HS | 4 MHz | 15 pF | 15 pF |
|  | 8 MHz | 15 pF | 15 pF |
|  | 20 MHz | 15 pF | 15 pF |

Note 1: For VDD $>4.5 \mathrm{~V}, \mathrm{C} 1=\mathrm{C} 2 \approx 30 \mathrm{pF}$ is recommended.
These values are for design guidance only. Rs may be required in HS mode as well as XT mode to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.

Note: If you change from this device to another device, please verify oscillator characteristics in your application.

## PIC16C5X

### 4.3 External Crystal Oscillator Circuit

Either a prepackaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Prepackaged oscillators provide a wide operating range and better stability. A welldesigned crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with parallel resonance, or one with series resonance.

Figure 4-3 shows an implementation example of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The $4.7 \mathrm{k} \Omega$ resistor provides the negative feedback for stability. The $10 \mathrm{k} \Omega$ potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs.

FIGURE 4-3: EXAMPLE OF EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT (USING XT, HS OR LP OSCILLATOR MODE)


Figure $4-4$ shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180degree phase shift in a series resonant oscillator circuit. The $330 \mathrm{k} \Omega$ resistors provide the negative feedback to bias the inverters in their linear region.

FIGURE 4-4: EXAMPLE OF EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT (USING XT, HS OR LP OSCILLATOR MODE)


### 4.4 RC Oscillator

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external $R$ and $C$ components used.

Figure 4-5 shows how the R/C combination is connected to the PIC16C5X. For Rext values below $2.2 \mathrm{k} \Omega$, the oscillator operation may become unstable, or stop completely. For very high REXt values (e.g., $1 \mathrm{M} \Omega$ ) the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping RExt between $3 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$.
Although the oscillator will operate with no external capacitor (СЕХт $=0 \mathrm{pF}$ ), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.
The Electrical Specifications sections show RC frequency variation from part to part due to normal process variation. The variation is larger for larger $R$ (since leakage current variation will affect $R C$ frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).
Also, see the Electrical Specifications sections for variation of oscillator frequency due to VDD for given RExt/ CEXt values as well as frequency variation due to operating temperature for given $\mathrm{R}, \mathrm{C}$, and VDD values.

The oscillator frequency, divided by 4 , is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic.

FIGURE 4-5: RC OSCILLATOR MODE


Note: If you change from this device to another device, please verify oscillator characteristics in your application.

NOTES:

### 5.0 RESET

PIC16C5X devices may be RESET in one of the following ways:

- Power-On Reset (POR)
- $\overline{M C L R}$ Reset (normal operation)
- $\overline{M C L R}$ Wake-up Reset (from SLEEP)
- WDT Reset (normal operation)
- WDT Wake-up Reset (from SLEEP)

Table 5-1 shows these RESET conditions for the PCL and STATUS registers.
Some registers are not affected in any RESET condition. Their status is unknown on POR and unchanged in any other RESET. Most other registers are reset to a "RESET state" on Power-On Reset (POR), MCLR or WDT Reset. A $\overline{M C L R}$ or WDT wake-up from SLEEP also results in a device RESET, and not a continuation of operation before SLEEP.

The $\overline{\text { TO }}$ and $\overline{\text { PD }}$ bits (STATUS $<4: 3>$ ) are set or cleared depending on the different RESET conditions (Table 51). These bits may be used to determine the nature of the RESET.

Table 5-3 lists a full description of RESET states of all registers. Figure 5-1 shows a simplified block diagram of the On-chip Reset circuit.

TABLE 5-1: STATUS BITS AND THEIR SIGNIFICANCE

| Condition | $\overline{\text { TO }}$ | $\overline{\text { PD }}$ |
| :--- | :---: | :---: |
| Power-On Reset | 1 | 1 |
| $\overline{\text { MCLR }}$ Reset (normal operation) | u | u |
| $\overline{\text { MCLR }}$ Wake-up (from SLEEP) | 1 | 0 |
| WDT Reset (normal operation) | 0 | 1 |
| WDT Wake-up (from SLEEP) | 0 | 0 |

Legend: $u=$ unchanged, $x=$ unknown, $-=$ unimplemented read as ' 0 '.
TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH RESET

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit $\mathbf{1}$ | Bit 0 | Value on <br> POR | Value on <br> MCLR and <br> WDT Reset <br> 03 h <br> STATUS PA 2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PA1 | PA0 | $\overline{T O}$ | $\overline{\mathrm{PD}}$ | Z | DC | C | 0001 1xxx | 000q quuu |  |  |  |

Legend: $\quad u=$ unchanged, $x=$ unknown, $q=$ see Table 5-1 for possible values.

## PIC16C5X

TABLE 5-3: RESET CONDITIONS FOR ALL REGISTERS

| Register | Address | Power-On Reset | $\overline{\text { MCLR }}$ or WDT Reset |
| :---: | :---: | :---: | :---: |
| W | N/A | xxxx xxxx | uuuu uuuu |
| TRIS | N/A | 11111111 | 11111111 |
| OPTION | N/A | --11 1111 | --11 1111 |
| INDF | 00h | xxxx xxxx | uuuu uuun |
| TMR0 | 01h | xxxx xxxx | uuuu uuun |
| PCL | 02h | 11111111 | 11111111 |
| STATUS | 03h | 0001 1xxx | 000q quuu |
| FSR ${ }^{(1)}$ | 04h | 1xxx xxxx | 1uuu uuuu |
| PORTA | 05h | ---- $x x x x$ | ---- uuuu |
| PORTB | 06h | xxxx xxxx | uuuu uuun |
| PORTC ${ }^{(2)}$ | 07h | Xxxx xxxx | uuuu uuun |
| General Purpose Register Files | 07-7Fh | xxxx $x x x x$ | uuuu uuun |

Legend: $x=$ unknown $u=$ unchanged $-=$ unimplemented, read as '0' $\mathrm{q}=$ see tables in Table 5-1 for possible values.
Note 1: These values are valid for PIC16C57/CR57/C58/CR58. For the PIC16C54/CR54/C55/C56/CR56, the value on RESET is $111 x$ xxxx and for $\overline{M C L R}$ and WDT Reset, the value is 111 uuuu.
2: General purpose register file on PIC16C54/CR54/C56/CR56/C58/CR58.
FIGURE 5-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT


### 5.1 Power-On Reset (POR)

The PIC16C5X family incorporates on-chip Power-On Reset (POR) circuitry which provides an internal chip RESET for most power-up situations. To use this feature, the user merely ties the $\overline{M C L R} / V P P$ pin to VDD. A simplified block diagram of the on-chip Power-On Reset circuit is shown in Figure 5-1.
The Power-On Reset circuit and the Device Reset Timer (Section 5.2) circuit are closely related. On power-up, the RESET latch is set and the DRT is RESET. The DRT timer begins counting once it detects $\overline{M C L R}$ to be high. After the time-out period, which is typically 18 ms , it will RESET the reset latch and thus end the on-chip RESET signal.
A power-up example where $\overline{M C L R}$ is not tied to VDD is shown in Figure 5-3. VDD is allowed to rise and stabilize before bringing $\overline{M C L R}$ high. The chip will actually come out of reset TDRT msec after $\overline{M C L R}$ goes high.
In Figure 5-4, the on-chip Power-On Reset feature is being used ( $\overline{M C L R}$ and VDD are tied together). The VDD is stable before the start-up timer times out and there is no problem in getting a proper RESET. However, Figure 5-5 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses a high on the $\overline{M C L R} /$ VPP pin, and when the $\overline{M C L R} / V P P$ pin (and VDD) actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD ( min ) value and the chip is, therefore, not guaranteed to function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 5-2).

Note: When the device starts normal operation (exits the RESET condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met.

For more information on PIC16C5X POR, see PowerUp Considerations - AN522 in the Embedded Control Handbook.
The POR circuit does not produce an internal RESET when VDD declines.

FIGURE 5-2: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP)


- External Power-On Reset circuit is required only if VDD power-up is too slow. The diode D helps discharge the capacitor quickly when VDD powers down.
- $R<40 \mathrm{k} \Omega$ is recommended to make sure that voltage drop across R does not violate the device electrical specification.
- R1 $=100 \Omega$ to $1 \mathrm{k} \Omega$ will limit any current flowing into $\overline{M C L R}$ from external capacitor C in the event of $\overline{M C L R}$ pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).


## PIC16C5X

FIGURE 5-3: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD)


FIGURE 5-4: TIME-OUT SEQUENCE ON POWER-UP ( $\overline{M C L R}$ TIED TO VDD): FAST VDD RISE TIME


FIGURE 5-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME
INTERNAL POR

### 5.2 Device Reset Timer (DRT)

The Device Reset Timer (DRT) provides an 18 ms nominal time-out on RESET regardless of Oscillator mode used. The DRT operates on an internal RC oscillator. The processor is kept in RESET as long as the DRT is active. The DRT delay allows VDD to rise above VDD min., and for the oscillator to stabilize.
Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a RESET condition for approximately 18 ms after the voltage on the $\overline{M C L R} /$ VPP pin has reached a logic high $(\mathrm{V} \mathbf{I H})$ level. Thus, external RC networks connected to the $\overline{M C L R}$ input are not required in most cases, allowing for savings in cost-sensitive and/or space restricted applications.

The Device Reset time delay will vary from chip to chip due to VDD, temperature, and process variation. See AC parameters for details.
The DRT will also be triggered upon a Watchdog Timer time-out. This is particularly important for applications using the WDT to wake the PIC16C5X from SLEEP mode automatically.

### 5.3 Reset on Brown-Out

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be RESET in the event of a brown-out.
To RESET PIC16C5X devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 5-6, Figure 5-7 and Figure 58.

FIGURE 5-6: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1


FIGURE 5-7: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2


This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when Vdd is below a certain level such that:

$$
\mathrm{VDD} \cdot \frac{\mathrm{R} 1}{\mathrm{R} 1+\mathrm{R} 2}=0.7 \mathrm{~V}
$$

FIGURE 5-8: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3


This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both "active high and active low" RESET pins. There are 7 different trip point selections to accommodate 5 V and 3 V systems.

NOTES:

### 6.0 MEMORY ORGANIZATION

PIC16C5X memory is organized into program memory and data memory. For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one or two STATUS Register bits. For devices with a data memory register file of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Selection Register (FSR).

### 6.1 Program Memory Organization

The PIC16C54, PIC16CR54 and PIC16C55 have a 9bit Program Counter (PC) capable of addressing a 512 x 12 program memory space (Figure 6-1). The PIC16C56 and PIC16CR56 have a 10-bit Program Counter (PC) capable of addressing a $1 \mathrm{~K} \times 12$ program memory space (Figure 6-2). The PIC16CR57, PIC16C58 and PIC16CR58 have an 11-bit Program Counter capable of addressing a $2 \mathrm{~K} \times 12$ program memory space (Figure 6-3). Accessing a location above the physically implemented address will cause a wraparound.
A NOP at the RESET vector location will cause a restart at location 000h. The RESET vector for the PIC16C54, PIC16CR54 and PIC16C55 is at 1FFh. The RESET vector for the PIC16C56 and PIC16CR56 is at 3FFh. The RESET vector for the PIC16C57, PIC16CR57, PIC16C58, and PIC16CR58 is at 7FFh. See Section 6.5 for additional information using CALL and GOTO instructions.

FIGURE 6-1: PIC16C54/CR54/C55 PROGRAM MEMORY MAP AND STACK


FIGURE 6-2: PIC16C56/CR56
PROGRAM MEMORY MAP
AND STACK


FIGURE 6-3: PIC16C57/CR57/C58/ CR58 PROGRAM MEMORY MAP AND STACK


## PIC16C5X

### 6.2 Data Memory Organization

Data memory is composed of registers, or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers and General Purpose Registers.
The Special Function Registers include the TMR0 register, the Program Counter (PC), the Status Register, the I/O registers (ports) and the File Select Register (FSR). In addition, Special Purpose Registers are used to control the I/O port configuration and prescaler options.
The General Purpose Registers are used for data and control information under command of the instructions.
For the PIC16C54, PIC16CR54, PIC16C56 and PIC16CR56, the register file is composed of 7 Special Function Registers and 25 General Purpose Registers (Figure 6-4).
For the PIC16C55, the register file is composed of 8 Special Function Registers and 24 General Purpose Registers.
For the PIC16C57 and PIC16CR57, the register file is composed of 8 Special Function Registers, 24 General Purpose Registers and up to 48 additional General Purpose Registers that may be addressed using a banking scheme (Figure 6-5).
For the PIC16C58 and PIC16CR58, the register file is composed of 7 Special Function Registers, 25 General Purpose Registers and up to 48 additional General Purpose Registers that may be addressed using a banking scheme (Figure 6-6).

### 6.2.1 GENERAL PURPOSE REGISTER FILE

The register file is accessed either directly or indirectly through the File Select Register (FSR). The FSR Register is described in Section 6.7.

FIGURE 6-4: PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56 REGISTER FILE MAP


Note 1: Not a physical register. See Section 6.7.
2: PIC16C55 only, in all other devices this is implemented as a a general purpose register.

FIGURE 6-5: PIC16C57/CR57 REGISTER FILE MAP

| FSR<6:5> | 00 | 01 | 10 |  | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| File Address |  |  |  |  |  |
| 00h | INDF ${ }^{(1)}$ | 20h | ${ }^{1} 40 \mathrm{~h}$ | ${ }^{1} 60 \mathrm{~h}$ |  |
| 01h | TMR0 |  |  | $\mid$ |  |
| 02h | PCL |  |  |  |  |
| 03h | STATUS |  |  |  |  |
| 04h | FSR |  | dresses map back' to |  |  |
| 05h | PORTA |  | dresses in Bank 0. |  |  |
| 06h | PORTB |  |  |  |  |
| 07h | PORTC |  |  |  |  |
| 08h | General |  |  |  |  |
|  | Purpose Registers |  | $\left.\right\|_{4 F}$ | 6Fh |  |
| 0Fh |  |  | 4Fh |  |  |
| 10h |  | 30h | 50h | 70h |  |
|  | General | General | General |  | General |
|  | Purpose | Purpose | Purpose |  | Purpose |
|  | Registers | Registers | Registers |  | Registers |
| 1Fh |  | 3Fh | 5Fh | 7Fh |  |
|  | Bank 0 | Bank 1 | Bank 2 |  | Bank 3 |

Note 1: Not a physical register. See Section 6.7.

FIGURE 6-6: PIC16C58/CR58 REGISTER FILE MAP

| $\qquad$ |  | 01 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |
| 1 00h | INDF( ${ }^{(1)}$ | $20 h$ | 40h | 60h |
| V 01h | TMRO |  |  | \| |
| 02h | PCL |  |  | 1 |
| 03h | STATUS |  |  |  |
| 04h | FSR |  | 'resses map back ${ }^{\prime}$ to |  |
| 05h | PORTA |  | dresses in Bank 0. |  |
| $\begin{aligned} & \text { 06h } \\ & \text { 07h } \end{aligned}$ | PORTB |  |  |  |
|  | General <br> Purpose <br> Registers |  |  |  |
| 10h |  |  | 4Fh | 6Fh |
|  |  | 30h | 50h | 70h |
|  | General | General | General | General |
|  | Purpose | Purpose | Purpose | Purpose |
|  | Registers | Registers | Registers | Registers |
| 1Fh |  | 3Fh | 5Fh | 7Fh |
|  | Bank 0 | Bank 1 | Bank 2 | Bank 3 |

Note 1: Not a physical register. See Section 6.7.

## PIC16C5X

### 6.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral functions to control the operation of the device (Table 6-1).
The Special Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

TABLE 6-1: SPECIAL FUNCTION REGISTER SUMMARY

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on Power-on Reset | Details on Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N/A | TRIS | I/O Control Registers (TRISA, TRISB, TRISC) |  |  |  |  |  |  |  | 11111111 | 35 |
| N/A | OPTION | Contains control bits to configure Timer0 and Timer0/WDT prescaler |  |  |  |  |  |  |  | --11 1111 | 30 |
| 00h | INDF | Uses contents of FSR to address data memory (not a physical register) |  |  |  |  |  |  |  | xxxx xxxx | 32 |
| 01h | TMR0 | Timer0 Module Register |  |  |  |  |  |  |  | xxxx xxxx | 38 |
| $02 h^{(1)}$ | PCL | Low order 8 bits of PC |  |  |  |  |  |  |  | 11111111 | 31 |
| 03h | STATUS | PA2 | PA1 | PAO | $\overline{\mathrm{TO}}$ | $\overline{\mathrm{PD}}$ | Z | DC | C | 0001 1xxx | 29 |
| 04h | FSR | Indirect data memory address pointer |  |  |  |  |  |  |  | 1xxx xxxx ${ }^{(3)}$ | 32 |
| 05h | PORTA | - | - | - | - | RA3 | RA2 | RA1 | RA0 | ---- $x x x x$ | 35 |
| 06h | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx xxxx | 35 |
| 07h ${ }^{(2)}$ | PORTC | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | Xxxx Xxxx | 35 |

Legend: $x=$ unknown, $u=$ unchanged, $-=$ unimplemented, read as '0' (if applicable). Shaded cells = unimplemented or unused
Note 1: The upper byte of the Program Counter is not directly accessible. See Section 6.5 for an explanation of how to access these bits.
2: File address 07h is a General Purpose Register on the PIC16C54, PIC16CR54, PIC16C56, PIC16CR56, PIC16C58 and PIC16CR58.
3: These values are valid for PIC16C57/CR57/C58/CR58. For the PIC16C54/CR54/C55/C56/CR56, the value on RESET is $111 \times$ xxxx and for $\overline{M C L R}$ and WDT Reset, the value is $111 u$ uuuu.

### 6.3 STATUS Register

This register contains the arithmetic status of the ALU, the RESET status and the page preselect bits for program memories larger than 512 words.
The STATUS Register can be the destination for any instruction, as with any other register. If the STATUS Register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the $\overline{\mathrm{TO}}$ and $\overline{\mathrm{PD}}$ bits are not
writable. Therefore, the result of an instruction with the STATUS Register as destination may be different than intended.
For example, CLRF STATUS will clear the upper three bits and set the $Z$ bit. This leaves the STATUS Register as 000 u uluu (where $u=$ unchanged).
It is recommended, therefore, that only BCF, BSF and MOVWF instructions be used to alter the STATUS Register because these instructions do not affect the Z, DC or $C$ bits from the STATUS Register. For other instructions which do affect STATUS Bits, see Section 10.0, Instruction Set Summary.

## REGISTER 6-1: STATUS REGISTER (ADDRESS: 03h)

| $R / W-0$ | $R / W-0$ | $R / W-0$ | $R-1$ | $R-1$ | $R / W-x$ | $R / W-x$ | $R / W-x$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PA2 | PA1 | PAO | $\overline{T O}$ | $\overline{\mathrm{PD}}$ | $Z$ | DC | C |

bit 7: PA2: This bit unused at this time.
Use of the PA2 bit as a general purpose read/write bit is not recommended, since this may affect upward compatibility with future products.
bit 6-5: PA<1:0>: Program page preselect bits (PIC16C56/CR56)(PIC16C57/CR57)(PIC16C58/CR58)
00 = Page 0 (000h - 1FFh) - PIC16C56/CR56, PIC16C57/CR57, PIC16C58/CR58
01 = Page 1 (200h - 3FFh) - PIC16C56/CR56, PIC16C57/CR57, PIC16C58/CR58
10 = Page 2 (400h - 5FFh) - PIC16C57/CR57, PIC16C58/CR58
11 = Page 3 (600h - 7FFh) - PIC16C57/CR57, PIC16C58/CR58
Each page is 512 words.
Using the $\mathrm{PA}<1: 0>$ bits as general purpose read/write bits in devices which do not use them for program page preselect is not recommended since this may affect upward compatibility with future products.
bit 4: $\overline{\text { TO: }}$ Time-out bit
1 = After power-up, CLRWDT instruction, or SLEEP instruction
0 = A WDT time-out occurred
bit 3: $\quad \overline{\text { PD }}$ : Power-down bit
1 = After power-up or by the CLRWDT instruction
$0=$ By execution of the SLEEP instruction
bit 2: Z: Zero bit
1 = The result of an arithmetic or logic operation is zero
$0=$ The result of an arithmetic or logic operation is not zero
bit 1: DC: Digit carry/borrow bit (for ADDWF and SUBWF instructions)
ADDWF
1 = A carry from the 4th low order bit of the result occurred
0 = A carry from the 4th low order bit of the result did not occur SUBWF
1 = A borrow from the 4th low order bit of the result did not occur $0=$ A borrow from the 4th low order bit of the result occurred
bit 0: C: Carry/borrow bit (for ADDWF, SUBWF and RRF, RLF instructions)

| ADDWF | SUBWF | RRF or RLF |
| :--- | :--- | :--- |
| $1=$ A carry occurred | $1=$ A borrow did not occur | Loaded with LSb or MSb, respectively |
| $0=$ A carry did not occur | $0=$ A borrow occurred |  |

Legend:

| $\mathrm{R}=$ Readable bit | $\mathrm{W}=$ Writable bit | $\mathrm{U}=$ Unimplemented bit, read as ' 0 ' |
| :--- | :--- | :--- |
| $-\mathrm{n}=$ Value at POR | $1=$ bit is set | $0=$ bit is cleared |
| $\mathrm{x}=$ bit is unknown |  |  |

## PIC16C5X

### 6.4 OPTION Register

The OPTION Register is a 6-bit wide, write-only register which contains various control bits to configure the Timer0/WDT prescaler and Timer0.
By executing the option instruction, the contents of the W Register will be transferred to the OPTION Register. A RESET sets the OPTION<5:0> bits.

## REGISTER 6-2: OPTION REGISTER

| U-0 | U-0 | W-1 | W-1 | W-1 | W-1 | W-1 | W-1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | TOCS | TOSE | PSA | PS2 | PS1 | PS0 |
| bit 7 |  |  |  |  |  |  |  |

bit 7-6: Unimplemented: Read as ' 0 '
bit 5: TOCS: Timer0 clock source select bit
1 = Transition on TOCKI pin
0 = Internal instruction cycle clock (CLKOUT)
bit 4: TOSE: Timer0 source edge select bit
1 = Increment on high-to-low transition on TOCKI pin
0 = Increment on low-to-high transition on TOCKI pin
bit 3: PSA: Prescaler assignment bit
1 = Prescaler assigned to the WDT
$0=$ Prescaler assigned to Timer0
bit 2-0: $\quad \mathbf{P S}<\mathbf{2 : 0}$ : Prescaler rate select bits

| Bit Value | Timer0 Rate | WDT Rate |
| :---: | :---: | :---: |
| 000 | $1: 2$ | $1: 1$ |
| 001 | $1: 4$ | $1: 2$ |
| 010 | $1: 8$ | $1: 4$ |
| 011 | $1: 16$ | $1: 8$ |
| 100 | $1: 32$ | $1: 16$ |
| 101 | $1: 64$ | $1: 32$ |
| 110 | $1: 128$ | $1: 64$ |
| 111 | $1: 256$ | $1: 128$ |

## Legend:

| $R=$ Readable bit | W = Writable bit | $U=$ Unimplemented bit, read as ' 0 ' |
| :--- | :--- | :--- |
| $-n=$ Value at POR | $1=$ bit is set | $0=$ bit is cleared |$\quad x=$ bit is unknown

### 6.5 Program Counter

As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one, every instruction cycle, unless an instruction changes the PC.
For a GOTO instruction, bits 8:0 of the PC are provided by the GOTO instruction word. The PC Latch (PCL) is mapped to $\mathrm{PC}<7: 0>$ (Figure 6-7, Figure 6-8 and Figure 6-9).
For the PIC16C56, PIC16CR56, PIC16C57, PIC16CR57, PIC16C58 and PIC16CR58, a page number must be supplied as well. Bit5 and bit6 of the STATUS Register provide page information to bit9 and bit10 of the PC (Figure 6-8 and Figure 6-9).

For a CALL instruction, or any instruction where the PCL is the destination, bits 7:0 of the PC again are provided by the instruction word. However, $\mathrm{PC}<8>$ does not come from the instruction word, but is always cleared (Figure 6-7 and Figure 6-8).
Instructions where the PCL is the destination, or modify PCL instructions, include MOVWF PCL, ADDWF PCL, and BSF PCL, 5.
For the PIC16C56, PIC16CR56, PIC16C57, PIC16CR57, PIC16C58 and PIC16CR58, a page number again must be supplied. Bit5 and bit6 of the STATUS Register provide page information to bit9 and bit10 of the PC (Figure 6-8 and Figure 6-9).

Note: Because $\mathrm{PC}<8>$ is cleared in the CALL instruction, or any modify PCL instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page ( 512 words long).

FIGURE 6-7: LOADING OF PC BRANCH INSTRUCTIONS - PIC16C54, PIC16CR54, PIC16C55

## GOTO Instruction

PC


CALL or Modify PCL Instruction


FIGURE 6-8: LOADING OF PC BRANCH INSTRUCTIONS - PIC16C56/PIC16CR56

## GOTO Instruction



STATUS

CALL or Modify PCL Instruction


FIGURE 6-9: LOADING OF PC
BRANCH INSTRUCTIONS

- PIC16C57IPIC16CR57, AND PIC16C58I PIC16CR58


## GOTO Instruction



STATUS

CALL or Modify PCL Instruction


### 6.5.1 PAGING CONSIDERATIONS PIC16C56/CR56, PIC16C57/CR57 AND PIC16C58/CR58

If the Program Counter is pointing to the last address of a selected memory page, when it increments it will cause the program to continue in the next higher page. However, the page preselect bits in the STATUS Register will not be updated. Therefore, the next Goto, CALL or modify PCL instruction will send the program to the page specified by the page preselect bits (PAO or $\mathrm{PA}<1: 0>$ ).
For example, a NOP at location 1FFh (page 0) increments the PC to 200h (page 1). A GOTO xxx at 200h will return the program to address $x x h$ on page 0 (assuming that PA<1:0> are clear).
To prevent this, the page preselect bits must be updated under program control.

### 6.5.2 EFFECTS OF RESET

The Program Counter is set upon a RESET, which means that the PC addresses the last location in the last page (i.e., the RESET vector).
The STATUS Register page preselect bits are cleared upon a RESET, which means that page 0 is preselected.
Therefore, upon a RESET, a GOTO instruction at the RESET vector location will automatically cause the program to jump to page 0 .

### 6.6 Stack

PIC16C5X devices have a 10-bit or 11-bit wide, twolevel hardware push/pop stack.
A CALL instruction will push the current value of stack 1 into stack 2 and then push the current program counter value, incremented by one, into stack level 1. If more than two sequential CALL's are executed, only the most recent two return addresses are stored.
A RETLW instruction will pop the contents of stack level 1 into the program counter and then copy stack level 2 contents into level 1. If more than two sequential RETLW's are executed, the stack will be filled with the address previously stored in level 2. Note that the W Register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.
For the RETLW instruction, the PC is loaded with the Top of Stack (TOS) contents. All of the devices covered in this data sheet have a two-level stack. The stack has the same bit width as the device PC, therefore, paging is not an issue when returning from a subroutine.

### 6.7 Indirect Data Addressing; INDF and FSR Registers

The INDF Register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR Register (FSR is a pointer). This is indirect addressing.

## EXAMPLE 6-1: INDIRECT ADDRESSING

- Register file 08 contains the value 10 h
- Register file 09 contains the value 0Ah
- Load the value 08 into the FSR Register
- A read of the INDF Register will return the value of 10h
- Increment the value of the FSR Register by one (FSR = 09h)
- A read of the INDF register now will return the value of OAh.
Reading INDF itself indirectly ( $\mathrm{FSR}=0$ ) will produce 00h. Writing to the INDF Register indirectly results in a no-operation (although STATUS bits may be affected).
A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 6-2.

| EXAMPLE 6-2: |  | HOW TO CLEAR RAM USING INDIRECT ADDRESSING |  |
| :---: | :---: | :---: | :---: |
| NEXT | MOVLW | H'10' | ;initialize pointer |
|  | MOVWF | FSR | ; to RAM |
|  | CLRF | INDF | ; clear INDF Register |
|  | INCF | FSR, F | ;inc pointer |
|  | BTFSC | FSR, 4 | ;all done? |
|  | Gото | NEXT | ;NO, clear next |
| Continue |  |  |  |
|  | : |  | ;YES, continue |

The FSR is either a 5-bit (PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56) or 7-bit (PIC16C57, PIC16CR57, PIC16C58, PIC16CR58) wide register. It is used in conjunction with the INDF Register to indirectly address the data memory area.
The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.
PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56: These do not use banking. FSR<6:5> bits are unimplemented and read as '1's.
PIC16C57, PIC16CR57, PIC16C58, PIC16CR58: FSR<6:5> are the bank select bits and are used to select the bank to be addressed ( $00=$ bank 0 , $01=$ bank 1, $10=$ bank 2, $11=$ bank 3).

FIGURE 6-10: DIRECTIINDIRECT ADDRESSING


Note 1: For register map detail see Section 6.2.

NOTES:

### 7.0 I/O PORTS

As with any other register, the I/O Registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, w) always read the I/O pins independent of the pin's input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance) since the I/O control registers (TRISA, TRISB, TRISC) are all set.

### 7.1 PORTA

PORTA is a 4-bit I/O Register. Only the low order 4 bits are used ( $\mathrm{RA}<3: 0>$ ). Bits 7-4 are unimplemented and read as '0's.

### 7.2 PORTB

PORTB is an 8-bit I/O Register (PORTB<7:0>).

### 7.3 PORTC

PORTC is an 8-bit I/O Register for PIC16C55, PIC16C57 and PIC16CR57.
PORTC is a General Purpose Register for PIC16C54, PIC16CR54, PIC16C56, PIC16CR56, PIC16C58 and PIC16CR58.

### 7.4 TRIS Registers

The Output Driver Control Registers are loaded with the contents of the W Register by executing the TRIS f instruction. A '1' from a TRIS Register bit puts the corresponding output driver in a hi-impedance (input) mode. A ' 0 ' puts the contents of the output data latch on the selected pins, enabling the output buffer.

Note: A read of the ports reads the pins, not the output data latches. That is, if an output driver on a pin is enabled and driven high, but the external system is holding it low, a read of the port will indicate that the pin is low.
The TRIS Registers are "write-only" and are set (output drivers disabled) upon RESET.

## $7.5 \quad$ I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 7-1. All ports may be used for both input and output operation. For input operations these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, w). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB, TRISC) must be cleared ( $=0$ ). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

FIGURE 7-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN


Note 1: I/O pins have protection diodes to VDD and Vss.

TABLE 7-1: SUMMARY OF PORT REGISTERS

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on Power-On Reset |  | Value on MCLR and WDT Reset |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N/A | TRIS | I/O Control Registers (TRISA, TRISB, TRISC) |  |  |  |  |  |  |  | 1111 | 1111 | 1111 | 1111 |
| 05h | PORTA | - | - | - | - | RA3 | RA2 | RA1 | RA0 | ---- | xxxx | ---- | uuuu |
| 06h | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | XXXX | xxxx | uuuu | uuuu |
| 07h | PORTC | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xxxx | xxxx | uuuu | uuuu |

### 7.6 I/O Programming Considerations

### 7.6.1 BI-DIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (say bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit0 is switched into Output mode later on, the content of the data latch may now be unknown.

Example 7-1 shows the effect of two sequential read-modify-write instructions (e.g., BCF, BSF, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

## EXAMPLE 7-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

```
;Initial PORT Settings
; PORTB<7:4> Inputs
; PORTB<3:0> Outputs
;PORTB<7:6> have external pull-ups and are
;not connected to other circuitry
;
```



```
;
;Note that the user may have expected the pin
;values to be 00pp pppp. The 2nd BCF caused
;RB7 to be latched as the pin value (High).
```


### 7.6.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 72). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

## FIGURE 7-2: SUCCESSIVE I/O OPERATION



### 8.0 TIMERO MODULE AND TMRO REGISTER

The Timer0 module has the following features:

- 8-bit timer/counter register, TMR0
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
- Edge select for external clock

Figure 8-1 is a simplified block diagram of the Timer0 module, while Figure 8-2 shows the electrical structure of the TimerO input.

Timer mode is selected by clearing the TOCS bit (OPTION<5>). In Timer mode, the TimerO module will increment every instruction cycle (without prescaler). If TMRO register is written, the increment is inhibited for the following two cycles (Figure 8-3 and Figure 8-4). The user can work around this by writing an adjusted value to the TMRO register.

Counter mode is selected by setting the TOCS bit (OPTION<5>). In this mode, TimerO will increment either on every rising or falling edge of pin TOCKI. The incrementing edge is determined by the source edge select bit TOSE (OPTION<4>). Clearing the TOSE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 8.1.
Note: The prescaler may be used by either the TimerO module or the Watchdog Timer, but not both.
The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. Section 8.2 details the operation of the prescaler.
A summary of registers associated with the Timer0 module is found in Table 8-1.

## FIGURE 8-1: TIMER0 BLOCK DIAGRAM



Note 1: Bits TOCS, TOSE, PSA, PS2, PS1 and PS0 are located in the OPTION register (Section 6.4).
2: The prescaler is shared with the Watchdog Timer (Figure 8-6).

## FIGURE 8-2:

ELECTRICAL STRUCTURE OF TOCKI PIN


Note 1: ESD protection circuits.

FIGURE 8-3: TIMER0 TIMING: INTERNAL CLOCKINO PRESCALER


FIGURE 8-4: TIMER0 TIMING: INTERNAL CLOCK/PRESCALER 1:2


TABLE 8-1: REGISTERS ASSOCIATED WITH TIMER0

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on <br> Power-on <br> Reset | Value on <br> MCLR and <br> WDT Reset |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 01h | TMR0 | Timer0 - 8-bit real-time clock/counter |  |  |  |  |  |  |  |  |  |
| N/A | OPTION | - | - | TOCS | TOSE | PSA | PS2 | PS1 | PS0 | --111111 | --111111 |

Legend: $\mathrm{x}=$ unknown, $\mathrm{u}=$ unchanged, $-=$ unimplemented. Shaded cells not used by Timero.

### 8.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

### 8.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of TOCKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 8-5). Therefore, it is necessary for TOCKI to be high for at least 2Tosc (and a small RC delay of 20 ns ) and low for at least 2Tosc (and a small RC delay of 20 ns ). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns ) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns . Refer to parameters 40,41 and 42 in the electrical specification of the desired device.

### 8.1.2 TIMERO INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure $8-5$ shows the delay from the external clock edge to the timer incrementing.

FIGURE 8-5: TIMER0 TIMING WITH EXTERNAL CLOCK


Note 1: External clock if no prescaler selected, prescaler output otherwise.
2: The arrows indicate the points in time where sampling occurs.
3: Delay from clock input change to Timer0 increment is 3Tosc to 7 Tosc (duration of $\mathrm{Q}=$ Tosc). Therefore, the error in measuring the interval between two edges on TimerO input $= \pm 4$ Tosc max.

## PIC16C5X

### 8.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer (WDT), respectively (Section 9.2.1). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMRO register (e.g., CLRF 1, MOVWF 1, BSF 1,x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a RESET, the prescaler contains all 'O's.

### 8.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on the fly" during program execution). To avoid an unintended device RESET, the following instruction sequence (Example 8-1) must be executed when changing the prescaler assignment from Timer0 to the WDT.

## EXAMPLE 8-1: CHANGING PRESCALER

 (TIMER0 $\rightarrow$ WDT)```
CLRWDT ;Clear WDT
CLRF TMRO
MOVLW B'00xx1111'
OPTION ;are required only if
desired
CLRWDT ;PS<2:0> are 000 or
;001
MOVLW B'00xx1xxx' ; Set Prescaler to
OPTION ;desired WDT rate
; Clear WDT
;Clear TMRO \& Prescaler
;Last 3 instructions in this example
OPTION ;are required only if
; desired
;PS<2:0> are 000 or
; 001
MOVLW B'00xx1xxx' ; Set Prescaler to
OPTION ; desired WDT rate
```

To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 8-2. This ule, use the sequence shown in Example 8-2. This
sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler.
$\begin{array}{ll}\text { EXAMPLE 8-2: } & \begin{array}{l}\text { CHANGING PRESCALER } \\ \text { (WDT } \rightarrow \text { TIMERO) }\end{array}\end{array}$

CLRWDT
MOVLW B'xxxx0xxx'
; Clear WDT and
;prescaler
;Select TMRO, new
;prescale value and
;clock source
OPTION
\(\left.$$
\begin{array}{ll}\text { EXAMPLE 8-2: } & \begin{array}{l}\text { CHANGING PRESCALER } \\
\text { (WDT } \rightarrow \text { TIMERO) }\end{array}
$$ <br>

CLRWDT \& ; Clear WDT and\end{array}\right\}\)| ;prescaler |
| :--- |

FIGURE 8-6: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER


Note: TOCS, TOSE, PSA, PS<2:0> are bits in the OPTION register.

NOTES:

### 9.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits that deal with the needs of realtime applications. The PIC16C5X family of microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are:

- Oscillator Selection (Section 4.0)
- RESET (Section 5.0)
- Power-On Reset (Section 5.1)
- Device Reset Timer (Section 5.2)
- Watchdog Timer (WDT) (Section 9.2)
- SLEEP (Section 9.3)
- Code protection (Section 9.4)
- ID locations (Section 9.5)

The PIC16C5X Family has a Watchdog Timer which can be shut off only through configuration bit WDTE. It runs off of its own RC oscillator for added reliability. There is an 18 ms delay provided by the Device Reset Timer (DRT), intended to keep the chip in RESET until the crystal oscillator is stable. With this timer on-chip, most applications need no external RESET circuitry.
The SLEEP mode is designed to offer a very low current Power-down mode. The user can wake up from SLEEP through external RESET or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select various options.

## PIC16C5X

### 9.1 Configuration Bits

Configuration bits can be programmed to select various device configurations. Two bits are for the selection of the oscillator type and one bit is the Watchdog Timer enable bit. Nine bits are code protection bits for the PIC16C54A, PIC16CR54A, PIC16C54C, PIC16CR54C, PIC16C55A, PIC16C56A, PIC16CR56A, PIC16C57C, PIC16CR57C,

PIC16C58B, and PIC16CR58B devices (Register 9-1). One bit is for code protection for the PIC16C54, PIC16C55, PIC16C56 and PIC16C57 devices (Register 9-2).

QTP or ROM devices have the oscillator configuration programmed at the factory and these parts are tested accordingly (see "Product Identification System" diagrams in the back of this data sheet).

REGISTER 9-1: CONFIGURATION WORD FOR PIC16C54A/CR54A/C54C/CR54C/C55A/C56A/ CR56A/C57C/CR57C/C58B/CR58B

| CP | $C P$ | $C P$ | $C P$ | $C P$ | $C P$ | $C P$ | $C P$ | $C P$ | WDTE | FOSC1 | FOSC0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| bit 11 |  |  |  |  |  |  |  |  |  |  |  |

bit 11-3: CP: Code Protection Bit
1 = Code protection off
0 = Code protection on
bit 2: WDTE: Watchdog timer enable bit
1 = WDT enabled
0 = WDT disabled
bit 1-0: FOSC1:FOSC0: Oscillator Selection Bit
00 = LP oscillator
01 = XT oscillator
10 = HS oscillator
$11=\mathrm{RC}$ oscillator

Note 1: Refer to the PIC16C5X Programming Specification (Literature Number DS30190) to determine how to access the configuration word.

Legend:

| $\mathrm{R}=$ Readable bit | $\mathrm{W}=$ Writable bit | $\mathrm{U}=$ Unimplemented bit, read as ' 0 ' |
| :--- | :--- | :--- |
| $-\mathrm{n}=$ Value at POR | $1=$ bit is set | $0=$ bit is cleared |

## REGISTER 9-2: CONFIGURATION WORD FOR PIC16C54/C55/C56/C57

| - | - | - | - | - | - | - | - | CP | WDTE | FOSC1 | FOSC0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| bit 11 |  |  |  |  |  |  |  |  |  |  |  |

bit 11-4: Unimplemented: Read as ' 0 '
bit 3: CP: Code protection bit.
1 = Code protection off
0 = Code protection on
bit 2: WDTE: Watchdog timer enable bit
1 = WDT enabled
0 = WDT disabled
bit 1-0: FOSC1:FOSC0: Oscillator selection bits ${ }^{(2)}$
00 = LP oscillator
$01=$ XT oscillator
$10=$ HS oscillator
$11=$ RC oscillator

Note 1: Refer to the PIC16C5X Programming Specifications (Literature Number DS30190) to determine how to access the configuration word.
2: PIC16LV54A supports XT, RC and LP oscillator only.

| Legend: |  |  |
| :--- | :--- | :--- |
| $R=$ Readable bit | $W=$ Writable bit | $U=$ Unimplemented bit, read as ' 0 ' |
| $-n=$ Value at POR | $1=$ bit is set | $0=$ bit is cleared |

### 9.2 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins have been stopped, for example, by execution of a SLEEP instruction. During normal operation or SLEEP, a WDT Reset or Wake-up Reset generates a device RESET.
The $\overline{\text { TO }}$ bit (STATUS $<4>$ ) will be cleared upon a Watchdog Timer Reset (Section 6.3).
The WDT can be permanently disabled by programming the configuration bit WDTE as a '0' (Section 9.1). Refer to the PIC16C5X Programming Specifications (Literature Number DS30190) to determine how to access the configuration word.

### 9.2.1 WDT PERIOD

An 8-bit counter is available as a prescaler for the Timer0 module (Section 8.2), or as a postscaler for the Watchdog Timer (WDT), respectively. For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the WDT, but not
both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio (Section 6.4).
The WDT has a nominal time-out period of 18 ms (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the OPTION register. Thus, time-out a period of a nominal 2.3 seconds can be realized. These periods vary with temperature, VDD and part-to-part process variations (see Device Characterization).
Under worst case conditions (VDD = Min., Temperature = Max., WDT prescaler = 1:128), it may take several seconds before a WDT time-out occurs.

### 9.2.2 WDT PROGRAMMING CONSIDERATIONS

The CLRWDT instruction clears the WDT and the prescaler, if assigned to the WDT, and prevents it from timing out and generating a device RESET.
The SLEEP instruction RESETS the WDT and the prescaler, if assigned to the WDT. This gives the maximum SLEEP time before a WDT Wake-up Reset.

FIGURE 9-1: WATCHDOG TIMER BLOCK DIAGRAM


## TABLE 9-1: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit $\mathbf{0}$ | Value on <br> Power-On <br> Reset | Value on <br> MCLR and <br> WDT Reset |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N/A | OPTION | - | - | Tosc | Tose | PSA | PS2 | PS1 | PS0 | --111111 | --111111 |

[^0]
### 9.3 Power-Down Mode (SLEEP)

A device may be powered down (SLEEP) and later powered up (Wake-up from SLEEP).

### 9.3.1 SLEEP

The Power-down mode is entered by executing a SLEEP instruction.
If enabled, the Watchdog Timer will be cleared but keeps running, the $\overline{\mathrm{TO}}$ bit (STATUS $<4>$ ) is set, the $\overline{\mathrm{PD}}$ bit (STATUS<3>) is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low, or hi-impedance).
It should be noted that a RESET generated by a WDT time-out does not drive the MCLR/VPP pin low.

For lowest current consumption while powered down, the TOCKI input should be at VDD or Vss and the $\overline{M C L R} /$ VPP pin must be at a logic high level $(\overline{\mathrm{MCLR}}=\mathrm{V} \mathrm{IH})$.

### 9.3.2 WAKE-UP FROM SLEEP

The device can wake up from SLEEP through one of the following events:

1. An external RESET input on $\overline{M C L R} /$ VPP pin.
2. A Watchdog Timer Time-out Reset (if WDT was enabled).
Both of these events cause a device RESET. The TO and $\overline{\mathrm{PD}}$ bits can be used to determine the cause of device RESET. The TO bit is cleared if a WDT timeout occurred (and caused wake-up). The $\overline{P D}$ bit, which is set on power-up, is cleared when SLEEP is invoked.

The WDT is cleared when the device wakes from SLEEP, regardless of the wake-up source.

### 9.4 Program Verification/Code Protection

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

## Note: Microchip does not recommend code protecting windowed devices.

### 9.5 ID Locations

Four memory locations are designated as ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution but are readable and writable during program/verify.
Use only the lower 4 bits of the ID locations and always program the upper 8 bits as '1's.

Note: Microchip will assign a unique pattern number for QTP and SQTP requests and for ROM devices. This pattern number will be unique and traceable to the submitted code.

NOTES:

### 10.0 INSTRUCTION SET SUMMARY

Each PIC16C5X instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16C5X instruction set summary in Table 10-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 10-1 shows the opcode field descriptions.
For byte-oriented instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers in that bank is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If ' $d$ ' is ' 0 ', the result is placed in the $W$ register. If ' $d$ ' is ' 1 ', the result is placed in the file register specified in the instruction.
For bit-oriented instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while ' $f$ ' represents the number of the file in which the bit is located.
For literal and control operations, ' $k$ ' represents an 8 or 9-bit constant or literal value.

## TABLE 10-1: OPCODE FIELD DESCRIPTIONS

| Field | Description |
| :---: | :---: |
| f | Register file address (0x00 to 0x1F) |
| W | Working register (accumulator) |
| b | Bit address within an 8-bit file register |
| k | Literal field, constant data or label |
| X | Don't care location (= 0 or 1) <br> The assembler will generate code with $\mathrm{x}=0$. It is the recommended form of use for compatibility with all Microchip software tools. |
| d | ```Destination select; d = 0 (store result in W) d = 1 (store result in file register 'f') Default is d=1``` |
| label | Label name |
| TOS | Top of Stack |
| PC | Program Counter |
| WDT | Watchdog Timer Counter |
| TO | Time-out bit |
| $\overline{\mathrm{PD}}$ | Power-down bit |
| dest | Destination, either the W register or the specified register file location |
| [ ] | Options |
| ( ) | Contents |
| $\rightarrow$ | Assigned to |
| < > | Register bit field |
| $\epsilon$ | In the set of |
| italics | User defined term (font is courier) |

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz , the normal instruction execution time would be $1 \mu \mathrm{~s}$. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time would be $2 \mu \mathrm{~s}$.
Figure 10-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

Oxhhh
where ' h ' signifies a hexadecimal digit.
FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS

Byte-oriented file register operations

$\mathrm{d}=0$ for destination W
$d=1$ for destination $f$
$f=5$-bit file register address
Bit-oriented file register operations

| 11 | $8 \quad 5 \quad 4$ |  | 0 |
| :--- | :--- | :--- | :--- | :--- |
| OPCODE | b (BIT \#) | f (FILE \#) |  |

b $=3$-bit bit address
$f=5$-bit file register address
Literal and control operations (except GOTO)

| 11 | $8 \quad 7$ | 0 |
| :--- | :--- | :--- |
| OPCODE |  | k (literal) |

$$
\mathrm{k}=8 \text {-bit immediate value }
$$

Literal and control operations - GOTO instruction

$\mathrm{k}=9$-bit immediate value

TABLE 10-2: INSTRUCTION SET SUMMARY

| Mnemonic, Operands |  | Description | Cycles | 12-Bit Opcode |  |  | Status <br> Affected | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSb |  |  | LSb |  |  |
| ADDWF | f,d |  | Add W and f | 1 | 0001 | 11df | ffff | C,DC,Z | 1,2,4 |
| ANDWF | f,d | AND W with f | 1 | 0001 | 01df | ffff | Z | 2,4 |
| CLRF | f | Clear f | 1 | 0000 | 011f | ffff | Z | 4 |
| CLRW | - | Clear W | 1 | 0000 | 0100 | 0000 | Z |  |
| COMF | f, d | Complement f | 1 | 0010 | 01df | ffff | Z |  |
| DECF | f, d | Decrement f | 1 | 0000 | 11df | ffff | Z | 2,4 |
| DECFSZ | f, d | Decrement $f$, Skip if 0 | $1^{(2)}$ | 0010 | 11df | ffff | None | 2,4 |
| INCF | f, d | Increment f | 1 | 0010 | 10df | ffff | Z | 2,4 |
| INCFSZ | f, d | Increment f, Skip if 0 | $1^{(2)}$ | 0011 | 11df | ffff | None | 2,4 |
| IORWF | f, d | Inclusive OR W with f | 1 | 0001 | 00df | ffff | Z | 2,4 |
| MOVF | f, d | Move f | 1 | 0010 | 00df | ffff | Z | 2,4 |
| MOVWF | f | Move W to f | 1 | 0000 | 001f | ffff | None | 1,4 |
| NOP | - | No Operation | 1 | 0000 | 0000 | 0000 | None |  |
| RLF | f, d | Rotate left f through Carry | 1 | 0011 | 01df | ffff | C | 2,4 |
| RRF | f, d | Rotate right f through Carry | 1 | 0011 | 00df | ffff | C | 2,4 |
| SUBWF | f, d | Subtract W from f | 1 | 0000 | 10df | ffff | C,DC,Z | 1,2,4 |
| SWAPF | f, d | Swap f | 1 | 0011 | 10df | ffff | None | 2,4 |
| XORWF | f, d | Exclusive OR W with f | 1 | 0001 | 10df | ffff | Z | 2,4 |
| BIT-ORIENTED FILE REGISTER OPERATIONS |  |  |  |  |  |  |  |  |
| BCF | f, b | Bit Clear f | 1 | 0100 | bbbf | ffff | None | 2,4 |
| BSF | f, b | Bit Set f | 1 | 0101 | bbbf | ffff | None | 2,4 |
| BTFSC | f, b | Bit Test f, Skip if Clear | $1{ }^{(2)}$ | 0110 | bbbf | ffff | None |  |
| BTFSS | f, b | Bit Test f, Skip if Set | $1{ }^{(2)}$ | 0111 | bbbf | ffff | None |  |
| LITERAL AND CONTROL OPERATIONS |  |  |  |  |  |  |  |  |
| ANDLW | k | AND literal with W | 1 | 1110 | kkkk | kkkk | Z |  |
| CALL | k | Call subroutine | 2 | 1001 | kkkk | kkkk | None | 1 |
| CLRWDT | k | Clear Watchdog Timer | 1 | 0000 | 0000 | 0100 | $\overline{\mathrm{TO}}, \overline{\mathrm{PD}}$ |  |
| GOTO | k | Unconditional branch | 2 | 101k | kkkk | kkkk | None |  |
| IORLW | k | Inclusive OR Literal with W | 1 | 1101 | kkkk | kkkk | Z |  |
| MOVLW | k | Move Literal to W | 1 | 1100 | kkkk | kkkk | None |  |
| OPTION | k | Load OPTION register | 1 | 0000 | 0000 | 0010 | None |  |
| RETLW | k | Return, place Literal in W | 2 | 1000 | kkkk | kkkk | None |  |
| SLEEP | - | Go into standby mode | 1 | 0000 | 0000 | 0011 | $\overline{\mathrm{TO}}, \overline{\mathrm{PD}}$ |  |
| TRIS | f | Load TRIS register | 1 | 0000 | 0000 | 0fff | None | 3 |
| XORLW | k | Exclusive OR Literal to W | 1 | 1111 | kkkk | kkkk | Z |  |

Note 1: The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for GOTO (see Section 6.5 for more on program counter).
2: When an I/O register is modified as a function of itself (e.g. MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is ' 1 ' for a pin configured as input and is driven low by an external device, the data will be written back with a ' 0 '.
3: The instruction TRIS $f$, where $f=5,6$ or 7 causes the contents of the $W$ register to be written to the tristate latches of PORTA, B or C respectively. A '1' forces the pin to a hi-impedance state and disables the output buffers.
4: If this instruction is executed on the TMRO register (and, where applicable, $d=1$ ), the prescaler will be cleared (if assigned to TMRO).

| ADDWF | Add W and f |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [ label] ADDWF f,d |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |  |  |
| Operation: | $(\mathrm{W})+(\mathrm{f}) \rightarrow$ (dest) |  |  |
| Status Affected: | C, DC, Z |  |  |
| Encoding: | 0001 | 11df | ffff |
| Description: | Add the contents of the W register and register ' $f$ '. If ' $d$ ' is 0 the result is stored in the W register. If 'd' is ' 1 ' the result is stored back in register ' $f$ '. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | ADDWF | TEMP_REG, 0 |  |
| Before Instruction |  |  |  |
| $\mathrm{W} \quad=$ |  | $0 \times 17$ |  |
| TEMP_REG = |  | 0xC2 |  |
| After Instruction |  |  |  |
| $\mathrm{W}=$ |  | 0xD9 |  |
| TEMP_REG = |  | 0xC2 |  |



| ANDWF | AND W with f |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [ label] ANDWF f,d |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |  |  |
| Operation: | (W).AND. (f) $\rightarrow$ (dest) |  |  |
| Status Affected: | Z |  |  |
| Encoding: | 0001 | 01df | ffff |
| Description: | The contents of the W register are AND'ed with register ' $f$ '. If 'd' is 0 the result is stored in the W register. If ' d ' is '1' the result is stored back in register ' $f$ '. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | ANDWF | TEMP_REG, 1 |  |
| Before Instruction |  |  |  |
| W | = | $0 \times 17$ |  |
| TEMP_ | REG = | $0 \mathrm{xC2}$ |  |
| After Instruction |  |  |  |
| W | = | $0 \times 17$ |  |
| TEMP_ | REG = | 0x02 |  |

BCF $\quad$ Bit Clear $f$


| BSF | Bit Set f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | [ label] BSF f,b |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & 0 \leq b \leq 7 \end{aligned}$ |  |  |  |
| Operation: | $1 \rightarrow$ (f<b>) |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 0101 | bbbf | ff |  |
| Description: | Bit 'b' in register 'f' is set. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Example: | BSF FLAG_REG, |  |  | 7 |
| FLAG_REG $=0 \times 0 \mathrm{~A}$ |  |  |  |  |
| FLAG_REG $=0 \times 8 \mathrm{~A}$ |  |  |  |  |
| BTFSC | Bit Test f, Skip if Clear |  |  |  |
| Syntax: | [label] BTFSC f,b |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & 0 \leq b \leq 7 \end{aligned}$ |  |  |  |
| Operation: | skip if ( $\mathrm{f}<\mathrm{b}>$ ) $=0$ |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 0110 | bbbf |  |  |
| Description: | If bit ' $b$ ' in register ' $f$ ' is 0 then the next instruction is skipped. If bit ' $b$ ' is 0 then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a 2-cycle instruction. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1(2) |  |  |  |
| Example: | HERE | BTFSC |  |  |
|  | FALSE | GOTO | PRO | CSS_CODE |
|  | TRUE |  |  |  |
|  |  |  |  |  |
| Before Instruction |  |  |  |  |
| After Instruction - address (HERE) |  |  |  |  |
|  |  |  |  |  |
| if FLAG<1> $=0$, |  |  |  |  |
| PC = address (TRUE) |  |  |  |  |
| if FLAG<1> $=1$, |  |  |  |  |
| PC $\quad=$ address (FALSE) |  |  |  |  |



| CALL | Subroutine Call |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [label] CALL k |  |  |
| Operands: | $0 \leq \mathrm{k} \leq 255$ |  |  |
| Operation: | $\begin{aligned} & (\mathrm{PC})+1 \rightarrow \mathrm{TOS} ; \\ & \mathrm{k} \rightarrow \mathrm{PC}<7: 0> \\ & (\mathrm{STATUS}<6: 5>) \rightarrow \mathrm{PC}<10: 9> \\ & 0 \rightarrow \mathrm{PC}<8> \end{aligned}$ |  |  |
| Status Affected: | None |  |  |
| Encoding: | 1001 | kkkk | kkkk |
| Description: | Subroutine call. First, return address (PC+1) is pushed onto the stack. The eight bit immediate address is loaded into PC bits $<7: 0>$. The upper bits PC<10:9> are loaded from STATUS<6:5>, $\mathrm{PC}<8>$ is cleared. CALL is a twocycle instruction. |  |  |
| Words: | 1 |  |  |
| Cycles: | 2 |  |  |
| Example: | HERE | CALL | THERE |
| Before Instruction |  |  |  |
| $\mathrm{PC}=$ address (HERE) <br> After Instruction |  |  |  |
|  |  |  |  |
| TOS $=$ | address (THERE) |  |  |
|  | addre | S (HERE | + 1) |
| CLRF | Clear f |  |  |
| Syntax: | [ label] CLRF f |  |  |
| Operands: | $0 \leq f \leq 31$ |  |  |
| Operation: | $\begin{aligned} & 00 \mathrm{~h} \rightarrow(\mathrm{f}) ; \\ & 1 \rightarrow \mathrm{Z} \end{aligned}$ |  |  |
| Status Affected: Z |  |  |  |
| Encoding: | 0000 | 011f | ffff |
| Description: | The contents of register ' f ' are cleared and the $Z$ bit is set. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | CLRF | FLAG_REG |  |
| Before Instruction |  |  |  |
| $\begin{array}{r} \text { FLAG_REG }=0 \times 5 \mathrm{~A} \\ \text { After Instruction } \end{array}$ |  |  |  |
|  |  |  |  |
| $\begin{array}{ll}\text { FLAG_REG } & = \\ Z & =\end{array}$ |  | $0 \times 00$ |  |
|  |  |  |  |


| CLRW | Clear W |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [label] CLRW |  |  |
| Operands: | None |  |  |
| Operation: | $\begin{aligned} & 00 \mathrm{~h} \rightarrow(\mathrm{~W}) ; \\ & \mathrm{B} \rightarrow \mathrm{Z} \end{aligned}$ |  |  |
| Status Affected: | Z |  |  |
| Encoding: | 0000 | 0100 | 0000 |
| Description: | The W register is cleared. Zero bit $(Z)$ is set. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | CLRW |  |  |
| Before Instruction |  |  |  |
| $W=0 \times 5 \mathrm{~A}$ <br> After Instruction |  |  |  |
| $\begin{array}{ll}\mathrm{W} & =0 \times 00 \\ \mathrm{Z} & =1\end{array}$ |  |  |  |
|  |  |  |  |
| CLRWDT | Clear Watchdog Timer |  |  |
| Syntax: | [label] CLRWDT |  |  |
| Operands: | None |  |  |
| Operation: | $\begin{aligned} & 00 \mathrm{~h} \rightarrow \text { WDT; } \\ & 0 \rightarrow \text { WDT prescaler (if assigned); } \\ & 1 \rightarrow \overline{\mathrm{TO} ;} \\ & 1 \rightarrow \overline{\mathrm{PD}} \end{aligned}$ |  |  |
| Status Affected: $\overline{\mathrm{TO}}, \overline{\mathrm{PD}}$ |  |  |  |
| Encoding: | 0000 | 0000 | 0100 |
| Description: | The CLRWDT instruction resets the WDT. It also resets the prescaler, if the prescaler is assigned to the WDT and not Timer0. Status bits $\overline{\mathrm{TO}}$ and $\overline{\mathrm{PD}}$ are set. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | CLRWDT |  |  |
| Before Instruction |  |  |  |
| $\begin{aligned} & \text { WDT counter }=\text { ? } \\ & \text { After Instruction } \end{aligned}$ |  |  |  |
|  |  |  |  |
| WDT counter = 0x00 |  |  |  |
| WDT prescaler $=0$ |  |  |  |
| TO $=1$ |  |  |  |
| $\overline{\mathrm{PD}}=1$ |  |  |  |


| COMF | Complement f |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [label] COMF f,d |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |  |  |
| Operation: | (f) $\rightarrow$ (dest) |  |  |
| Status Affected: | Z |  |  |
| Encoding: | 0010 | 01df | ffff |
| Description: | The contents of register ' $f$ ' are complemented. If ' $d$ ' is 0 the result is stored in the $W$ register. If ' $d$ ' is 1 the result is stored back in register ' f '. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | COMF REG1,0 |  |  |
| Before Instruction |  |  |  |
| REG1 | $=0 \times 13$ |  |  |
| After Instruction |  |  |  |
| REG1 | $=0 \times 13$ |  |  |
| W | $=0 x E C$ |  |  |
| DECF | Decrement f |  |  |
| Syntax: | [label] DECF f,d |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |  |  |
| Operation: | (f) $-1 \rightarrow$ (dest) |  |  |
| Status Affected: | Z |  |  |
| Encoding: | 0000 | 11df | ffff |
| Description: | Decrement register ' $f$ '. If ' $d$ ' is 0 the result is stored in the W register. If ' d ' is 1 the result is stored back in register ' f '. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | DECF | CNT, 1 |  |
| Before Instruction |  |  |  |
| CNT | $0 \times 01$ |  |  |
| Z | $=0$ |  |  |
| After Instruction |  |  |  |
| CNT | $=0 \times 00$ |  |  |
| Z | $=1$ |  |  |



| GOTO | Unconditional Branch |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [label] GOTO k |  |  |
| Operands: | $0 \leq k \leq 511$ |  |  |
| Operation: | $\begin{aligned} & \mathrm{k} \rightarrow \mathrm{PC}<8: 0> \\ & \text { STATUS }<6: 5>\rightarrow \mathrm{PC}<10: 9> \end{aligned}$ |  |  |
| Status Affected: | None |  |  |
| Encoding: | 101k | kkkk | kkkk |
| Description: | GOTO is an unconditional branch. The 9-bit immediate value is loaded into PC bits <8:0>. The upper bits of PC are loaded from STATUS<6:5>. GOTO is a twocycle instruction. |  |  |
| Words: | 1 |  |  |
| Cycles: | 2 |  |  |
| Example: | GOTO THERE |  |  |
| After Instruction |  |  |  |
| INCF | Increment f |  |  |
| Syntax: | [ label] INCF f,d |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |  |  |
| Operation: | (f) $+1 \rightarrow$ (dest) |  |  |
| Status Affected: | Z |  |  |
| Encoding: | 0010 | 10df | ffff |
| Description: | The contents of register 'f' are incremented. If ' $d$ ' is 0 the result is placed in the $W$ register. If ' $d$ ' is 1 the result is placed back in register ' f '. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | INCF | CNT, | 1 |
| Before Instruction |  |  |  |
| CNT | $=0 \times F F$ |  |  |
| Z | $=0$ |  |  |
| After Instruction |  |  |  |
| CNT | $=0 \times 00$ |  |  |
| Z |  |  |  |


| INCFSZ | Increment f, Skip if 0 |
| :---: | :---: |
| Syntax: | [label] INCFSZ f,d |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |
| Operation: | (f) $+1 \rightarrow$ (dest), skip if result $=0$ |
| Status Affected: | None |
| Encoding: | 0011 11df ${ }^{\text {2 }}$ |
| Description: | The contents of register ' $f$ ' are incremented. If ' $d$ ' is 0 the result is placed in the $W$ register. If ' $d$ ' is 1 the result is placed back in register ' f '. <br> If the result is 0 , then the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a twocycle instruction. |
| Words: | 1 |
| Cycles: | 1(2) |
| Example: | HERE INCFSZ CNT, 1 <br>  GOTO LOOP |
|  | CONTINUE • |

Before Instruction
PC = address (HERE)
After Instruction
CNT $=C N T+1$;
if CNT $=0$,
PC $\quad=$ address (CONTINUE);
if CNT $\quad \neq 0$,
PC = address (HERE +1)



| MOVLW | Move Literal to W |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [label] MOVLW k |  |  |
| Operands: | $0 \leq \mathrm{k} \leq 255$ |  |  |
| Operation: | $\mathrm{k} \rightarrow$ (W) |  |  |
| Status Affected: | None |  |  |
| Encoding: | 1100 | kkkk | kkkk |
| Description: | The eight bit literal ' $k$ ' is loaded into the W register. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | MOVLW 0x5A |  |  |
| After Instruction |  |  |  |
| W | 0x5A |  |  |



| OPTION | Load OPTION Register |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [label] OPTION |  |  |
| Operands: | None |  |  |
| Operation: | (W) $\rightarrow$ OPTION |  |  |
| Status Affected: | None |  |  |
| Encoding: | 0000 | 0000 | 0010 |
| Description: | The content of the W register is loaded into the OPTION register. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example | OPTION |  |  |
| Before Instruction |  |  |  |
| $\underset{\text { After Instruction }}{\mathrm{W}}=0 \times 07$ |  |  |  |
|  |  |  |  |
| OPTION $=0 \times 07$ |  |  |  |
| RETLW | Return with Literal in W |  |  |
| Syntax: | [label] RETLW k |  |  |
| Operands: | $0 \leq k \leq 255$ |  |  |
| Operation: | $\begin{aligned} & \mathrm{k} \rightarrow(\mathrm{~W}) ; \\ & \mathrm{TOS} \rightarrow \mathrm{PC} \end{aligned}$ |  |  |
| Status Affected: | None |  |  |
| Encoding: | 1000 | kkkk | kkkk |
| Description: | The W register is loaded with the eight bit literal ' $k$ '. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. |  |  |
| Words: | 1 |  |  |
| Cycles: | 2 |  |  |
| Example: | CALL TAB | BLE ; <br> ; ta <br> ; va <br> ;W <br> ; Va | contains ble offset lue. <br> now has table lue. |
| TABLE | - |  |  |
|  | ADDWF PC ;W = offset <br> RETLW k1 ;Begin table |  |  |
|  |  |  |  |
|  | RETLW k2 ; |  |  |
|  | - |  |  |
|  | - ${ }^{\text {c }}$ |  |  |
|  | RETLW kn ; End of table |  |  |
| Before Instruction |  |  |  |
|  | $=0 \times 07$ |  |  |
| After Instruction |  |  |  |
| W | $=$ valu | lue of k8 |  |


| RLF | Rotate Left fthrough Carry |
| :---: | :---: |
| Syntax: | [ label] RLF f,d |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |
| Operation: | See description below |
| Status Affected: | C |
| Encoding: | 0011 01df ${ }^{0} \mathbf{f f f f}$ |
| Description: | The contents of register ' $f$ ' are rotated one bit to the left through the Carry Flag (STATUS<0>). If 'd' is 0 the result is placed in the W register. If ' $d$ ' is 1 the result is stored back in register ' f '. |
| Words: | 1 |
| Cycles: | 1 |
| Example: | RLF REG1, 0 |
| Before Instruction |  |
| REG1 | $=11100110$ |
| C | $=0$ |
| After Instruction |  |
| REG1 | $=11100110$ |
| W | $=11001100$ |
| C | $=1$ |



| SUBWF | Subtract W from f |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [labe]] SUBWF f,d |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |  |  |
| Operation: | (f) - (W) $\rightarrow$ (dest) |  |  |
| Status Affected: | C, DC, Z |  |  |
| Encoding: | 0000 | 10df | ffff |
| Description: | Subtract (2's complement method) the $W$ register from register ' $f$ '. If ' $d$ ' is 0 the result is stored in the W register. If ' $d$ ' is 1 the result is stored back in register ' $f$ '. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example 1: | SUBWF | REG1, 1 |  |
| Before Instruction |  |  |  |
| REG1 | $=3$ |  |  |
| W | $=2$ |  |  |
| C | $=$ ? |  |  |
| After Instruction |  |  |  |
| REG1 | = |  |  |
| W | $=2$ |  |  |
| C | $=1$ | ; result is positive |  |
| Example 2: |  |  |  |
| Before Instruction |  |  |  |
| REG1 | $=2$ |  |  |
| W | $=2$ |  |  |
| C | $=$ ? |  |  |
| After Instruction |  |  |  |
| REG1 | $=0$ |  |  |
| W | $=2$ |  |  |
| C | $=1$ | ; result is zero |  |
| Example 3: |  |  |  |
| Before Instruction |  |  |  |
| REG1 | $=1$ |  |  |
| W | $=2$ |  |  |
| C | $=$ ? |  |  |
| After Instruction |  |  |  |
| REG1 | $=0 \times F F$ |  |  |
| W | $=2$ |  |  |
| C | $=0$ | ; result is negative |  |

SWAPF Swap Nibbles in $f$

| Syntax: | $[$ label $]$ SWAPF f,d |
| :--- | :--- |
| Operands: | $0 \leq f \leq 31$ |
|  | $d \in[0,1]$ |
|  | Operation: |
|  | $(f<3: 0>) \rightarrow($ dest $<7: 4>) ;$ |
|  | $(f<7: 4>) \rightarrow($ dest $<3: 0>)$ |

Status Affected: None
Encoding:
Description:

| 0011 | $10 d f$ | ffff |
| :--- | :--- | :--- |

The upper and lower nibbles of
register 'f' are exchanged. If 'd' is 0 the result is placed in W register. If 'd' is 1 the result is placed in register ' $f$ '.

Words: 1
Cycles: 1
Example SWAPF REG1, 0
Before Instruction
REG1 $=0 \times A 5$
After Instruction
REG1 $=0 \times A 5$
$\mathrm{W}=0 \times 5 \mathrm{~A}$

| TRIS | Load TRIS Register |
| :---: | :---: |
| Syntax: | [label] TRIS f |
| Operands: | $f=5,6$ or 7 |
| Operation: | $(\mathrm{W}) \rightarrow$ TRIS register f |
| Status Affected: | None |
| Encoding: | 0000 0000 0 0fff |
| Description: | TRIS register ' f ' ( $f=5,6$, or 7 ) is loaded with the contents of the W register. |
| Words: | 1 |
| Cycles: | 1 |
| Example | TRIS PORTB |

Before Instruction

$$
\mathrm{W} \quad=\quad 0 \times \mathrm{A} 5
$$

After Instruction

$$
\text { TRISB }=0 \times A 5
$$

| XORLW | Exclusive OR literal with W |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [label] XORLW k |  |  |
| Operands: | $0 \leq \mathrm{k} \leq 255$ |  |  |
| Operation: | (W). $\mathrm{XOR} . \mathrm{k} \rightarrow(\mathrm{W}$ ) |  |  |
| Status Affected: | Z |  |  |
| Encoding: | 1111 | kkkk | kkkk |
| Description: | The contents of the W register are XOR'ed with the eight bit literal ' k '. The result is placed in the W register. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example: | XORLW OXAF |  |  |
| Before Instruction |  |  |  |
| $\mathrm{W}=0 \times B 5$ |  |  |  |
| After Instruction |  |  |  |
| W | 0x1A |  |  |
| XORWF | Exclusive OR W with f |  |  |
| Syntax: | [label] XORWF f,d |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 31 \\ & d \in[0,1] \end{aligned}$ |  |  |
| Operation: | (W) .XOR. (f) $\rightarrow$ (dest) |  |  |
| Status Affected: | Z |  |  |
| Encoding: | 0001 | 10df | ffff |
| Description: | Exclusive OR the contents of the W register with register ' $f$ '. If ' $d$ ' is 0 the result is stored in the W register. If ' d ' is 1 the result is stored back in register ' $f$ '. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example | XORWF REG,1 |  |  |
| Before Instruction |  |  |  |
| REG | $=0 \times A F$ |  |  |
| W | $=0 \times B 5$ |  |  |
| After Instruction |  |  |  |
| REG | $=0 \times 1 \mathrm{~A}$ |  |  |
| W | $=0 \times B 5$ |  |  |

### 11.0 DEVELOPMENT SUPPORT

The $\mathrm{PIC}^{\circledR}$ microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
- MPLAB ${ }^{\circledR}$ IDE Software
- Assemblers/Compilers/Linkers
- MPASM ${ }^{\text {TM }}$ Assembler
- MPLAB C17 and MPLAB C18 C Compilers
- MPLINK ${ }^{\text {TM }}$ Object Linker/ MPLIB ${ }^{\text {M }}$ Object Librarian
- Simulators
- MPLAB SIM Software Simulator
- Emulators
- MPLAB ICE 2000 In-Circuit Emulator
- ICEPIC™ In-Circuit Emulator
- In-Circuit Debugger
- MPLAB ICD
- Device Programmers
- PRO MATE ${ }^{\circledR}$ II Universal Device Programmer
- PICSTART ${ }^{\circledR}$ Plus Entry-Level Development Programmer
- Low Cost Demonstration Boards
- PICDEM ${ }^{\text {™ }} 1$ Demonstration Board
- PICDEM 2 Demonstration Board
- PICDEM 3 Demonstration Board
- PICDEM 17 Demonstration Board
- KeeLoq ${ }^{\circledR}$ Demonstration Board


### 11.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8-bit microcontroller market. The MPLAB IDE is a Windows ${ }^{\circledR}$-based application that contains:

- An interface to debugging tools
- simulator
- programmer (sold separately)
- emulator (sold separately)
- in-circuit debugger (sold separately)
- A full-featured editor
- A project manager
- Customizable toolbar and key mapping
- A status bar
- On-line help

The MPLAB IDE allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information)
- Debug using:
- source files
- absolute listing file
- machine code

The ability to use MPLAB IDE with multiple debugging tools allows users to easily switch from the costeffective simulator to a full-featured emulator with minimal retraining.

### 11.2 MPASM Assembler

The MPASM assembler is a full-featured universal macro assembler for all PIC MCUs.
The MPASM assembler has a command line interface and a Windows shell. It can be used as a stand-alone application on a Windows 3.x or greater system, or it can be used through MPLAB IDE. The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel ${ }^{\circledR}$ standard HEX files, MAP files to detail memory usage and symbol reference, an absolute LST file that contains source lines and generated machine code, and a COD file for debugging.
The MPASM assembler features include:

- Integration into MPLAB IDE projects.
- User-defined macros to streamline assembly code.
- Conditional assembly for multi-purpose source files.
- Directives that allow complete control over the assembly process.


### 11.3 MPLAB C17 and MPLAB C18 C Compilers

The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI ' $C$ ' compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers, respectively. These compilers provide powerful integration capabilities and ease of use not found with other compilers.
For easier source level debugging, the compilers provide symbol information that is compatible with the MPLAB IDE memory display.

### 11.4 MPLINK Object Linker/ <br> MPLIB Object Librarian

The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can also link relocatable objects from pre-compiled libraries, using directives from a linker script.

The MPLIB object librarian is a librarian for precompiled code to be used with the MPLINK object linker. When a routine from a library is called from another source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The MPLIB object librarian manages the creation and modification of library files.
The MPLINK object linker features include:

- Integration with MPASM assembler and MPLAB C17 and MPLAB C18 C compilers.
- Allows all memory areas to be defined as sections to provide link-time flexibility.
The MPLIB object librarian features include:
- Easier linking because single libraries can be included instead of many smaller files.
- Helps keep code maintainable by grouping related modules together.
- Allows libraries to be created and modules to be added, listed, replaced, deleted or extracted.


### 11.5 MPLAB SIM Software Simulator

The MPLAB SIM software simulator allows code development in a PC-hosted environment by simulating the PIC series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user-defined key press, to any of the pins. The execution can be performed in single step, execute until break, or trace mode.

The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and the MPLAB C18 C compilers and the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent multiproject software development tool.

### 11.6 MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE

The MPLAB ICE universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers (MCUs). Software control of the MPLAB ICE in-circuit emulator is provided by the MPLAB Integrated Development Environment (IDE), which allows editing, building, downloading and source debugging from a single environment.
The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB ICE in-circuit emulator allows expansion to support new PIC microcontrollers.
The MPLAB ICE in-circuit emulator system has been designed as a real-time emulation system, with advanced features that are generally found on more expensive development tools. The PC platform and Microsoft ${ }^{\circledR}$ Windows environment were chosen to best make these features available to you, the end user.

### 11.7 ICEPIC In-Circuit Emulator

The ICEPIC low cost, in-circuit emulator is a solution for the Microchip Technology PIC16C5X, PIC16C6X, PIC16C7X and PIC16CXXX families of 8-bit One-Time-Programmable (OTP) microcontrollers. The modular system can support different subsets of PIC16C5X or PIC16CXXX products through the use of interchangeable personality modules, or daughter boards. The emulator is capable of emulating without target application circuitry being present.

### 11.8 MPLAB ICD In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD, is a powerful, low cost, run-time development tool. This tool is based on the FLASH PIC MCUs and can be used to develop for this and other PIC microcontrollers. The MPLAB ICD utilizes the in-circuit debugging capability built into the FLASH devices. This feature, along with Microchip's In-Circuit Serial Programming ${ }^{\text {TM }}$ protocol, offers cost-effective in-circuit FLASH debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by watching variables, single-stepping and setting break points. Running at full speed enables testing hardware in real-time.

### 11.9 PRO MATE II Universal Device Programmer

The PRO MATE II universal device programmer is a full-featured programmer, capable of operating in Stand-alone mode, as well as PC-hosted mode. The PRO MATE II device programmer is CE compliant.
The PRO MATE II device programmer has programmable VDD and VPP supplies, which allow it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions and error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In Stand-alone mode, the PRO MATE II device programmer can read, verify, or program PIC devices. It can also set code protection in this mode.

### 11.10 PICSTART Plus Entry Level Development Programmer

The PICSTART Plus development programmer is an easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient.
The PICSTART Plus development programmer supports all PIC devices with up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant.

### 11.11 PICDEM 1 Low Cost PIC MCU Demonstration Board

The PICDEM 1 demonstration board is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The user can program the sample microcontrollers provided with the PICDEM 1 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The user can also connect the PICDEM 1 demonstration board to the MPLAB ICE incircuit emulator and download the firmware to the emulator for testing. A prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight LEDs connected to PORTB.

### 11.12 PICDEM 2 Low Cost PIC16CXX Demonstration Board

The PICDEM 2 demonstration board is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 2 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a serial EEPROM to demonstrate usage of the $I^{2} C^{\top M}$ bus and separate headers for connection to an LCD module and a keypad.

### 11.13 PICDEM 3 Low Cost PIC16CXXX Demonstration Board

The PICDEM 3 demonstration board is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with an LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 3 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer with an adapter socket, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 3 demonstration board to test firmware. A prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM 3 demonstration board is a LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM 3 demonstration board provides an additional RS-232 interface and Windows software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

### 11.14 PICDEM 17 Demonstration Board

The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. All necessary hardware is included to run basic demo programs, which are supplied on a 3.5 -inch disk. A programmed sample is included and the user may erase it and program it with the other sample programs using the PRO MATE II device programmer, or the PICSTART Plus development programmer, and easily debug and test the sample code. In addition, the PICDEM 17 demonstration board supports downloading of programs to and executing out of external FLASH memory on board. The PICDEM 17 demonstration board is also usable with the MPLAB ICE in-circuit emulator, or the PICMASTER emulator and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

### 11.15 KeeLoq Evaluation and Programming Tools

KeeLoq evaluation and programming tools support Microchip's HCS Secure Data Products. The HCS evaluation kit includes a LCD display to show changing codes, a decoder to decode transmissions and a programming interface to program test transmitters.

TABLE 11－1：DEVELOPMENT TOOLS FROM MICROCHIP

|  |  | $\begin{aligned} & \text { X } \\ & \text { 人 } \\ & \text { N} \\ & \text { 음 } \end{aligned}$ | O O U U | 㐅 <br> ¢ <br> 0 <br> 0 <br> 0 <br> 1 | $\begin{aligned} & \times \\ & 0 \\ & 0 \\ & 0 \\ & \hline \mathbf{U} \\ & \hline \mathbf{a} \end{aligned}$ |  | $\begin{aligned} & \times \\ & \text { X } \\ & \text { O} \\ & 0 \\ & \frac{U}{a} \end{aligned}$ | $\begin{aligned} & \times \\ & \hat{U} \\ & 0 \\ & \frac{U}{a} \end{aligned}$ | $\times$ <br> $\times$ <br> $\vdots$ <br> 0 <br> $\vdots$ <br> $\vdots$ <br> $\mathbf{U}$ | $\begin{aligned} & \times \\ & \text { O} \\ & 0 \\ & \hline \mathbf{U} \\ & \frac{0}{2} \end{aligned}$ |  | $\times$ <br> $\times$ <br> $\widehat{0}$ <br> 0 <br> $\mathbf{0}$ <br> $\mathbf{0}$ | $\begin{aligned} & \times \\ & \widehat{U} \\ & \text { u } \\ & \frac{0}{2} \end{aligned}$ |  |  | $\begin{aligned} & \times x \\ & \widehat{x} \\ & \widehat{u} \\ & \mathbf{0} \\ & \frac{U}{a} \end{aligned}$ | $\begin{aligned} & \bar{x} \\ & \text { x } \\ & \text { 人 } \\ & \text { N } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { x} \\ & \text { X } \\ & \text { X } \\ & \underline{1} \end{aligned}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \frac{n}{0} \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & i \end{aligned}$ | MPLAB ${ }^{\circledR}$ Integrated Development Environment | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |  |  |
|  | MPLAB ${ }^{\text {® }}$ C17 C Compiler |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ | $\checkmark$ |  |  |  |  |  |  |
|  | MPLAB ${ }^{\text {® }}$ C18 C Compiler |  |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ | $\checkmark$ |  |  |  |  |
|  | MPASM ${ }^{\text {™ }}$ Assembler／ MPLINK ${ }^{\text {TM }}$ Object Linker | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
|  | MPLAB ${ }^{\text {® }}$ ICE In－Circuit Emulator | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark * *$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |  |  |
|  | ICEPIC ${ }^{\text {TM }}$ In－Circuit Emulator | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |  |  |  |  |  |  |  |
|  | MPLAB ${ }^{\circledR}$ ICD In－Circuit Debugger |  |  |  | $\checkmark *$ |  |  | $\checkmark$＊ |  |  | $\checkmark$ |  |  |  |  | $\checkmark$ |  |  |  |  |
|  | PICSTART ${ }^{\circledR}$ Plus Entry Level Development Programmer | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark * *$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |  |  |
|  | PRO MATE ${ }^{\circledR}$ II <br> Universal Device Programmer | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark * *$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| Demo Boards and Eval Kits | PICDEM ${ }^{\text {TM }} 1$ Demonstration Board |  |  | $\checkmark$ |  | $\checkmark$ |  | $\checkmark^{\dagger}$ |  | $\checkmark$ |  |  | $\checkmark$ |  |  |  |  |  |  |  |
|  | PICDEM $^{\text {™ }} 2$ Demonstration Board |  |  |  | $\checkmark^{\dagger}$ |  |  | $\checkmark^{\dagger}$ |  |  |  |  |  |  | $\checkmark$ | $\checkmark$ |  |  |  |  |
|  | PICDEM ${ }^{\text {TM }} 3$ Demonstration Board |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |  |  |  |  |  |  |  |  |
|  | PICDEM ${ }^{\text {TM }}$ 14A Demonstration Board |  | $\checkmark$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | PICDEM ${ }^{\text {TM }} 17$ Demonstration Board |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |  |  |  |  |  |  |
|  | KEELoQ ${ }^{\circledR}$ Evaluation Kit |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |  |  |
|  | KEELOQ ${ }^{\circledR}$ Transponder Kit |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |  |  |
|  | microld ${ }^{\text {TM }}$ Programmer＇s Kit |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |  |
|  | 125 kHz microlD ${ }^{\text {TM }}$ Developer＇s Kit |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |  |
|  | 125 kHz Anticollision microlD ${ }^{\text {TM }}$ Developer＇s Kit |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |  |
|  | 13．56 MHz Anticollision microlD ${ }^{\text {TM }}$ Developer＇s Kit |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |  |
|  | MCP2510 CAN Developer＇s Kit |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\checkmark$ |
| Contact the Microchip Technology Inc．web site at Contact Microchip Technology Inc．for availability d Development tool is available on select devices． |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

NOTES:

### 12.0 ELECTRICAL CHARACTERISTICS - PIC16C54A

Absolute Maximum Ratings ${ }^{(\dagger)}$
Ambient Temperature under bias ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature ..... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on VdD with respect to Vss 0 V to +7.5 V
Voltage on $\overline{M C L R}$ with respect to $\mathrm{Vss}^{(\mathbf{1})}$ ..... 0 V to +14 V
Voltage on all other pins with respect to Vss ..... -0.6 V to (VDD +0.6 V )
Total power dissipation ${ }^{(\mathbf{2})}$ ..... 800 mW
Max. current out of Vss pin ..... 150 mA
Max. current into Vdd pin ..... 100 mA
Max. current into an input pin (TOCKI only) ..... $\pm 500 \mu \mathrm{~A}$
Input clamp current, IIK ( V < 0 or $\mathrm{V}_{\mathrm{I}}>\mathrm{VDD}$ ) ..... $\pm 20 \mathrm{~mA}$
Output clamp current, Iok (Vo < 0 or Vo > Vdd) ..... $\pm 20 \mathrm{~mA}$
Max. output current sunk by any I/O pin ..... 25 mA
Max. output current sourced by any I/O pin ..... 20 mA
Max. output current sourced by a single I/O port (PORTA, B or C) ..... 40 mA
Max. output current sunk by a single I/O port (PORTA, B or C). ..... 50 mA

Note 1: Voltage spikes below Vss at the $\overline{M C L R}$ pin, inducing currents greater than 80 mA , may cause latch-up. Thus, a series resistor of 50 to $100 \Omega$ should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss.

2: Power Dissipation is calculated as follows: Pdis = VDD $\times\left\{\mathrm{IDD}-\sum \mathrm{IOH}\right\}+\sum\{(\mathrm{VDD}-\mathrm{VOH}) \times \mathrm{IOH}\}+\sum(\mathrm{VOL} \times \mathrm{IOL})$
$\dagger$ NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 12.1 DC Characteristics: PIC16C54/55/56/57-RC, XT, 10, HS, LP (Commercial)

| PIC16C54/55/56/57-RC, XT, 10, HS, LP (Commercial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic/Device | Min | Typ† | Max | Units | Conditions |
| D001 | VDD | $\begin{aligned} & \hline \text { Supply Voltage } \\ & \text { PIC16C5X-RC } \\ & \text { PIC16C5X-XT } \\ & \text { PIC16C5X-10 } \\ & \text { PIC16C5X-HS } \\ & \text { PIC16C5X-LP } \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & 4.5 \\ & 4.5 \\ & 2.5 \end{aligned}$ | - - - | $\begin{gathered} 6.25 \\ 6.25 \\ 5.5 \\ 5.5 \\ 6.25 \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ |  |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(1)}$ |  | 1.5* | - | V | Device in SLEEP Mode |
| D003 | VPOR | Vdd Start Voltage to ensure Power-on Reset |  | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | VdD Rise Rate to ensure Power-on Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |
| D010 | IDD | $\begin{aligned} & \text { Supply Current }{ }^{(2)} \\ & \text { PIC16C5X-RC }{ }^{(3)} \\ & \text { PIC16C5X-XT } \\ & \text { PIC16C5X-10 } \\ & \text { PIC16C5X-HS } \\ & \text { PIC16C5X-HS } \\ & \text { PIC16C5X-LP } \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 1.8 \\ & 4.8 \\ & 4.8 \\ & 9.0 \\ & 15 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 3.3 \\ & 10 \\ & 10 \\ & 20 \\ & 32 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ | $\begin{aligned} & \text { FOSC }=4 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=4 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=10 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=10 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=20 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=32 \mathrm{kHz}, \mathrm{VDD}=3.0 \mathrm{~V}, \\ & \text { WDT disabled } \end{aligned}$ |
| D020 | IPD | Power-down Current ${ }^{(2)}$ | — | $\begin{aligned} & 4.0 \\ & 0.6 \end{aligned}$ | $\begin{gathered} 12 \\ 9 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ | VDD $=3.0 \mathrm{~V}$, WDT enabled VDD $=3.0 \mathrm{~V}$, WDT disabled |

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD}$; WDT enabled/disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through REXT. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VDD} / 2 \operatorname{REXT}(\mathrm{~mA})$ with REXT in $\mathrm{k} \Omega$.


### 12.2 DC Characteristics: PIC16C54/55/56/57-RCI, XTI, 10I, HSI, LPI (Industrial)

| PIC16C54/55/56/57-RCI, XTI, 10I, HSI, LPI (Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|c\|} \hline \text { Param } \\ \text { No. } \end{array}$ | Symbol | Characteristic/Device | Min | Typ $\dagger$ | Max | Units | Conditions |
| D001 | VDD | $\begin{aligned} & \hline \text { Supply Voltage } \\ & \text { PIC16C5X-RCI } \\ & \text { PIC16C5X-XTI } \\ & \text { PIC16C5X-10I } \\ & \text { PIC16C5X-HSI } \\ & \text { PIC16C5X-LPI } \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & 4.5 \\ & 4.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{gathered} 6.25 \\ 6.25 \\ 5.5 \\ 5.5 \\ 6.25 \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ |  |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(1)}$ | - | 1.5* | - | V | Device in SLEEP mode |
| D003 | VPOR | Vdd Start Voltage to ensure Power-on Reset | - | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | Vdd Rise Rate to ensure Power-on Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |
| D010 | IDD | $\begin{aligned} & \hline \text { Supply Current }{ }^{(2)} \\ & \text { PIC16C5X-RCI }{ }^{(3)} \\ & \text { PIC16C5X-XTI } \\ & \text { PIC16C5X-10I } \\ & \text { PIC16C5X-HSI } \\ & \text { PIC16C5X-HSI } \\ & \text { PIC16C5X-LPI } \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | $\begin{gathered} 1.8 \\ 1.8 \\ 4.8 \\ 4.8 \\ 9.0 \\ 15 \end{gathered}$ | $\begin{aligned} & 3.3 \\ & 3.3 \\ & 10 \\ & 10 \\ & 20 \\ & 40 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ | $\begin{aligned} & \text { Fosc }=4 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=4 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=10 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { Fosc }=10 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=20 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=32 \mathrm{kHz}, \mathrm{VDD}=3.0 \mathrm{~V}, \\ & \text { WDT disabled } \end{aligned}$ |
| D020 | IPD | Power-down Current ${ }^{(2)}$ | — | $\begin{aligned} & 4.0 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 14 \\ & 12 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ | VDD $=3.0 \mathrm{~V}$, WDT enabled VDD $=3.0 \mathrm{~V}$, WDT disabled |

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD}$; WDT enabled/disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through REXT. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VDD} / 2 \operatorname{REXT}(\mathrm{~mA})$ with REXT in $\mathrm{k} \Omega$.


### 12.3 DC Characteristics: PIC16C54/55/56/57-RCE, XTE, 10E, HSE, LPE (Extended)

| PIC16C54/55/56/57-RCE, XTE, 10E, HSE, LPE (Extended) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic/Device | Min | Typ† | Max | Units | Conditions |
| D001 | VDD | Supply Voltage PIC16C5X-RCE PIC16C5X-XTE PIC16C5X-10E PIC16C5X-HSE PIC16C5X-LPE | $\begin{gathered} 3.25 \\ 3.25 \\ 4.5 \\ 4.5 \\ 2.5 \end{gathered}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & 5.5 \\ & 5.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ |  |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(1)}$ | - | 1.5* | - | V | Device in SLEEP mode |
| D003 | VPOR | Vdd Start Voltage to ensure Power-on Reset | - | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | VdD Rise Rate to ensure Power-on Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |
| D010 | IDD | $\begin{aligned} & \text { Supply Current }^{(2)} \\ & \text { PIC16C5X-RCE }^{(3)} \\ & \text { PIC16C5X-XTE } \\ & \text { PIC16C5X-10E } \\ & \text { PIC16C5X-HSE } \\ & \text { PIC16C5X-HSE } \\ & \text { PIC16C5X-LPE } \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | $\begin{gathered} 1.8 \\ 1.8 \\ 4.8 \\ 4.8 \\ 9.0 \\ 19 \end{gathered}$ | $\begin{aligned} & 3.3 \\ & 3.3 \\ & 10 \\ & 10 \\ & 20 \\ & 55 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ | $\begin{aligned} & \text { Fosc }=4 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { Fosc }=4 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { Fosc }=10 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { Fosc }=10 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=16 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { FOSC }=32 \mathrm{kHz}, \mathrm{VDD}=3.25 \mathrm{~V}, \\ & \text { WDT disabled } \end{aligned}$ |
| D020 | IPD | Power-down Current ${ }^{(2)}$ | — | $\begin{aligned} & 5.0 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 22 \\ & 18 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ | VDD $=3.25 \mathrm{~V}$, WDT enabled VDD $=3.25 \mathrm{~V}$, WDT disabled |

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD}$; WDT enabled/disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through REXT. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VDD} / 2 \operatorname{REXT}(\mathrm{~mA})$ with REXT in $\mathrm{k} \Omega$.


### 12.4 DC Characteristics: PIC16C54/55/56/57-RC, XT, 10, HS, LP (Commercial) PIC16C54/55/56/57-RCI, XTI, 10I, HSI, LPI (Industrial)

| DC CH | ARACTER | RISTICS | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic/Device | Min | Typ† | Max | Units | Conditions |
| D030 | VIL | Input Low Voltage I/O ports MCLR (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 (Schmitt Trigger) | Vss <br> Vss <br> Vss <br> Vss <br> Vss | $\begin{aligned} & - \\ & - \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { 0.2 VDD } \\ & \text { 0.15 VDD } \\ & 0.15 \text { VDD } \\ & 0.15 \text { VDD } \\ & 0.3 \text { VDD } \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ | Pin at hi-impedance $\begin{aligned} & \text { PIC16C5X-RC only }{ }^{(3)} \\ & \text { PIC16C5X-XT, 10, HS, LP } \end{aligned}$ |
| D040 | VIH | Input High Voltage <br> I/O ports <br> I/O ports <br> I/O ports <br> MCLR (Schmitt Trigger) <br> TOCKI (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) | $\begin{aligned} & 0.45 \text { VDD } \\ & \text { 2.0 } \\ & 0.36 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.7 \text { VDD } \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | VDD <br> VDD <br> Vdd <br> VDD <br> Vdd <br> VDD <br> VDD | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | For all $\mathrm{VDD}^{(4)}$ $\begin{aligned} & 4.0 \mathrm{~V}<\mathrm{VDD} \leq 5.5 \mathrm{~V}^{(4)} \\ & \mathrm{VDD}>5.5 \mathrm{~V} \end{aligned}$ $\begin{aligned} & \text { PIC16C5X-RC only }{ }^{(3)} \\ & \text { PIC16C5X-XT, 10, HS, LP } \end{aligned}$ |
| D050 | VHYS | Hysteresis of Schmitt Trigger inputs | 0.15 VDD* | - | - | V |  |
| D060 | IIL | Input Leakage Current ${ }^{(1,2)}$ I/O ports <br> MCLR <br> MCLR <br> TOCKI <br> OSC1 | $\begin{aligned} & -1 \\ & -5 \\ & - \\ & -3 \\ & -3 \end{aligned}$ | 0.5 - 0.5 0.5 0.5 | $\begin{aligned} & +1 \\ & - \\ & +5 \\ & +3 \\ & +3 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | For VDD $\leq 5.5 \mathrm{~V}$ : <br> Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance <br> VPIN $=$ Vss +0.25 V <br> VPIN $=$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD, <br> PIC16C5X-XT, 10, HS, LP |
| D080 | Vol | Output Low Voltage I/O ports OSC2/CLKOUT | — | - | $\begin{aligned} & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | $\begin{aligned} & \mathrm{IOL}=8.7 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V} \\ & \mathrm{IOL}=1.6 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & \mathrm{PIC} 16 \mathrm{C} 5 \mathrm{X}-\mathrm{RC} \end{aligned}$ |
| D090 | VOH | $\begin{aligned} & \text { Output High Voltage }{ }^{(2)} \\ & \text { l/O ports } \\ & \text { OSC2/CLKOUT } \end{aligned}$ | $\begin{aligned} & \text { VDD }-0.7 \\ & \text { VDD }-0.7 \end{aligned}$ | — | - | $\begin{aligned} & V \\ & V \end{aligned}$ | $\begin{aligned} & \mathrm{IOH}=-5.4 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V} \\ & \mathrm{IOH}=-1.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & \mathrm{PIC16C5X}-\mathrm{RC} \end{aligned}$ |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: The leakage current on the $\overline{M C L R} /$ VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
2: Negative current is defined as coming out of the pin.
3: For PIC16C5X-RC devices, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.
4: The user may use the better of the two specifications.


### 12.5 DC Characteristics: PIC16C54/55/56/57-RCE, XTE, 10E, HSE, LPE (Extended)

| DC CHARACTERISTICS |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| D030 | VIL | Input Low Voltage I/O ports MCLR (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 (Schmitt Trigger) | Vss <br> Vss <br> Vss <br> Vss <br> Vss | $\begin{aligned} & - \\ & - \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { 0.15 VDD } \\ & \text { 0.15 VDD } \\ & \text { 0.15 VDD } \\ & \text { 0.15 VDD } \\ & 0.3 \text { VDD } \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ | Pin at hi-impedance <br> PIC16C5X-RC only ${ }^{(3)}$ PIC16C5X-XT, 10, HS, LP |
| D040 | VIH | Input High Voltage <br> I/O ports <br> I/O ports <br> I/O ports <br> MCLR (Schmitt Trigger) <br> TOCKI (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) | $\begin{aligned} & \text { 0.45 VDD } \\ & \text { 2.0 } \\ & 0.36 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.7 \text { VDD } \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | Vdd <br> VDD <br> VDD <br> VDD <br> VDD <br> VDD <br> VDD | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ | For all $V_{D D}{ }^{(4)}$ $\begin{aligned} & 4.0 \mathrm{~V}<\mathrm{VDD} \leq 5.5 \mathrm{~V}^{(4)} \\ & \mathrm{VDD}>5.5 \mathrm{~V} \end{aligned}$ $\begin{aligned} & \text { PIC16C5X-RC only }{ }^{(3)} \\ & \text { PIC16C5X-XT, 10, HS, LP } \end{aligned}$ |
| D050 | VHYS | Hysteresis of Schmitt Trigger inputs | 0.15 VDD* | - | - | V |  |
| D060 | IIL | Input Leakage Current ${ }^{(1,2)}$ I/O ports <br> MCLR <br> MCLR <br> TOCKI <br> OSC1 | $\begin{aligned} & -1 \\ & -5 \\ & - \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & - \\ & 0.5 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & +1 \\ & - \\ & +5 \\ & +3 \\ & +3 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | For VDD $\leq 5.5 \mathrm{~V}$ : <br> Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance <br> VPIN $=\mathrm{VSS}+0.25 \mathrm{~V}$ <br> VPIN $=$ VDD <br> VSS $\leq$ VPIN $\leq$ VDD <br> VSS $\leq$ VPIN $\leq$ VDD, <br> PIC16C5X-XT, 10, HS, LP |
| D080 | Vol | Output Low Voltage I/O ports OSC2/CLKOUT | - | - | $\begin{aligned} & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{IOL}=8.7 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V} \\ & \mathrm{IOL}=1.6 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & \mathrm{PIC16C5X}-\mathrm{RC} \end{aligned}$ |
| D090 | VoH | $\begin{aligned} & \text { Output High Voltage }{ }^{(2)} \\ & \text { l/O ports } \\ & \text { OSC2/CLKOUT } \end{aligned}$ | $\begin{aligned} & \text { VDD }-0.7 \\ & \text { VDD }-0.7 \end{aligned}$ | - | — | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\mathrm{IOH}=-5.4 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$ $\mathrm{IOH}=-1.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$, PIC16C5X-RC |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: The leakage current on the $\overline{M C L R} / V P P$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.

2. Negative current is defined as coming out of the pin.

3: For PIC16C5X-RC devices, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.
4: The user may use the better of the two specifications.

### 12.6 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS 2 ppS
2. TppS


Lowercase letters (pp) and their meanings:

| pp |  |
| :--- | :--- |
| 2 | to |
| ck | CLKOUT |
| cy | cycle time |
| drt | device reset timer |
| io | l/O port |

$$
\mathrm{mc} \overline{\mathrm{MCLR}}
$$

osc oscillator
os OSC1
t0 TOCKI
wdt watchdog timer
Uppercase letters and their meanings:

| S |  |  |  |
| :--- | :--- | :--- | :--- |
| F | Fall | P | Period |
| H | High | R | Rise |
| I | Invalid (Hi-impedance) | V | Valid |
| L | Low | Z | Hi-impedance |

FIGURE 12-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS - PIC16C54/55/56/57

| Pin | $C L=$ | $\begin{aligned} & 50 \mathrm{pF} \\ & 0-15 \mathrm{pF} \end{aligned}$ | for all pins and OSC2 for RC mode for OSC2 in XT, HS or LP modes when external clock is used to drive OSC1 |
| :---: | :---: | :---: | :---: |

12.7 Timing Diagrams and Specifications

FIGURE 12-2: EXTERNAL CLOCK TIMING - PIC16C54/55/56/57


TABLE 12-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C54/55/56/57

| Standard Operating Conditions (unless otherwise specified) <br> AC Characteristics $\begin{array}{lc} \text { Operating Temperature } & 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C} \text { for commercial } \\ -40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \text { for industrial } \\ -40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C} \text { for extended } \end{array}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param <br> No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 1A | Fosc | External CLKIN Frequency ${ }^{(1)}$ | DC <br> DC <br> DC <br> DC <br> DC | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | $\begin{gathered} 4.0 \\ 10 \\ 20 \\ 16 \\ 40 \end{gathered}$ | MHz <br> MHz <br> MHz <br> MHz <br> kHz | XT osc mode <br> 10 MHz mode <br> HS osc mode (Comm/Ind) <br> HS osc mode (Ext) <br> LP osc mode |
|  |  | Oscillator Frequency ${ }^{(1)}$ | $\begin{aligned} & \text { DC } \\ & 0.1 \\ & 4.0 \\ & 4.0 \\ & 4.0 \\ & \text { DC } \end{aligned}$ | - - - - - | $\begin{aligned} & 4.0 \\ & 4.0 \\ & 10 \\ & 20 \\ & 16 \\ & 40 \end{aligned}$ | MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> kHz | RC osc mode <br> XT osc mode <br> 10 MHz mode <br> HS osc mode (Comm/Ind) <br> HS osc mode (Ext) <br> LP osc mode |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption.
When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (TcY) equals four times the input oscillator time base period.

TABLE 12-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C54/55/56/57

|  Standard Operating Conditions (unless otherwise specified) <br> AC Characteristics <br> Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for commercial <br>   $-40^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ for industrial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for extended   |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 1 | Tosc | External CLKIN Period ${ }^{(1)}$ | $\begin{gathered} \hline \hline 250 \\ 100 \\ 50 \\ 62.5 \\ 25 \end{gathered}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | - - - - |  | XT osc mode <br> 10 MHz mode <br> HS osc mode (Comm/Ind) <br> HS osc mode (Ext) <br> LP osc mode |
|  |  | Oscillator Period ${ }^{(1)}$ | $\begin{gathered} \hline 250 \\ 250 \\ 100 \\ 50 \\ 62.5 \\ 25 \end{gathered}$ | - - - - - | $\begin{gathered} - \\ 10,000 \\ 250 \\ 250 \\ 250 \\ - \end{gathered}$ | ns <br> ns <br> ns <br> ns <br> ns <br> $\mu \mathrm{S}$ | RC osc mode <br> XT osc mode <br> 10 MHz mode <br> HS osc mode (Comm/Ind) <br> HS osc mode (Ext) <br> LP osc mode |
| 2 | Tcy | Instruction Cycle Time ${ }^{(2)}$ | - | 4/Fosc | - | - |  |
| 3 | TosL, TosH | Clock in (OSC1) Low or High Time | $\begin{aligned} & \hline 85^{*} \\ & 20^{*} \\ & 2.0^{*} \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | ns ns $\mu \mathrm{S}$ | XT oscillator HS oscillator LP oscillator |
| 4 | TosR, TosF | Clock in (OSC1) Rise or Fall Time | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 25^{*} \\ & 25^{*} \\ & 50^{*} \end{aligned}$ | ns <br> ns ns | XT oscillator HS oscillator LP oscillator |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (TcY) equals four times the input oscillator time base period.


## PIC16C5X

FIGURE 12-3: CLKOUT AND I/O TIMING - PIC16C54/55/56/57


Note: Please refer to Figure 12-1 for load conditions.

TABLE 12-2: CLKOUT AND I/O TIMING REQUIREMENTS - PIC16C54/55/56/57

|  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units |
| 10 | TosH2ckL | OSC1^ to CLKOUT $\downarrow^{(1)}$ | - | 15 | 30** | ns |
| 11 | TosH2ckH | OSC1 $\uparrow$ to CLKOUT $\uparrow$ (1) | - | 15 | 30** | ns |
| 12 | TckR | CLKOUT rise time ${ }^{(1)}$ | - | 5.0 | 15** | ns |
| 13 | TckF | CLKOUT fall time ${ }^{(1)}$ | - | 5.0 | 15** | ns |
| 14 | TckL2ioV | CLKOUT $\downarrow$ to Port out valid ${ }^{(1)}$ | - | - | 40** | ns |
| 15 | TioV2ckH | Port in valid before CLKOUT ${ }^{(\mathbf{1})}$ | 0.25 TCY+30* | - | - | ns |
| 16 | TckH2iol | Port in hold after CLKOUT ${ }^{(1)}$ | 0* | - | - | ns |
| 17 | TosH2ioV | OSC1 $\uparrow$ (Q1 cycle) to Port out valid ${ }^{(2)}$ | - | - | 100* | ns |
| 18 | TosH2iol | OSC1 $\uparrow$ (Q2 cycle) to Port input invalid (I/O in hold time) | TBD | - | - | ns |
| 19 | TioV2osH | Port input valid to OSC1 $\uparrow$ (I/O in setup time) | TBD | - | - | ns |
| 20 | TioR | Port output rise time ${ }^{(2)}$ | - | 10 | 25** | ns |
| 21 | TioF | Port output fall time ${ }^{(2)}$ | - | 10 | 25** | ns |

* These parameters are characterized but not tested.
** These parameters are design targets and are not tested. No characterization data available at this time.
$\dagger$ Data in the Typical ("Typ") column is at $5.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Measurements are taken in RC Mode where CLKOUT output is $4 \times$ Tosc.
2: Please refer to Figure 12-1 for load conditions.

FIGURE 12-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING PIC16C54/55/56/57


TABLE 12-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C54/55/56/57

| AC Char | cteristics | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 30 | TmcL | $\overline{\text { MCLR }}$ Pulse Width (low) | 100* | - | - | ns | VDD $=5.0 \mathrm{~V}$ |
| 31 | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 9.0* | 18* | 30* | ms | VDD $=5.0 \mathrm{~V}$ (Comm) |
| 32 | TDRT | Device Reset Timer Period | 9.0* | 18* | 30* | ms | VDD $=5.0 \mathrm{~V}$ (Comm) |
| 34 | Tioz | I/O Hi-impedance from $\overline{\mathrm{MCLR}} \mathrm{Low}$ | - | - | 100* | ns |  |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

FIGURE 12-5: TIMER0 CLOCK TIMINGS - PIC16C54/55/56/57


TABLE 12-4: TIMER0 CLOCK REQUIREMENTS - PIC16C54/55/56/57

|  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 40 | TtOH | TOCKI High Pulse Width <br> - No Prescaler <br> - With Prescaler | $\frac{0.5 \mathrm{Tcy}+20^{*}}{10^{*}}$ | - | - | ns |  |
| 41 | TtOL | TOCKI Low Pulse Width <br> - No Prescaler <br> - With Prescaler | $\frac{0.5 \text { Tcy }+20^{*}}{10^{*}}$ | - | - | ns |  |
| 42 | TtOP | TOCKI Period | $20 \text { or } \frac{\mathrm{TCY}+40^{*}}{\mathrm{~N}}$ | - | - | ns | Whichever is greater. $\mathrm{N}=$ Prescale Value (1, 2, 4,..., 256) |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.


### 13.0 ELECTRICAL CHARACTERISTICS - PIC16CR54A

## Absolute Maximum Ratings ${ }^{(\dagger)}$

Ambient Temperature under bias................................................................................................. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature ...................................................................................................................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on VDD with respect to Vss ........................................................................................................... 0 to +7.5 V
Voltage on $\overline{M C L R}$ with respect to Vss ${ }^{(1)}$..................................................................................................... 0 to +14 V
Voltage on all other pins with respect to Vss ............................................................................ 0.6 V to (VDD +0.6 V )
Total power dissipation ${ }^{(2)}$............................................................................................................................. 800 mW
Max. current out of Vss pin .............................................................................................................................. 150 mA
Max. current into VDD pin............................................................................................................................... 50 mA
Max. current into an input pin (TOCKI only) ......................................................................................................... $\pm 500 \mu \mathrm{~A}$
Input clamp current, IIK (VI < 0 or VI > VDD) ........................................................................................................... $\pm 20 \mathrm{~mA}$
Output clamp current, Iok (V0 < 0 or V0 > VDD) .................................................................................................... $\pm 20 \mathrm{~mA}$
Max. output current sunk by any I/O pin ........................................................................................................... 25 mA
Max. output current sourced by any I/O pin .................................................................................................... 20 mA
Max. output current sourced by a single I/O port (PORTA or B) ...................................................................... 40 mA
Max. output current sunk by a single I/O port (PORTA or B) .......................................................................... 50 mA
Note 1: Voltage spikes below Vss at the $\overline{M C L R}$ pin, inducing currents greater than 80 mA may cause latch-up. Thus, a series resistor of 50 to $100 \Omega$ should be used when applying a low level to the $\overline{\text { MCLR }}$ pin rather than pulling this pin directly to Vss.
2: Power Dissipation is calculated as follows: PDIS $=$ VDD $\times\left\{I D D-\sum \mathrm{IOH}\right\}+\sum\{(\mathrm{VDD}-\mathrm{VOH}) \times \mathrm{IOH}\}+\sum(\mathrm{VOL} \times \mathrm{loL})$
$\dagger$ NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 13.1 DC Characteristics: PIC16CR54A-04, 10, 20, PIC16LCR54A-04 (Commercial) PIC16CR54A-04I, 10I, 20I, PIC16LCR54A-04I (Industrial)

| $\begin{array}{\|l} \text { PIC16LCR54A-04 } \\ \text { PIC16LCR54A-04I } \\ \text { (Commercial, Industrial) } \end{array}$ |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC16CR54A-04, 10, 20 PIC16CR54A-04I, 10I, 201 (Commercial, Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq T A \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| Param <br> No. | Symbol | Characteristic/Device | Min | Typ $\dagger$ | Max | Units | Conditions |
| D001 | VDD | Supply Voltage |  |  |  |  |  |
|  |  | PIC16LCR54A | 2.0 | - | 6.25 | V |  |
| $\begin{array}{\|l\|l} \hline \text { D001 } \\ \text { D001A } \end{array}$ |  | PIC16CR54A | $\begin{aligned} & 2.5 \\ & 4.5 \end{aligned}$ | - | $\begin{gathered} \hline 6.25 \\ 5.5 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | RC and XT modes HS mode |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(1)}$ | - | 1.5* | - | V | Device in SLEEP mode |
| D003 | VPOR | Vdd Start Voltage to ensure Power-on Reset | - | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | Vdd Rise Rate to ensure Power-on Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |
| D005 | IDD | Supply Current ${ }^{(2)}$ |  |  |  |  |  |
|  |  | PICLCR54A | - | 10 | $\begin{aligned} & 20 \\ & 70 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \text { Fosc }=32 \mathrm{kHz}, \mathrm{VDD}=2.0 \mathrm{~V} \\ & \text { Fosc }=32 \mathrm{kHz}, \mathrm{VDD}=6.0 \mathrm{~V} \end{aligned}$ |
| D005A |  | PIC16CR54A | - - - - | $\begin{aligned} & 2.0 \\ & 0.8 \\ & 90 \\ & \\ & 4.8 \\ & 9.0 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 1.8 \\ & 350 \\ & \\ & 10 \\ & 20 \end{aligned}$ | mA <br> mA <br> $\mu \mathrm{A}$ <br> mA <br> mA | $\mathrm{RC}^{(3)}$ and XT modes: <br> Fosc $=4.0 \mathrm{MHz}$, Vdd $=6.0 \mathrm{~V}$ <br> Fosc $=4.0 \mathrm{MHz}, \mathrm{VDD}=3.0 \mathrm{~V}$ <br> Fosc $=200 \mathrm{kHz}, \mathrm{VDD}=2.5 \mathrm{~V}$ <br> HS mode: <br> Fosc $=10 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}$ <br> Fosc $=20 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}$ |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$, unless otherwise stated. These parameters are for design guidance only, and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD} ;$ WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through Rext. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VDD} / 2 \operatorname{REXT}(\mathrm{~mA})$ with REXT in $k \Omega$.

### 13.1 DC Characteristics: PIC16CR54A-04, 10, 20, PIC16LCR54A-04 (Commercial) PIC16CR54A-04I, 10I, 20I, PIC16LCR54A-04I (Industrial)

| $\begin{aligned} & \text { PIC16LCR54A-04 } \\ & \text { PIC16LCR54A-04I } \\ & \text { (Commercial, Industrial) } \end{aligned}$ |  |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC16CR54A-04, 10, 20PIC16CR54A-04I, 10I, 201(Commercial, Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| Param <br> No. | Symbol | Characteristic/Device | Min | Typ† | Max | Units | Conditions |
|  | IPD | Power-down Current ${ }^{(2)}$ |  |  |  |  |  |
| D006 |  | PIC16LCR54A-Commercial | - | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 3.0 \\ & 5.0 \end{aligned}$ | $\begin{gathered} 6.0 \\ 8.0^{\star} \\ 15 \\ 25 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\begin{aligned} & \text { VDD }=2.5 \mathrm{~V}, \text { WDT disabled } \\ & \text { VDD }=4.0 \mathrm{~V}, \text { WDT disabled } \\ & \text { VDD }=6.0 \mathrm{~V}, \text { WDT disabled } \\ & \text { VDD }=6.0 \mathrm{~V}, \text { WDT enabled } \end{aligned}$ |
| D006A |  | PIC16CR54A-Commercial | - | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 3.0 \\ & 5.0 \end{aligned}$ | $\begin{gathered} 6.0 \\ 8.0^{\star} \\ 15 \\ 25 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | VDD $=2.5 \mathrm{~V}$, WDT disabled VDD $=4.0 \mathrm{~V}$, WDT disabled <br> VDD $=6.0 \mathrm{~V}$, WDT disabled <br> VDD $=6.0 \mathrm{~V}$, WDT enabled |
| D007 |  | PIC16LCR54A-Industrial | - | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 3.0 \\ & 3.0 \\ & 5.0 \end{aligned}$ | $\begin{gathered} \hline 8.0 \\ 10^{*} \\ 20^{*} \\ 18 \\ 45 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\begin{aligned} \text { VDD } & =2.5 \mathrm{~V}, \text { WDT disabled } \\ \text { VDD } & =4.0 \mathrm{~V}, \mathrm{WDT} \text { disabled } \\ \text { VDD } & =4.0 \mathrm{~V}, \mathrm{WDT} \text { enabled } \\ \text { VDD } & =6.0 \mathrm{~V}, \mathrm{WDT} \text { disabled } \\ \text { VDD } & =6.0 \mathrm{~V}, \text { WDT enabled } \end{aligned}$ |
| D007A |  | PIC16CR54A-Industrial | - | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 3.0 \\ & 3.0 \\ & 5.0 \end{aligned}$ | $\begin{gathered} \hline 8.0 \\ 10^{*} \\ 20^{*} \\ 18 \\ 45 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\begin{aligned} & \text { VDD }=2.5 \mathrm{~V}, \text { WDT disabled } \\ & \text { VDD }=4.0 \mathrm{~V}, \mathrm{WDT} \text { disabled } \\ & \text { VDD }=4.0 \mathrm{~V}, \mathrm{WDT} \text { enabled } \\ & \text { VDD }=6.0 \mathrm{~V}, \mathrm{WDT} \text { disabled } \\ & \text { VDD }=6.0 \mathrm{~V}, \mathrm{WDT} \text { enabled } \end{aligned}$ |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$, unless otherwise stated. These parameters are for design guidance only, and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD}$; WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through Rext. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VDD} / 2 \operatorname{REXT}(\mathrm{~mA})$ with REXT in $\mathrm{k} \Omega$.

### 13.2 DC Characteristics: PIC16CR54A-04E, 10E, 20E (Extended)

| PIC16CR54A-04E, 10E, 20E <br> (Extended) |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature |  |  |  |  |  |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: | :--- |
| Param <br> No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD}$; WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXt (mA) with REXT in $k \Omega$.


### 13.3 DC Characteristics: PIC16CR54A-04, 10, 20, PIC16LCR54A-04 (Commercial)

 PIC16CR54A-04I, 10I, 20I, PIC16LCR54A-04I (Industrial)| DC CH | ARACTER | RISTICS | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|l\|} \hline \text { Param } \\ \text { No. } \end{array}$ | Symbol | Characteristic | Min | Typ† | Max | Units | Conditions |
| D030 | VIL | Input Low Voltage I/O ports MCLR (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 | Vss <br> Vss <br> Vss <br> Vss <br> Vss | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & \text { 0.2 VDD } \\ & \text { 0.15 VDD } \\ & \text { 0.15 VDD } \\ & 0.15 \text { VDD } \\ & 0.15 \text { VDD } \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ | Pin at hi-impedance <br> RC mode only ${ }^{(3)}$ XT, HS and LP modes |
| D040 | VIH | Input High Voltage <br> I/O ports <br> I/O ports <br> MCLR (Schmitt Trigger) <br> TOCKI (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) <br> OSC1 | $\begin{aligned} & \quad 2.0 \\ & 0.6 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \end{aligned}$ | - - - | VDD <br> VDD <br> VdD <br> VDD <br> Vdd <br> VDD | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ | VDD $=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}^{(4)}$ Full VDD range ${ }^{(4)}$ <br> RC mode only ${ }^{(3)}$ XT, HS and LP modes |
| D050 | VHYS | Hysteresis of Schmitt Trigger inputs | 0.15 VDD* | - | - | V |  |
| D060 | IIL | Input Leakage Current ${ }^{(1,2)}$ I/O ports <br> MCLR <br> MCLR <br> TOCKI <br> OSC1 | $\begin{gathered} -1.0 \\ -5.0 \\ - \\ -3.0 \\ -3.0 \end{gathered}$ | $\begin{gathered} - \\ - \\ 0.5 \\ 0.5 \\ 0.5 \end{gathered}$ | $\begin{gathered} +1.0 \\ - \\ +5.0 \\ +3.0 \\ +3.0 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\begin{aligned} & \text { For VDD } \leq 5.5 \mathrm{~V}: \\ & \text { VSS } \leq \text { VPIN } \leq \text { VDD, } \\ & \text { pin at hi-impedance } \\ & \text { VPIN }=\text { VSS }+0.25 \mathrm{~V} \\ & \text { VPIN = VDD } \\ & \text { VSS } \leq \text { VPIN } \leq \text { VDD } \\ & \text { VSS } \leq \text { VPIN } \leq \text { VDD, } \\ & \text { XT, HS and LP modes } \end{aligned}$ |
| D080 | VoL | Output Low Voltage I/O ports OSC2/CLKOUT | - | — | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ | $\begin{aligned} & \mathrm{IOL}=10 \mathrm{~mA}, \mathrm{VDD}=6.0 \mathrm{~V} \\ & \mathrm{IOL}=1.9 \mathrm{~mA}, \mathrm{VDD}=6.0 \mathrm{~V}, \\ & \mathrm{RC} \text { mode only } \end{aligned}$ |
| D090 | VoH | Output High Voltage ${ }^{(2)}$ I/O ports OSC2/CLKOUT | $\begin{aligned} & \text { VDD }-0.5 \\ & \text { VDD }-0.5 \end{aligned}$ | - | - | $\begin{aligned} & V \\ & V \end{aligned}$ | $\begin{aligned} & \mathrm{IOH}=-4.0 \mathrm{~mA}, \mathrm{VDD}=6.0 \mathrm{~V} \\ & \mathrm{IOH}=-0.8 \mathrm{~mA}, \mathrm{VDD}=6.0 \mathrm{~V}, \\ & \mathrm{RC} \text { mode only } \end{aligned}$ |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: The leakage current on the $\overline{M C L R} / V_{P P}$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
2: Negative current is defined as coming out of the pin.
3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.
4: The user may use the better of the two specifications.


### 13.4 DC Characteristics: PIC16CR54A-04E, 10E, 20E (Extended)

| DC CHARACTERISTICS |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| D030 | VIL | Input Low Voltage I/O ports MCLR (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 | Vss <br> Vss <br> Vss <br> Vss <br> Vss | $\begin{aligned} & - \\ & - \\ & - \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.15 \text { VDD } \\ & 0.15 \text { VDD } \\ & 0.15 \text { VDD } \\ & 0.15 \text { VDD } \\ & 0.3 \text { VDD } \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | Pin at hi-impedance <br> RC mode only ${ }^{(3)}$ <br> XT, HS and LP modes |
| D040 | VIH | Input High Voltage <br> I/O ports <br> I/O ports <br> I/O ports <br> MCLR (Schmitt Trigger) <br> TOCKI (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) <br> OSC1 | $\begin{aligned} & 0.45 \text { VDD } \\ & 2.0 \\ & 0.36 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.85 \text { VDD } \\ & 0.7 \text { VDD } \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | VDD <br> VDD <br> VDD <br> Vdd <br> VDD <br> Vdd <br> VDD | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | For all $\mathrm{VDD}^{(4)}$ $\begin{aligned} & 4.0 \mathrm{~V}<\mathrm{VDD} \leq 5.5 \mathrm{~V}^{(4)} \\ & \mathrm{VDD}>5.5 \mathrm{~V} \end{aligned}$ <br> RC mode only ${ }^{(3)}$ XT, HS and LP modes |
| D050 | VHYS | Hysteresis of Schmitt Trigger inputs | 0.15 VDD* | - | - | V |  |
| D060 | IIL | Input Leakage Current ${ }^{(1,2)}$ I/O ports <br> MCLR <br> MCLR <br> TOCKI <br> OSC1 | $\begin{gathered} -1.0 \\ -5.0 \\ - \\ -3.0 \\ -3.0 \end{gathered}$ | $\begin{aligned} & 0.5 \\ & - \\ & 0.5 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{gathered} +1.0 \\ - \\ +5.0 \\ +3.0 \\ +3.0 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | For VDD $\leq 5.5 \mathrm{~V}$ : <br> VSS $\leq$ VPIN $\leq$ VDD, pin at hi-impedance <br> VPIN $=$ Vss +0.25 V <br> VPIN $=$ VDD <br> VSS $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD, <br> XT, HS and LP modes |
| D080 | Vol | Output Low Voltage I/O ports OSC2/CLKOUT | - | - | $\begin{aligned} & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{IOL}=8.7 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V} \\ & \mathrm{IOL}=1.6 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & \mathrm{RC} \text { mode only } \end{aligned}$ |
| D090 | VoH | $\begin{aligned} & \text { Output High Voltage }{ }^{(2)} \\ & \text { l/O ports } \\ & \text { OSC2/CLKOUT } \end{aligned}$ | $\begin{aligned} & \text { VDD }-0.7 \\ & \text { VDD }-0.7 \end{aligned}$ | - | — | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\mathrm{IOH}=-5.4 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$ $\mathrm{IOH}=-1.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$, RC mode only |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: The leakage current on the $\overline{M C L R} / V P P$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
2: Negative current is defined as coming out of the pin.
3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.
4: The user may use the better of the two specifications.


### 13.5 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS
2. TppS


Lowercase letters (pp) and their meanings:

| pp |  |
| :--- | :--- |
| 2 | to |
| ck | CLKOUT |
| cy | cycle time |
| drt | device reset timer |
| io | I/O port |

$$
\mathrm{mc} \overline{\mathrm{MCLR}}
$$

osc oscillator
os OSC1
t0 TOCKI
wdt watchdog timer
Uppercase letters and their meanings:

| S |  |  |
| :--- | :--- | :--- |
| F | Fall | P |
| H Period |  |  |
| H | High | R |
| Rise |  |  |
| L | Invalid (Hi-impedance) | V |
| Valid |  |  |

FIGURE 13-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS - PIC16CR54A
$\square$

### 13.6 Timing Diagrams and Specifications

FIGURE 13-2: EXTERNAL CLOCK TIMING - PIC16CR54A


TABLE 13-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16CR54A


* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (TcY) equals four times the input oscillator time base period.

TABLE 13-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16CR54A

| Standard Operating Conditions (unless otherwise specified) <br> AC Characteristics <br> Operating Temperature <br> $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 1 | Tosc | External CLKIN Period ${ }^{(1)}$ | $\begin{gathered} \hline \hline 250 \\ 250 \\ 100 \\ 50 \\ 5.0 \end{gathered}$ | - - - - - | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ |  | XT osc mode <br> HS osc mode (04) <br> HS Osc mode (10) <br> HS osc mode (20) <br> LP osc mode |
|  |  | Oscillator Period ${ }^{(1)}$ | $\begin{gathered} 250 \\ 250 \\ 250 \\ 100 \\ 50 \\ 5.0 \end{gathered}$ | - - - - - | $\begin{gathered} - \\ 10,000 \\ 250 \\ 250 \\ 250 \\ 200 \end{gathered}$ | ns ns ns ns ns $\mu \mathrm{S}$ | RC osc mode <br> XT osc mode <br> HS osc mode (04) <br> HS osc mode (10) <br> HS osc mode (20) <br> LP osc mode |
| 2 | Tcy | Instruction Cycle Time ${ }^{(\mathbf{2})}$ | - | 4/Fosc | - | - |  |
| 3 | TosL, TosH | Clock in (OSC1) Low or High Time | $\begin{aligned} & \text { 50* } \\ & 20^{*} \\ & 2.0^{*} \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | - — — | ns <br> ns $\mu \mathrm{S}$ | XT oscillator <br> HS oscillator <br> LP oscillator |
| 4 | TosR, TosF | Clock in (OSC1) Rise or Fall Time | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{aligned} & 25^{*} \\ & 25^{\star} \\ & 50^{*} \end{aligned}$ | ns ns ns | XT oscillator HS oscillator LP oscillator |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (TcY) equals four times the input oscillator time base period.


## PIC16C5X

FIGURE 13-3: CLKOUT AND I/O TIMING - PIC16CR54A


Note: Please refer to Figure 13.1 for load conditions.

## TABLE 13-2: CLKOUT AND I/O TIMING REQUIREMENTS - PIC16CR54A

| AC Characteristics |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param <br> No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units |
| 10 | TosH2ckL | OSC1 $\uparrow$ to CLKOUT $\downarrow^{(1)}$ | - | 15 | 30** | ns |
| 11 | TosH2ckH | OSC1 $\uparrow$ to CLKOUT ${ }^{(1)}$ | - | 15 | 30** | ns |
| 12 | TckR | CLKOUT rise time ${ }^{(1)}$ | - | 5.0 | 15** | ns |
| 13 | TckF | CLKOUT fall time ${ }^{(1)}$ | - | 5.0 | 15** | ns |
| 14 | TckL2ioV | CLKOUT $\downarrow$ to Port out valid ${ }^{(1)}$ | - | - | 40** | ns |
| 15 | TioV2ckH | Port in valid before CLKOUT ${ }^{(1)}$ | 0.25 TCY+30* | - | - | ns |
| 16 | TckH2iol | Port in hold after CLKOUT $\uparrow^{(1)}$ | 0* | - | - | ns |
| 17 | TosH2ioV | OSC1 $\uparrow$ (Q1 cycle) to Port out valid ${ }^{(2)}$ | - | - | 100* | ns |
| 18 | TosH2iol | OSC1个 (Q2 cycle) to Port input invalid (I/O in hold time) | TBD | - | - | ns |
| 19 | TioV2osH | Port input valid to OSC1 $\uparrow$ (I/O in setup time) | TBD | - | - | ns |
| 20 | TioR | Port output rise time ${ }^{(2)}$ | - | 10 | 25** | ns |
| 21 | TioF | Port output fall time ${ }^{(\mathbf{2})}$ | - | 10 | 25** | ns |

* These parameters are characterized but not tested.
** These parameters are design targets and are not tested. No characterization data available at this time.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: Measurements are taken in RC Mode where CLKOUT output is $4 \times$ Tosc.
2: Please refer to Figure 13.1 for load conditions.

FIGURE 13-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16CR54A


TABLE 13-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16CR54A

| AC Char | teristics | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param <br> No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 30 | TmcL | $\overline{\text { MCLR }}$ Pulse Width (low) | 1.0* | - | - | $\mu \mathrm{S}$ | $\mathrm{VDD}=5.0 \mathrm{~V}$ |
| 31 | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 7.0* | 18* | 40* | ms | VDD $=5.0 \mathrm{~V}$ (Comm) |
| 32 | TDRT | Device Reset Timer Period | 7.0* | 18* | 30* | ms | VDD $=5.0 \mathrm{~V}$ (Comm) |
| 34 | Tioz | I/O Hi-impedance from MCLR Low | - | - | 1.0* | $\mu \mathrm{S}$ |  |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

FIGURE 13-5: TIMER0 CLOCK TIMINGS - PIC16CR54A


TABLE 13-4: TIMER0 CLOCK REQUIREMENTS - PIC16CR54A

|  Standard Operating Conditions (unless otherwise specified)  <br> AC Characteristics Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA}^{2} \leq+70^{\circ} \mathrm{C}$ for commercial <br>   $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for extended   |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 40 | TtOH | TOCKI High Pulse Width <br> - No Prescaler <br> - With Prescaler | $\frac{0.5 \text { Tcy + 20* }}{\text { 10* }}$ | - | - | ns |  |
| 41 | TtOL | TOCKI Low Pulse Width <br> - No Prescaler <br> - With Prescaler | 0.5 TCY + 20* | - | - | ns |  |
| 42 | Tt0P | TOCKI Period | $20 \text { or } \frac{T C Y+40^{*}}{N}$ | - | - | ns | Whichever is greater. $\mathrm{N}=$ Prescale Value <br> (1, 2, 4, ... 256) |

These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

### 14.0 DEVICE CHARACTERIZATION - PIC16C54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.
"Typical" represents the mean of the distribution at $25^{\circ} \mathrm{C}$. "Maximum" or "minimum" represents (mean $+3 \sigma$ ) or (mean $-3 \sigma$ ) respectively, where $\sigma$ is a standard deviation, over the whole temperature range.

FIGURE 14-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE


TABLE 14-1: RC OSCILLATOR FREQUENCIES

| Cext | Rext | Average <br> Fosc @ 5 V, 25 |  |
| :---: | :---: | :---: | :---: |
| 20 pF | 3.3 K | 5 MHz | $\pm 27 \%$ |
|  | 5 K | 3.8 MHz | $\pm 21 \%$ |
|  | 10 K | 2.2 MHz | $\pm 21 \%$ |
|  | 100 K | 262 kHz | $\pm 31 \%$ |
| 100 pF | 3.3 K | 1.6 MHz | $\pm 13 \%$ |
|  | 5 K | 1.2 MHz | $\pm 13 \%$ |
|  | 10 K | 684 kHz | $\pm 18 \%$ |
|  | 100 K | 71 kHz | $\pm 25 \%$ |
| 300 pF | 3.3 K | 660 kHz | $\pm 10 \%$ |
|  | 5.0 K | 484 kHz | $\pm 14 \%$ |
|  | 10 K | 267 kHz | $\pm 15 \%$ |
|  | 100 K | 29 kHz | $\pm 19 \%$ |

The frequencies are measured on DIP packages.
The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is $\pm 3$ standard deviations from the average value for VDD $=5 \mathrm{~V}$.

FIGURE 14-2: TYPICAL RC OSC FREQUENCY vs. Vdd, CEXT $=20 \mathrm{PF}$


FIGURE 14-3: TYPICAL RC OSC FREQUENCY vs. Vdd, CEXT $=100 \mathrm{PF}$


FIGURE 14-4: TYPICAL RC OSC FREQUENCY vs. Vdd, CEXT $=300 \mathrm{PF}$


FIGURE 14-5: TYPICAL IPD vs. VDD, WATCHDOG DISABLED


FIGURE 14-6: MAXIMUM IPD vs. Vdd, WATCHDOG DISABLED


FIGURE 14-7: TYPICAL IPD vs. VdD, WATCHDOG ENABLED


FIGURE 14-8: MAXIMUM IPD vs. Vdd, WATCHDOG ENABLED


IPD, with WDT enabled, has two components:
The leakage current, which increases with higher temperature, and the operating current of the WDT logic, which increases with lower temperature. At $-40^{\circ} \mathrm{C}$, the latter dominates explaining the apparently anomalous behavior.

FIGURE 14-9: Vth (INPUT THRESHOLD VOLTAGE) OF I/O PINS vs. Vdd


FIGURE 14-10: Vif, Vil OF MCLR, TOCKI AND OSC1 (RC MODE) vs. Vdd


FIGURE 14-11: Vth (INPUT THRESHOLD VOLTAGE) OF OSC1 INPUT (XT, HS, AND LP MODES) vs. VdD


FIGURE 14-12: TYPICAL IDD VS. FREQUENCY (EXTERNAL CLOCK, $\mathbf{2 5}^{\circ} \mathrm{C}$ )


FIGURE 14-13: MAXIMUM IDD VS. FREQUENCY (EXTERNAL CLOCK, $-40^{\circ} \mathrm{C}$ TO $+85^{\circ} \mathrm{C}$ )


FIGURE 14-14: MAXIMUM IDD vs. FREQUENCY (EXTERNAL CLOCK -55 ${ }^{\circ} \mathrm{C}$ TO $\mathbf{+ 1 2 5}^{\circ} \mathrm{C}$ )


FIGURE 14-15: WDT TIMER TIME-OUT
PERIOD vs. VDD ${ }^{(1)}$


Note 1: Prescaler set to 1:1.

FIGURE 14-16: TRANSCONDUCTANCE (gm) OF HS OSCILLATOR
vs. VDD


FIGURE 14-17: TRANSCONDUCTANCE (gm) OF LP OSCILLATOR vs. VDD


FIGURE 14-18: TRANSCONDUCTANCE (gm) OF XT OSCILLATOR
vs. VdD


FIGURE 14-19: PORTA, B AND C Іон vs.
Voh, Vdd = 3 V


FIGURE 14-20: PORTA, B AND C Іон vs.
Voh, Vdd = 5 V


FIGURE 14-21: PORTA, B AND C lol vs.
Vol, VDD $=3 \mathrm{~V}$


FIGURE 14-22: PORTA, B AND C lol vs.
Vol, VDD $=5 \mathrm{~V}$


TABLE 14-2: INPUT CAPACITANCE FOR PIC16C54/56

| Pin | Typical Capacitance (pF) |  |
| :---: | :---: | :---: |
|  | 18L PDIP | 18L soIC |
| RA port | 5.0 | 4.3 |
| RB port | 5.0 | 4.3 |
| $\overline{\text { MCLR }}$ | 17.0 | 17.0 |
| OSC1 | 4.0 | 3.5 |
| OSC2/CLKOUT | 4.3 | 3.5 |
| TOCKI | 3.2 | 2.8 |

All capacitance values are typical at $25^{\circ} \mathrm{C}$. A part-to-part variation of $\pm 25 \%$ (three standard deviations) should be taken into account.

TABLE 14-3: INPUT CAPACITANCE FOR PIC16C55/57

| Pin | Typical Capacitance (pF) |  |
| :---: | :---: | :---: |
|  | 28L PDIP <br> (600 mil) | 28L sOIC |
| RA port | 5.2 | 4.8 |
| RB port | 5.6 | 4.7 |
| RC port | 5.0 | 4.1 |
| $\overline{\text { MCLR }}$ | 17.0 | 17.0 |
| OSC1 | 6.6 | 3.5 |
| OSC2/CLKOUT | 4.6 | 3.5 |
| TOCKI | 4.5 | 3.5 |

All capacitance values are typical at $25^{\circ} \mathrm{C}$. A part-to-part variation of $\pm 25 \%$ (three standard deviations) should be taken into account.

### 15.0 ELECTRICAL CHARACTERISTICS - PIC16C54A

Absolute Maximum Ratings ${ }^{(\dagger)}$
Ambient temperature under bias ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage temperature ..... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on Vdd with respect to Vss ..... 0 to +7.5 V
Voltage on $\overline{\mathrm{MCLR}}$ with respect to Vss ..... 0 to +14 V
Voltage on all other pins with respect to Vss ..... 0 .6 V to (VDD +0.6 V )
Total power dissipation ${ }^{(\mathbf{1})}$ ..... 800 mW
Max. current out of Vss pin ..... 150 mA
Max. current into Vdd pin ..... 100 mA
Max. current into an input pin (TOCKI only) ..... $\pm 500 \mu \mathrm{~A}$
Input clamp current, IIK (VI < 0 or $\mathrm{VI}>\mathrm{VDD}$ ) ..... $\pm 20 \mathrm{~mA}$
Output clamp current, Iok (Vo < 0 or Vo > Vdd) ..... $\pm 20 \mathrm{~mA}$
Max. output current sunk by any I/O pin ..... 25 mA
Max. output current sourced by any I/O pin ..... 20 mA
Max. output current sourced by a single I/O port (PORTA or B) ..... 50 mA
Max. output current sunk by a single I/O port (PORTA or B) ..... 50 mA
Note 1: Power dissipation is calculated as follows: Pdis = VDD x \{IDD - $\left.\sum \mathrm{IOH}\right\}+\sum\{(\mathrm{VDD}-\mathrm{VOH}) \times \mathrm{IOH}\}+\sum(\mathrm{VOL} \times \mathrm{IOL})$
$\dagger$ NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 15.1 DC Characteristics: PIC16C54A-04, 10, 20 (Commercial) PIC16C54A-04I, 10I, 201 (Industrial) PIC16LC54A-04 (Commercial) PIC16LC54A-04I (Industrial)

| PIC16LC54A-04 <br> PIC16LC54A-04I <br> (Commercial, Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC16C54A-04, 10, 20 PIC16C54A-04I, 10I, 20I (Commercial, Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| Param No. | Symbol | Characteristic/Device | Min | Typ $\dagger$ | Max | Units | Conditions |
| D001 | VDD | Supply Voltage |  |  |  |  |  |
|  |  | PIC16LC54A | $\begin{aligned} & 3.0 \\ & 2.5 \end{aligned}$ | - | $\begin{aligned} & 6.25 \\ & 6.25 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | XT and RC modes LP mode |
| D001A |  | PIC16C54A | $\begin{aligned} & 3.0 \\ & 4.5 \end{aligned}$ | - | $\begin{gathered} \hline 6.25 \\ 5.5 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | RC, XT and LP modes HS mode |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(1)}$ | - | 1.5* | - | V | Device in SLEEP mode |
| D003 | VPOR | Vdd Start Voltage to ensure Power-on Reset | - | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | Vdd Rise Rate to ensure Power-on Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |
| D005 | IDD | Supply Current ${ }^{(2)}$ |  |  |  |  |  |
|  |  | PIC16LC5X | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{gathered} 0.5 \\ 11 \\ 11 \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 27 \\ & 35 \end{aligned}$ | mA $\mu \mathrm{A}$ $\mu \mathrm{A}$ | Fosc $=4.0 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}$, $\mathrm{RC}^{(3)}$ and XT modes FOSC $=32 \mathrm{kHz}$, VDD $=2.5 \mathrm{~V}$, WDT disabled, LP mode, Commercial FOSC $=32 \mathrm{kHz}$, VDD $=2.5 \mathrm{~V}$, WDT disabled, LP mode, Industrial |
| D005A |  | PIC16C5X | - - - - | $\begin{gathered} 1.8 \\ 2.4 \\ 4.5 \\ 14 \\ \\ 17 \end{gathered}$ | $\begin{aligned} & 2.4 \\ & 8.0 \\ & 16 \\ & 29 \\ & 37 \end{aligned}$ | mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | Fosc $=4.0 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}$, <br> $\mathrm{RC}^{(3)}$ and XT modes <br> Fosc $=10 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}$, HS mode <br> Fosc $=20 \mathrm{MHz}$, VDD $=5.5 \mathrm{~V}$, HS mode <br> FOSC $=32 \mathrm{kHz}, \mathrm{VDD}=3.0 \mathrm{~V}$, <br> WDT disabled, LP mode, Commercial <br> FOSC $=32 \mathrm{kHz}, \mathrm{VDD}=3.0 \mathrm{~V}$, <br> WDT disabled, LP mode, Industrial |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD}$; WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through REXT. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VdD} / 2 \operatorname{Rext}(\mathrm{~mA})$ with Rext in $\mathrm{k} \Omega$.
15.1 DC Characteristics: PIC16C54A-04, 10, 20 (Commercial)

PIC16C54A-04I, 10I, 201 (Industrial)
PIC16LC54A-04 (Commercial)
PIC16LC54A-04I (Industrial)

| $\begin{array}{\|l\|} \hline \text { PIC16LC54A-04 } \\ \text { PIC16LC54A-04I } \\ \text { (Commercial, Industrial) } \\ \hline \end{array}$ |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { PIC16C54A-04, 10, } 20 \\ & \text { PIC16C54A-04I, 10I, } 201 \\ & \text { (Commercial, Industrial) } \end{aligned}$ |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| Param No. | Symbol | Characteristic/Device | Min | Typ $\dagger$ | Max | Units | Conditions |
|  | IPD | Power-down Current ${ }^{(2)}$ |  |  |  |  |  |
| D006 |  | PIC16LC5X | - | $\begin{gathered} 2.5 \\ 0.25 \\ 2.5 \\ 0.25 \end{gathered}$ | $\begin{aligned} & 12 \\ & 4.0 \\ & 14 \\ & 5.0 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ | VDD $=2.5 \mathrm{~V}$, WDT enabled, Commercial <br> VDD $=2.5 \mathrm{~V}$, WDT disabled, Commercial <br> VDD $=2.5 \mathrm{~V}$, WDT enabled, Industrial <br> VDD $=2.5 \mathrm{~V}$, WDT disabled, Industrial |
| D006A |  | PIC16C5X | - | $\begin{gathered} \hline 4.0 \\ 0.25 \\ 5.0 \\ 0.3 \end{gathered}$ | $\begin{array}{\|c\|} \hline 12 \\ 4.0 \\ 14 \\ 5.0 \end{array}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | VDD $=3.0 \mathrm{~V}$, WDT enabled, Commercial <br> VDD $=3.0 \mathrm{~V}$, WDT disabled, Commercial <br> VDD $=3.0 \mathrm{~V}$, WDT enabled, Industrial <br> VDD $=3.0 \mathrm{~V}$, WDT disabled, Industrial |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger \quad$ Data in "Typ" column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI $=$ VDD, $\overline{M C L R}=$ VDD; WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through REXT. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VDD} / 2 \operatorname{REXT}(\mathrm{~mA})$ with REXT in $k \Omega$.


### 15.2 DC Characteristics: PIC16C54A-04E, 10E, 20E (Extended) PIC16LC54A-04E (Extended)

| PIC16LC54A-04E <br> (Extended) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC16C54A-04E, 10E, 20E (Extended) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
|  | VDD | Supply Voltage |  |  |  |  |  |
| D001 |  | PIC16LC54A | $\begin{aligned} & 3.0 \\ & 2.5 \end{aligned}$ | - | $\begin{aligned} & 6.25 \\ & 6.25 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | XT and RC modes LP mode |
| D001A |  | PIC16C54A | $\begin{aligned} & 3.5 \\ & 4.5 \end{aligned}$ | - | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | RC and XT modes HS mode |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(1)}$ | - | 1.5* | - | V | Device in SLEEP mode |
| D003 | VPOR | Vdd Start Voltage to ensure Power-on Reset | - | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | Vdd Rise Rate to ensure Power-on Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |
|  | IDD | Supply Current ${ }^{(2)}$ |  |  |  |  |  |
| D010 |  | PIC16LC54A | $\qquad$ | 0.5 <br> 11 <br> 11 <br> 11 | 25 <br> 27 <br> 35 <br> 37 | mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\text { Fosc }=4.0 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \text {, }$ <br> $\mathrm{RC}^{(3)}$ and XT modes <br> Fosc $=32 \mathrm{kHz}$, $\mathrm{VDD}=2.5 \mathrm{~V}$, <br> LP mode, Commercial FOSC $=32 \mathrm{kHz}$, VDD $=2.5 \mathrm{~V}$, LP mode, Industrial FOSC $=32 \mathrm{kHz}$, VDD $=2.5 \mathrm{~V}$, LP mode, Extended |
| D010A |  | PIC16C54A | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 4.8 \\ & 9.0 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 10 \\ & 20 \end{aligned}$ | mA <br> mA <br> mA | Fosc $=4.0 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}$, $\mathrm{RC}^{(3)}$ and XT modes Fosc $=10 \mathrm{MHz}$, VDD $=5.5 \mathrm{~V}$, HS mode Fosc $=20 \mathrm{MHz}$, VDD $=5.5 \mathrm{~V}$, HS mode |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD}$; WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = Vdd/2Rext (mA) with Rext in $k \Omega$.
15.2 DC Characteristics: PIC16C54A-04E, 10E, 20E (Extended) PIC16LC54A-04E (Extended)

| PIC16LC54A-04E (Extended) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC16C54A-04E, 10E, 20E (Extended) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
|  | IPD | Power-down Current ${ }^{(2)}$ |  |  |  |  |  |
| D020 |  | PIC16LC54A | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{gathered} 2.5 \\ 0.25 \end{gathered}$ | $\begin{aligned} & 15 \\ & 7.0 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\mathrm{VDD}=2.5 \mathrm{~V}$, WDT enabled, Extended <br> VDD $=2.5 \mathrm{~V}$, WDT disabled, Extended |
| D020A |  | PIC16C54A | - | $\begin{aligned} & 5.0 \\ & 0.8 \end{aligned}$ | $\begin{gathered} \hline 22 \\ 18^{\star} \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ | VDD $=3.5 \mathrm{~V}$, WDT enabled VDD $=3.5 \mathrm{~V}$, WDT disabled |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{M C L R}=$ VDD; WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through RExT. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VDD} / 2 \operatorname{RExT}(\mathrm{~mA})$ with REXT in $\mathrm{k} \Omega$.


### 15.3 DC Characteristics: PIC16LV54A-02 (Commercial) PIC16LV54A-02I (Industrial)

| PIC16LV54A-02 <br> PIC16LV54A-02I <br> (Commercial, Industrial) | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature <br> $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial <br> $-20^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |  |  |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: | :--- | :--- |
| Param <br> No. | Symbol | Characteristic | Min | Typt | Max | Units | Conditions |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=\mathrm{VDD} ;$ WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through Rext. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VDD} / 2$ REXT ( mA ) with REXT in $\mathrm{k} \Omega$.
4: The oscillator start-up time can be as much as 8 seconds for XT and LP oscillator selection on wake-up from SLEEP mode or during initial power-up.
15.4 DC Characteristics: PIC16C54A-04, 10, 20, PIC16LC54A-04, PIC16LV54A-02 (Commercial) PIC16C54A-04I, 101, 20I, PIC16LC54A-04I, PIC16LV54A-02I (Industrial) PIC16C54A-04E, 10E, 20E, PIC16LC54A-04E (Extended)

| DC CHARACTERISTICS |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial $-20^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial-PIC16LV54A-02I $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param <br> No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| D030 | VIL | Input Low Voltage I/O ports $\overline{\text { MCLR }}$ (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 | Vss <br> Vss <br> Vss <br> Vss <br> Vss | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & \text { 0.2 VDD } \\ & 0.15 \text { VDD } \\ & 0.15 \text { VDD } \\ & 0.15 \text { VDD } \\ & 0.3 \text { VDD } \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ | Pin at hi-impedance <br> RC mode only ${ }^{(3)}$ XT, HS and LP modes |
| D040 | VIH | Input High Voltage <br> I/O ports <br> I/O ports <br> $\overline{\text { MCLR }}$ (Schmitt Trigger) <br> TOCKI (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) OSC1 | $\begin{array}{\|c\|} \hline 0.2 \mathrm{VDD}+1 \\ 2.0 \\ 0.85 \mathrm{VDD} \\ 0.85 \mathrm{VDD} \\ 0.85 \mathrm{VDD} \\ 0.7 \mathrm{VDD} \\ \hline \end{array}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | VDD <br> VDD <br> VDD <br> VDD <br> VDD <br> VDD | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | For all $\mathrm{VDD}^{(4)}$ $4.0 \mathrm{~V}<\mathrm{VDD} \leq 5.5 \mathrm{~V}^{(4)}$ <br> RC mode only ${ }^{(3)}$ XT, HS and LP modes |
| D050 | VHYS | Hysteresis of Schmitt Trigger inputs | 0.15 VDD* | - | - | V |  |
| D060 | IIL | Input Leakage Current ${ }^{(1,2)}$ I/O ports $\begin{aligned} & \overline{\mathrm{MCLR}} \\ & \hline \mathrm{MCLR} \\ & \text { TOCKI } \\ & \text { OSC1 } \end{aligned}$ | $\begin{gathered} -1.0 \\ -5.0 \\ - \\ -3.0 \\ -3.0 \end{gathered}$ | $\begin{gathered} 0.5 \\ - \\ 0.5 \\ 0.5 \\ 0.5 \end{gathered}$ | $\begin{gathered} +1.0 \\ +5.0 \\ +3.0 \\ +3.0 \\ - \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | For VDD $\leq 5.5 \mathrm{~V}$ : <br> Vss $\leq$ VPIN $\leq$ VdD, pin at hi-impedance <br> VPIN $=$ Vss +0.25 V <br> VPIN $=$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD, <br> $\mathrm{XT}, \mathrm{HS}$ and LP modes |
| D080 | VOL | Output Low Voltage I/O ports OSC2/CLKOUT | - | - | $\begin{aligned} & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | $\begin{aligned} & \mathrm{IOL}=8.7 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V} \\ & \mathrm{IOL}=1.6 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & \mathrm{RC} \text { mode only } \end{aligned}$ |
|  | VOH | Output High Voltage ${ }^{(2)}$ I/O ports OSC2/CLKOUT | $\begin{aligned} & \text { VDD - } 0.7 \\ & \text { VDD }-0.7 \end{aligned}$ | - | - | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | $\begin{aligned} & \mathrm{IOH}=-5.4 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V} \\ & \mathrm{IOH}=-1.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & \mathrm{RC} \text { mode only } \end{aligned}$ |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.

Note 1: The leakage current on the $\overline{M C L R} / V P P$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
2: Negative current is defined as coming out of the pin.
3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.

## PIC16C5X

### 15.5 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS
2. TppS

| T |  |  |
| :--- | :--- | :--- |
| F | Frequency | T Time |

Lowercase letters (pp) and their meanings:

| pp |  |  |
| :--- | :--- | :--- |
| 2 | to | mc $\overline{\text { MCLR }}$ |
| ck | CLKOUT | osc oscillator |
| cy cycle time | os OSC1 |  |
| drt device reset timer | t0 TOCKI |  |
| io l/O port | wdt watchdog timer |  |

Uppercase letters and their meanings:

| S |  |  |  |
| :--- | :--- | :--- | :--- |
| F | Fall | P | Period |
| H | High | R | Rise |
| I | Invalid (Hi-impedance) | V | Valid |
| L | Low | Z | Hi-impedance |

FIGURE 15-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS - PIC16C54A

$C L=50 \mathrm{pF} \quad$ for all pins and OSC2 for RC modes
$0-15 \mathrm{pF}$ for OSC2 in XT, HS or LP modes when external clock is used to drive OSC1

### 15.6 Timing Diagrams and Specifications

FIGURE 15-2: EXTERNAL CLOCK TIMING - PIC16C54A


TABLE 15-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C54A


* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption.
When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (TcY) equals four times the input oscillator time base period.

TABLE 15-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C54A

| AC Characteristics |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature <br> $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial <br> $-20^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial - PIC16LV54A-02I <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ† | Max | Units | Conditions |
| 1 | Tosc | External CLKIN Period ${ }^{(1)}$ | $\begin{array}{\|c} \hline \hline 250 \\ 500 \\ 250 \\ 100 \\ 50 \\ 5.0 \end{array}$ |  |  | ns ns ns ns ns $\mu \mathrm{S}$ | XT osc mode <br> XT osc mode (PIC16LV54A) <br> HS osc mode (04) <br> HS osc mode (10) <br> HS osc mode (20) <br> LP osc mode |
|  |  | Oscillator Period ${ }^{(1)}$ | $\begin{gathered} 250 \\ 500 \\ 250 \\ 500 \\ 250 \\ 100 \\ 50 \\ 5.0 \end{gathered}$ | - - - - - - - | $\left\lvert\, \begin{gathered} - \\ - \\ 10,000 \\ - \\ 250 \\ 250 \\ 250 \\ 200 \end{gathered}\right.$ | ns ns ns ns ns ns ns $\mu \mathrm{S}$ | RC osc mode <br> RC osc mode (PIC16LV54A) <br> XT osc mode <br> XT osc mode (PIC16LV54A) <br> HS osc mode (04) <br> HS osc mode (10) <br> HS osc mode (20) <br> LP osc mode |
| 2 | Tcy | Instruction Cycle Time ${ }^{(2)}$ | - | 4/Fosc | - | - |  |
| 3 | TosL, TosH | Clock in (OSC1) Low or High Time | $\begin{array}{\|l} \hline 85^{*} \\ 20^{*} \\ 2.0^{*} \end{array}$ | — |  | ns ns $\mu \mathrm{S}$ | XT oscillator HS oscillator LP oscillator |
| 4 | TosR, TosF | Clock in (OSC1) Rise or Fall Time | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{aligned} & 25^{*} \\ & 25^{*} \\ & 50^{*} \end{aligned}$ | ns ns ns | XT oscillator HS oscillator LP oscillator |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.

Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (Tcy) equals four times the input oscillator time base period.

FIGURE 15-3: CLKOUT AND I/O TIMING - PIC16C54A


TABLE 15-2: CLKOUT AND I/O TIMING REQUIREMENTS - PIC16C54A

| AC Cha | eristics | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for commercial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial <br> $-20^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial - PIC16LV54A-02I <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units |
| 10 | TosH2ckL | OSC1 $\uparrow$ to CLKOUT $\downarrow^{(1)}$ | - | 15 | 30** | ns |
| 11 | TosH2ckH | OSC1个 to CLKOUT ${ }^{(1)}$ | - | 15 | 30** | ns |
| 12 | TckR | CLKOUT rise time ${ }^{(\mathbf{1})}$ | - | 5.0 | 15** | ns |
| 13 | TckF | CLKOUT fall time ${ }^{(\mathbf{1})}$ | - | 5.0 | 15** | ns |
| 14 | TckL2ioV | CLKOUT $\downarrow$ to Port out valid ${ }^{(1)}$ | - | - | 40** | ns |
| 15 | TioV2ckH | Port in valid before CLKOUT ${ }^{(1)}$ | 0.25 TCY+30* | - | - | ns |
| 16 | TckH2iol | Port in hold after CLKOUT $\uparrow^{(\mathbf{1})}$ | 0* | - | - | ns |
| 17 | TosH2ioV | OSC1个 (Q1 cycle) to Port out valid ${ }^{(2)}$ | - | - | 100* | ns |
| 18 | TosH2iol | OSC1 $\uparrow$ (Q2 cycle) to Port input invalid (I/O in hold time) | TBD | - | - | ns |
| 19 | TioV2osH | Port input valid to OSC1 $\uparrow$ (I/O in setup time) | TBD | - | - | ns |
| 20 | TioR | Port output rise time ${ }^{(2)}$ | - | 10 | 25** | ns |
| 21 | TioF | Port output fall time ${ }^{(\mathbf{2})}$ | - | 10 | 25** | ns |

* These parameters are characterized but not tested.
** These parameters are design targets and are not tested. No characterization data available at this time.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: Measurements are taken in RC Mode where CLKOUT output is $4 \times$ Tosc.
2: Please refer to Figure 15-1 for load conditions.

FIGURE 15-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16C54A


TABLE 15-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C54A

| AC Char | teristics | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature <br> $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial <br> $-20^{\circ} \mathrm{C} \leq$ TA $\leq+85^{\circ} \mathrm{C}$ for industrial - PIC16LV54A-02I <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param <br> No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 30 | TmcL | $\overline{\mathrm{MCLR}}$ Pulse Width (low) | $\begin{gathered} 100^{*} \\ 1 \end{gathered}$ | - | - | $\begin{aligned} & \mathrm{ns} \\ & \mu \mathrm{~s} \end{aligned}$ | $\begin{aligned} & \text { VDD }=5.0 \mathrm{~V} \\ & \text { VDD }=5.0 \mathrm{~V} \text { (PIC16LV54A only) } \end{aligned}$ |
| 31 | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 9.0* | 18* | 30* | ms | VDD $=5.0 \mathrm{~V}$ (Comm) |
| 32 | TDRT | Device Reset Timer Period | 9.0* | 18* | 30* | ms | $\mathrm{VDD}=5.0 \mathrm{~V}$ (Comm) |
| 34 | Tioz | I/O Hi-impedance from $\overline{\mathrm{MCLR}}$ Low | - | - | $\begin{gathered} 100^{*} \\ 1 \mu \mathrm{~s} \end{gathered}$ | ns | (PIC16LV54A only) |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

FIGURE 15-5: TIMER0 CLOCK TIMINGS - PIC16C54A


TABLE 15-4: TIMER0 CLOCK REQUIREMENTS - PIC16C54A

|  Operating Temperature $0^{\circ} \mathrm{C} \leq T A \leq+70^{\circ} \mathrm{C}$ for commercial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA}^{\prime} \leq+85^{\circ} \mathrm{C}$ for industrial   <br> $-20^{\circ} \mathrm{C} \leq \mathrm{TA}^{\prime} \leq+85^{\circ} \mathrm{C}$ for industrial - PIC16LV54A-02I   <br>  $-40^{\circ} \mathrm{C} \leq \mathrm{TA}^{2} \leq+125^{\circ} \mathrm{C}$ for extended  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 40 | TtOH | TOCKI High Pulse Width <br> - No Prescaler <br> - With Prescaler | $\frac{0.5 \mathrm{Tcy}+20^{*}}{10^{*}}$ | - | - | ns |  |
| 41 | TtOL | TOCKI Low Pulse Width <br> - No Prescaler <br> - With Prescaler | $\frac{0.5 \mathrm{Tcy}+20^{*}}{10^{*}}$ | - | - | ns |  |
| 42 | Tt0P | TOCKI Period | 20 or TCY $+40^{*}$ | - | - | ns | Whichever is greater. $\mathrm{N}=$ Prescale Value $(1,2,4, \ldots, 256)$ |
| Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested. |  |  |  |  |  |  |  |

NOTES:

### 16.0 DEVICE CHARACTERIZATION - PIC16C54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.
"Typical" represents the mean of the distribution at $25^{\circ} \mathrm{C}$. "Maximum" or "minimum" represents (mean $+3 \sigma$ ) or (mean $-3 \sigma$ ) respectively, where $\sigma$ is a standard deviation, over the whole temperature range.

FIGURE 16-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE


TABLE 16-1: RC OSCILLATOR FREQUENCIES

| CExt | Rext | Average <br> Fosc @ 5 V, 25 ${ }^{\circ}$ C |  |
| :---: | :---: | :---: | :---: |
| 20 pF | 3.3 K | 5 MHz | $\pm 27 \%$ |
|  | 5 K | 3.8 MHz | $\pm 21 \%$ |
| 10 K | 2.2 MHz | $\pm 21 \%$ |  |
|  | 100 K | 262 kHz | $\pm 31 \%$ |
|  | 3.3 K | 1.6 MHz | $\pm 13 \%$ |
|  | 5 K | 1.2 MHz | $\pm 13 \%$ |
|  | 10 K | 684 kHz | $\pm 18 \%$ |
|  | 100 K | 71 kHz | $\pm 25 \%$ |
| 300 pF | 3.3 K | 660 kHz | $\pm 10 \%$ |
|  | 5.0 K | 484 kHz | $\pm 14 \%$ |
|  | 10 K | 267 kHz | $\pm 15 \%$ |
|  | 100 K | 29 kHz | $\pm 19 \%$ |

The frequencies are measured on DIP packages.
The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is $\pm 3$ standard deviation from average value for $\mathrm{VDD}=5 \mathrm{~V}$.

FIGURE 16-2: TYPICAL RC OSCILLATOR FREQUENCY vs. Vdd, Cext = 20 PF, $\mathbf{2 5}^{\circ} \mathrm{C}$


FIGURE 16-3: TYPICAL RC OSCILLATOR FREQUENCY vs. Vdd, Cext = 100 pF, $\mathbf{2 5}^{\circ} \mathrm{C}$


FIGURE 16-4: TYPICAL RC OSCILLATOR FREQUENCY vs. Vdd, Cext $=\mathbf{3 0 0} \mathbf{~ P F , ~} \mathbf{2 5}^{\circ} \mathrm{C}$


## PIC16C5X

FIGURE 16-5: TYPICAL IPD vs. Vdd, WATCHDOG DISABLED ( $25^{\circ} \mathrm{C}$ )


FIGURE 16-6: TYPICAL IPD vs. VDD, WATCHDOG ENABLED ( $25^{\circ} \mathrm{C}$ )


FIGURE 16-7: VTH (INPUT THRESHOLD VOLTAGE) OF I/O PINS - Vdd


FIGURE 16-8: VTH (INPUT THRESHOLD VOLTAGE) OF OSC1 INPUT (IN XT, HS, AND LP MODES) vs. Vdd


FIGURE 16-9: VIH, VIL OF MCLR, TOCKI AND OSC1 (IN RC MODE) vs. Vdd


Note: These input pins have Schmitt Trigger input buffers.

FIGURE 16-10: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 20 PF, $25^{\circ} \mathrm{C}$ )




FIGURE 16-12: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 100 PF, $\mathbf{2 5}^{\circ} \mathrm{C}$ )


FIGURE 16-13: MAXIMUM IDD vs. FREQUENCY
(WDT DISABLED, RC MODE @ $100 \mathrm{PF},-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )


FIGURE 16-14: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 300 PF, $25^{\circ} \mathrm{C}$ )


FIGURE 16-15: MAXIMUM IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ $300 \mathrm{PF},-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )


FIGURE 16-16: WDT TIMER TIME-OUT
PERIOD vs. VDD ${ }^{(1)}$


Note 1: Prescaler set to 1:1.

FIGURE 16-17: TRANSCONDUCTANCE (gm) OF HS OSCILLATOR vs. VDD


FIGURE 16-18: TRANSCONDUCTANCE (gm) OF LP OSCILLATOR vs. VDD


FIGURE 16-19: TRANSCONDUCTANCE (gm) OF XT OSCILLATOR
vs. VdD


FIGURE 16-20: PORTA, B AND C Іон vs.
Voh, Vdd = 3V


FIGURE 16-21: PORTA, B AND C loh vs. Voh,
VDD $=5 \mathrm{~V}$


FIGURE 16-22: PORTA, B AND C lol vs.
Vol, VDd $=3 \mathrm{~V}$


FIGURE 16-23: PORTA, B AND C lol vs.


Vol, VdD $=5 \mathrm{~V}$

Typical: statistical mean @ $25^{\circ} \mathrm{C}$
Maxim: mean 3 s ( $40^{\circ} \mathrm{C}$ 125 $5^{\circ}$ )
mean-3s $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.125^{\circ} \mathrm{C}\right)$
(Vots)

TABLE 16-2: INPUT CAPACITANCE FOR PIC16C54A/C58A

| Pin | Typical Capacitance (pF) |  |
| :---: | :---: | :---: |
|  | 18L PDIP | 18L SOIC |
| RA port | 5.0 | 4.3 |
| RB port | 5.0 | 4.3 |
| $\overline{\text { MCLR }}$ | 17.0 | 17.0 |
| OSC1 | 4.0 | 3.5 |
| OSC2/CLKOUT | 4.3 | 3.5 |
| TOCKI | 3.2 | 2.8 |

All capacitance values are typical at $25^{\circ} \mathrm{C}$. A part-to-part variation of $\pm 25 \%$ (three standard deviations) should be taken into account.

NOTES:

### 17.0 ELECTRICAL CHARACTERISTICS - PIC16LC54A

## Absolute Maximum Ratings ${ }^{(\dagger)}$

Ambient temperature under bias.................................................................................................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage temperature ........................................................................................................................ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on VDD with respect to Vss ................................................................................................................ 0 to +7.5 V
Voltage on MCLR with respect to Vss.............................................................................................................. 0 to +14 V
Voltage on all other pins with respect to Vss .............................................................................. - 0.6 V to (VDD +0.6 V )
Total power dissipation ${ }^{(1)}$...................................................................................................................................... 800 mW
Max. current out of Vss pin .................................................................................................................................... 150 mA
Max. current into VDD pin ................................................................................................................................... 100 mA
Max. current into an input pin (TOCKI only) ................................................................................................................. $\pm 500 \mu \mathrm{~A}$
Input clamp current, IIK (VI < 0 or VI > VDD)............................................................................................................... $\pm 20 \mathrm{~mA}$
Output clamp current, IOK (Vo < 0 or Vo > VDD) .......................................................................................................... $\pm 20 \mathrm{~mA}$
Max. output current sunk by any I/O pin ................................................................................................................ 25 mA
Max. output current sourced by any I/O pin .......................................................................................................... 20 mA
Max. output current sourced by a single I/O (Port A, B or C) ................................................................................ 50 mA
Max. output current sunk by a single I/O (Port A, B or C)....................................................................................... 50 mA
Note 1: Power dissipation is calculated as follows: Pdis = VDD $\times\left\{\mathrm{IDD}-\sum \mathrm{IOH}\right\}+\sum\{(\mathrm{VDD}-\mathrm{VOH}) \times \mathrm{IOH}\}+\sum(\mathrm{VOL} \times \mathrm{IOL})$
$\dagger$ NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## PIC16C5X

FIGURE 17-1: PIC16C54C/55A/56A/57C/58B-04, 20 VOLTAGE-FREQUENCY GRAPH, $\mathbf{0}^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+\mathbf{7 0 ^ { \circ }} \mathrm{C}$ (COMMERCIAL TEMPS)


Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.

FIGURE 17-2: PIC16C54C/55A/56A/57C/58B-04, 20 VOLTAGE-FREQUENCY GRAPH, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}}<\mathbf{0}^{\circ} \mathrm{C},+\mathbf{7 0 ^ { \circ }} \mathrm{C}<\mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ (OUTSIDE OF COMMERCIAL TEMPS)


Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.

FIGURE 17-3: PIC16LC54C/55A/56A/57C/58B VOLTAGE-FREQUENCY GRAPH, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$


Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.

FIGURE 17-4: PIC16LC54C/55A/56A/57C/58B VOLTAGE-FREQUENCY GRAPH, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 0^{\circ} \mathrm{C}$


Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.

### 17.1 DC Characteristics:PIC16C54C/C55A/C56A/C57C/C58B-04, 20 (Commercial, Industrial)

 PIC16LC54C/LC55A/LC56A/LC57C/LC58B-04 (Commercial, Industrial) PIC16CR54C/CR56A/CR57C/CR58B-04, 20 (Commercial, Industrial) PIC16LCR54C/LCR56A/LCR57C/LCR58B-04 (Commercial, Industrial)| PIC16LC5X <br> PIC16LCR5X <br> (Commercial, Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC16C5X <br> PIC16CR5X <br> (Commercial, Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| Param No. | Symbol | Characteristic/Device | Min | Typ $\dagger$ | Max | Units | Conditions |
|  | VDD | Supply Voltage |  |  |  |  |  |
| D001 |  | PIC16LC5X | $\begin{aligned} & 2.5 \\ & 2.7 \\ & 2.5 \end{aligned}$ | - | $\begin{aligned} & 5.5 \\ & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}, 16 \mathrm{LCR} 5 \mathrm{X} \\ -40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq 0^{\circ} \mathrm{C}, 16 \mathrm{LC} 5 \mathrm{X} \\ 0^{\circ} \mathrm{C} \leq \mathrm{TA}^{2} \leq+85^{\circ} \mathrm{C} \text { 16LC5X } \end{gathered}$ |
| D001A |  | PIC16C5X | $\begin{aligned} & 3.0 \\ & 4.5 \end{aligned}$ | - | $\begin{array}{r} 5.5 \\ 5.5 \\ \hline \end{array}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | RC, XT, LP and HS mode from 0-10 MHz <br> from $10-20 \mathrm{MHz}$ |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(1)}$ | - | 1.5* | - | V | Device in SLEEP mode |
| D003 | VPOR | Vdd Start Voltage to ensure Power-on Reset | - | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | VDD Rise Rate to ensure Power-on Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$, unless otherwise stated. These parameters are for design guidance only, and are not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to VSs, TOCKI = VDD, $\overline{\text { MCLR }}=$ VDD; WDT enabled/disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through RExT. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{V} d \mathrm{~d} / 2 \mathrm{Rext}(\mathrm{mA})$ with Rext in $\mathrm{k} \Omega$.


### 17.1 DC Characteristics:PIC16C54C/C55A/C56A/C57C/C58B-04, 20 (Commercial, Industrial)

 PIC16LC54C/LC55A/LC56A/LC57C/LC58B-04 (Commercial, Industrial) PIC16CR54C/CR56A/CR57C/CR58B-04, 20 (Commercial, Industrial) PIC16LCR54C/LCR56A/LCR57C/LCR58B-04 (Commercial, Industrial)| $\begin{aligned} & \text { PIC16LC5X } \\ & \text { PIC16LCR5X } \\ & \text { (Commercial, Industrial) } \end{aligned}$ |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|l} \text { PIC16C5X } \\ \text { PIC16CR5X } \\ \text { (Commercial, Industrial) } \end{array}$ |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature <br> $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| Param No. | Symbol | Characteristic/Device | Min | Typ† | Max | Units | Conditions |
|  | IDD | Supply Current ${ }^{(2,3)}$ |  |  |  |  |  |
| D010 |  | PIC16LC5X | - - - | $\begin{gathered} 0.5 \\ 11 \\ 14 \end{gathered}$ | $\begin{aligned} & 2.4 \\ & 27 \\ & \\ & 35 \end{aligned}$ | mA $\mu \mathrm{A}$ $\mu \mathrm{A}$ | Fosc $=4.0 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}, \mathrm{XT}$ and RC modes <br> Fosc $=32 \mathrm{kHz}$, VDD $=2.5 \mathrm{~V}$, LP mode, Commercial <br> Fosc $=32 \mathrm{kHz}, \mathrm{VDD}=2.5 \mathrm{~V}$, LP mode, Industrial |
| D010A |  | PIC16C5X | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 2.6 \\ & 4.5 \\ & 14 \\ & 17 \end{aligned}$ | $\begin{gathered} \hline 2.4 \\ 3.6^{\star} \\ 16 \\ 32 \\ \\ 40 \end{gathered}$ | mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | Fosc $=4 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}, \mathrm{XT}$ and RC modes <br> Fosc $=10 \mathrm{MHz}, \mathrm{VDD}=3.0 \mathrm{~V}$, HS mode <br> Fosc $=20 \mathrm{MHz}$, VDD $=5.5 \mathrm{~V}$, HS mode <br> Fosc $=32 \mathrm{kHz}, \mathrm{VDD}=3.0 \mathrm{~V}$, LP mode, <br> Commercial <br> Fosc $=32 \mathrm{kHz}, \mathrm{VDD}=3.0 \mathrm{~V}$, LP mode, Industrial |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$, unless otherwise stated. These parameters are for design guidance only, and are not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\text { MCLR }}=$ VDD; WDT enabled/disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through RExT. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{V} d \mathrm{~d} / 2 \mathrm{Rext}(\mathrm{mA})$ with Rext in $\mathrm{k} \Omega$.


### 17.1 DC Characteristics:PIC16C54C/C55A/C56A/C57C/C58B-04, 20 (Commercial, Industrial)

 PIC16LC54C/LC55A/LC56A/LC57C/LC58B-04 (Commercial, Industrial) PIC16CR54C/CR56A/CR57C/CR58B-04, 20 (Commercial, Industrial) PIC16LCR54C/LCR56A/LCR57C/LCR58B-04 (Commercial, Industrial)| PIC16LC5X <br> PIC16LCR5X <br> (Commercial, Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC16C5X <br> PIC16CR5X <br> (Commercial, Industrial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial |  |  |  |  |
| Param No. | Symbol | Characteristic/Device | Min | Typ $\dagger$ | Max | Units | Conditions |
|  | IPD | Power-down Current ${ }^{(2)}$ |  |  |  |  |  |
| D020 |  | PIC16LC5X | - | $\begin{gathered} 0.25 \\ 0.25 \\ 1 \\ 1.25 \end{gathered}$ | $\begin{aligned} & 2 \\ & 3 \\ & 5 \\ & 8 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | VDD $=2.5 \mathrm{~V}$, WDT disabled, Commercial VDD $=2.5 \mathrm{~V}$, WDT disabled, Industrial VDD $=2.5 \mathrm{~V}$, WDT enabled, Commercial VDD $=2.5 \mathrm{~V}$, WDT enabled, Industrial |
| D020A |  | PIC16C5X | - - - - - - - | 1.25 0.25 0.25 1.8 2.0 4 4 9.8 12 | $\begin{gathered} \hline 4.0 \\ 5.0 \\ 7.0^{*} \\ 8.0^{*} \\ 12^{\star} \\ 14^{\star} \\ 27^{\star} \\ 30^{\star} \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | VDD $=3.0 \mathrm{~V}$, WDT disabled, Commercial VDD $=3.0 \mathrm{~V}$, WDT disabled, Industrial VDD $=5.5 \mathrm{~V}$, WDT disabled, Commercial VDD $=5.5 \mathrm{~V}$, WDT disabled, Industrial VDD $=3.0 \mathrm{~V}$, WDT enabled, Commercial VDD $=3.0 \mathrm{~V}$, WDT enabled, Industrial VDD $=5.5 \mathrm{~V}$, WDT enabled, Commercial VDD $=5.5 \mathrm{~V}$, WDT enabled, Industrial |

Legend: Rows with standard voltage device data only are shaded for improved readability.

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$, unless otherwise stated. These parameters are for design guidance only, and are not tested.
Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\text { MCLR }}=$ VDD; WDT enabled/disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = Vdd/2Rext (mA) with Rext in k $\Omega$.


### 17.2 DC Characteristics: PIC16C54C/C55A/C56A/C57C/C58B-04E, 20E (Extended) PIC16CR54C/CR56A/CR57C/CR58B-04E, 20E (Extended)

| PIC16C54C/C55A/C56A/C57C/C58B-04E, 20E PIC16CR54C/CR56A/CR57C/CR58B-04E, 20E (Extended) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|c} \text { Param } \\ \text { No. } \end{array}$ | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| D001 | VDD | Supply Voltage | $\begin{aligned} & 3.0 \\ & 4.5 \end{aligned}$ | - | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | RC, XT, LP, and HS mode from 0-10 MHz <br> from 10-20 MHz |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(1)}$ | - | 1.5* | - | V | Device in SLEEP mode |
| D003 | VPOR | VdD start voltage to ensure Power-on Reset | - | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | VDD rise rate to ensure Power-on Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |
| D010 | IDD | Supply Current ${ }^{(2)}$ XT and $R C^{(3)}$ modes HS mode | - | $\begin{aligned} & 1.8 \\ & 9.0 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & \text { Fosc }=4.0 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \\ & \text { Fosc }=20 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V} \end{aligned}$ |
| D020 | IPD | Power-down Current ${ }^{(2)}$ | $\begin{aligned} & - \\ & - \\ & - \\ & \hline \end{aligned}$ | $\begin{gathered} 0.3 \\ 10 \\ 12 \\ 4.8 \\ 18 \\ 26 \end{gathered}$ | $\begin{gathered} 17 \\ 50^{*} \\ 60^{*} \\ 31^{*} \\ 68^{*} \\ 90^{*} \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ | $\begin{aligned} & \text { VDD }=3.0 \mathrm{~V}, \text { WDT disabled } \\ & \text { VDD }=4.5 \mathrm{~V}, \text { WDT disabled } \\ & \text { VDD }=5.5 \mathrm{~V}, \text { WDT disabled } \\ & \text { VDD }=3.0 \mathrm{~V}, \text { WDT enabled } \\ & \text { VDD }=4.5 \mathrm{~V}, \text { WDT enabled } \\ & \text { VDD }=5.5 \mathrm{~V}, \text { WDT enabled } \end{aligned}$ |

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$, unless otherwise stated. These parameters are for design guidance only, and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to $\mathrm{Vss}, \mathrm{TOCKI}=\mathrm{VDD}, \overline{\mathrm{MCLR}}=\mathrm{VDD}$; WDT enabled/ disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
3: Does not include current through Rext. The current through the resistor can be estimated by the formula: $\mathrm{IR}=\mathrm{VdD} / 2 \mathrm{RExt}(\mathrm{mA})$ with REXT in $\mathrm{k} \Omega$.

### 17.3 DC Characteristics: PIC16C54C/C55A/C56A/C57C/C58B-04, 20 (Commercial, Industrial, Extended) PIC16LC54C/LC55A/LC56A/LC57C/LC58B-04 (Commercial, Industrial) PIC16CR54C/CR56A/CR57C/CR58B-04, 20 (Commercial, Industrial, Extended) PIC16LCR54C/LCR56A/LCR57C/LCR58B-04 (Commercial, Industrial)

| DC CH | ARACTER | RISTICS | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| D030 | VIL | Input Low Voltage <br> I/O Ports <br> I/O Ports <br> MCLR (Schmitt Trigger) <br> TOCKI (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) <br> OSC1 | Vss <br> Vss <br> Vss <br> Vss <br> Vss <br> Vss | — — — | 0.8 V 0.15 VDD 0.15 VDD 0.15 VDD 0.15 VDD 0.3 VDD | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ | $4.5 \mathrm{~V}<\mathrm{VDD} \leq 5.5 \mathrm{~V}$ Otherwise <br> RC mode only ${ }^{(3)}$ XT, HS and LP modes |
| D040 | VIH | Input High Voltage <br> I/O ports <br> I/O ports <br> MCLR (Schmitt Trigger) <br> TOCKI (Schmitt Trigger) <br> OSC1 (Schmitt Trigger) <br> OSC1 | $\begin{gathered} 2.0 \\ 0.25 \text { VDD+0.8 } \\ 0.85 \text { VDD } \\ 0.85 \text { VDD } \\ 0.85 \text { VDD } \\ 0.7 \text { VDD } \end{gathered}$ | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | VDD <br> VDD <br> Vdd <br> Vdd <br> VDD <br> VDD | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | 4.5 V < VDD $\leq 5.5 \mathrm{~V}$ Otherwise <br> RC mode only ${ }^{(3)}$ XT, HS and LP modes |
| D050 | VHYS | Hysteresis of Schmitt Trigger inputs | 0.15 VDD* | - | - | V |  |
| D060 | IIL | Input Leakage Current ${ }^{(1,2)}$ <br> I/O ports <br> $\overline{\text { MCLR }}$ <br> MCLR <br> TOCKI <br> OSC1 | $\begin{aligned} & -1.0 \\ & -5.0 \\ & -3.0 \\ & -3.0 \end{aligned}$ | 0.5 - 0.5 0.5 0.5 | $\begin{gathered} +1.0 \\ +5.0 \\ +3.0 \\ +3.0 \\ - \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ | For VDD $\leq 5.5 \mathrm{~V}$ : <br> Vss $\leq$ VPIN $\leq$ VDD, <br> pin at hi-impedance <br> VPIN $=$ Vss +0.25 V <br> VPIN $=$ VDD <br> VSS $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD, <br> XT, HS and LP modes |
| D080 | Vol | Output Low Voltage I/O ports OSC2/CLKOUT | - | — | $\begin{aligned} & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | $\begin{aligned} & \mathrm{IOL}=8.7 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V} \\ & \mathrm{IOL}=1.6 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & \mathrm{RC} \text { mode only } \end{aligned}$ |
| D090 | V OH | ```Output High Voltage (2) I/O ports OSC2/CLKOUT``` | $\begin{aligned} & \text { VDD }-0.7 \\ & \text { VDD }-0.7 \end{aligned}$ | - | - | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | $\begin{aligned} & \mathrm{IOH}=-5.4 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V} \\ & \mathrm{IOH}=-1.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & \mathrm{RC} \text { mode only } \end{aligned}$ |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: The leakage current on the $\overline{M C L R} / V P P$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
2: Negative current is defined as coming out of the pin.
3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.


### 17.4 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS
2. TppS
$\square$
Lowercase letters (pp) and their meanings:

| pp |  |  |
| :--- | :--- | :--- |
| 2 | to | mc $\overline{\text { MCLR }}$ |
| ck | CLKOUT | osc oscillator |
| cy cycle time | os OSC1 |  |
| drt device reset timer | to TOCKI |  |
| io I/O port | wdt watchdog timer |  |

Uppercase letters and their meanings:

| S |  |  |  |
| :--- | :--- | :--- | :--- |
| F | Fall | P | Period |
| H | High | R | Rise |
| I | Invalid (Hi-impedance) | V | Valid |
| L | Low | Z | Hi-impedance |

FIGURE 17-5: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS -PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B-04, 20

for all pins and OSC2 for RC mode
$C L=50 \mathrm{pF}$
for OSC2 in XT, HS or LP modes when external clock is used to drive OSC1

### 17.5 Timing Diagrams and Specifications

FIGURE 17-6: EXTERNAL CLOCK TIMING - PIC16C5X, PIC16CR5X


TABLE 17-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C5X, PIC16CR5X


* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (TcY) equals four times the input oscillator time base period.

## TABLE 17-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C5X, PIC16CR5X

| Standard Operating Conditions (unless otherwise specified) <br> AC Characteristics <br> Operating Temperature <br> $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 2 | Tcy | Instruction Cycle Time ${ }^{(2)}$ | - | 4/Fosc | - | - |  |
| 3 | TosL, TosH | Clock in (OSC1) Low or High Time | $\begin{aligned} & \text { 50* } \\ & 20^{*} \\ & 2.0^{\star} \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | ns ns $\mu \mathrm{S}$ | XT oscillator HS oscillator LP oscillator |
| 4 | TosR, TosF | Clock in (OSC1) Rise or Fall Time | - | — | $\begin{aligned} & 25^{*} \\ & 25^{*} \\ & 50^{*} \end{aligned}$ | ns <br> ns ns | XT oscillator HS oscillator LP oscillator |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption.
When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (TcY) equals four times the input oscillator time base period.


## PIC16C5X

FIGURE 17-7: CLKOUT AND I/O TIMING - PIC16C5X, PIC16CR5X


TABLE 17-2: CLKOUT AND I/O TIMING REQUIREMENTS - PIC16C5X, PIC16CR5X

|  Standard Operating Conditions (unless otherwise specified)  <br> AC Characteristics Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for commercial <br>   $-40^{\circ} \mathrm{C} \leq \mathrm{TA}^{\prime} \leq+85^{\circ} \mathrm{C}$ for industrial <br>  $-40^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for extended  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units |
| 10 | TosH2ckL | OSC1 $\uparrow$ to CLKOUT $\downarrow^{(1)}$ | - | 15 | 30** | ns |
| 11 | TosH2ckH | OSC1个 to CLKOUT ${ }^{(1)}$ | - | 15 | 30** | ns |
| 12 | TckR | CLKOUT rise time ${ }^{(1)}$ | - | 5.0 | 15** | ns |
| 13 | TckF | CLKOUT fall time ${ }^{(1)}$ | - | 5.0 | 15** | ns |
| 14 | TckL2ioV | CLKOUT $\downarrow$ to Port out valid ${ }^{(1)}$ | - | - | 40** | ns |
| 15 | TioV2ckH | Port in valid before CLKOUT ${ }^{(1)}$ | 0.25 TCY+30* | - | - | ns |
| 16 | TckH2iol | Port in hold after CLKOUT $\uparrow^{(\mathbf{1})}$ | 0* | - | - | ns |
| 17 | TosH2ioV | OSC1个 (Q1 cycle) to Port out valid ${ }^{(2)}$ | - | - | 100* | ns |
| 18 | TosH2iol | OSC1 $\uparrow$ (Q2 cycle) to Port input invalid (I/O in hold time) | TBD | - | - | ns |
| 19 | TioV2osH | Port input valid to OSC1 $\uparrow$ (I/O in setup time) | TBD | - | - | ns |
| 20 | TioR | Port output rise time ${ }^{(2)}$ | - | 10 | 25** | ns |
| 21 | TioF | Port output fall time ${ }^{(2)}$ | - | 10 | 25** | ns |

* These parameters are characterized but not tested.
** These parameters are design targets and are not tested. No characterization data available at this time.
$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: Measurements are taken in RC Mode where CLKOUT output is $4 \times$ Tosc.
2: Refer to Figure 17-5 for load conditions.

FIGURE 17-8: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16C5X, PIC16CR5X


TABLE 17-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C5X, PIC16CR5X

| AC Char | teristics | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 30 | TmcL | $\overline{\text { MCLR Pulse Width (low) }}$ | 1000* | - | - | ns | VDD $=5.0 \mathrm{~V}$ |
| 31 | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 9.0* | 18* | 30* | ms | VDD $=5.0 \mathrm{~V}$ (Comm) |
| 32 | TDRT | Device Reset Timer Period | 9.0* | 18* | 30* | ms | VDD $=5.0 \mathrm{~V}$ (Comm) |
| 34 | Tioz | I/O Hi-impedance from $\overline{\text { MCLR }}$ Low | 100* | 300* | 1000* | ns |  |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.


## PIC16C5X

FIGURE 17-9: TIMER0 CLOCK TIMINGS - PIC16C5X, PIC16CR5X


Note: Please refer to Figure 17-5 for load conditions.

TABLE 17-4: TIMER0 CLOCK REQUIREMENTS - PIC16C5X, PIC16CR5X

| AC Characteristics |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ for industrial <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ for extended |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ† | Max | Units | Conditions |
| 40 | TtOH | TOCKI High Pulse Width <br> - No Prescaler <br> - With Prescaler | $\frac{0.5 \mathrm{Tcy}+20^{*}}{\text { 10*}}$ | - | - | ns |  |
| 41 | TtOL | TOCKI Low Pulse Width <br> - No Prescaler <br> - With Prescaler | $\frac{0.5 \text { Tcy + 20* }}{\text { 10* }}$ | - | - | ns |  |
| 42 | TtOP | TOCKI Period | 20 or $\frac{\text { TCY }+40^{*}}{N}$ | - | - | ns | Whichever is greater. $\mathrm{N}=$ Prescale Value (1, 2, 4,..., 256) |

$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

### 18.0 DEVICE CHARACTERIZATION - PIC16LC54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.
"Typical" represents the mean of the distribution at $25^{\circ} \mathrm{C}$. "Maximum" or "minimum" represents (mean $+3 \sigma$ ) or (mean $-3 \sigma$ ) respectively, where $\sigma$ is a standard deviation, over the whole temperature range.

FIGURE 18-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE


## TABLE 18-1: RC OSCILLATOR FREQUENCIES

| CEXT | Rext | Average <br> Fosc @ 5v, 25 |  |
| :---: | :---: | :---: | :---: |
| 20 pF | 3.3 K | 5 MHz | $\pm 27 \%$ |
|  | 5 K | 3.8 MHz | $\pm 21 \%$ |
|  | 10 K | 2.2 MHz | $\pm 21 \%$ |
|  | 100 K | 262 kHz | $\pm 31 \%$ |
| 100 pF | 3.3 K | 1.63 MHz | $\pm 13 \%$ |
|  | 5 K | 1.2 MHz | $\pm 13 \%$ |
|  | 10 K | 684 kHz | $\pm 18 \%$ |
|  | 100 K | 71 kHz | $\pm 25 \%$ |
| 300 pF | 3.3 K | 660 kHz | $\pm 10 \%$ |
|  | 5.0 K | 484 kHz | $\pm 14 \%$ |
|  | 10 K | 267 kHz | $\pm 15 \%$ |
|  | 100 K | 29 kHz | $\pm 19 \%$ |

The frequencies are measured on DIP packages.
The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is $\pm 3$ standard deviation from average value for VDD $=5 \mathrm{~V}$.

## PIC16C5X

FIGURE 18-2: TYPICAL RC OSCILLATOR FREQUENCY vs. Vdd, Cext = 20 PF, $\mathbf{2 5}^{\circ} \mathrm{C}$


FIGURE 18-3: TYPICAL RC OSCILLATOR FREQUENCY vs. Vdd, Cext = 100 PF, $\mathbf{2 5}^{\circ} \mathrm{C}$


FIGURE 18-4: TYPICAL RC OSCILLATOR FREQUENCY vs. Vdd, Cext = $300 \mathrm{PF}, \mathbf{2 5}^{\circ} \mathrm{C}$


FIGURE 18-5: TYPICAL IPD vs. Vdd, WATCHDOG DISABLED ( $25^{\circ} \mathrm{C}$ )


## PIC16C5X

FIGURE 18-6: TYPICAL IPD vs. Vdd, WATCHDOG ENABLED ( $\mathbf{2 5}^{\circ} \mathrm{C}$ )


FIGURE 18-7: TYPICAL IPD vs. VDd, WATCHDOG ENABLED ( $-40^{\circ} \mathrm{C}, 85^{\circ} \mathrm{C}$ )


FIGURE 18-8: Vth (INPUT THRESHOLD TRIP POINT VOLTAGE) OF I/O PINS vs. Vdd


FIGURE 18-9: VIH, VIL OF $\overline{\text { MCLR }}$, TOCKI AND OSC1 (IN RC MODE) vs. Vdd


Note: These input pins have Schmitt Trigger input buffers.

## PIC16C5X

FIGURE 18-10: Vth (INPUT THRESHOLD TRIP POINT VOLTAGE) OF OSC1 INPUT (IN XT, HS AND LP MODES) vs. VdD


FIGURE 18-11: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 20 PF, $\mathbf{2 5}{ }^{\circ} \mathrm{C}$ )


FIGURE 18-12: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ $100 \mathrm{PF}, \mathbf{2 5}^{\circ} \mathrm{C}$ )


FIGURE 18-13: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ $\mathbf{3 0 0}$ PF, $\mathbf{2 5}^{\circ} \mathrm{C}$ )


FIGURE 18-14: WDT TIMER TIME-OUT PERIOD vs. VDD ${ }^{(1)}$


Note 1: Prescaler set to 1:1.

FIGURE 18-16: PORTA, B AND C Ioh vs.
Voh, Vdd = 5 V


FIGURE 18-17: PORTA, B AND C lol vs.
Vol, Vdd $=3 \mathrm{~V}$


FIGURE 18-18: PORTA, B AND C lol vs.
Vol, Vdd = 5 V


TABLE 18-2: INPUT CAPACITANCE

| Pin | Typical Capacitance (pF) |  |
| :---: | :---: | :---: |
|  | 18L PDIP | 18L soIC |
| RA port | 5.0 | 4.3 |
| RB port | 5.0 | 4.3 |
| $\overline{\text { MCLR }}$ | 17.0 | 17.0 |
| OSC1 | 4.0 | 3.5 |
| OSC2/CLKOUT | 4.3 | 3.5 |
| TOCKI | 3.2 | 2.8 |

All capacitance values are typical at $25^{\circ} \mathrm{C}$. A part-to-part variation of $\pm 25 \%$ (three standard deviations) should be taken into account.

### 19.0 ELECTRICAL CHARACTERISTICS - PIC16LC54C 40MHz

## Absolute Maximum Ratings ${ }^{(\dagger)}$

Ambient temperature under bias.................................................................................................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage temperature ........................................................................................................................ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on VDD with respect to Vss ................................................................................................................ 0 to +7.5 V
Voltage on MCLR with respect to Vss.............................................................................................................. 0 to +14 V
Voltage on all other pins with respect to Vss .............................................................................. - 0.6 V to (VDD +0.6 V )
Total power dissipation ${ }^{(1)}$...................................................................................................................................... 800 mW
Max. current out of Vss pin .................................................................................................................................. 150 mA
Max. current into VDD pin................................................................................................................................... 100 mA
Max. current into an input pin (TOCKI only) ................................................................................................................. $\pm 500 \mu \mathrm{~A}$
Input clamp current, IIK (VI < 0 or VI > VDD)............................................................................................................... $\pm 20 \mathrm{~mA}$
Output clamp current, IOK (Vo < 0 or Vo > VDD) .......................................................................................................... $\pm 20 \mathrm{~mA}$
Max. output current sunk by any I/O pin ................................................................................................................ 25 mA
Max. output current sourced by any I/O pin .......................................................................................................... 20 mA
Max. output current sourced by a single I/O (Port A, B or C) ................................................................................ 50 mA
Max. output current sunk by a single I/O (Port A, B or C)....................................................................................... 50 mA
Note 1: Power dissipation is calculated as follows: Pdis = VDD $\times\left\{\mathrm{IDD}-\sum \mathrm{IOH}\right\}+\sum\{(\mathrm{VDD}-\mathrm{VOH}) \times \mathrm{IOH}\}+\sum(\mathrm{VOL} \times \mathrm{IOL})$
$\dagger$ NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## PIC16C5X

FIGURE 19-1: PIC16C54C/C55A/C56A/C57C/C58B-40 VOLTAGE-FREQUENCY GRAPH, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$


Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.

3: Operation between 20 to 40 MHz requires the following:

- VDd between 4.5 V . and 5.5 V
- OSC1 externally driven
- OSC2 not connected
- HS mode
- Commercial temperatures

Devices qualified for 40 MHz operation have -40 designation (ex: PIC16C54C-40/P).
4: For operation between DC and 20 MHz , see Section 17.1.

### 19.1 DC Characteristics:PIC16C54C/C55A/C56A/C57C/C58B-40 (Commercial) ${ }^{(\mathbf{1})}$

| PIC16C54C/C55A/C56A/C57C/C58B-40(Commercial) |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|c\|} \hline \text { Param } \\ \text { No. } \end{array}$ | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| D001 | VDD | Supply Voltage | 4.5 | - | 5.5 | V | HS mode from 20-40 MHz |
| D002 | VDR | RAM Data Retention Voltage ${ }^{(2)}$ | - | 1.5* | - | V | Device in SLEEP mode |
| D003 | VPOR | Vdd Start Voltage to ensure Power-on Reset | - | Vss | - | V | See Section 5.1 for details on Power-on Reset |
| D004 | SVDD | VdD Rise Rate to ensure Poweron Reset | 0.05* | - | - | V/ms | See Section 5.1 for details on Power-on Reset |
| D010 | IDD | Supply Current ${ }^{(3)}$ | - | $\begin{aligned} & 5.2 \\ & 6.8 \end{aligned}$ | $\begin{array}{\|c} 12.3 \\ 16 \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & \text { Fosc }=40 \mathrm{MHz}, \mathrm{VDD}=4.5 \mathrm{~V}, \mathrm{HS} \text { mode } \\ & \text { Fosc }=40 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}, \mathrm{HS} \text { mode } \end{aligned}$ |
| D020 | IPD | Power-down Current ${ }^{(3)}$ | - | $\begin{aligned} & 1.8 \\ & 9.8 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 27^{*} \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | VDD $=5.5 \mathrm{~V}$, WDT disabled, Commercial VDD $=5.5 \mathrm{~V}$, WDT enabled, Commercial |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: Device operation between 20 MHz to 40 MHz requires the following: VDD between 4.5 V to 5.5 V , OSC1 pin externally driven, OSC2 pin not connected, HS oscillator mode and commercial temperatures. For operation between DC and 20 MHz , See Section 19.1.
2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{M C L R}=$ VDD; WDT enabled/disabled as specified.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.


### 19.2 DC Characteristics: PIC16C54C/C55A/C56A/C57C/C58B-40 (Commercial) ${ }^{(1)}$

| DC CHARACTERISTICS |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| D030 | VIL | Input Low Voltage I/O Ports MCLR (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 | Vss <br> Vss <br> Vss <br> Vss | — | $\begin{gathered} 0.8 \\ 0.15 \mathrm{VDD} \\ 0.15 \mathrm{VDD} \\ 0.2 \mathrm{VDD} \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V}<\mathrm{VDD} \leq 5.5 \mathrm{~V} \\ & \mathrm{HS}, 20 \mathrm{MHz} \leq \text { Fosc } \leq 40 \mathrm{MHz} \end{aligned}$ |
| D040 | VIH | Input High Voltage <br> I/O ports <br> MCLR (Schmitt Trigger) <br> TOCKI (Schmitt Trigger) OSC1 | $\begin{gathered} 2.0 \\ 0.85 \text { VDD } \\ 0.85 \text { VDD } \\ 0.8 \text { VDD } \end{gathered}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | VDD <br> Vdd <br> Vdd <br> VDD | $\begin{aligned} & V \\ & V \\ & V \\ & V \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V}<\mathrm{VDD} \leq 5.5 \mathrm{~V} \\ & \mathrm{HS}, 20 \mathrm{MHz} \leq \text { Fosc } \leq 40 \mathrm{MHz} \end{aligned}$ |
| D050 | VHYS | Hysteresis of Schmitt Trigger inputs | 0.15 VDD* | - | - | V |  |
| D060 | IIL | Input Leakage Current ${ }^{(2,3)}$ <br> I/O ports <br> $\overline{\text { MCLR }}$ <br> MCLR <br> TOCKI <br> OSC1 | $\begin{gathered} -1.0 \\ -5.0 \\ - \\ -3.0 \\ -3.0 \end{gathered}$ | $\begin{aligned} & 0.5 \\ & - \\ & 0.5 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{gathered} +1.0 \\ +5.0 \\ +3.0 \\ +3.0 \\ - \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ | $\begin{aligned} & \text { For VDD } \leq 5.5 \mathrm{~V}: \\ & \text { Vss } \leq \text { VPIN } \leq \text { VDD, } \\ & \text { pin at hi-impedance } \\ & \text { VPIN = VSS }+0.25 \mathrm{~V} \\ & \text { VPIN = VDD } \\ & \text { VSS } \leq \text { VPIN } \leq \text { VDD } \\ & \text { VsS } \leq \text { VPIN } \leq \text { VDD, HS } \end{aligned}$ |
| D080 | VoL | Output Low Voltage I/O ports | - | - | 0.6 | V | $\mathrm{IOL}=8.7 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$ |
| D090 | VoH | Output High Voltage ${ }^{(3)}$ I/O ports | VDD-0.7 | - | - | V | $\mathrm{IOH}=-5.4 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$ |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
Note 1: Device operation between 20 MHz to 40 MHz requires the following: VDD between 4.5 V to 5.5 V , OSC1 pin externally driven, OSC2 pin not connected and HS oscillator mode and commercial temperatures. For operation between DC and 20 MHz , See Section 17.3.
2: The leakage current on the $\overline{M C L R} /$ VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
3: Negative current is defined as coming out of the pin.


### 19.3 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS
2. TppS

| T |  |  |
| :--- | :--- | :--- |
| F | Frequency | T Time |

Lowercase letters (pp) and their meanings:

| pp |  |  |
| :--- | :--- | :--- |
| 2 | to | mc $\overline{\text { MCLR }}$ |
| ck | CLKOUT | osc oscillator |
| cy cycle time | os OSC1 |  |
| drt device reset timer | t0 TOCKI |  |
| io I/O port | wdt watchdog timer |  |

Uppercase letters and their meanings:

| S |  |  |
| :--- | :--- | :--- |
| F | Fall | P |
| H Period |  |  |
| I | High | R |
| Invalid (Hise |  |  |
| L impedance) | Low | V |
| Valid |  |  |

FIGURE 19-2: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS -PIC16C54C/C55A/C56A/C57C/C58B-40

19.4 Timing Diagrams and Specifications

FIGURE 19-3: EXTERNAL CLOCK TIMING - PIC16C5X-40


TABLE 19-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C5X-40

| AC Characteristics |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
|  | Fosc | External CLKIN Frequency ${ }^{(1)}$ | 20 | - | 40 | MHz | HS osc mode |
| 1 | Tosc | External CLKIN Period ${ }^{(1)}$ | 25 | - | - | ns | HS osc mode |
| 2 | Tcy | Instruction Cycle Time ${ }^{(2)}$ | - | 4/Fosc | - | - |  |
| 3 | TosL, TosH | Clock in (OSC1) Low or High Time | 6.0* | - | - | ns | HS oscillator |
| 4 | TosR, TosF | Clock in (OSC1) Rise or Fall Time | - | - | 6.5* | ns | HS oscillator |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2: Instruction cycle period (TcY) equals four times the input oscillator time base period.

FIGURE 19－4：CLKOUT AND I／O TIMING－PIC16C5X－40


Note：Refer to Figure 19－2 for load conditions．

## TABLE 19－2：CLKOUT AND I／O TIMING REQUIREMENTS－PIC16C5X－40

| AC Characteristics |  | Standard Operating Conditions（unless otherwise specified） Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No． | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units |
| 10 | TosH2ckL | OSC1个 to CLKOUT $\downarrow(1,2)$ | － | 15 | 30＊＊ | ns |
| 11 | TosH2ckH | OSC1个 to CLKOUT ${ }^{(1,2)}$ | － | 15 | 30＊＊ | ns |
| 12 | TckR | CLKOUT rise time ${ }^{(1,2)}$ | － | 5.0 | 15＊＊ | ns |
| 13 | TckF | CLKOUT fall time ${ }^{(1,2)}$ | － | 5.0 | 15＊＊ | ns |
| 14 | TckL2ioV | CLKOUT $\downarrow$ to Port out valid ${ }^{(1,2)}$ | － | － | 40＊＊ | ns |
| 15 | TioV2ckH | Port in valid before CLKOUT ${ }^{(1,2)}$ | 0．25 TCY＋30＊ | － | － | ns |
| 16 | TckH2iol | Port in hold after CLKOUT ${ }^{(1,2)}$ | 0＊ | － | － | ns |
| 17 | TosH2ioV | OSC1个（Q1 cycle）to Port out valid ${ }^{(2)}$ | － | － | 100 | ns |
| 18 | TosH2iol | OSC1 $\uparrow$（Q2 cycle）to Port input invalid （I／O in hold time） | TBD | － | － | ns |
| 19 | TioV2osH | Port input valid to OSC1 $\uparrow$ （I／O in setup time） | TBD | － | － | ns |
| 20 | TioR | Port output rise time ${ }^{(2)}$ | － | 10 | 25＊＊ | ns |
| 21 | TioF | Port output fall time ${ }^{(\mathbf{2})}$ | － | 10 | 25＊＊ | ns |

＊These parameters are characterized but not tested．
＊＊These parameters are design targets and are not tested．No characterization data available at this time．
$\dagger$ Data in the Typical（＂Typ＂）column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated．These parameters are for design guidance only and are not tested．
Note 1：Measurements are taken in RC Mode where CLKOUT output is $4 \times$ Tosc．
2：Refer to Figure 19－2 for load conditions．

## PIC16C5X

FIGURE 19-5: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16C5X-40


Note 1: Please refer to Figure 19-2 for load conditions.

TABLE 19-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C5X-40
Standard Operating Conditions (unless otherwise specified)
AC Characteristics Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ (commercial)
Operating Voltage VDD range is described in Section 19.1.

| Param <br> No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| :---: | :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| 30 | TmcL | $\overline{\text { MCLR Pulse Width (low) }}$ | $1000^{\star}$ | - | - | ns | VDD $=5.0 \mathrm{~V}$ |
| 31 | Twdt | Watchdog Timer Time-out Period <br> (No Prescaler) | $9.0^{*}$ | $18^{\star}$ | $30^{*}$ | ms | VDD $=5.0 \mathrm{~V}(\mathrm{Comm})$ |
| 32 | TDRT | Device Reset Timer Period | $9.0^{*}$ | $18^{\star}$ | $30^{\star}$ | ms | VDD $=5.0 \mathrm{~V}(\mathrm{Comm})$ |
| 34 | Tioz | I/O Hi-impedance from $\overline{\text { MCLR Low }}$ | $100^{*}$ | $300^{*}$ | $1000^{\star}$ | ns |  |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

FIGURE 19-6: TIMER0 CLOCK TIMINGS - PIC16C5X-40


TABLE 19-4: TIMER0 CLOCK REQUIREMENTS PIC16C5X-40

| AC Characteristics |  |  | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ for commercial |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Symbol | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| 40 | TtOH | TOCKI High Pulse Width <br> - No Prescaler <br> - With Prescaler | 0.5 Tcy + 20* | - | - | ns |  |
|  |  |  | 10* | - | - | ns |  |
| 41 | TtOL | TOCKI Low Pulse Width <br> - No Prescaler <br> - With Prescaler | 0.5 Tcy + 20* | - | - | ns |  |
|  |  |  | 10* | - | - | ns |  |
| 42 | TtOP | TOCKI Period | 20 or $\frac{T C Y+40 *}{N}$ | - | - | ns | Whichever is greater. $\mathrm{N}=$ Prescale Value (1, 2, 4,..., 256) |

* These parameters are characterized but not tested.
$\dagger$ Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

NOTES:

### 20.0 DEVICE CHARACTERIZATION - PIC16LC54C 40MHz

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.
"Typical" represents the mean of the distribution at $25^{\circ} \mathrm{C}$. "Maximum" or "minimum" represents (mean $+3 \sigma$ ) or (mean $-3 \sigma$ ) respectively, where $\sigma$ is a standard deviation, over the whole temperature range.

FIGURE 20-1: TYPICAL IPD vs. VDd, WATCHDOG DISABLED ( $\mathbf{2 5}^{\circ} \mathrm{C}$ )


## PIC16C5X

FIGURE 20-2: TYPICAL IPD vs. VDD, WATCHDOG ENABLED ( $25^{\circ} \mathrm{C}$ )


FIGURE 20-3: TYPICAL IPD vs. Vdd, WATCHDOG ENABLED $\left(-40^{\circ} \mathrm{C}, 85^{\circ} \mathrm{C}\right)$


FIGURE 20-4: Vth (INPUT THRESHOLD TRIP POINT VOLTAGE) OF I/O PINS vs. Vdd


FIGURE 20-5: VTH (INPUT THRESHOLD TRIP POINT VOLTAGE) OF OSC1 INPUT (HS MODE) vs. VDD


FIGURE 20-6: TYPICAL IDD vs. Vdd (40 MHZ, WDT DISABLED, HS MODE, $70^{\circ} \mathrm{C}$ )


FIGURE 20-7: WDT TIMER TIME-OUT PERIOD vs. VdD ${ }^{(1)}$


Note 1: Prescaler set to 1:1.

TABLE 20-1: INPUT CAPACITANCE

| Pin | Typical Capacitance (pF) |  |
| :---: | :---: | :---: |
|  | 18L PDIP | 18L soIc |
| RA port | 5.0 | 4.3 |
| RB port | 5.0 | 4.3 |
| $\overline{\text { MCLR }}$ | 17.0 | 17.0 |
| OSC1 | 4.0 | 3.5 |
| OSC2/CLKOUT | 4.3 | 3.5 |
| TOCKI | 3.2 | 2.8 |

All capacitance values are typical at $25^{\circ} \mathrm{C}$. A part-to-part variation of $\pm 25 \%$ (three standard deviations) should be taken into account.

FIGURE 20-8: loh vs. Voh, Vdd = 5 V


FIGURE 20-9: Iol vs. Vol, Vdd = 5 V


### 21.0 PACKAGING INFORMATION

### 21.1 Package Marketing Information

18-Lead PDIP


28-Lead Skinny PDIP (.300")


28-Lead PDIP (.600")


18-Lead SOIC


28-Lead SOIC


20-Lead SSOP


28-Lead SSOP


Example


Example


## Example



Example


Example


Example
PIC16C54C -04/SS218
II 0020CBP
$\bigcirc$

Example


## Package Marking Information (Cont'd)

18-Lead CERDIP Windowed


## 28-Lead CERDIP Windowed



Example


Example


Legend: $X X \ldots X$ Customer-specific information
$Y \quad$ Year code (last digit of calendar year)

YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week ' 01 ')
NNN Alphanumeric traceability code
(e3) Pb-free JEDEC designator for Matte Tin (Sn)

* This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

## 18-Lead Plastic Dual In-line (P) - 300 mil (PDIP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## PIC16C5X

## 28-Lead Skinny Plastic Dual In-line (SP) - 300 mil (PDIP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 28 |  |  | 28 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 140 | . 150 | . 160 | 3.56 | 3.81 | 4.06 |
| Molded Package Thickness | A2 | . 125 | . 130 | . 135 | 3.18 | 3.30 | 3.43 |
| Base to Seating Plane | A1 | . 015 |  |  | 0.38 |  |  |
| Shoulder to Shoulder Width | E | . 300 | . 310 | . 325 | 7.62 | 7.87 | 8.26 |
| Molded Package Width | E1 | . 275 | . 285 | . 295 | 6.99 | 7.24 | 7.49 |
| Overall Length | D | 1.345 | 1.365 | 1.385 | 34.16 | 34.67 | 35.18 |
| Tip to Seating Plane | L | . 125 | . 130 | . 135 | 3.18 | 3.30 | 3.43 |
| Lead Thickness | C | . 008 | . 012 | . 015 | 0.20 | 0.29 | 0.38 |
| Upper Lead Width | B1 | . 040 | . 053 | . 065 | 1.02 | 1.33 | 1.65 |
| Lower Lead Width | B | . 016 | . 019 | . 022 | 0.41 | 0.48 | 0.56 |
| Overall Row Spacing § | eB | . 320 | . 350 | . 430 | 8.13 | 8.89 | 10.92 |
| Mold Draft Angle Top | $\alpha$ | 5 | 10 | 15 | 5 | 10 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 5 | 10 | 15 | 5 | 10 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimension D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
$.010 "(0.254 \mathrm{~mm})$ per side.
JEDEC Equivalent: MO-095
Drawing No. C04-070


## 28-Lead Plastic Dual In-line (P) - 600 mil (PDIP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 28 |  |  | 28 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 160 | . 175 | . 190 | 4.06 | 4.45 | 4.83 |
| Molded Package Thickness | A2 | . 140 | . 150 | . 160 | 3.56 | 3.81 | 4.06 |
| Base to Seating Plane | A1 | . 015 |  |  | 0.38 |  |  |
| Shoulder to Shoulder Width | E | . 595 | . 600 | . 625 | 15.11 | 15.24 | 15.88 |
| Molded Package Width | E1 | . 505 | . 545 | . 560 | 12.83 | 13.84 | 14.22 |
| Overall Length | D | 1.395 | 1.430 | 1.465 | 35.43 | 36.32 | 37.21 |
| Tip to Seating Plane | L | . 120 | . 130 | . 135 | 3.05 | 3.30 | 3.43 |
| Lead Thickness | c | . 008 | . 012 | . 015 | 0.20 | 0.29 | 0.38 |
| Upper Lead Width | B1 | . 030 | . 050 | . 070 | 0.76 | 1.27 | 1.78 |
| Lower Lead Width | B | . 014 | . 018 | . 022 | 0.36 | 0.46 | 0.56 |
| Overall Row Spacing § | eB | . 620 | . 650 | . 680 | 15.75 | 16.51 | 17.27 |
| Mold Draft Angle Top | $\alpha$ | 5 | 10 | 15 | 5 | 10 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 5 | 10 | 15 | 5 | 10 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010" ( 0.254 mm ) per side.
JEDEC Equivalent: MO-011
Drawing No. C04-079


## PIC16C5X

## 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 18 |  |  | 18 |  |
| Pitch | p |  | . 050 |  |  | 1.27 |  |
| Overall Height | A | . 093 | . 099 | . 104 | 2.36 | 2.50 | 2.64 |
| Molded Package Thickness | A2 | . 088 | . 091 | . 094 | 2.24 | 2.31 | 2.39 |
| Standoff § | A1 | . 004 | . 008 | . 012 | 0.10 | 0.20 | 0.30 |
| Overall Width | E | . 394 | . 407 | . 420 | 10.01 | 10.34 | 10.67 |
| Molded Package Width | E1 | . 291 | . 295 | . 299 | 7.39 | 7.49 | 7.59 |
| Overall Length | D | . 446 | . 454 | . 462 | 11.33 | 11.53 | 11.73 |
| Chamfer Distance | h | . 010 | . 020 | . 029 | 0.25 | 0.50 | 0.74 |
| Foot Length | L | . 016 | . 033 | . 050 | 0.41 | 0.84 | 1.27 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | c | . 009 | . 011 | . 012 | 0.23 | 0.27 | 0.30 |
| Lead Width | B | . 014 | . 017 | . 020 | 0.36 | 0.42 | 0.51 |
| Mold Draft Angle Top | $\alpha$ | 0 | 12 | 15 | 0 | 12 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 12 | 15 | 0 | 12 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 010" ( 0.254 mm ) per side.
JEDEC Equivalent: MS-013
Drawing No. C04-051


## 28-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dim | Limits | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 28 |  |  | 28 |  |
| Pitch | p |  | . 050 |  |  | 1.27 |  |
| Overall Height | A | . 093 | . 099 | . 104 | 2.36 | 2.50 | 2.64 |
| Molded Package Thickness | A2 | . 088 | . 091 | . 094 | 2.24 | 2.31 | 2.39 |
| Standoff § | A1 | . 004 | . 008 | . 012 | 0.10 | 0.20 | 0.30 |
| Overall Width | E | . 394 | . 407 | . 420 | 10.01 | 10.34 | 10.67 |
| Molded Package Width | E1 | . 288 | . 295 | . 299 | 7.32 | 7.49 | 7.59 |
| Overall Length | D | . 695 | . 704 | . 712 | 17.65 | 17.87 | 18.08 |
| Chamfer Distance | h | . 010 | . 020 | . 029 | 0.25 | 0.50 | 0.74 |
| Foot Length | L | . 016 | . 033 | . 050 | 0.41 | 0.84 | 1.27 |
| Foot Angle Top | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | c | . 009 | . 011 | . 013 | 0.23 | 0.28 | 0.33 |
| Lead Width | B | . 014 | . 017 | . 020 | 0.36 | 0.42 | 0.51 |
| Mold Draft Angle Top | $\alpha$ | 0 | 12 | 15 | 0 | 12 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 12 | 15 | 0 | 12 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010" ( 0.254 mm ) per side.
JEDEC Equivalent: MS-013
Drawing No. C04-052


## 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| UnitsDimension Limits |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 20 |  |  | 20 |  |
| Pitch | p |  | . 026 |  |  | 0.65 |  |
| Overall Height | A | . 068 | . 073 | . 078 | 1.73 | 1.85 | 1.98 |
| Molded Package Thickness | A2 | . 064 | . 068 | . 072 | 1.63 | 1.73 | 1.83 |
| Standoff § | A1 | . 002 | . 006 | . 010 | 0.05 | 0.15 | 0.25 |
| Overall Width | E | . 299 | . 309 | . 322 | 7.59 | 7.85 | 8.18 |
| Molded Package Width | E1 | . 201 | . 207 | . 212 | 5.11 | 5.25 | 5.38 |
| Overall Length | D | . 278 | . 284 | . 289 | 7.06 | 7.20 | 7.34 |
| Foot Length | L | . 022 | . 030 | . 037 | 0.56 | 0.75 | 0.94 |
| Lead Thickness | c | . 004 | . 007 | . 010 | 0.10 | 0.18 | 0.25 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0.00 | 101.60 | 203.20 |
| Lead Width | B | . 010 | . 013 | . 015 | 0.25 | 0.32 | 0.38 |
| Mold Draft Angle Top | $\alpha$ | 0 | 5 | 10 | 0 | 5 | 10 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 5 | 10 | 0 | 5 | 10 |

* Controlling Parameter
§ Significant Characteristic


## Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010 " ( 0.254 mm ) per side.
JEDEC Equivalent: MO-150
Drawing No. C04-072

## 28-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | INCHES |  |  | MILLIMETERS* |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 28 |  |  | 28 |  |
| Pitch | p |  | . 026 |  |  | 0.65 |  |
| Overall Height | A | . 068 | . 073 | . 078 | 1.73 | 1.85 | 1.98 |
| Molded Package Thickness | A2 | . 064 | . 068 | . 072 | 1.63 | 1.73 | 1.83 |
| Standoff § | A1 | . 002 | . 006 | . 010 | 0.05 | 0.15 | 0.25 |
| Overall Width | E | . 299 | . 309 | . 319 | 7.59 | 7.85 | 8.10 |
| Molded Package Width | E1 | . 201 | . 207 | . 212 | 5.11 | 5.25 | 5.38 |
| Overall Length | D | . 396 | . 402 | . 407 | 10.06 | 10.20 | 10.34 |
| Foot Length | L | . 022 | . 030 | . 037 | 0.56 | 0.75 | 0.94 |
| Lead Thickness | c | . 004 | . 007 | . 010 | 0.10 | 0.18 | 0.25 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0.00 | 101.60 | 203.20 |
| Lead Width | B | . 010 | . 013 | . 015 | 0.25 | 0.32 | 0.38 |
| Mold Draft Angle Top | $\alpha$ | 0 | 5 | 10 | 0 | 5 | 10 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 5 | 10 | 0 | 5 | 10 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" ( 0.254 mm ) per side.
JEDEC Equivalent: MS-150
Drawing No. C04-073


## PIC16C5X

## 18-Lead Ceramic Dual In-line with Window (JW) - 300 mil (CERDIP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 18 |  |  | 18 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 170 | . 183 | . 195 | 4.32 | 4.64 | 4.95 |
| Ceramic Package Height | A2 | . 155 | . 160 | . 165 | 3.94 | 4.06 | 4.19 |
| Standoff | A1 | . 015 | . 023 | . 030 | 0.38 | 0.57 | 0.76 |
| Shoulder to Shoulder Width | E | . 300 | . 313 | . 325 | 7.62 | 7.94 | 8.26 |
| Ceramic Pkg. Width | E1 | . 285 | . 290 | . 295 | 7.24 | 7.37 | 7.49 |
| Overall Length | D | . 880 | . 900 | . 920 | 22.35 | 22.86 | 23.37 |
| Tip to Seating Plane | L | . 125 | . 138 | . 150 | 3.18 | 3.49 | 3.81 |
| Lead Thickness | C | . 008 | . 010 | . 012 | 0.20 | 0.25 | 0.30 |
| Upper Lead Width | B1 | . 050 | . 055 | . 060 | 1.27 | 1.40 | 1.52 |
| Lower Lead Width | B | . 016 | . 019 | . 021 | 0.41 | 0.47 | 0.53 |
| Overall Row Spacing § | eB | . 345 | . 385 | . 425 | 8.76 | 9.78 | 10.80 |
| Window Width | W1 | . 130 | . 140 | . 150 | 3.30 | 3.56 | 3.81 |
| Window Length | W2 | . 190 | . 200 | . 210 | 4.83 | 5.08 | 5.33 |

* Controlling Parameter
§ Significant Characteristic
JEDEC Equivalent: MO-036
Drawing No. C04-010


## 28-Lead Ceramic Dual In-line with Window (JW) - 600 mil (CERDIP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 28 |  |  | 28 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 195 | . 210 | . 225 | 4.95 | 5.33 | 5.72 |
| Ceramic Package Height | A2 | . 155 | . 160 | . 165 | 3.94 | 4.06 | 4.19 |
| Standoff | A1 | . 015 | . 038 | . 060 | 0.38 | 0.95 | 1.52 |
| Shoulder to Shoulder Width | E | . 595 | . 600 | . 625 | 15.11 | 15.24 | 15.88 |
| Ceramic Pkg. Width | E1 | . 514 | . 520 | . 526 | 13.06 | 13.21 | 13.36 |
| Overall Length | D | 1.430 | 1.460 | 1.490 | 36.32 | 37.08 | 37.85 |
| Tip to Seating Plane | L | . 125 | . 138 | . 150 | 3.18 | 3.49 | 3.81 |
| Lead Thickness | c | . 008 | . 010 | . 012 | 0.20 | 0.25 | 0.30 |
| Upper Lead Width | B1 | . 050 | . 058 | . 065 | 1.27 | 1.46 | 1.65 |
| Lower Lead Width | B | . 016 | . 020 | . 023 | 0.41 | 0.51 | 0.58 |
| Overall Row Spacing § | eB | . 610 | . 660 | . 710 | 15.49 | 16.76 | 18.03 |
| Window Diameter | W | . 270 | . 280 | . 290 | 6.86 | 7.11 | 7.37 |

* Controlling Parameter
§ Significant Characteristic
JEDEC Equivalent: MO-103
Drawing No. C04-013


## PIC16C5X

## APPENDIX A: COMPATIBILITY

To convert code written for PIC16CXX to PIC16C5X, the user should take the following steps:

1. Check any CALL, GOTO or instructions that modify the PC to determine if any program memory page select operations (PA2, PA1, PA0 bits) need to be made.
2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.
3. Eliminate any special function register page switching. Redefine data variables to reallocate them.
4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.
5. Change RESET vector to proper value for processor used.
6. Remove any use of the ADDLW, RETURN and SUBLW instructions.
7. Rewrite any code segments that use interrupts.

## APPENDIX B: REVISION HISTORY

Revision KE (January 2013)
Added a note to each package outline drawing.
INDEX
A
Absolute Maximum Ratings
PIC16C54/55/56/57 ..... 67
PIC16C54A ..... 103
PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/
C58B/CR58B ..... 131
PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B-40155
PIC16CR54A ..... 79
ADDWF ..... 51
ALU ..... 9
ANDLW ..... 51
ANDWF ..... 51
Applications ..... 5
Architectural Overview ..... 9
Assembler
MPASM Assembler ..... 61
B
Block Diagram
On-Chip Reset Circuit ..... 20
PIC16C5X Series ..... 10
Timer0 ..... 37
TMRO/WDT Prescaler. ..... 41
Watchdog Timer ..... 46
Brown-Out Protection Circuit ..... 23
BSF. ..... 52
BTFSC ..... 52
BTFSS ..... 52
C
CALL ..... 31, 53
Carry (C) bit ..... 9, 29
Clocking Scheme ..... 13
CLRF. ..... 53
CLRW ..... 53
CLRWDT. ..... 53
CMOS Technology .....  1
Code Protection ..... 43, 47
COMF ..... 54
Compatibility ..... 182
Configuration Bits ..... 44
D
Data Memory Organization ..... 26
DC Characteristics
PIC16C54/55/56/57
Commercial ..... 68, 71
Extended ..... 70, 72
Industrial ..... 69, 71
PIC16C54A
Commercial ..... 104, 109
Extended ..... 106, 109
Industrial ..... 104, 109
PIC16C54C/C55A/C56A/C57C/C58B-40 Commercial ..... 157, 158
PIC16C54C/CR ..... C/CR57C/
C58B/CR58B
Commercial. ..... 134, 138
Extended ..... 137, 138
Industrial ..... 134, 138
PIC16CR54A
Commercial ..... 80, 83
Extended ..... 82, 84
Industrial ..... 80, 83
PIC16LV54A
Commercial ..... 108, 109
Industrial. ..... 108, 109
DECF ..... 54
DECFSZ ..... 54
Development Support ..... 61
Device Characterization
PIC16C54/55/56/57/CR54A ..... 91
PIC16C54A ..... 117
PIC16C54C/C55A/C56A/C57C/C58B-40 ..... 165
Device Reset Timer (DRT) ..... 23
Device Varieties ..... 7
Digit Carry (DC) bit ..... 9, 29
DRT ..... 23
E
Electrical Specifications
PIC16C54/55/56/57 ..... 67
PIC16C54A ..... 103
PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/
C58B/CR58B ..... 131
PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/
C58B/CR58B-40 ..... 155
PIC16CR54A ..... 79
Errata. .....  3
External Power-On Reset Circuit ..... 21
F
Family of Devices PIC16C5X .....
FSR Register ..... 33
Value on reset. ..... 20
G
General Purpose Registers
Value on reset. ..... 20
GOTO ..... 31, 55
H
High-Performance RISC CPU ..... 1
I
I/O Interfacing ..... 35
I/O Ports ..... 35
I/O Programming Considerations ..... 36
ICEPIC In-Circuit Emulator ..... 62
ID Locations ..... 43, 47
INCF ..... 55
INCFSZ ..... 55
INDF Register ..... 33
Value on reset ..... 20
Indirect Data Addressing ..... 33
Instruction Cycle ..... 13
Instruction Flow/Pipelining ..... 13
Instruction Set Summary ..... 49
IORLW. ..... 56
IORWF ..... 56
K
KeeLoq Evaluation and Programming Tools ..... 64
L
Loading of PC. ..... 31
M
$\overline{M C L R}$ Reset
Register values on ..... 20
Memory Map
PIC16C54/CR54/C55 ..... 25
PIC16C56/CR56 ..... 25
PIC16C57/CR57/C58/CR58 ..... 25
Memory Organization ..... 25
MOVF ..... 56
MOVLW ..... 56
MOVWF ..... 57
MPLAB C17 and MPLAB C18 C Compilers ..... 61
MPLAB ICD In-Circuit Debugger ..... 63
MPLAB ICE High Performance Universal In-Circuit Emulator
with MPLAB IDE. ..... 62
MPLAB Integrated Development Environment Software ..... 61
MPLINK Object Linker/MPLIB Object Librarian ..... 62
N
NOP ..... 57
0
One-Time-Programmable (OTP) Devices .....  7
OPTION ..... 57
OPTION Register ..... 30
Value on reset ..... 20
Oscillator Configurations ..... 15
Oscillator Types
HS ..... 15
LP. ..... 15
RC ..... 15
XT ..... 15
P
PAO bit. ..... 29
PA1 bit ..... 29
Paging ..... 31
PC ..... 31
Value on reset ..... 20
$\overline{\mathrm{PD}}$ bit ..... 19, 29
Peripheral Features ..... 1
PICDEM 1 Low Cost PIC MCU Demonstration Board ..... 63
PICDEM 17 Demonstration Board ..... 64
PICDEM 2 Low Cost PIC16CXX Demonstration Board ..... 63
PICDEM 3 Low Cost PIC16CXXX Demonstration Board ..... 64
PICSTART Plus Entry Level Development Programmer ..... 63
Pin Configurations. .....  2
Pinout Description - PIC16C54, PIC16CR54, PIC16C56,
PIC16CR56, PIC16C58, PIC16CR58 ..... 11
Pinout Description - PIC16C55, PIC16C57, PIC16CR57 ... 12PORTA35
Value on reset ..... 20
PORTB ..... 35
Value on reset ..... 20
PORTC. ..... 35
Value on reset ..... 20
Power-Down Mode ..... 47
Power-On Reset (POR) ..... 21
Register values on ..... 20
Prescaler ..... 40
PRO MATE II Universal Device Programmer ..... 63
Program Counter ..... 31
Program Memory Organization ..... 25
Program Verification/Code Protection. ..... 47

## Q

Q cycles ..... 13
Quick-Turnaround-Production (QTP) Devices .....  7
R
RC Oscillator ..... 17
Read Only Memory (ROM) Devices .....  7
Read-Modify-Write ..... 36
Register File Map
PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56 ..... 26
PIC16C57/CR57 ..... 27
PIC16C58/CR58 ..... 27
Registers
Special Function ..... 28
Value on reset ..... 20
Reset ..... 19
Reset on Brown-Out ..... 23
RETLW ..... 57
RLF ..... 58
RRF ..... 58
S
Serialized Quick-Turnaround-Production (SQTP) Devices... 7
SLEEP ..... 43, 47, 58
Software Simulator (MPLAB SIM) ..... 62
Special Features of the CPU ..... 43
Special Function Registers ..... 28
Stack ..... 32
STATUS Register ..... 9, 29
Value on reset ..... 20
SUBWF ..... 59
SWAPF ..... 59
TTimer0
Switching Prescaler Assignment ..... 40
Timer0 (TMRO) Module. ..... 37
TMRO register - Value on reset ..... 20
TMRO with External Clock ..... 39
Timing Diagrams and Specifications
PIC16C54/55/56/57 ..... 74
PIC16C54A ..... 111
PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/
C58B/CR58B ..... 140
PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/
C58B/CR58B-40 ..... 160
PIC16CR54A ..... 86
Timing Parameter Symbology and Load Conditions PIC16C54/55/56/57 ..... 73
PIC16C54A ..... 110
PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B139
PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/
C58B/CR58B-40 ..... 159
PIC16CR54A ..... 85
$\overline{\mathrm{TO}}$ bit ..... 19, 29
TRIS ..... 59
TRIS Registers ..... 35
Value on reset. ..... 20
U
UV Erasable Devices. ..... 7
W
W Register
Value on reset ..... 20
Wake-up from SLEEP ..... 19, 47
Watchdog Timer (WDT) ..... 43, 46
Period ..... 46
Programming Considerations ..... 46
Register values on reset ..... 20
www, On-Line Support ..... 3
X
XORLW ..... 60
XORWF ..... 60

Z
Zero (Z) bit ..... 9, 29

## PIC16C5X

NOTES:

## ON-LINE SUPPORT

Microchip provides on-line support on the Microchip World Wide Web (WWW) site.

The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

## Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

## www.microchip.com

The file transfer site is available by using an FTP service to connect to:

## ftp://ftp.microchip.com

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products
- Conferences for products, Development Systems, technical information and more
- Listing of seminars and events


## PIC16C5X

## READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.
Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

## To: Technical Publications Manager Total Pages Sent <br> RE: Reader Response <br> From: Name <br> $\qquad$ <br> Company <br> Address <br> $\qquad$ <br> City / State / ZIP / Country <br> $\qquad$ <br> Telephone: (__ <br> $\qquad$ <br> $\qquad$ - <br> $\qquad$ <br> Application (optional): <br> Would you like a reply? <br> $\qquad$ Y <br> $\qquad$ N <br> Device: PIC16C5X <br> Literature Number: DS30453E <br> Questions: <br> 1. What are the best features of this document?

$\qquad$
2. How does this document meet your hardware and software development needs?
$\qquad$
$\qquad$
3. Do you find the organization of this data sheet easy to follow? If not, why?
$\qquad$
4. What additions to the data sheet do you think would enhance the structure and subject?
$\qquad$
$\qquad$
5. What deletions from the data sheet could be made without affecting the overall usefulness?
$\qquad$
$\qquad$
6. Is there any incorrect or misleading information (what and where)?
$\qquad$
$\qquad$
7. How would you improve this document?
$\qquad$
$\qquad$
8. How would you improve our software, systems, and silicon products?
$\qquad$
$\qquad$

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.


## Sales and Support

## Data Sheets

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office
2. The Microchip Worldwide Site (www.microchip.com)

## Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KeeLoq, KeeLoq logo, MPLAB, PIC, PICmicro, PICSTART, PIC ${ }^{32}$ logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.
Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.
Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and $Z$-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.
GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH \& Co. \& KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.
© 1997-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.
ISBN: 9781620769355

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ ${ }^{\circledR}$ code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

Microchip

## Worldwide Sales and Service

AMERICAS
Corporate Office
2355 West Chandler Blvd.

Chandler, AZ 85224-6199
Tel: 480-792-7200
Fax: 480-792-7277
Technical Support:
http://www.microchip.com/
support
Web Address:
www.microchip.com

## Atlanta

Duluth, GA
Tel: 678-957-9614
Fax: 678-957-1455

## Boston

Westborough, MA
Tel: 774-760-0087
Fax: 774-760-0088
Chicago
Itasca, IL
Tel: 630-285-0071
Fax: 630-285-0075

## Cleveland

Independence, OH
Tel: 216-447-0464
Fax: 216-447-0643

## Dallas

Addison, TX
Tel: 972-818-7423
Fax: 972-818-2924
Detroit
Farmington Hills, MI
Tel: 248-538-2250
Fax: 248-538-2260
Indianapolis
Noblesville, IN
Tel: 317-773-8323
Fax: 317-773-5453
Los Angeles
Mission Viejo, CA
Tel: 949-462-9523
Fax: 949-462-9608
Santa Clara
Santa Clara, CA
Tel: 408-961-6444
Fax: 408-961-6445
Toronto
Mississauga, Ontario, Canada
Tel: 905-673-0699
Fax: 905-673-6509

## ASIA/PACIFIC

Asia Pacific Office
Suites 3707-14, 37th Floor
Tower 6, The Gateway
Harbour City, Kowloon
Hong Kong
Tel: 852-2401-1200
Fax: 852-2401-3431
Australia - Sydney
Tel: 61-2-9868-6733
Fax: 61-2-9868-6755
China - Beijing
Tel: 86-10-8569-7000
Fax: 86-10-8528-2104
China-Chengdu
Tel: 86-28-8665-5511
Fax: 86-28-8665-7889
China - Chongqing
Tel: 86-23-8980-9588
Fax: 86-23-8980-9500
China - Hangzhou
Tel: 86-571-2819-3187
Fax: 86-571-2819-3189
China - Hong Kong SAR
Tel: 852-2943-5100
Fax: 852-2401-3431
China - Nanjing
Tel: 86-25-8473-2460
Fax: 86-25-8473-2470
China - Qingdao
Tel: 86-532-8502-7355
Fax: 86-532-8502-7205
China - Shanghai
Tel: 86-21-5407-5533
Fax: 86-21-5407-5066
China - Shenyang
Tel: 86-24-2334-2829
Fax: 86-24-2334-2393
China - Shenzhen
Tel: 86-755-8864-2200
Fax: 86-755-8203-1760
China - Wuhan
Tel: 86-27-5980-5300
Fax: 86-27-5980-5118
China - Xian
Tel: 86-29-8833-7252
Fax: 86-29-8833-7256
China - Xiamen
Tel: 86-592-2388138
Fax: 86-592-2388130
China - Zhuhai
Tel: 86-756-3210040
Fax: 86-756-3210049

## EUROPE

Austria - Wels
Tel: 43-7242-2244-39
Fax: 43-7242-2244-393
Denmark - Copenhagen
Tel: 45-4450-2828
Fax: 45-4485-2829
France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79
Germany - Munich
Tel: 49-89-627-144-0
Fax: 49-89-627-144-44
Italy - Milan
Tel: 39-0331-742611
Fax: 39-0331-466781
Netherlands - Drunen
Tel: 31-416-690399
Fax: 31-416-690340
Spain - Madrid
Tel: 34-91-708-08-90
Fax: 34-91-708-08-91
UK - Wokingham
Tel: 44-118-921-5869
Fax: 44-118-921-5820


[^0]:    Legend: $u=$ unchanged, - = unimplemented, read as ' 0 '. Shaded cells not used by Watchdog Timer.

