

# TS4990

### 1.2 W audio power amplifier with active-low standby mode

#### Vin+ vcc STBY VOUT GND νουτε Vin-GND BYPASS TS4990EIJT - Flip-chip 9 bumps Standby 8 **Ц** Vоит2 7 🗋 GND Bypass D 2 Vім+ **Д**⊈ 6 3 5 TS4990IST - MiniSO-8 STANDBY VOUT2 8 BYPASS GND VIN+ VCC VOUT1 VIN-**TS4990IQT - DFN8** 0 STBY 8 VOUT2 BYPASS 2 7 GND VIN+ 3 6 V<sub>CC</sub> VOUT1 5 VIN-TS4990IDT - SO-8

#### Datasheet - production data

### **Features**

- Operating range from V<sub>CC</sub> = 2.2 V to 5.5 V
- 1.2 W output power at V<sub>CC</sub> = 5 V, THD = 1%, F = 1 kHz, with 8  $\Omega$  load
- Ultra-low consumption in standby mode
  (10 nA)
- 62 dB PSRR at 217 Hz in grounded mode
- Near-zero pop and click
- Ultra-low distortion (0.1%)
- Unity gain stable
- Available in 9-bump flip-chip, miniSO-8 and DFN8 packages

### Applications

- Mobile phones (cellular / cordless)
- Laptop / notebook computers
- PDAs
- Portable audio devices

### Description

The TS4990 is designed for demanding audio applications such as mobile phones to reduce the number of external components.

This audio power amplifier is capable of delivering 1.2 W of continuous RMS output power into an 8  $\Omega$  load at 5 V.

An externally controlled standby mode reduces the supply current to less than 10 nA. It also includes an internal thermal shutdown protection.

The unity-gain stable amplifier can be configured by external gain setting resistors.

#### January 2019

DocID9309 Rev 14

1/33

## Contents

| 1 | Absolute maximum ratings and operating conditions |                                                                 |  |  |  |  |  |  |  |  |
|---|---------------------------------------------------|-----------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 2 | Typical application schematics4                   |                                                                 |  |  |  |  |  |  |  |  |
| 3 | Electrical characteristics5                       |                                                                 |  |  |  |  |  |  |  |  |
| 4 | Appli                                             | cation information                                              |  |  |  |  |  |  |  |  |
|   | 4.1                                               | BTL configuration principle 18                                  |  |  |  |  |  |  |  |  |
|   | 4.2                                               | Gain in a typical application                                   |  |  |  |  |  |  |  |  |
|   | 4.3                                               | Low and high frequency response                                 |  |  |  |  |  |  |  |  |
|   | 4.4                                               | Power dissipation and efficiency 19                             |  |  |  |  |  |  |  |  |
|   | 4.5                                               | Decoupling of the circuit 20                                    |  |  |  |  |  |  |  |  |
|   | 4.6                                               | Wake-up time (t <sub>WU</sub> ) 21                              |  |  |  |  |  |  |  |  |
|   | 4.7                                               | Standby time                                                    |  |  |  |  |  |  |  |  |
|   | 4.8                                               | Pop performance                                                 |  |  |  |  |  |  |  |  |
|   | 4.9                                               | Application example: differential input, BTL power amplifier 23 |  |  |  |  |  |  |  |  |
| 5 | Packa                                             | age information                                                 |  |  |  |  |  |  |  |  |
|   | 5.1                                               | Flip-chip package information 25                                |  |  |  |  |  |  |  |  |
|   | 5.2                                               | MiniSO-8 package information 28                                 |  |  |  |  |  |  |  |  |
|   | 5.3                                               | DFN8 package information 29                                     |  |  |  |  |  |  |  |  |
|   | 5.4                                               | SO-8 package information                                        |  |  |  |  |  |  |  |  |
| 6 | Order                                             | ring information                                                |  |  |  |  |  |  |  |  |
| 7 | Revis                                             | ion history                                                     |  |  |  |  |  |  |  |  |



# Absolute maximum ratings and operating conditions

| Symbol            | Parameter                                                                                          | Value                  | Unit    |
|-------------------|----------------------------------------------------------------------------------------------------|------------------------|---------|
| V <sub>CC</sub>   | Supply voltage <sup>(1)</sup>                                                                      | 6                      | V       |
| V <sub>in</sub>   | Input voltage <sup>(2)</sup>                                                                       | GND to V <sub>CC</sub> | V       |
| T <sub>oper</sub> | Operating free-air temperature range                                                               | -40 to + 85            | °C      |
| T <sub>stg</sub>  | Storage temperature                                                                                | -65 to +150            | °C      |
| Тj                | Maximum junction temperature                                                                       | 150                    | °C      |
| R <sub>thja</sub> | Thermal resistance junction to ambient<br>Flip-chip <sup>(3)</sup><br>MiniSO-8<br>DFN8             | 250<br>215<br>120      | °C/W    |
| P <sub>diss</sub> | Power dissipation                                                                                  | Internally limited     |         |
| ESD               | HBM: Human body model <sup>(4)</sup><br>MM: Machine model <sup>(5)</sup>                           | 2<br>200               | kV<br>V |
|                   | Latch-up immunity                                                                                  | 200                    | mA      |
|                   | Lead temperature (soldering, 10 sec)<br>Lead temperature (soldering, 10 sec) for lead-free version | 250<br>260             | °C      |

| Table 1. Absolute | maximum | ratings | (AMR) |
|-------------------|---------|---------|-------|
|-------------------|---------|---------|-------|

1. All voltage values are measured with respect to the ground pin.

2. The magnitude of the input signal must never exceed V<sub>CC</sub> + 0.3 V / GND - 0.3 V.

The device is protected in case of over temperature by a thermal shutdown active at 150° C. 3.

Human body model: A 100 pF capacitor is charged to the specified voltage, then discharged through a 1.5 k $\Omega$  resistor 4. between two pins of the device. This is done for all couples of connected pin combinations while the other pins are floating.

Machine model: A 200 pF capacitor is charged to the specified voltage, then discharged directly between two pins of the device with no external series resistor (internal resistor < 5 Ω). This is done for all couples of connected pin combinations while the other pins are floating.

| Symbol            | Parameter                                                                                             | Value                                                | Unit |
|-------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------|------|
| V <sub>CC</sub>   | Supply voltage                                                                                        | 2.2 to 5.5                                           | V    |
| V <sub>icm</sub>  | Common mode input voltage range                                                                       | 1.2V to $V_{CC}$                                     | V    |
| V <sub>STBY</sub> | Standby voltage input:<br>Device ON<br>Device OFF                                                     | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | V    |
| R <sub>L</sub>    | Load resistor                                                                                         | ≥ 4                                                  | Ω    |
| T <sub>SD</sub>   | Thermal shutdown temperature                                                                          | 150                                                  | °C   |
| R <sub>thja</sub> | Thermal resistance junction to ambient<br>Flip-chip <sup>(1)</sup><br>MiniSO-8<br>DFN8 <sup>(2)</sup> | 100<br>190<br>40                                     | °C/W |

#### **Table 2. Operating conditions**

1. This thermal resistance is reached with a 100 mm<sup>2</sup> copper heatsink surface.

2. When mounted on a 4-layer PCB.



1

**TS4990** 

## 2 Typical application schematics



Figure 1. Typical application schematics

#### Table 3. Component descriptions

| Component         | Functional description                                                                                                                                                                                        |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>in</sub>   | Inverting input resistor that sets the closed loop gain in conjunction with $R_{feed}$ . This resistor also forms a high pass filter with $C_{in}$ ( $F_c = 1 / (2 \times Pi \times R_{in} \times C_{in})$ ). |
| C <sub>in</sub>   | Input coupling capacitor that blocks the DC voltage at the amplifier input terminal.                                                                                                                          |
| R <sub>feed</sub> | Feed back resistor that sets the closed loop gain in conjunction with R <sub>in</sub> .                                                                                                                       |
| Cs                | Supply bypass capacitor that provides power supply filtering.                                                                                                                                                 |
| Cb                | Bypass pin capacitor that provides half supply filtering.                                                                                                                                                     |
| C <sub>feed</sub> | Low pass filter capacitor allowing to cut the high frequency (low pass filter cut-off frequency 1/ (2 x Pi x $R_{feed}$ x $C_{feed}$ )).                                                                      |
| A <sub>V</sub>    | Closed loop gain in BTL configuration = 2 x ( $R_{feed} / R_{in}$ ).                                                                                                                                          |
| Exposed pad       | DFN8 exposed pad is electrically connected to pin 7. See <i>DFN8 package information on page 29</i> for more information.                                                                                     |

## 3 Electrical characteristics

| Table 4. Electrical characteristics when $V_{CC}$ = +5 V, GND = 0 V, $T_{amb}$ = 25°C (unless |
|-----------------------------------------------------------------------------------------------|
| otherwise specified)                                                                          |

| Symbol               | Parameter                                                                                                                                             | Min.     | Тур.     | Max. | Unit    |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------|---------|
| I <sub>CC</sub>      | Supply current<br>No input signal, no load                                                                                                            |          | 3.7      | 6    | mA      |
| I <sub>STBY</sub>    | Standby current $^{(1)}$<br>No input signal, V <sub>STBY</sub> = GND, R <sub>L</sub> = 8 $\Omega$                                                     |          | 10       | 1000 | nA      |
| V <sub>oo</sub>      | Output offset voltage<br>No input signal, $R_L = 8 \Omega$                                                                                            |          | 1        | 10   | mV      |
| Pout                 | Output power<br>THD = 1% max, F = 1 kHz, $R_L = 8 \Omega$                                                                                             | 0.9      | 1.2      |      | W       |
| THD + N              | Total harmonic distortion + noise $P_{out}$ = 1W <sub>rms</sub> , A <sub>V</sub> = 2, 20 Hz $\leq$ F $\leq$ 20 kHz, R <sub>L</sub> = 8 $\Omega$       |          | 0.2      |      | %       |
| PSRR                 | Power supply rejection ratio <sup>(2)</sup><br>$R_L = 8 \Omega$ , $A_V = 2$ , $V_{ripple} = 200 mV_{pp}$ , input grounded<br>F = 217 Hz<br>F = 1  kHz | 55<br>55 | 62<br>64 |      | dB      |
| t <sub>WU</sub>      | Wake-up time (C <sub>b</sub> = 1 µF)                                                                                                                  |          | 90       | 130  | ms      |
| t <sub>STBY</sub>    | Standby time ( $C_b = 1 \ \mu F$ )                                                                                                                    |          | 10       |      | μs      |
| V <sub>STBYH</sub>   | Standby voltage level high                                                                                                                            |          |          | 1.3  | V       |
| V <sub>STBYL</sub>   | Standby voltage level low                                                                                                                             |          |          | 0.4  | V       |
| $\Phi_{M}$           | Phase margin at unity gain $R_L = 8 \Omega$ , $C_L = 500 pF$                                                                                          |          | 65       |      | Degrees |
| GM                   | Gain margin<br>$R_L = 8 \Omega$ , $C_L = 500 pF$                                                                                                      |          | 15       |      | dB      |
| GBP                  | Gain bandwidth product $R_L = 8 \Omega$                                                                                                               |          | 1.5      |      | MHz     |
| R <sub>OUT-GND</sub> | Resistor output to GND ( $V_{STBY} \le V_{STBYL}$ )<br>$V_{out1}$<br>$V_{out2}$                                                                       |          | 3<br>43  |      | kΩ      |

1. Standby mode is active when  $V_{\ensuremath{\mathsf{STBY}}}$  is tied to GND.

 All PSRR data limits are guaranteed by production sampling tests. Dynamic measurements - 20\*log(rms(V<sub>out</sub>)/rms(V<sub>ripple</sub>)). V<sub>ripple</sub> is the sinusoidal signal superimposed upon V<sub>CC</sub>.



| Symbol               | Parameter                                                                                                                                             | Min.     | Тур.     | Max. | Unit    |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------|---------|
| I <sub>CC</sub>      | Supply current<br>No input signal, no load                                                                                                            |          | 3.3      | 6    | mA      |
| I <sub>STBY</sub>    | Standby current <sup>(1)</sup><br>No input signal, V <sub>STBY</sub> = GND, R <sub>L</sub> = 8 $\Omega$                                               |          | 10       | 1000 | nA      |
| V <sub>oo</sub>      | Output offset voltage<br>No input signal, $R_L = 8 \Omega$                                                                                            |          | 1        | 10   | mV      |
| P <sub>out</sub>     | Output power<br>THD = 1% max, F = 1 kHz, $R_L = 8 \Omega$                                                                                             | 375      | 500      |      | mW      |
| THD + N              | Total harmonic distortion + noise<br>$P_{out}$ = 400 mW $_{rms},A_V$ = 2, 20 Hz $\leq$ F $\leq$ 20 kHz, R $_L$ = 8 $\Omega$                           |          | 0.1      |      | %       |
| PSRR                 | Power supply rejection ratio <sup>(2)</sup><br>$R_L = 8 \Omega$ , $A_V = 2$ , $V_{ripple} = 200 mV_{pp}$ , input grounded<br>F = 217 Hz<br>F = 1  kHz | 55<br>55 | 61<br>63 |      | dB      |
| t <sub>WU</sub>      | Wake-up time (C <sub>b</sub> = 1 µF)                                                                                                                  |          | 110      | 140  | ms      |
| t <sub>STBY</sub>    | Standby time ( $C_b = 1 \ \mu F$ )                                                                                                                    |          | 10       |      | μs      |
| V <sub>STBYH</sub>   | Standby voltage level high                                                                                                                            |          |          | 1.2  | V       |
| V <sub>STBYL</sub>   | Standby voltage level low                                                                                                                             |          |          | 0.4  | V       |
| $\Phi_{M}$           | Phase margin at unity gain $R_L = 8 \Omega$ , $C_L = 500 pF$                                                                                          |          | 65       |      | Degrees |
| GM                   | Gain margin<br>R <sub>L</sub> = 8 $\Omega$ , C <sub>L</sub> = 500 pF                                                                                  |          | 15       |      | dB      |
| GBP                  | Gain bandwidth product $R_L = 8 \Omega$                                                                                                               |          | 1.5      |      | MHz     |
| R <sub>OUT-GND</sub> | Resistor output to GND (V <sub>STBY</sub> $\leq V_{STBYL}$ )<br>V <sub>out1</sub><br>V <sub>out2</sub>                                                |          | 4<br>44  |      | kΩ      |

Table 5. Electrical characteristics when  $V_{CC}$  = +3.3 V, GND = 0 V,  $T_{amb}$  = 25°C (unless otherwise specified)

1. Standby mode is active when  $V_{\ensuremath{\mathsf{STBY}}}$  is tied to GND.

All PSRR data limits are guaranteed by production sampling tests. Dynamic measurements - 20\*log(rms(V<sub>out</sub>)/rms(V<sub>ripple</sub>)). V<sub>ripple</sub> is the sinusoidal signal superimposed upon V<sub>CC</sub>.



| Symbol               | Parameter                                                                                                                                                      | Min.     | Тур.     | Max. | Unit    |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------|---------|
| I <sub>CC</sub>      | Supply current<br>No input signal, no load                                                                                                                     |          | 3.1      | 6    | mA      |
| I <sub>STBY</sub>    | Standby current <sup>(1)</sup><br>No input signal, V <sub>STBY</sub> = GND, R <sub>L</sub> = 8 $\Omega$                                                        |          | 10       | 1000 | nA      |
| V <sub>oo</sub>      | Output offset voltage<br>No input signal, $R_L = 8 \Omega$                                                                                                     |          | 1        | 10   | mV      |
| P <sub>out</sub>     | Output power<br>THD = 1% max, F = 1 kHz, $R_L = 8 \Omega$                                                                                                      | 220      | 300      |      | mW      |
| THD + N              | Total harmonic distortion + noise<br>$P_{out}$ = 200 mW <sub>rms</sub> , A <sub>V</sub> = 2, 20 Hz $\leq~$ F $\leq~$ 20 kHz, R <sub>L</sub> = 8 $\Omega$       |          | 0.1      |      | %       |
| PSRR                 | Power supply rejection ratio <sup>(2)</sup><br>$R_L = 8 \Omega$ , $A_V = 2$ , $V_{ripple} = 200 \text{ mV}_{pp}$ , input grounded<br>F = 217  Hz<br>F = 1  kHz | 55<br>55 | 60<br>62 |      | dB      |
| t <sub>WU</sub>      | Wake-up time (C <sub>b</sub> = 1 µF)                                                                                                                           |          | 125      | 150  | ms      |
| t <sub>STBY</sub>    | Standby time ( $C_b = 1 \ \mu F$ )                                                                                                                             |          | 10       |      | μs      |
| V <sub>STBYH</sub>   | Standby voltage level high                                                                                                                                     |          |          | 1.2  | V       |
| V <sub>STBYL</sub>   | Standby voltage level low                                                                                                                                      |          |          | 0.4  | V       |
| $\Phi_{M}$           | Phase margin at unity gain $R_L = 8 \Omega$ , $C_L = 500 \text{ pF}$                                                                                           |          | 65       |      | Degrees |
| GM                   | Gain margin<br>R <sub>L</sub> = 8 $\Omega$ , C <sub>L</sub> = 500 pF                                                                                           |          | 15       |      | dB      |
| GBP                  | Gain bandwidth product $R_L = 8 \Omega$                                                                                                                        |          | 1.5      |      | MHz     |
| R <sub>OUT-GND</sub> | Resistor output to GND ( $V_{STBY} \le V_{STBYL}$ )<br>$V_{out1}$<br>$V_{out2}$                                                                                |          | 6<br>46  |      | kΩ      |

Table 6. Electrical characteristics when  $V_{CC} = 2.6V$ , GND = 0V,  $T_{amb} = 25^{\circ}C$  (unless otherwise specified)

1. Standby mode is active when  $V_{\ensuremath{\mathsf{STBY}}}$  is tied to GND.

All PSRR data limits are guaranteed by production sampling tests. Dynamic measurements - 20\*log(rms(V<sub>out</sub>)/rms(V<sub>ripple</sub>)). V<sub>ripple</sub> is the sinusoidal signal superimposed upon V<sub>CC</sub>.





![](_page_7_Picture_4.jpeg)

![](_page_8_Figure_2.jpeg)

![](_page_8_Figure_3.jpeg)

![](_page_8_Figure_4.jpeg)

![](_page_8_Picture_5.jpeg)

![](_page_9_Figure_1.jpeg)

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

57

10/33

![](_page_10_Figure_2.jpeg)

![](_page_10_Figure_3.jpeg)

![](_page_10_Figure_4.jpeg)

![](_page_11_Figure_2.jpeg)

![](_page_11_Figure_3.jpeg)

![](_page_11_Figure_4.jpeg)

![](_page_11_Picture_6.jpeg)

![](_page_12_Figure_1.jpeg)

![](_page_12_Figure_2.jpeg)

![](_page_12_Figure_3.jpeg)

![](_page_12_Figure_4.jpeg)

![](_page_13_Figure_1.jpeg)

![](_page_13_Figure_2.jpeg)

![](_page_13_Figure_3.jpeg)

![](_page_14_Figure_2.jpeg)

![](_page_14_Figure_3.jpeg)

![](_page_14_Figure_4.jpeg)

![](_page_14_Picture_5.jpeg)

![](_page_15_Figure_1.jpeg)

![](_page_15_Figure_2.jpeg)

![](_page_15_Figure_3.jpeg)

![](_page_15_Picture_6.jpeg)

![](_page_16_Figure_2.jpeg)

![](_page_16_Figure_3.jpeg)

![](_page_16_Picture_4.jpeg)

### 4 Application information

### 4.1 BTL configuration principle

The TS4990 is a monolithic power amplifier with a BTL output type. BTL (bridge tied load) means that each end of the load is connected to two single-ended output amplifiers. Thus, we have:

Single-ended output  $1 = V_{out1} = V_{out}$  (V) Single-ended output  $2 = V_{out2} = -V_{out}$  (V) and  $V_{out1} - V_{out2} = 2V_{out}$  (V)

The output power is:

$$P_{out} = \frac{\left(2V_{out_{RMS}}\right)^2}{R_L}$$

For the same power supply voltage, the output power in BTL configuration is four times higher than the output power in single-ended configuration.

### 4.2 Gain in a typical application

The typical application schematics are shown in Figure 1 on page 4.

In the flat region (no C<sub>in</sub> effect), the output voltage of the first stage is (in Volts):

$$V_{out1} = (-V_{in}) \frac{R_{feed}}{R_{in}}$$

For the second stage:  $V_{out2} = -V_{out1}$  (V)

The differential output voltage is (in Volts):

$$V_{out2} - V_{out1} = 2V_{in} \frac{R_{feed}}{R_{in}}$$

The differential gain named gain  $(G_v)$  for more convenience is:

$$G_{v} = \frac{V_{out2} - V_{out1}}{V_{in}} = 2\frac{R_{feed}}{R_{in}}$$

 $V_{out2}$  is in phase with  $V_{in}$  and  $V_{out1}$  is phased 180° with  $V_{in}$ . This means that the positive terminal of the loudspeaker should be connected to  $V_{out2}$  and the negative to  $V_{out1}$ .

### 4.3 Low and high frequency response

In the low frequency region,  $C_{in}$  starts to have an effect.  $C_{in}$  forms with  $R_{in}$  a high-pass filter with a -3 dB cut-off frequency.  $F_{CL}$  is in Hz.

$$F_{CL} = \frac{1}{2\pi R_{in}C_{in}}$$

In the high frequency region, you can limit the bandwidth by adding a capacitor ( $C_{feed}$ ) in parallel with  $R_{feed}$ . It forms a low-pass filter with a -3 dB cut-off frequency.  $F_{CH}$  is in Hz.

$$F_{CH} = \frac{1}{2\pi R_{feed} C_{feed}}$$

![](_page_17_Picture_25.jpeg)

![](_page_18_Figure_2.jpeg)

The graph in Figure 60 shows an example of  $C_{in}$  and  $C_{feed}$  influence.

### 4.4 Power dissipation and efficiency

#### Hypotheses:

- Load voltage and current are sinusoidal (V<sub>out</sub> and I<sub>out</sub>).
- Supply voltage is a pure DC source (V<sub>CC</sub>).

The load can be expressed as:

$$V_{out} = V_{PEAK} \sin \omega t$$
 (V)

and

$$I_{out} = \frac{V_{out}}{R_L}$$
 (A)

and

$$P_{out} = \frac{V_{PEAK}^{2}}{2R_{L}} \qquad (W)$$

Therefore, the average current delivered by the supply voltage is:

$$I_{CC_{AVG}} = 2 \frac{V_{PEAK}}{\pi R_{L}} \qquad (A)$$

The power delivered by the supply voltage is:

$$\mathsf{P}_{\mathsf{supply}} = \mathsf{V}_{\mathsf{CC}} \cdot \mathsf{I}_{\mathsf{CC}_{\mathsf{AVG}}} \qquad (\mathsf{W})$$

![](_page_18_Picture_18.jpeg)

Therefore, the power dissipated by each amplifier is:

 $P_{diss} = P_{supply} - P_{out} (W)$ 

 $P_{diss} = \frac{2\sqrt{2}V_{CC}}{\pi\sqrt{R_L}}\sqrt{P_{out}} - P_{out}$ 

and the maximum value is obtained when:

$$\frac{\delta \mathsf{P}_{\mathsf{diss}}}{\delta \mathsf{P}_{\mathsf{out}}} = 0$$

and its value is:

$$\mathsf{P}_{\mathsf{diss}_{\mathsf{max}}} = \frac{2\mathsf{V}_{\mathsf{CC}}^2}{\pi^2\mathsf{R}_{\mathsf{L}}} \qquad (\mathsf{W})$$

Note: This maximum value is only dependent on power supply voltage and load values.

The efficiency is the ratio between the output power and the power supply:

$$\eta = \frac{\mathsf{P}_{\mathsf{out}}}{\mathsf{P}_{\mathsf{supply}}} = \frac{\pi \mathsf{V}_{\mathsf{PEAK}}}{4\mathsf{V}_{\mathsf{CC}}}$$

The maximum theoretical value is reached when  $V_{PEAK} = V_{CC}$ , so:

$$\frac{\pi}{4} = 78.5\%$$

### 4.5 Decoupling of the circuit

Two capacitors are needed to correctly bypass the TS4990: a power supply bypass capacitor  $C_s$  and a bias voltage bypass capacitor  $C_b$ .

 $C_s$  has particular influence on the THD+N in the high frequency region (above 7 kHz) and an indirect influence on power supply disturbances. With a value for  $C_s$  of 1  $\mu$ F, you can expect THD+N levels similar to those shown in the datasheet.

In the high frequency region, if  $C_s$  is lower than 1  $\mu$ F, it increases THD+N and disturbances on the power supply rail are less filtered.

On the other hand, if  $C_{\rm s}$  is higher than 1  $\mu\text{F},$  those disturbances on the power supply rail are more filtered.

 $C_b$  has an influence on THD+N at lower frequencies, but its function is critical to the final result of PSRR (with input grounded and in the lower frequency region).

If  $C_b$  is lower than 1  $\mu$ F, THD+N increases at lower frequencies and PSRR worsens.

If  $C_b$  is higher than 1  $\mu$ F, the benefit on THD+N at lower frequencies is small, but the benefit to PSRR is substantial.

Note that  $C_{in}$  has a non-negligible effect on PSRR at lower frequencies. The lower the value of  $C_{in}$ , the higher the PSRR.

![](_page_19_Picture_24.jpeg)

### 4.6 Wake-up time (t<sub>WU</sub>)

When the standby is released to put the device ON, the bypass capacitor  $C_b$  is not charged immediately. Because  $C_b$  is directly linked to the bias of the amplifier, the bias will not work properly until the  $C_b$  voltage is correct. The time to reach this voltage is called wake-up time or  $t_{WU}$  and specified in the electrical characteristics tables with  $C_b = 1 \ \mu F$ .

If  $C_b$  has a value other than 1  $\mu$ F, refer to the graph in *Figure 61* to establish the wake-up time.

![](_page_20_Figure_5.jpeg)

Figure 61. Typical wake-up time vs. C<sub>b</sub>

![](_page_20_Figure_7.jpeg)

![](_page_20_Figure_8.jpeg)

![](_page_20_Figure_9.jpeg)

Note:

The bypass capacitor  $C_b$  also has a typical tolerance of +/-20%. To calculate the wake-up time with this tolerance, refer to the graph above (considering for example for  $C_b=1 \ \mu F$  in the range of 0.8  $\mu F \le C_b \le 1.2 \ \mu F$ ).

### 4.7 Standby time

When the standby command is set, the time required to put the two output stages in high impedance and the internal circuitry in standby mode is a few microseconds. In standby mode, the bypass pin and  $V_{in}$  pin are short-circuited to ground by internal switches. This allows a quick discharge of  $C_b$  and  $C_{in}$  capacitors.

![](_page_20_Picture_14.jpeg)

### 4.8 **Pop performance**

Pop performance is intimately linked with the size of the input capacitor  $C_{\text{in}}$  and the bias voltage bypass capacitor  $C_{\text{b}}.$ 

The size of  $C_{in}$  is dependent on the lower cut-off frequency and PSRR values requested. The size of  $C_b$  is dependent on THD+N and PSRR values requested at lower frequencies.

Moreover, C<sub>b</sub> determines the speed with which the amplifier turns ON. In order to reach near zero pop and click, the equivalent input constant time,

 $\tau_{in}$  = (R<sub>in</sub> + 2 k $\Omega$ ) x C<sub>in</sub> (s) with R<sub>in</sub>  $\ge$  5 k $\Omega$ 

must not reach the  $\tau_{\text{in}}$  maximum value as indicated in Figure 63 below.

![](_page_21_Figure_8.jpeg)

Figure 63.  $\tau_{in}$  max. versus bypass capacitor

By following the previous rules, the TS4990 can reach near zero pop and click even with high gains such as 20 dB.

#### Example:

With  $R_{in} = 22 \ k\Omega$  and a 20 Hz, -3 dB low cut-off frequency,  $C_{in} = 361 \ nF$ . So,  $C_{in} = 390 \ nF$  with standard value which gives a lower cut-off frequency equal to 18.5 Hz. In this case,  $(R_{in} + 2k\Omega) \times C_{in} = 9.36 \ ms$ . By referring to the previous graph, if  $C_b = 1 \ \mu F$  and  $V_{CC} = 5 \ V$ , we read 20 ms max. This value is twice as high as our current value, thus we can state that pop and click will be reduced to its lowest value.

Minimizing both  $C_{in}$  and the gain benefits both the pop phenomenon, and the cost and size of the application.

![](_page_21_Picture_14.jpeg)

### 4.9 Application example: differential input, BTL power amplifier

The schematics in *Figure 64* show how to configure the TS4990 to work in differential input mode. The gain of the amplifier is:

$$G_{VDIFF} = 2\frac{R_2}{R_1}$$

In order to reach the best performance of the differential function,  $\rm R_1$  and  $\rm R_2$  should be matched at 1% max.

![](_page_22_Figure_5.jpeg)

#### Figure 64. Differential input amplifier configuration

The input capacitor  $C_{in}$  can be calculated by the following formula using the -3 dB lower frequency required. ( $F_L$  is the lower frequency required).

$$C_{in} \approx \frac{1}{2\pi R_1 F_L} \qquad (F)$$

Note: This formula is true only if:

$$F_{CB} = \frac{1}{2\pi(R_1 + R_2)C_B}$$
 (Hz)

is 5 times lower than F<sub>L</sub>.

![](_page_22_Picture_12.jpeg)

#### Example bill of materials

The bill of materials in *Table 7* is for the example of a differential amplifier with a gain of 2 and a -3 dB lower cut-off frequency of about 80 Hz.

| Table 7. | Bill of | materials | for | differential | input | am | plifier | applic | cation |
|----------|---------|-----------|-----|--------------|-------|----|---------|--------|--------|
|          | -       |           | -   |              |       | -  |         |        |        |

| Pin name                       | Functional description |
|--------------------------------|------------------------|
| R <sub>1</sub>                 | 20k / 1%               |
| R <sub>2</sub>                 | 20k / 1%               |
| C <sub>in</sub>                | 100 nF                 |
| C <sub>b</sub> =C <sub>s</sub> | 1 µF                   |
| U1                             | TS4990                 |

![](_page_23_Picture_8.jpeg)

### 5 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 5.1 Flip-chip package information

![](_page_24_Figure_4.jpeg)

![](_page_24_Figure_5.jpeg)

#### Figure 66. Marking (top view)

![](_page_24_Figure_7.jpeg)

![](_page_24_Picture_8.jpeg)

![](_page_25_Figure_1.jpeg)

#### Figure 67. Package mechanical data for 9-bump flip-chip package

![](_page_25_Figure_3.jpeg)

![](_page_25_Figure_4.jpeg)

The daisy chain sample features two-by-two pin connections. The schematics in *Figure 68* illustrate the way pins connect to each other. This sample is used to test continuity on your board. Your PCB needs to be designed the opposite way, so that pins that are unconnected in the daisy chain sample, are connected on your PCB. If you do this, by simply connecting an Ohmmeter between pin A1 and pin A3, the soldering process continuity can be tested.

![](_page_25_Picture_6.jpeg)

![](_page_26_Figure_2.jpeg)

![](_page_26_Figure_3.jpeg)

![](_page_26_Figure_4.jpeg)

#### **Device orientation**

The devices are oriented in the carrier pocket with pin number A1 adjacent to the sprocket holes.

![](_page_26_Picture_7.jpeg)

### 5.2 MiniSO-8 package information

![](_page_27_Figure_3.jpeg)

#### Figure 71. MiniSO-8 package mechanical drawing

#### Table 8. MiniSO-8 package mechanical data

|      | Dimensions |             |      |        |       |       |  |  |  |
|------|------------|-------------|------|--------|-------|-------|--|--|--|
| Ref. |            | Millimeters |      | Inches |       |       |  |  |  |
|      | Min.       | Тур.        | Max. | Min.   | Тур.  | Max.  |  |  |  |
| А    |            |             | 1.1  |        |       | 0.043 |  |  |  |
| A1   | 0          |             | 0.15 | 0      |       | 0.006 |  |  |  |
| A2   | 0.75       | 0.85        | 0.95 | 0.030  | 0.033 | 0.037 |  |  |  |
| b    | 0.22       |             | 0.40 | 0.009  |       | 0.016 |  |  |  |
| С    | 0.08       |             | 0.23 | 0.003  |       | 0.009 |  |  |  |
| D    | 2.80       | 3.00        | 3.20 | 0.11   | 0.118 | 0.126 |  |  |  |
| E    | 4.65       | 4.90        | 5.15 | 0.183  | 0.193 | 0.203 |  |  |  |
| E1   | 2.80       | 3.00        | 3.10 | 0.11   | 0.118 | 0.122 |  |  |  |
| е    |            | 0.65        |      |        | 0.026 |       |  |  |  |
| L    | 0.40       | 0.60        | 0.80 | 0.016  | 0.024 | 0.031 |  |  |  |
| L1   |            | 0.95        |      |        | 0.037 |       |  |  |  |
| L2   |            | 0.25        |      |        | 0.010 |       |  |  |  |
| k    | 0°         |             | 8°   | 0°     |       | 8°    |  |  |  |
| CCC  |            |             | 0.10 |        |       | 0.004 |  |  |  |

51

### 5.3 DFN8 package information

Note: DFN8 exposed pad (E2 x D2) is connected to pin number 7. For enhanced thermal performance, the exposed pad must be soldered to a copper area on the PCB, acting as a heatsink. This copper area can be electrically connected to pin7 or left floating.

![](_page_28_Figure_4.jpeg)

Figure 72. DFN8 3x3x0.90 mm package mechanical drawing (pitch 0.5 mm)

#### Table 9. DFN8 3x3x0.90 mm package mechanical data (pitch 0.5 mm)

|      | Dimensions  |         |           |       |       |       |  |
|------|-------------|---------|-----------|-------|-------|-------|--|
| Ref. | Millimeters |         |           | Mils  |       |       |  |
|      | Min.        | Тур.    | Max.      | Min.  | Тур.  | Max.  |  |
| А    | 0.80        | 0.90    | 1.00      | 31.5  | 35.4  | 39.4  |  |
| A1   |             | 0.02    | 0.05      |       | 0.8   | 2.0   |  |
| A2   | 0.55        | 0.65    | 0.80      | 217   | 25.6  | 31.5  |  |
| A3   |             | 0.20    |           |       | 7.9   |       |  |
| b    | 0.18        | 0.25    | 0.30      | 7.1   | 9.8   | 11.8  |  |
| D    | 2.85        | 3.00    | 3.15      | 112.2 | 118.1 | 124   |  |
| D2   | 2.20        |         | 2.70      | 86.6  |       | 106.3 |  |
| Е    | 2.85        | 3.00    | 3.15      | 112.2 | 118.1 | 124   |  |
| E2   | 1.40        |         | 1.75      | 55.1  |       | 68.9  |  |
| е    |             | 0.50    |           |       | 19.7  |       |  |
| L    | 0.30        | 0.40    | 0.50      | 11.8  | 15.7  | 19.7  |  |
| ddd  |             |         | 0.08      |       |       | 3.1   |  |
|      |             | DocID93 | 09 Rev 14 |       |       | 29/33 |  |

### 5.4 SO-8 package information

![](_page_29_Figure_3.jpeg)

#### Table 10. SO-8 package mechanical data

|      | Dimensions  |      |      |        |       |       |  |
|------|-------------|------|------|--------|-------|-------|--|
| Ref. | Millimeters |      |      | Inches |       |       |  |
|      | Min.        | Тур. | Max. | Min.   | Тур.  | Max.  |  |
| А    |             |      | 1.75 |        |       | 0.069 |  |
| A1   | 0.10        |      | 0.25 | 0.004  |       | 0.010 |  |
| A2   | 1.25        |      |      | 0.049  |       |       |  |
| b    | 0.28        |      | 0.48 | 0.011  |       | 0.019 |  |
| С    | 0.17        |      | 0.23 | 0.007  |       | 0.010 |  |
| D    | 4.80        | 4.90 | 5.00 | 0.189  | 0.193 | 0.197 |  |
| Н    | 5.80        | 6.00 | 6.20 | 0.228  | 0.236 | 0.244 |  |
| E1   | 3.80        | 3.90 | 4.00 | 0.150  | 0.154 | 0.157 |  |
| е    |             | 1.27 |      |        | 0.050 |       |  |
| h    | 0.25        |      | 0.50 | 0.010  |       | 0.020 |  |
| L    | 0.40        |      | 1.27 | 0.016  |       | 0.050 |  |
| k    | 1°          |      | 8°   | 1°     |       | 8°    |  |
| CCC  |             |      | 0.10 |        |       | 0.004 |  |

![](_page_29_Picture_8.jpeg)

# 6 Ordering information

| Order code                | Temp. range  | Package            | Packing     | Marking |
|---------------------------|--------------|--------------------|-------------|---------|
| TS4990EIJT <sup>(1)</sup> |              | Flip-chip, 9 bumps | Tape & reel | 90      |
| TS4990IST                 | 40°C 195°C   | MiniSO-8           | Tape & reel | K990    |
| TS4990IQT                 | -40 C, +65 C | DFN8               | Tape & reel | K990    |
| TS4990IDT                 |              | SO-8               | Tape & reel | TS4990I |

Table 11. Order codes

1. Lead-free Flip-chip part number

![](_page_30_Picture_6.jpeg)

# 7 Revision history

| ory |
|-----|
|     |

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                             |  |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1-Jul-2002  | 1        | First release.                                                                                                                                                                                                                                                                                                                                                                      |  |
| 4-Sep-2003  | 2        | Update mechanical data.                                                                                                                                                                                                                                                                                                                                                             |  |
| 1-Oct-2004  | 3        | Order code for back coating on flip-chip.                                                                                                                                                                                                                                                                                                                                           |  |
| 2-Apr-2005  | 4        | Typography error on page 1: Mini-SO-8 pin connection.                                                                                                                                                                                                                                                                                                                               |  |
| May-2005    | 5        | New marking for assembly code plant.                                                                                                                                                                                                                                                                                                                                                |  |
| 1-Jul-2005  | 6        | Error on Table 4 on page 5. Parameters in wrong column.                                                                                                                                                                                                                                                                                                                             |  |
| 28-Sep-2005 | 7        | Updated mechanical coplanarity data to 50 μm (instead of 60 μm) (see Figure 67 on page 25).                                                                                                                                                                                                                                                                                         |  |
| 14-Mar-2006 | 8        | SO-8 package inserted in the datasheet.                                                                                                                                                                                                                                                                                                                                             |  |
| 21-Jul-2006 | 9        | Update of Figure 66 on page 25. Disclaimer update.                                                                                                                                                                                                                                                                                                                                  |  |
| 11-May-2007 | 10       | Corrected value of PSRR in Table 5 on page 6 from 1 to 61 (typical value).<br>Moved Table 3: Component descriptions to Section 2: Typical application<br>schematics on page 4.<br>Merged daisy chain flip-chip order code table into Table 11: Order codes<br>on page 31.                                                                                                           |  |
| 17-Jan-2008 | 11       | Corrected pitch error in DFN8 package information. Actual pitch is 0.5mm.<br>Updated DFN8 package dimensions to correspond to JEDEC databook<br>definition (in previous versions of datasheet, package dimensions were as<br>in manufacturer's drawing).<br>Corrected error in MiniSO-8 package information (L and L1 values were<br>inverted).<br>Reformatted package information. |  |
| 21-May-2008 | 12       | Corrected value of output resistance vs. ground in standby mode: removed from Table 2, and added in Table 4, Table 5, and Table 6.                                                                                                                                                                                                                                                  |  |
| 30-Aug-2011 | 13       | Updated DFN8 package (Figure 72)<br>Updated ECOPACK® text in Section 5: Package information                                                                                                                                                                                                                                                                                         |  |
| 17-Jan-2019 | 14       | Updated Table 11: Order codes                                                                                                                                                                                                                                                                                                                                                       |  |

![](_page_31_Picture_5.jpeg)

#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved

![](_page_32_Picture_9.jpeg)

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

STMicroelectronics:

TS4990IST TS4990IQT TS4990EIJT TS4990ID TS4990IDT TS4990EIKJT