

**Datasheet** 

# 16-Kbit, 8-Kbit, 4-Kbit, 2-Kbit and 1-Kbit (8-bit or 16-bit wide) MICROWIRE™ serial access EEPROM



SO8N (150 mil width)



(169 mil width)



UFDFPN8 (DFN8) (2 x 3 mm)

| Product status link |
|---------------------|
| M93C46-W            |
| M93C56-W            |
| M93C56-R            |
| M93C66-W            |
| M93C66-R            |
| M93C76-W            |
| M93C76-R            |
| M93C86-W            |
| M93C86-R            |

#### **Features**

- Industry standard MICROWIRE™ bus
- Single supply voltage:
  - 2.5 V to 5.5 V for M93Cx6-W
  - 1.8 V to 5.5 V for M93Cx6-R
- Dual organization: by word (x16) or byte (x8)
- Programming instructions that work on: byte, word or entire memory
- Self-timed programming cycle with auto-erase: 5 ms
- READY/BUSY signal during programming
- 2 MHz clock rate
- · Sequential read operation
- · Enhanced ESD/latch-up behavior
- · More than 4 million write cycles
- More than 200-year data retention

#### **Package**

- ECOPACK2 (RoHS compliant) and halogen-free packages:
  - DFN8
  - SO8N
  - TSSOP8



### 1 Description

The M93C46 (1 Kbit), M93C56 (2 Kbit), M93C66 (4 Kbit), M93C76 (8 Kbit) and M93C86 (16 Kbit) are electrically erasable programmable memory (EEPROM) devices accessed through the MICROWIRE™ bus protocol. The memory array can be configured either in bytes (x8b) or in words (x16b).

The M93Cx6-W devices operate within a voltage supply range from 2.5 V to 5.5 V and the M93Cx6-R devices operate within a voltage supply range from 1.8 V to 5.5 V. All these devices operate with a clock frequency of 2 MHz (or less), over an ambient temperature range of -  $40 \,^{\circ}$  C / +  $85 \,^{\circ}$  C.

**Number of bits** Number of 8-bit bytes Number of 16-bit words **Device** M93C86 16384 2048 1024 M93C76 8192 1024 512 M93C66 4096 512 256 M93C56 256 2048 128 M93C46 1024 128 64

Table 1. Memory size versus organization

Figure 1. Logic diagram



Table 2. Signal names

| Signal name     | Function            | Direction |
|-----------------|---------------------|-----------|
| S               | Chip Select         | Input     |
| D               | Serial Data input   | Input     |
| Q               | Serial Data output  | Output    |
| С               | Serial Clock        | Input     |
| ORG             | Organization Select | Input     |
| V <sub>CC</sub> | Supply voltage      | -         |
| V <sub>SS</sub> | Ground              | -         |

DS1077 - Rev 19 page 2/34



Figure 2. 8-pin package connections (top view)



- 1. See Section 11 Package information for package dimensions, and how to identify pin-1.
- 2. DU = Don't use. The DU (do not use) pin does not contribute to the normal operation of the device. It is reserved for use by STMicroelectronics during test sequences. The pin may be left unconnected or may be connected to V<sub>CC</sub> or V<sub>SS</sub>.

DS1077 - Rev 19 page 3/34



### 2 Connecting to the serial bus

Figure 3 shows an example of three memory devices connected to an MCU, on a serial bus. Only one device is selected at a time, so only one device drives the Serial data output (Q) line at a time, the other devices are high impedance.

The pull-down resistor R (represented in Figure 3) ensures that no device is selected if the bus master leaves the S line in the high impedance state.

In applications where the bus master can enter a state where all input/outputs are high-impedance at a given time (for example, if the bus master is reset during the transmission of an instruction), it is advised to connect the clock line (C) to an external pull-down resistor so that, if all inputs/outputs become high-impedance, the C line is pulled low (while the S line is pulled low). This ensures that S and C do not become high at the same time, and the  $t_{SLCH}$  requirement is met. The typical value of R is 100 k $\Omega$ .



Figure 3. Bus master and memory devices on the serial bus

DS1077 - Rev 19 page 4/34



### 3 Operating features

### 3.1 Supply voltage (V<sub>CC</sub>)

#### 3.1.1 Operating supply voltage (V<sub>CC</sub>)

Prior to selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified  $[V_{CC}(min), V_{CC}(max)]$  range must be applied. In order to secure a stable DC supply voltage, it is recommended to decouple the  $V_{CC}$  line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the  $V_{CC}/V_{SS}$  package pins.

This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle ( $t_W$ ).

#### 3.1.2 Power-up conditions

When the power supply is turned on,  $V_{CC}$  rises from  $V_{SS}$  to  $V_{CC}$ . During this time, the Chip Select (S) line is not allowed to float and should be driven to  $V_{SS}$ , it is therefore recommended to connect the S line to  $V_{SS}$  via a suitable pull-down resistor.

#### 3.1.3 Power-up and device reset

In order to prevent inadvertent Write operations during power-up, a power on reset (POR) circuit is included. At power-up (continuous rise of  $V_{CC}$ ), the device does not respond to any instruction until  $V_{CC}$  has reached the power on reset threshold voltage (this threshold is lower than the minimum  $V_{CC}$  operating voltage defined in Operating conditions, in Section 10 DC and AC parameters).

When V<sub>CC</sub> passes the POR threshold, the device is reset and is in the following state:

- Standby power mode
- Deselected (assuming that there is a pull-down resistor on the S line)

#### 3.1.4 Power-down

At power-down (continuous decrease in  $V_{CC}$ ), as soon as  $V_{CC}$  drops from the normal operating voltage to below the power on reset threshold voltage, the device stops responding to any instruction sent to it.

During power-down, the device must be deselected and in the Standby Power mode (that is, there should be no internal Write cycle in progress).

DS1077 - Rev 19 page 5/34



### **Memory organization**

The M93Cx6 memory is organized either as bytes (x8) or as words (x16). If Organization Select (ORG) is left unconnected (or connected to V<sub>CC</sub>) the x16 organization is selected; when Organization Select (ORG) is connected to Ground (VSS) the x8 organization is selected. When the M93Cx6 is in Standby mode, Organization Select (ORG) should be set either to  $V_{SS}$  or  $V_{CC}$  to reach the device minimum power consumption (as any voltage between V<sub>SS</sub> and V<sub>CC</sub> applied to ORG input may increase the device Standby current).

Vcc Vcc Vcc Not connected ORG ORG ORG Vss Vss Vss x16 organization x16 organization x8 organization

Figure 4. M93Cx6 ORG input connection

page 6/34



### 5 Instructions

The instruction set of the M93Cx6 devices contains seven instructions, as summarized in Table 3 to Table 5. Each instruction consists of the following parts, as shown in Figure 5. READ, WRITE, WEN, WDS sequences:

- Each instruction is preceded by a rising edge on Chip Select Input (S) with Serial Clock (C) being held low.
- A start bit, which is the first '1' read on Serial Data Input (D) during the rising edge of Serial Clock (C).
- Two op-code bits, read on Serial Data Input (D) during the rising edge of Serial Clock (C). (Some instructions also use the first two bits of the address to define the op-code).
- The address bits of the byte or word that is to be accessed. For the M93C46, the address is made up of 6 bits for the x16 organization or 7 bits for the x8 organization (see Table 3). For the M93C56 and M93C66, the address is made up of 8 bits for the x16 organization or 9 bits for the x8 organization (see Table 4). For the M93C76 and M93C86, the address is made up of 10 bits for the x16 organization or 11 bits for the x8 organization (see Table 5).

The M93Cx6 devices are fabricated in CMOS technology and are therefore able to run as slow as 0 Hz (static input signals) or as fast as the maximum ratings specified in "AC characteristics" tables, in Section 10 DC and AC parameters.

x8 origination (ORG = 0) x16 origination (ORG = 1) Instruction Description Start bit | Op-code Required clock Required clock Address<sup>(1)</sup> Address<sup>(1)</sup> Data Data cycles cycles **READ** Read Data from Memory 1 10 A6-A0 Q7-Q0 A5-A0 Q15-Q0 WRITE Write Data to Memory 1 01 A6-A0 D7-D0 A5-A0 D15-D0 25 18 WEN Write Enable 00 11X XXXX 10 11 XXXX 9 WDS Write Disable 1 00 00X XXXX 10 00 XXXX 9 **ERASE** Erase Byte or Word 1 11 A6-A0 10 A5-A0 9 **ERAL** Erase All Memory 1 00 10X XXXX 10 10 XXXX 9 Write All Memory WRAL 1 00 01X XXXX D7-D0 01 XXXX D15-D0 25 18 with same Data

Table 3. Instruction set for the M93C46

1. X = Don't care bit.

DS1077 - Rev 19 page 7/34



| Table 4  | Instruction | sat for the | M93C56  | and M93C66  |
|----------|-------------|-------------|---------|-------------|
| Table 4. | าเารน นะแบบ | set for the | MISSCOO | aiiu w35000 |

|             |                                 |              |             | x8 origination (ORG = 0)  |       |                             | x16 origination (ORG = 1) |        |                       |
|-------------|---------------------------------|--------------|-------------|---------------------------|-------|-----------------------------|---------------------------|--------|-----------------------|
| Instruction | Description                     | Start<br>bit | Op-<br>code | Address <sup>(1)(2)</sup> | Data  | Required<br>clock<br>cycles | Address <sup>(2)(3)</sup> | Data   | Required clock cycles |
| READ        | Read Data from<br>Memory        | 1            | 10          | A8-A0                     | Q7-Q0 | -                           | A7-A0                     | Q15-Q0 | -                     |
| WRITE       | Write Data to Memory            | 1            | 01          | A8-A0                     | D7-D0 | 20                          | A7-A0                     | D15-D0 | 27                    |
| WEN         | Write Enable                    | 1            | 00          | 1 1XXX XXXX               | -     | 12                          | 11XX XXXX                 | -      | 11                    |
| WDS         | Write Disable                   | 1            | 00          | 0 0XXX XXXX               | -     | 12                          | 00XX XXXX                 | -      | 11                    |
| ERASE       | Erase Byte or Word              | 1            | 11          | A8-A0                     | -     | 12                          | A7-A0                     | -      | 11                    |
| ERAL        | Erase All Memory                | 1            | 00          | 1 0XXX XXXX               | -     | 12                          | 10XX XXXX                 | -      | 11                    |
| WRAL        | Write All Memory with same Data | 1            | 00          | 0 1XXX XXXX               | D7-D0 | 20                          | 01XX XXXX                 | D15-D0 | 27                    |

- 1. Address bit A8 is not decoded by the M93C56.
- 2. X = Don't care bit.
- 3. Address bit A7 is not decoded by the M93C56.

Table 5. Instruction set for the M93C76 and M93C86

|             |                                 |              |             | x8 Origination (ORG = 0)  |       |                             | x16 Origination (ORG = 1)  |        |                       |
|-------------|---------------------------------|--------------|-------------|---------------------------|-------|-----------------------------|----------------------------|--------|-----------------------|
| Instruction | Description                     | Start<br>bit | Op-<br>code | Address <sup>(1)(2)</sup> | Data  | Required<br>clock<br>cycles | Address <sup>(2) (3)</sup> | Data   | Required clock cycles |
| READ        | Read Data from<br>Memory        | 1            | 10          | A10-A0                    | Q7-Q0 | -                           | A9-A0                      | Q15-Q0 | -                     |
| WRITE       | Write Data to Memory            | 1            | 01          | A10-A0                    | D7-D0 | 22                          | A9-A0                      | D15-D0 | 29                    |
| WEN         | Write Enable                    | 1            | 00          | 11X XXXX XXXX             | -     | 14                          | 11 XXXX XXXX               | -      | 13                    |
| WDS         | Write Disable                   | 1            | 00          | 00X XXXX XXXX             | -     | 14                          | 00 XXXX XXXX               | -      | 13                    |
| ERASE       | Erase Byte or Word              | 1            | 11          | A10-A0                    | -     | 14                          | A9-A0                      | -      | 13                    |
| ERAL        | Erase All Memory                | 1            | 00          | 10X XXXX XXXX             | -     | 14                          | 10 XXXX XXXX               | -      | 13                    |
| WRAL        | Write All Memory with same Data | 1            | 00          | 01X XXXX XXXX             | D7-D0 | 22                          | 01 XXXX XXXX               | D15-D0 | 29                    |

- 1. Address bit A10 is not decoded by the M93C76.
- 2. X = Don't care bit.
- 3. Address bit A9 is not decoded by the M93C76.

### 5.1 Read Data from Memory

The Read Data from Memory (READ) instruction outputs data on Serial Data Output (Q). When the instruction is received, the op-code and address are decoded, and the data from the memory is transferred to an output shift register. A dummy 0 bit is output first, followed by the 8-bit byte or 16-bit word, with the most significant bit first. Output data changes are triggered by the rising edge of Serial Clock (C). The M93Cx6 automatically increments the internal address register and clocks out the next byte (or word) as long as the Chip Select Input (S) is held High. In this case, the dummy 0 bit is not output between bytes (or words) and a continuous stream of data can be read (the address counter automatically rolls over to 00h when the highest address is reached).

DS1077 - Rev 19 page 8/34



#### 5.2 Erase and Write data

#### 5.2.1 Write Enable and Write Disable

The Write Enable (WEN) instruction enables the future execution of erase or write instructions, and the Write Disable (WDS) instruction disables it. When power is first applied, the M93Cx6 initializes itself so that erase and write instructions are disabled. After a Write Enable (WEN) instruction has been executed, erasing and writing remains enabled until a Write Disable (WDS) instruction is executed, or until  $V_{CC}$  falls below the power-on reset threshold voltage. To protect the memory contents from accidental corruption, it is advisable to issue the Write Disable (WDS) instruction after every write cycle. The Read Data from Memory (READ) instruction is not affected by the Write Enable (WEN) or Write Disable (WDS) instructions.

#### **5.2.2** Write

For the Write Data to Memory (WRITE) instruction, 8 or 16 data bits follow the op-code and address bits. These form the byte or word that is to be written. As with the other bits, Serial Data Input (D) is sampled on the rising edge of Serial Clock (C).

After the last data bit has been sampled, the Chip Select Input (S) must be taken low before the next rising edge of Serial Clock (C). If Chip Select Input (S) is brought low before or after this specific time frame, the self-timed programming cycle will not be started, and the addressed location will not be programmed. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described later in this document.

Once the Write cycle has been started, it is internally self-timed (the external clock signal on Serial Clock (C) may be stopped or left running after the start of a Write cycle). The Write cycle is automatically preceded by an Erase cycle, so it is unnecessary to execute an explicit erase instruction before a Write Data to Memory (WRITE) instruction.

DS1077 - Rev 19 page 9/34



Figure 5. READ, WRITE, WEN, WDS sequences



1. For the meanings of An, Xn, Qn and Dn, see Table 3. Instruction set for the M93C46, Table 4. Instruction set for the M93C56 and M93C66 and Table 5. Instruction set for the M93C76 and M93C86.

DS1077 - Rev 19 page 10/34



#### 5.2.3 Write All

As with the Erase All Memory (ERAL) instruction, the format of the Write All Memory with same Data (WRAL) instruction requires that a dummy address be provided. As with the Write Data to Memory (WRITE) instruction, the format of the Write All Memory with same Data (WRAL) instruction requires that an 8-bit data byte, or 16-bit data word, be provided. This value is written to all the addresses of the memory device. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described next.

WRITE S CHECK STATUS

D 10001 Xn X0 Dn D0

Q ADDR ADDR BUSY READY DATA IN BUSY READY

Figure 6. WRAL sequence

1. For the meanings of Xn and Dn, please see Table 3. Instruction set for the M93C46, Table 4. Instruction set for the M93C56 and M93C66 and Table 5. Instruction set for the M93C76 and M93C86.

DS1077 - Rev 19 page 11/34



### 5.2.4 Erase Byte or Word

The Erase Byte or Word (ERASE) instruction sets the bits of the addressed memory byte (or word) to 1. Once the address has been correctly decoded, the falling edge of the Chip Select Input (S) starts the self-timed Erase cycle. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described in Section 6 READY/BUSY status.



Figure 7. ERASE, ERAL sequences

1. For the meanings of An and Xn, please see Table 3. Instruction set for the M93C46, Table 4. Instruction set for the M93C56 and M93C66 and Table 5. Instruction set for the M93C76 and M93C86.

### 5.2.5 Erase All

The Erase All Memory (ERAL) instruction erases the whole memory (all memory bits are set to 1). The format of the instruction requires that a dummy address be provided. The Erase cycle is conducted in the same way as the Erase instruction (ERASE). The completion of the cycle can be detected by monitoring the READY/BUSY line, as described in Section 6 READY/BUSY status.

DS1077 - Rev 19 page 12/34



### 6 READY/BUSY status

While the Write or Erase cycle is underway, for a WRITE, ERASE, WRAL or ERAL instruction, the Busy signal (Q=0) is returned whenever Chip Select input (S) is driven high. (Please note, though, that there is an initial delay, of  $t_{SLSH}$ , before this status information becomes available). In this state, the M93Cx6 ignores any data on the bus. When the Write cycle is completed, and Chip Select Input (S) is driven high, the Ready signal (Q=1) indicates that the M93Cx6 is ready to receive the next instruction. Serial Data Output (Q) remains set to 1 until the Chip Select Input (S) is brought low or until a new start bit is decoded.

DS1077 - Rev 19 page 13/34



### 7 Clock pulse counter

In a noisy environment, the number of pulses received on Serial Clock (C) may be greater than the number delivered by the master (the microcontroller). This can lead to a misalignment of the instruction of one or more bits (as shown in Figure 8) and may lead to the writing of erroneous data at an erroneous address.

To avoid this problem, the M93Cx6 has an on-chip counter that counts the clock pulses from the start bit until the falling edge of the Chip Select Input (S). If the number of clock pulses received is not the number expected, the WRITE, ERASE, ERAL or WRAL instruction is aborted, and the contents of the memory are not modified.

The number of clock cycles expected for each instruction, and for each member of the M93Cx6 family, are summarized in Table 3. Instruction set for the M93C46 to Table 5. Instruction set for the M93C76 and M93C86. For example, a Write Data to Memory (WRITE) instruction on the M93C56 (or M93C66) expects 20 clock cycles (for the x8 organization) from the start bit to the falling edge of Chip Select Input (S). That is:

- 1 Start bit
- + 2 Op-code bits
- + 9 Address bits
- + 8 Data bits

Figure 8. Write sequence with one clock glitch



DS1077 - Rev 19 page 14/34



## 8 Initial delivery state

The device is delivered with all bits in the memory array set to 1 (each byte contains FFh).

DS1077 - Rev 19 page 15/34



### 9 Maximum ratings

Stressing the device outside the ratings listed in the Table 6. Absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 6. Absolute maximum ratings

| Symbol            | Parameter                                                         | Min.            | Max.                 | Unit |
|-------------------|-------------------------------------------------------------------|-----------------|----------------------|------|
| T <sub>A</sub>    | Ambient operating temperature                                     | <del>-4</del> 0 | 130                  | °C   |
| T <sub>STG</sub>  | Storage temperature                                               | -65             | 150                  | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering                                 | See note (1)    |                      | °C   |
| V <sub>OUT</sub>  | Output range (Q = V <sub>OH</sub> or Hi-Z)                        | -0.50           | V <sub>CC</sub> +0.5 | V    |
| V <sub>IN</sub>   | Input range                                                       | -0.50           | V <sub>CC</sub> +1   | V    |
| V <sub>CC</sub>   | Supply voltage                                                    | -0.50           | 6.5                  | V    |
| V <sub>ESD</sub>  | Electrostatic discharge voltage (human body model) <sup>(2)</sup> | -               | 4000                 | V    |

Compliant with JEDEC standard J-STD-020 (for small-body, Sn-Pb or Pb free assembly), the ST ECOPACK 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS directive 2011/65/EU of July 2011).

DS1077 - Rev 19 page 16/34

<sup>2.</sup> Positive and negative pulses applied on pin pairs, according to the AEC-Q100-002 (compliant with ANSI/ESDA/JEDEC JS-001), C1 = 100 pF, R1 = 1500 Ω, R2 = 500 Ω).



### 10 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device.

Table 7. Operating conditions M93Cx6-W

| Symbol         | Parameter                     | Min. | Max. | Unit |
|----------------|-------------------------------|------|------|------|
| $V_{CC}$       | Supply voltage                | 2.5  | 5.5  | V    |
| T <sub>A</sub> | Ambient operating temperature | -40  | 85   | °C   |

Table 8. Operating conditions M93Cx6-R

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 1.8  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

**Table 9. Cycling performance** 

| Symbol | Parameter             | Test conditions                                          | Min. | Max.      | Unit                       |
|--------|-----------------------|----------------------------------------------------------|------|-----------|----------------------------|
| Ncycle | Write cycle endurance | TA $\leq$ 25 °C,<br>$V_{CC}(min) < V_{CC} < V_{CC}(max)$ | -    | 4,000,000 | Write cycle <sup>(1)</sup> |
| Neycle | write cycle endurance | TA = 85 °C,<br>$V_{CC}(min) < V_{CC} < V_{CC}(max)$      | -    | 1,200,000 | vville cycle               |

<sup>1.</sup> The Write cycle endurance is evaluated by characterization and qualification.

Table 10. Memory cell data retention

| Parameter      | Test conditions <sup>(1)</sup> . | Min. | Unit |
|----------------|----------------------------------|------|------|
| Data retention | T <sub>A</sub> = 55 °C           | 200  | Year |

<sup>1.</sup> The data retention behavior is checked in production, while the 200-year limit is evaluated by characterization and qualification results.

Table 11. AC measurement conditions

| Symbol         | Parameter                        | Min.                                       | Max. | Unit |
|----------------|----------------------------------|--------------------------------------------|------|------|
| C <sub>L</sub> | Load capacitance                 | -                                          | 100  | pF   |
| -              | Input rise and fall times        | -                                          | 50   | ns   |
| -              | Input voltage levels             | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> |      | V    |
| -              | Input timing reference voltages  | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> |      | V    |
| -              | Output timing reference voltages | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> |      | V    |

DS1077 - Rev 19 page 17/34



Figure 9. AC testing input output waveforms



Table 12. Capacitance

| Symbol           | Parameter          | Test condition <sup>(1)</sup> | Min | Max | Unit |
|------------------|--------------------|-------------------------------|-----|-----|------|
| C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0V         | -   | 8   | pF   |
| C <sub>IN</sub>  | Input capacitance  | V <sub>IN</sub> = 0V          | -   | 6   | pF   |

<sup>1.</sup> Specified by design - Not tested in production.

Table 13. DC characteristics (M93Cx6-W)

| Symbol           | Parameter                       | Test condition (in addition to the conditions defined in Table 7 and Table 11)                                        | Min.                  | Max.                | Unit |
|------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|------|
| ILI              | Input leakage current           | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                                         | -                     | ± 2.5               | μA   |
| I <sub>LO</sub>  | Output leakage current          | V <sub>OUT</sub> = V <sub>SS</sub> or V <sub>CC</sub> , Q in high-Z                                                   | -                     | ± 2.5               | μA   |
| Lea              | Operating cumply current (Dead) | V <sub>CC</sub> = 5 V, S = V <sub>IH</sub> , f = 2 MHz, Q = open                                                      | -                     | 2                   | mA   |
| Icc              | Operating supply current (Read) | V <sub>CC</sub> = 2.5 V, S = V <sub>IH</sub> , f = 2 MHz, Q = open                                                    | -                     | 1                   | mA   |
| I <sub>CC1</sub> | Standby supply current          | $V_{CC}$ = 2.5 V, S = $V_{SS}$ , C = $V_{SS}$ , ORG = $V_{SS}$ or $V_{CC}$ , pin7 = $V_{CC}$ , $V_{SS}$ , or high-Z   | -                     | 2                   | μА   |
|                  | otanday odppny odnom            | $V_{CC}$ = 5.5 V, S = $V_{SS}$ , C = $V_{SS}$ ,  ORG = $V_{SS}$ or $V_{CC}$ ,  pin7 = $V_{CC}$ , $V_{SS}$ , or high-Z | -                     | 3                   | μА   |
| V <sub>IL</sub>  | Input low voltage (D, C, S)     | -                                                                                                                     | -0.45                 | 0.2 V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | Input high voltage (D, C, S)    | -                                                                                                                     | 0.7 V <sub>CC</sub>   | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>  | Output low voltage (Q)          | $V_{CC} = 5 \text{ V}, I_{OL} = 2.1 \text{ mA}$                                                                       | -                     | 0.4                 | V    |
| V <sub>OH</sub>  | Output high voltage (Q)         | $V_{CC}$ = 2.5 V, $I_{OL}$ = 100 $\mu$ A<br>$V_{CC}$ = 5 V, $I_{OH}$ = -400 $\mu$ A                                   | 0.8 V <sub>CC</sub>   | -                   | V    |
| ·OH              |                                 | $V_{CC} = 2.5 \text{ V}, I_{OH} = -100 \mu\text{A}$                                                                   | V <sub>CC</sub> - 0.2 | -                   | V    |

DS1077 - Rev 19 page 18/34



Table 14. DC characteristics (M93Cx6-R)

| Symbol           | Parameter                             | Test condition (in addition to the conditions defined in Table 8 and Table 11)                                    | Min.                  | Max.                | Unit |
|------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|------|
| I <sub>LI</sub>  | Input leakage current                 | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub>                                                              | -                     | ± 2.5               | μΑ   |
| I <sub>LO</sub>  | Output leakage current                | V <sub>OUT</sub> = V <sub>SS</sub> or V <sub>CC</sub> , Q in high-Z                                               | -                     | ± 2.5               | μΑ   |
| I <sub>CC</sub>  | On anothing assembly assembly (Danel) | V <sub>CC</sub> = 5 V, S = V <sub>IH</sub> , f = 2 MHz, Q = open                                                  | -                     | 2                   | mA   |
|                  | Operating supply current (Read)       | V <sub>CC</sub> = 1.8 V, S = V <sub>IH</sub> , f = 1 MHz, Q = open                                                | -                     | 1                   | mA   |
| I <sub>CC1</sub> | Supply current (Standby)              | $V_{CC}$ = 1.8 V, S = $V_{SS}$ , C = $V_{SS}$ , $ORG = V_{SS}$ or $V_{CC}$ , $pin7 = V_{CC}$ , $V_{SS}$ or high-Z | -                     | 1                   | μА   |
| V <sub>IL</sub>  | Input low voltage (D, C, S)           | -                                                                                                                 | -0.45                 | 0.2 V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | Input high voltage (D, C, S)          | -                                                                                                                 | 0.8 V <sub>CC</sub>   | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>  | Output low voltage (Q)                | V <sub>CC</sub> = 1.8 V, I <sub>OL</sub> = 100 μA                                                                 | -                     | 0.2                 | V    |
| V <sub>OH</sub>  | Output high voltage (Q)               | $V_{CC} = 1.8 \text{ V}, I_{OH} = -100 \mu\text{A}$                                                               | V <sub>CC</sub> - 0.2 | -                   | V    |

Table 15. AC characteristics (M93Cx6-W, M93Cx6-R)

| Test conditions specified in     |                                                                     |                                     |      |     |     |  |  |
|----------------------------------|---------------------------------------------------------------------|-------------------------------------|------|-----|-----|--|--|
| Symbol                           | Table 7, Table 8 and Table 11  Symbol Alt. Parameter Min. Max. Unit |                                     |      |     |     |  |  |
| f <sub>C</sub>                   | f <sub>SK</sub>                                                     | Clock frequency                     | D.C. | 2   | MHz |  |  |
| t <sub>SLCH</sub>                | -                                                                   | Chip Select low to Clock high       | 50   | -   | ns  |  |  |
| t <sub>SHCH</sub>                | t <sub>CSS</sub>                                                    | Chip Select setup time              | 50   | -   | ns  |  |  |
| t <sub>SLSH</sub> <sup>(1)</sup> | t <sub>CS</sub>                                                     | Chip Select low to Chip Select high | 200  | -   | ns  |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>SKH</sub>                                                    | Clock high time                     | 200  | -   | ns  |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>SKL</sub>                                                    | Clock low time                      | 200  | -   | ns  |  |  |
| t <sub>DVCH</sub>                | t <sub>DIS</sub>                                                    | Data in setup time                  | 50   | -   | ns  |  |  |
| t <sub>CHDX</sub>                | t <sub>DIH</sub>                                                    | Data in hold time                   | 50   | -   | ns  |  |  |
| t <sub>CLSH</sub>                | t <sub>SKS</sub>                                                    | Clock setup time (relative to S)    | 50   | -   | ns  |  |  |
| t <sub>CLSL</sub>                | t <sub>CSH</sub>                                                    | Chip Select hold time               | 0    | -   | ns  |  |  |
| t <sub>SHQV</sub>                | t <sub>SV</sub>                                                     | Chip Select to READY/BUSY status    | -    | 200 | ns  |  |  |
| t <sub>SLQZ</sub>                | t <sub>DF</sub>                                                     | Chip Select low to output high-Z    | -    | 100 | ns  |  |  |
| t <sub>CHQL</sub>                | t <sub>PD0</sub>                                                    | Delay to output low                 | -    | 200 | ns  |  |  |
| t <sub>CHQV</sub>                | t <sub>PD1</sub>                                                    | Delay to output valid               | -    | 200 | ns  |  |  |
| t <sub>W</sub>                   | t <sub>WP</sub>                                                     | Erase or Write cycle time           | -    | 5   | ms  |  |  |

<sup>1.</sup> Chip Select Input (S) must be brought low for a minimum of  $t_{SLSH}$  between consecutive instruction cycles.

DS1077 - Rev 19 page 19/34

<sup>2.</sup>  $t_{CH}$  +  $t_{CL}$  must never be less than the shortest possible clock period, 1 /  $f_{C(max)}$ .







Figure 11. Synchronous timing (Read)



Figure 12. Synchronous timing (Write)



DS1077 - Rev 19 page 20/34



### 11 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 11.1 SO8N package information

This SO8N is an 8-lead, 4.9 x 6 mm, plastic small outline, 150 mils body width, package.

Figure 13. SO8N - Outline



1. Drawing is not to scale.

DS1077 - Rev 19 page 21/34



| Complete          | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|-------------------|-------------|-------|-------|-----------------------|--------|--------|
| Symbol            | Min.        | Тур.  | Max.  | Min.                  | Тур.   | Max.   |
| А                 | -           | -     | 1.750 | -                     | -      | 0.0689 |
| A1                | 0.100       | -     | 0.250 | 0.0039                | -      | 0.0098 |
| A2                | 1.250       | -     | -     | 0.0492                | -      | -      |
| b                 | 0.280       | -     | 0.480 | 0.0110                | -      | 0.0189 |
| С                 | 0.100       | -     | 0.230 | 0.0039                | -      | 0.0091 |
| D <sup>(2)</sup>  | 4.800       | 4.900 | 5.000 | 0.1890                | 0.1929 | 0.1969 |
| E                 | 5.800       | 6.000 | 6.200 | 0.2283                | 0.2362 | 0.2441 |
| E1 <sup>(3)</sup> | 3.800       | 3.900 | 4.000 | 0.1496                | 0.1535 | 0.1575 |
| е                 | -           | 1.270 | -     | -                     | 0.0500 | -      |
| h                 | 0.250       | -     | 0.500 | 0.0098                | -      | 0.0197 |
| k                 | 0°          | -     | 8°    | 0°                    | -      | 8°     |
| L                 | 0.400       | -     | 1.270 | 0.0157                | -      | 0.0500 |
| L1                | -           | 1.040 | -     | -                     | 0.0409 | -      |
| ccc               | -           | -     | 0.100 | -                     | -      | 0.0039 |

Table 16. SO8N - Mechanical data

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side
- 3. Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.

Note:

The package top may be smaller than the package bottom. Dimensions D and E1 are determinated at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs and interleads flash, but including any mismatch between the top and bottom of plastic body. Measurement side for mold flash, protusions or gate burrs is bottom side.

Figure 14. SO8N - Recommended footprint



1. Dimensions are expressed in millimeters.



### 11.2 UFDFPN8 (DFN8) package information

This UFDFPN is a 8-lead, 2 x 3 mm, 0.5 mm pitch ultra thin profile fine pitch dual flat package.

Figure 15. UFDFPN8 - Outline



- 1. Maximum package warpage is 0.05 mm.
- 2. Exposed copper is not systematic and can appear partially or totally according to the cross section.
- 3. Drawing is not to scale.
- 4. The central pad (the area E2 by D2 in the above illustration) must be either connected to V<sub>SS</sub> or left floating (not connected) in the end application.

DS1077 - Rev 19 page 23/34



| Comple ed          |       | millimeters |       | inches <sup>(1)</sup> |        |        |  |
|--------------------|-------|-------------|-------|-----------------------|--------|--------|--|
| Symbol             | Min   | Тур         | Max   | Min                   | Тур    | Max    |  |
| Α                  | 0.450 | 0.550       | 0.600 | 0.0177                | 0.0217 | 0.0236 |  |
| A1                 | 0.000 | 0.020       | 0.050 | 0.0000                | 0.0008 | 0.0020 |  |
| b <sup>(2)</sup>   | 0.200 | 0.250       | 0.300 | 0.0079                | 0.0098 | 0.0118 |  |
| D                  | 1.900 | 2.000       | 2.100 | 0.0748                | 0.0787 | 0.0827 |  |
| D2                 | 1.200 | -           | 1.600 | 0.0472                | -      | 0.0630 |  |
| E                  | 2.900 | 3.000       | 3.100 | 0.1142                | 0.1181 | 0.1220 |  |
| E2                 | 1.200 | -           | 1.600 | 0.0472                | -      | 0.0630 |  |
| е                  | -     | 0.500       | -     | -                     | 0.0197 | -      |  |
| K                  | 0.300 | -           | -     | 0.0118                | -      | -      |  |
| L                  | 0.300 | -           | 0.500 | 0.0118                | -      | 0.0197 |  |
| L1                 | -     | -           | 0.150 | -                     | -      | 0.0059 |  |
| L3                 | 0.300 | -           | -     | 0.0118                | -      | -      |  |
| aaa                | -     | -           | 0.150 | -                     | -      | 0.0059 |  |
| bbb                | -     | -           | 0.100 | -                     | -      | 0.0039 |  |
| ccc                | -     | -           | 0.100 | -                     | -      | 0.0039 |  |
| ddd                | -     | -           | 0.050 | -                     | -      | 0.0020 |  |
| eee <sup>(3)</sup> | -     | -           | 0.080 | -                     | -      | 0.0031 |  |

Table 17. UFDFPN8 - Mechanical data

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- 2. Dimension b applies to plated terminal and is measured between 0.15 and 0.30 mm from the terminal tip.
- 3. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring.

Figure 16. UFDFPN8 - Recommended footprint



1. Dimensions are expressed in millimeters.

DS1077 - Rev 19 page 24/34



### 11.3 TSSOP8 package information

This TSSOP is an 8-lead, 3 x 6.4 mm, 0.65 mm pitch, thin shrink small outline package.



Figure 17. TSSOP8 - Outline

1. Drawing is not to scale.

Table 18. TSSOP8 - Mechanical data

| Cumbal |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|--------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol | Min.  | Тур.        | Max.  | Min.   | Тур.                  | Max.   |
| Α      | -     | -           | 1.200 | -      | -                     | 0.0472 |
| A1     | 0.050 | -           | 0.150 | 0.0020 | -                     | 0.0059 |
| A2     | 0.800 | 1.000       | 1.050 | 0.0315 | 0.0394                | 0.0413 |
| b      | 0.190 | -           | 0.300 | 0.0075 | -                     | 0.0118 |
| С      | 0.090 | -           | 0.200 | 0.0035 | -                     | 0.0079 |
| D      | 2.900 | 3.000       | 3.100 | 0.1142 | 0.1181                | 0.1220 |
| е      | -     | 0.650       | -     | -      | 0.0256                | -      |
| E      | 6.200 | 6.400       | 6.600 | 0.2441 | 0.2520                | 0.2598 |
| E1     | 4.300 | 4.400       | 4.500 | 0.1693 | 0.1732                | 0.1772 |
| L      | 0.450 | 0.600       | 0.750 | 0.0177 | 0.0236                | 0.0295 |
| L1     | -     | 1.000       | -     | -      | 0.0394                | -      |
| k      | 0°    | -           | 8°    | 0°     | -                     | 8°     |
| aaa    | -     | -           | 0.100 | -      | -                     | 0.0039 |

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- 2. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side
- 3. Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.

Note:

The package top may be smaller than the package bottom. Dimensions D and E1 are determinated at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs and interleads flash, but including any mismatch between the top and bottom of plastic body. Measurement side for mold flash, protusions or gate burrs is bottom side.

DS1077 - Rev 19 page 25/34



Figure 18. TSSOP8 – Recommended footprint



1. Dimensions are expressed in millimeters.

DS1077 - Rev 19 page 26/34



#### **Ordering information** 12

MN Example: M93C86-**Device type** M93 =MICROWIRE™ serial EEPROM **Device function** 86 = 16-Kbit (2048 x 8) 76 = 8-Kbit (1024 x 8) 66 = 4-Kbit (512 x 8) 56 = 2-Kbit (256 x 8) 46 = 1-Kbit (128 x 8) **Operating voltage**  $W = V_{CC} = 2.5 \text{ to } 5.5 \text{ V}$  $R = V_{CC} = 1.8 \text{ to } 5.5 \text{ V}$ Package<sup>(1)</sup> MN = SO8N (150 mil width) DW = TSSOP8 (169 mil width ) MC = UFDFPN8 (DFN8) **Device grade** 6 = Industrial temperature range, -40 to 85 °C. Device tested with standard test flow **Packing** Blank = tube packing T = tape and reel packing **Plating technology** 

Table 19. Ordering information scheme

G or P = RoHS compliant and halogen-free (ECOPACK2)

1. All packages are ECOPACK2 (RoHS-compliant and free of brominated, chlorinated and antimony-oxide flame retardants).

#### **Engineering samples**

Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.

DS1077 - Rev 19 page 27/34



### **Revision history**

Table 20. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          | Modified footnote in Table 14 and Table 15 on page 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 01-Apr-2010 | 9        | Updated Figure 14: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, outline and Table 22: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 29-Apr-2010 | 10       | Updated Figure 31: Available M93C66-x products (package, voltage range, temperature grade) UFDFPN option.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             |          | Updated Table 7: Absolute maximum ratings, MLP8 package data in Section 12: Package mechanical data and process data in Section 9: Clock pulse counter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12-Apr-2011 | 11       | Deleted Table 29: Available M93C46-x products (package, voltage range, temperature grade), Table 30: Available M93C56-x products (package, voltage range, temperature grade), Table 31: Available M93C66-x products (package, voltage range, temperature grade), Table 32: Available M93C76-x products (package, voltage range, temperature grade) and Table 33: Available M93C86-x products (package, voltage range, temperature grade).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 05-Oct-2011 | 12       | Updated Table 1: Device summary and Table 8: Operating conditions (M93Cx6).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|             |          | Modified footnote 2 in Table 7.  Document reformatted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 23-Apr-2013 | 13       | <ul> <li>Updated:</li> <li>Part number names</li> <li>Table 1: Device summary and package figure on cover page</li> <li>Section 1: Description</li> <li>Introductory paragraph in Section 9: Maximum ratings</li> <li>Note (2) under Table 7: Absolute maximum ratings</li> <li>Table 8: Operating conditions (M93Cx6) and Table 8: Operating conditions (M93Cx6-W)</li> <li>Introductory paragraph in Section 11: Package information</li> <li>Figure 15: UFDFPN8 8-lead Ultra thin Fine pitch Dual Flat Package No lead 2 x 3 mm, outline and Table 20: UFDFPN8 8-lead Ultra thin Fine pitch Dual Flat Package No lead x 3 mm, data</li> <li>Table 20: Ordering information scheme</li> <li>Renamed:</li> <li>Figure 2: 8-pin package connections (top view)</li> <li>Table 16: AC characteristics (M93Cx6, device grade 6)</li> <li>Deleted:</li> <li>Section: Common I/O operation</li> <li>Table: DC characteristics (M93Cx6, device grade 3), Table: DC characteristics (M93Cx6-W, device grade 3)</li> </ul> |
| 26-Oct-2013 | 14       | <ul> <li>Updated:</li> <li>Table 1: Device summary: added "M93C46-R" and "M93C86-R", deleted M93Cxx part numbers.</li> <li>Features: Single supply voltage, write cycles and data retention</li> <li>Section 1: Description</li> <li>Note (2) under Table 7: Absolute maximum ratings.</li> <li>Section 10: DC and AC parameters: updated the introduction and deleted tables related to M93Cxx part numbers.</li> <li>Figure 9: AC testing input output waveforms</li> <li>Table 14: DC characteristics (M93Cx6-W), Table 15: DC characteristics (M93Cx6-R), Table 16: AC characteristics (M93Cx6-W, M93Cx6-R) and Table 17: AC characteristics (M93Cx6-R).</li> <li>Table 20: Ordering information scheme.</li> <li>Added:</li> <li>Figure 4: M93Cx6 ORG input connection</li> </ul>                                                                                                                                                                                                                              |

DS1077 - Rev 19 page 28/34



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          | Table 10: Cycling performance and Table 11: Memory cell data retention.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 15-Nov-2013 | 15       | Removed Table 14 Cycling performance by byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 06-Nov-2015 | 16       | Updated:     Features     Table 1: Device summary     Notes of Table 7: Absolute maximum ratings;     Table 20: Ordering information scheme     Table 11: Package information                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 21-Dec-2015 | 17       | Updated:  • Figure 15: UFDFN8 - Outline  • Table 18: UFDFN8 - Mechanical data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 10-Jan-2022 | 18       | Updated: Features Section Device summary Section 2 Connecting to the serial bus Table 6. Absolute maximum ratings Table 8. Operating conditions M93Cx6-R Table 10. Memory cell data retention Table 11. AC measurement conditions Table 12. Capacitance Table 13. DC characteristics (M93Cx6-W) Table 14. DC characteristics (M93Cx6-R) Section 11.1 SO8N package information Section 11.2 UFDFPN8 (DFN8) package information TSSOP8 package information Section 12 Ordering information Added: Figure 16. UFDFPN8 - Recommended footprint Figure 2 Deleted: PDIP8 (BN) Table 17: AC characteristics (M93Cx6-R) Section 11.1: PDIP8 package information |
| 25-Jul-2022 | 19       | Updated:  Table 15. AC characteristics (M93Cx6-W, M93Cx6-R)  Table 16. SO8N – Mechanical data  Section 11.2 UFDFPN8 (DFN8) package information  Section 11.3 TSSOP8 package information                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

DS1077 - Rev 19 page 29/34



### **Contents**

| 1   | Desc                  | cription           |                                | 2  |  |  |  |
|-----|-----------------------|--------------------|--------------------------------|----|--|--|--|
| 2   | Coni                  | necting            | to the serial bus              | 4  |  |  |  |
| 3   | Ope                   | Operating features |                                |    |  |  |  |
|     | 3.1                   | Supply             | voltage (VCC)                  | 5  |  |  |  |
|     |                       | 3.1.1              | Operating supply voltage (VCC) | 5  |  |  |  |
|     |                       | 3.1.2              | Power-up conditions            | 5  |  |  |  |
|     |                       | 3.1.3              | Power-up and device reset      | 5  |  |  |  |
|     |                       | 3.1.4              | Power-down                     | 5  |  |  |  |
| 4   | Mem                   | ory org            | ganization                     | 6  |  |  |  |
| 5   | Instr                 | uctions            | <b>5</b>                       | 7  |  |  |  |
|     | 5.1                   | Read D             | Data from Memory               | 8  |  |  |  |
|     | 5.2                   | Erase a            | and Write data                 | 9  |  |  |  |
|     |                       | 5.2.1              | Write Enable and Write Disable | 9  |  |  |  |
|     |                       | 5.2.2              | Write                          | 9  |  |  |  |
|     |                       | 5.2.3              | Write All                      | 11 |  |  |  |
|     |                       | 5.2.4              | Erase Byte or Word             | 12 |  |  |  |
|     |                       | 5.2.5              | Erase All                      | 12 |  |  |  |
| 6   | REA                   | DY/BUS             | SY status                      | 13 |  |  |  |
| 7   | Cloc                  | k pulse            | counter                        | 14 |  |  |  |
| 8   | Initia                | al delive          | ery state                      | 15 |  |  |  |
| 9   | Maxi                  | imum ra            | atings                         | 16 |  |  |  |
| 10  | DC a                  | nd AC              | parameters                     | 17 |  |  |  |
| 11  | Package information21 |                    |                                |    |  |  |  |
|     | 11.1                  | SO8N               | package information            | 21 |  |  |  |
|     | 11.2                  | UFDFF              | PN8 (DFN8) package information | 23 |  |  |  |
|     | 11.3                  | TSSOF              | P8 package information         | 25 |  |  |  |
| 12  | Part                  | numbe              | ring                           | 27 |  |  |  |
| Rev |                       |                    |                                |    |  |  |  |
|     |                       |                    |                                |    |  |  |  |
|     |                       |                    |                                |    |  |  |  |





### Contents

| List of tables  |    |
|-----------------|----|
| List of figures | 33 |



### **List of tables**

| Table 1.  | Memory size versus organization           | . 2 |
|-----------|-------------------------------------------|-----|
| Table 2.  | Signal names                              |     |
| Table 3.  | Instruction set for the M93C46            |     |
| Table 4.  | Instruction set for the M93C56 and M93C66 |     |
| Table 5.  | Instruction set for the M93C76 and M93C86 | . 8 |
| Table 6.  | Absolute maximum ratings                  | 16  |
| Table 7.  | Operating conditions M93Cx6-W             |     |
| Table 8.  | Operating conditions M93Cx6-R             | 17  |
| Table 9.  | Cycling performance                       | 17  |
| Table 10. | Memory cell data retention                | 17  |
| Table 11. | AC measurement conditions                 | 17  |
| Table 12. | Capacitance                               | 18  |
| Table 13. | DC characteristics (M93Cx6-W)             | 18  |
| Table 14. | DC characteristics (M93Cx6-R)             | 19  |
| Table 15. | AC characteristics (M93Cx6-W, M93Cx6-R)   | 19  |
| Table 16. | SO8N – Mechanical data                    | 22  |
| Table 17. | UFDFPN8 - Mechanical data                 | 24  |
| Table 18. | TSSOP8 – Mechanical data                  | 25  |
| Table 19. | Ordering information scheme               |     |
| Table 20. | Document revision history                 | 28  |



# **List of figures**

| Figure 1.  | Logic diagram                                   | . 2 |
|------------|-------------------------------------------------|-----|
| Figure 2.  | 8-pin package connections (top view)            | . 3 |
| Figure 3.  | Bus master and memory devices on the serial bus | . 4 |
| Figure 4.  | M93Cx6 ORG input connection                     | . 6 |
| Figure 5.  | READ, WRITE, WEN, WDS sequences                 | 10  |
| Figure 6.  | WRAL sequence                                   | 11  |
| Figure 7.  | ERASE, ERAL sequences                           | 12  |
| Figure 8.  | Write sequence with one clock glitch            | 14  |
| Figure 9.  | AC testing input output waveforms               | 18  |
| Figure 10. | Synchronous timing (Start and op-code input)    | 20  |
| Figure 11. | Synchronous timing (Read)                       | 20  |
| Figure 12. | Synchronous timing (Write)                      | 20  |
| Figure 13. | SO8N – Outline                                  | 21  |
| Figure 14. | SO8N - Recommended footprint                    | 22  |
| Figure 15. | UFDFPN8 - Outline                               | 23  |
| Figure 16. | UFDFPN8 - Recommended footprint                 | 24  |
| Figure 17. | TSSOP8 – Outline                                | 25  |
| Figure 18. | TSSOP8 – Recommended footprint                  | 26  |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics - All rights reserved

DS1077 - Rev 19 page 34/34