

# TwinDie<sup>TM</sup> RLDRAM 3

## MT44K64M18 - 2 Meg x 18 x 16 Banks x 2 Ranks MT44K32M36 - 2 Meg x 36 x 16 Banks

## **Features**

- Uses 576Mb Micron RLDRAM 3 die
- Organization
- 32 Meg x 18 x 2 ranks
- 32 Meg x 36 x 1 rank
- 16 banks per die
- Common I/O (CIO)
- 1.2V center-terminated push/pull I/O
- 2.5VV<sub>EXT</sub>, 1.35VV<sub>DD</sub>, 1.2VV<sub>DDQ</sub> I/O

#### Description

The 1Gb (TwinDie<sup>™</sup>) RLDRAM 3 uses Micron's 576Mb RLDRAM 3 die. Refer to Micron's 576Mb RLDRAM 3 data sheet for the specifications not included in this document. Specifications for base part number MT44K32M18 correlate to both TwinDie manufacturing part numbers MT44K64M18 and MT44K32M36.

#### Figure 1: 576Mb RLDRAM 3 Part Numbers

#### Options

### Marking

• 168-ball FBGA package - 1.25 ns and <sup>t</sup>RC<sub>min</sub> = 10 ns (RL3-1600) -125E - 1.25ns and <sup>t</sup>RC<sub>min</sub> = 12ns (RL3-1600) -125 Configuration - 64 Meg x 18 64M18 – 32 Meg x 36 32M36 Operating temperature - Commercial ( $T_C = 0^\circ$  to +95°C) None - Industrial ( $T_C = -40^{\circ}C$  to  $+95^{\circ}C$ ) IT Package - 168-ball FBGA **PKM** 168-ball FBGA (Pb-free) RCT

Example Part Number: MT44K32M36RCT-125 MT44K Configuration Package Speed Temp Configuration Temperature 64M18 64 Meg x 18 None Commercial 32 Meg x 36 32M36 IT Industrial Package Speed Grade РКМ -125E 168-ball FBGA <sup>t</sup>CK = 1.25ns (10ns <sup>t</sup>RC) RCT 168-ball FBGA (Pb-free) -125 <sup>t</sup>CK = 1.25ns (12ns <sup>t</sup>RC)

### **BGA Part Marking Decoder**

Due to space limitations, BGA-packaged components have an abbreviated part marking that is different from the part number. Micron's BGA Part Marking Decoder is available on Micron's Web site at www.micron.com.



### **General Description**

The 1Gb Micron<sup>®</sup> TwinDie RLDRAM<sup>®</sup> 3 is a high-speed memory device designed for high-bandwidth data storage—telecommunications, networking, cache applications, and so forth. Both the x18 and x36 configurations are composed of two 16-bank 576Mb RLDRAM 3 x18 devices. The TwinDie x18 RLDRAM 3 is a 2-rank device that shares address, control, and data signals between both die in the package. Separate CS# pins enable each of the ranks within the package. The TwinDie x36 RLDRAM 3 is a single-rank device that shares command, address, and control signals, but not the data bus.

The DDR I/O interface transfers two data bits per clock cycle at the I/O balls. Output data is referenced to the READ strobes.

Commands, addresses, and control signals are also registered at every positive edge of the differential input clock, while input data is registered at both positive and negative edges of the input data strobes.

Read and write accesses to the RL3 device are burst-oriented. The burst length (BL) is programmable to 2, 4, or 8 by a setting in the mode register.

The device is supplied with 1.35V for the core and 1.2V for the output drivers. The 2.5V supply is used for an internal supply.

Bank-scheduled refresh is supported, with the row address generated internally.

The 168-ball FBGA package is used to enable ultra-high-speed data transfer rates.

This data sheet provides a general description, package dimensions, and ballout as well as specifications that differ from the monolithic RLDRAM3 device. Refer to the Micron 576Mb RLDRAM 3 data sheet for complete information on power-up and initialization, command descriptions, and die operation.



## **Functional Block Diagrams**

#### Figure 2: 64 Meg x 18 Functional Block Diagram



Note: 1. Example for BL = 2; address bus width will be reduced with an increase in burst length.



#### Figure 3: 32 Meg x 36 Functional Block Diagram



Note: 1. Example for BL = 2; address bus width will be reduced with an increase in burst length.



## **Ball Assignments and Descriptions**

|   | 1                | 2                | 3                | 4                | 5                | 6                | 7                | 8                | 9                | 10               | 11               | 12               | 13               |
|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Α |                  | V <sub>ss</sub>  | V <sub>DD</sub>  | NC               | V <sub>DDQ</sub> | NC <sup>1</sup>  | V <sub>REF</sub> | DQ7              | V <sub>DDQ</sub> | DQ8              | V <sub>DD</sub>  | V <sub>ss</sub>  | RESET#           |
| В | V <sub>EXT</sub> | V <sub>ss</sub>  | NC               | V <sub>SSQ</sub> | NC               | $V_{DDQ}$        | DM0              | $V_{DDQ}$        | DQ5              | V <sub>SSQ</sub> | DQ6              | V <sub>ss</sub>  | V <sub>EXT</sub> |
| С | V <sub>DD</sub>  | NC               | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | NC               | DK0#             | DQ2              | V <sub>SSQ</sub> | DQ3              | $V_{DDQ}$        | DQ4              | V <sub>DD</sub>  |
| D | A11              | V <sub>SSQ</sub> | NC               | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | DK0              | V <sub>SSQ</sub> | QK0              | $V_{DDQ}$        | DQ0              | V <sub>SSQ</sub> | A13              |
| E | V <sub>SS</sub>  | A0               | V <sub>SSQ</sub> | NC               | $V_{DDQ}$        | NC               | MF <sup>2</sup>  | QK0#             | $V_{DDQ}$        | DQ1              | V <sub>SSQ</sub> | CS0#             | V <sub>SS</sub>  |
| F | A7               | CS1#             | $V_{DD}$         | A2               | A1               | WE#              | ZQ               | REF#             | A3               | A4               | V <sub>DD</sub>  | A5               | A9               |
| G | V <sub>SS</sub>  | A15              | A6               | V <sub>ss</sub>  | BA1              | V <sub>ss</sub>  | CK#              | V <sub>ss</sub>  | BA0              | V <sub>ss</sub>  | A8               | A18              | V <sub>SS</sub>  |
| Н | A19              | $V_{DD}$         | A14              | A16              | $V_{DD}$         | BA3              | СК               | BA2              | V <sub>DD</sub>  | A17              | A12              | $V_{DD}$         | A10              |
| J | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | NC               | $V_{DDQ}$        | NC               | V <sub>ss</sub>  | QK1#             | $V_{DDQ}$        | DQ9              | V <sub>SSQ</sub> | QVLD             | $V_{DDQ}$        |
| К | NC               | V <sub>SSQ</sub> | NC               | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | DK1              | V <sub>SSQ</sub> | QK1              | $V_{DDQ}$        | DQ10             | V <sub>SSQ</sub> | DQ11             |
| L | V <sub>DD</sub>  | NC               | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | NC               | DK1#             | DQ12             | V <sub>SSQ</sub> | DQ13             | $V_{DDQ}$        | DQ14             | V <sub>DD</sub>  |
| М | V <sub>EXT</sub> | V <sub>ss</sub>  | NC               | V <sub>SSQ</sub> | NC               | V <sub>DDQ</sub> | DM1              | V <sub>DDQ</sub> | DQ15             | V <sub>SSQ</sub> | DQ16             | V <sub>ss</sub>  | V <sub>EXT</sub> |
| N | V <sub>SS</sub>  | тск              | V <sub>DD</sub>  | TDO              | V <sub>DDQ</sub> | NC               | V <sub>REF</sub> | DQ17             | V <sub>DDQ</sub> | TDI              | V <sub>DD</sub>  | TMS              | V <sub>SS</sub>  |

#### Table 1: 64 Meg x 18 Ball Assignments – 168-Ball FBGA (Top View)

Notes: 1. NC balls for the x18 configuration are not connected to the DRAM die but do have parasitic capacitance associated with the package substrate. Balls may be connected to V<sub>SSO</sub>.

2. MF is assumed to be tied LOW for this ball assignment.

Table 2: 32 Meg x 36 Ball Assignments – 168-Ball FBGA (Top View)

|   | 1                | 2                                | 3                | 4                | 5                | 6                | 7                | 8                | 9                | 10               | 11               | 12               | 13               |
|---|------------------|----------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Α |                  | V <sub>SS</sub>                  | V <sub>DD</sub>  | DQ26             | $V_{DDQ}$        | DQ25             | V <sub>REF</sub> | DQ7              | $V_{DDQ}$        | DQ8              | $V_{DD}$         | V <sub>SS</sub>  | RESET#           |
| В | V <sub>EXT</sub> | V <sub>ss</sub>                  | DQ24             | V <sub>SSQ</sub> | DQ23             | $V_{DDQ}$        | DM0              | $V_{DDQ}$        | DQ5              | V <sub>SSQ</sub> | DQ6              | V <sub>SS</sub>  | V <sub>EXT</sub> |
| С | V <sub>DD</sub>  | DQ22                             | $V_{DDQ}$        | DQ21             | V <sub>SSQ</sub> | DQ20             | DK0#             | DQ2              | V <sub>SSQ</sub> | DQ3              | $V_{DDQ}$        | DQ4              | V <sub>DD</sub>  |
| D | A11              | V <sub>SSQ</sub>                 | DQ18             | $V_{DDQ}$        | QK2              | V <sub>SSQ</sub> | DK0              | V <sub>SSQ</sub> | QK0              | $V_{DDQ}$        | DQ0              | V <sub>SSQ</sub> | A13              |
| E | V <sub>SS</sub>  | A0                               | V <sub>SSQ</sub> | DQ19             | $V_{DDQ}$        | QK2#             | MF <sup>2</sup>  | QK0#             | $V_{DDQ}$        | DQ1              | V <sub>SSQ</sub> | CS#              | V <sub>SS</sub>  |
| F | A7               | NF <sub>(CS1)</sub> <sup>1</sup> | $V_{DD}$         | A2               | A1               | WE#              | ZQ               | REF#             | A3               | A4               | $V_{DD}$         | A5               | A9               |
| G | V <sub>SS</sub>  | A15                              | A6               | V <sub>ss</sub>  | BA1              | V <sub>SS</sub>  | CK#              | V <sub>SS</sub>  | BA0              | V <sub>ss</sub>  | A8               | A18              | V <sub>SS</sub>  |
| Н | A19              | V <sub>DD</sub>                  | A14              | A16              | $V_{DD}$         | BA3              | СК               | BA2              | $V_{DD}$         | A17              | A12              | V <sub>DD</sub>  | A10              |
| J | $V_{DDQ}$        | QVLD1                            | V <sub>SSQ</sub> | DQ27             | $V_{DDQ}$        | QK3#             | V <sub>ss</sub>  | QK1#             | $V_{DDQ}$        | DQ9              | V <sub>SSQ</sub> | QVLD0            | $V_{DDQ}$        |
| К | DQ29             | V <sub>SSQ</sub>                 | DQ28             | $V_{DDQ}$        | QK3              | V <sub>SSQ</sub> | DK1              | V <sub>SSQ</sub> | QK1              | $V_{DDQ}$        | DQ10             | V <sub>SSQ</sub> | DQ11             |
| L | V <sub>DD</sub>  | DQ32                             | V <sub>DDQ</sub> | DQ31             | V <sub>SSQ</sub> | DQ30             | DK1#             | DQ12             | V <sub>SSQ</sub> | DQ13             | V <sub>DDQ</sub> | DQ14             | V <sub>DD</sub>  |
| М | V <sub>EXT</sub> | V <sub>SS</sub>                  | DQ34             | V <sub>SSQ</sub> | DQ33             | V <sub>DDQ</sub> | DM1              | V <sub>DDQ</sub> | DQ15             | V <sub>SSQ</sub> | DQ16             | V <sub>SS</sub>  | V <sub>EXT</sub> |
| Ν | V <sub>SS</sub>  | тск                              | V <sub>DD</sub>  | TDO              | V <sub>DDQ</sub> | DQ35             | V <sub>REF</sub> | DQ17             | V <sub>DDQ</sub> | TDI              | V <sub>DD</sub>  | TMS              | V <sub>SS</sub>  |

Notes: 1. The location of the additional chip select (CS1) is required on the 1Gb RLDRAM 3 x18 DDP configuration. It is internally connected so it can mirror with the address signal, A5, when MF is asserted HIGH. It also has the parasitic characteristics of an address pin.

2. MF is assumed to be tied LOW for this ball assignment.



#### **Table 3: Ball Descriptions**

| Symbol    | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[19:0]   | Input  | <b>Address inputs:</b> A[19:0] define the row and column addresses for READ and WRITE operations.<br>During a MODE REGISTER SET, the address inputs define the register settings, along with BA[3:0]. They are sampled at the rising edge of CK.                                                                                                                                                                                                                                                  |
| BA[3:0]   | Input  | Bank address inputs: Select the internal bank to which a command is being applied.                                                                                                                                                                                                                                                                                                                                                                                                                |
| CK/CK#    | Input  | <b>Input clock:</b> CK and CK# are differential input clocks. Addresses and commands are latched on the rising edge of CK.                                                                                                                                                                                                                                                                                                                                                                        |
| CS[0:1]#  | Input  | <b>Chip select:</b> CS[0:1]# enables the command decoder when LOW and disables it when HIGH. The TwinDie x18 device uses CSO# and CS1# to enable and disable the command decoder of each rank. The TwinDie x36 device has only a single CS# pin whereby the command decoder of both die are enabled and disabled simultaneously. When the command decoder is disabled, new commands are ignored, but internal operations continue.                                                                |
| DQ[35:0]  | I/O    | <b>Data input:</b> The DQ signals form the 36-bit data bus. During READ commands, the data is referenced to both edges of QK. During WRITE commands, the data is sampled at both edges of DK.                                                                                                                                                                                                                                                                                                     |
| DKx, DKx# | Input  | <b>Input data clock:</b> DKx and DKx# are differential input data clocks. All input data is referenced to both edges of DKx. For the x36 device, DQ[8:0] and DQ[26:18] are referenced to DK0 and DK0#, and DQ[17:9] and DQ[35:27] are referenced to DK1 and DK1#. For the x18 device, DQ[8:0] are referenced to DK0 and DK0#, and DQ[17:9] are referenced to DK1 and DK1#. DKx and DKx# are free-running signals and must always be supplied to the device.                                       |
| DM[1:0]   | Input  | <b>Input data mask:</b> DM is the input mask signal for WRITE data. Input data is masked when DM is sampled HIGH. DM0 is used to mask the lower byte for the x18 device and DQ[8:0] and DQ[26:18] for the x36 device. DM1 is used to mask the upper byte for the x18 device and DQ[17:9] and DQ[35:27] for the x36 device. Tie DM[1:0] to V <sub>SS</sub> if not used.                                                                                                                            |
| ТСК       | Input  | <b>IEEE 1149.1 clock input:</b> This ball must be tied to V <sub>SS</sub> if the JTAG function is not used.                                                                                                                                                                                                                                                                                                                                                                                       |
| TMS, TDI  | Input  | <b>IEEE 1149.1 test inputs:</b> These balls may be left as no connects if the JTAG function is not used.                                                                                                                                                                                                                                                                                                                                                                                          |
| WE#, REF# | Input  | <b>Command inputs:</b> Sampled at the positive edge of CK, WE# and REF# (together with CS#) define the command to be executed.                                                                                                                                                                                                                                                                                                                                                                    |
| RESET#    | Input  | <b>Reset:</b> RESET# is an active LOW CMOS input referenced to V <sub>SS</sub> . RESET# assertion and deassertion are asynchronous. RESET# is a CMOS input defined with DC HIGH $\ge$ 0.8 x V <sub>DD</sub> and DC LOW $\le$ 0.2 x V <sub>DDQ</sub> .                                                                                                                                                                                                                                             |
| ZQ        | Input  | <b>External impedance:</b> This signal is used to tune the device's output impedance and ODT. RZQ needs to be $240\Omega$ , where RZQ is a resistor from this signal to ground.                                                                                                                                                                                                                                                                                                                   |
| QKx, QKx# | Output | <b>Output data clocks:</b> QK and QK# are opposite-polarity output data clocks. They are free-run-<br>ning signals and during READ commands are edge-aligned with the DQs. For the x36 device,<br>QK0, QK0# align with DQ[8:0]; QK1, QK1# align with DQ[17:9]; QK2, QK2# align with DQ[26:18];<br>and QK3, QK3# align with DQ[35:27]. For the x18 device, QK0, QK0# align with DQ[8:0]; QK1,<br>QK1# align with DQ[17:9].                                                                         |
| QVLDx     | Output | <b>Data valid:</b> The QVLD ball indicates that valid output data will be available on the subsequent rising clock edge. There is a single QVLD ball for the x18 device and two, QVLD0 and QVLD1, for the x36 device. QVLD0 aligns with DQ[17:0]; QVLD1 aligns with DQ[35:18].                                                                                                                                                                                                                    |
| MF        | Input  | <b>Mirror function:</b> The mirror function ball is a DC input used to create mirrored ballouts for simple dual-loaded clamshell mounting. If the ball is tied to V <sub>SS</sub> , the address and command balls are in their true layout. If the ball is tied to V <sub>DDQ</sub> , they are in the complement location. MF must be tied HIGH or LOW and cannot be left floating. MF is a CMOS input defined with DC HIGH $\ge$ 0.8 x V <sub>DD</sub> and DC LOW $\le$ 0.2 x V <sub>DDQ</sub> . |



#### **Table 3: Ball Descriptions (Continued)**

| Symbol           | Туре   | Description                                                                                               |
|------------------|--------|-----------------------------------------------------------------------------------------------------------|
| TDO              | Output | <b>IEEE 1149.1 test output:</b> JTAG output. This ball may be left as no connect if the JTAG function     |
|                  |        | is not used.                                                                                              |
| V <sub>DD</sub>  | Supply | Power supply: 1.35V nominal.                                                                              |
| V <sub>DDQ</sub> | Supply | DQ power supply: 1.2V nominal. Isolated on the device for improved noise immunity.                        |
| V <sub>EXT</sub> | Supply | Power supply: 2.5V nominal.                                                                               |
| V <sub>REF</sub> | Supply | Input reference voltage: V <sub>DDQ</sub> /2 nominal. Provides a reference voltage for the input buffers. |
| V <sub>SS</sub>  | Supply | Ground.                                                                                                   |
| V <sub>SSQ</sub> | Supply | DQ ground: Isolated on the device for improved noise immunity.                                            |
| NC               | -      | No connect: These balls are not connected to the DRAM.                                                    |



## **Package Dimensions**

#### Figure 4: 168-Ball FBGA



Note: 1. All dimensions are in millimeters.



## **Electrical Characteristics - I<sub>DD</sub> Specifications**

#### Table 4: IDD Operating Conditions and Maximum Limits

| Combined Symbol                              | Individual Die Status                                            | -125E | -125 | Units |
|----------------------------------------------|------------------------------------------------------------------|-------|------|-------|
| I <sub>CSB1</sub> (V <sub>DD</sub> ) x18     | $I_{CSB1} = I_{SB1} + I_{SB1}$                                   | 250   | 250  | mA    |
| I <sub>CSB1</sub> (V <sub>EXT</sub> ) x18    |                                                                  | 60    | 60   |       |
| I <sub>CSB1</sub> (V <sub>DD</sub> ) x36     | $I_{CSB1} = I_{SB1} + I_{SB1}$                                   | 250   | 250  |       |
| I <sub>CSB1</sub> (V <sub>EXT</sub> ) x36    |                                                                  | 60    | 60   |       |
| I <sub>CSB2</sub> (V <sub>DD</sub> ) x18     | $I_{CSB2} = I_{SB2} + I_{SB2}$                                   | 1450  | 1450 | mA    |
| I <sub>CSB2</sub> (V <sub>EXT</sub> ) x18    |                                                                  | 60    | 60   |       |
| I <sub>CSB2</sub> (V <sub>DD</sub> ) x36     | $I_{CSB2} = I_{SB2} + I_{SB2}$                                   | 1480  | 1480 |       |
| I <sub>CSB2</sub> (V <sub>EXT</sub> ) x36    |                                                                  | 60    | 60   |       |
| I <sub>CDD1</sub> (V <sub>DD</sub> ) x18     | $I_{CDD1} = I_{DD1} + I_{SB2}$                                   | 1665  | 1640 | mA    |
| I <sub>CDD1</sub> (V <sub>EXT</sub> ) x18    |                                                                  | 65    | 65   |       |
| I <sub>CDD1</sub> (V <sub>DD</sub> ) x36     | $I_{CDD1} = I_{DD1} + I_{DD1}$                                   | 1880  | 1830 |       |
| I <sub>CDD1</sub> (V <sub>EXT</sub> ) x36    |                                                                  | 70    | 70   |       |
| I <sub>CDD2</sub> (V <sub>DD</sub> ) x18     | $I_{CDD2} = I_{DD2} + I_{SB2}$                                   | 1695  | 1670 | mA    |
| I <sub>CDD2</sub> (V <sub>EXT</sub> ) x18    |                                                                  | 65    | 65   |       |
| I <sub>CDD2</sub> (V <sub>DD</sub> ) x36     | $I_{CDD2} = I_{DD2} + I_{DD2}$                                   | 1940  | 1890 |       |
| I <sub>CDD2</sub> (V <sub>EXT</sub> ) x36    |                                                                  | 70    | 70   |       |
| I <sub>CDD3</sub> (V <sub>DD</sub> ) x18     | $I_{CDD3} = I_{DD3} + I_{SB2}$                                   | 1755  | 1725 | mA    |
| I <sub>CDD3</sub> (V <sub>EXT</sub> ) x18    |                                                                  | 65    | 65   |       |
| I <sub>CDD3</sub> (V <sub>DD</sub> ) x36     | $I_{CDD3} = I_{DD3} + I_{DD3}$                                   | NA    | NA   |       |
| I <sub>CDD3</sub> (V <sub>EXT</sub> ) x36    |                                                                  | NA    | NA   |       |
| I <sub>CREF1</sub> (V <sub>DD</sub> ) x18    | $I_{CREF1} = I_{REF1} + I_{SB2}$                                 | 1955  | 1955 | mA    |
| I <sub>CREF1</sub> (V <sub>EXT</sub> ) x18   |                                                                  | 100   | 100  |       |
| I <sub>CREF1</sub> (V <sub>DD</sub> ) x36    | $I_{CREF1} = I_{REF1} + I_{REF1}$                                | 2460  | 2460 |       |
| I <sub>CREF1</sub> (V <sub>EXT</sub> ) x36   |                                                                  | 140   | 140  |       |
| I <sub>CREF2</sub> (V <sub>DD</sub> ) x18    | $I_{CREF2} = I_{REF2} + I_{SB2}$                                 | 1435  | 1435 | mA    |
| I <sub>CREF2</sub> (V <sub>EXT</sub> ) x18   |                                                                  | 60    | 60   |       |
| I <sub>CREF2</sub> (V <sub>DD</sub> ) x36    | $I_{CREF2} = I_{REF2} + I_{REF2}$                                | 1485  | 1485 |       |
| I <sub>CREF2</sub> (V <sub>EXT</sub> ) x36   |                                                                  | 60    | 60   |       |
| I <sub>CMBREF4</sub> (V <sub>DD</sub> ) x18  | $I_{CMBREF4} = I_{MBREF4} + I_{SB2}$                             | 2610  | 2370 | mA    |
| I <sub>CMBREF4</sub> (V <sub>EXT</sub> ) x18 |                                                                  | 135   | 135  |       |
| I <sub>CMBREF4</sub> (V <sub>DD</sub> ) x36  | I <sub>CMBREF4</sub> = I <sub>MBREF4</sub> + I <sub>MBREF4</sub> | 3770  | 3290 |       |
| I <sub>CMBREF4</sub> (V <sub>EXT</sub> ) x36 |                                                                  | 210   | 210  |       |
| I <sub>CDD2W</sub> (V <sub>DD</sub> ) x18    | $I_{CDD2W} = I_{DD2W} + I_{SB2}$                                 | 2390  | 2390 | mA    |
| I <sub>CDD2W</sub> (V <sub>EXT</sub> ) x18   |                                                                  | 100   | 100  |       |
| I <sub>CDD2W</sub> (V <sub>DD</sub> ) x36    | $I_{CDD2W} = I_{DD2W} + I_{DD2W}$                                | 3330  | 3330 |       |
| I <sub>CDD2W</sub> (V <sub>EXT</sub> ) x36   |                                                                  | 140   | 140  |       |

PDF: 09005aef84ebb323 1Gb\_TwinDie\_rldram3.pdf – Rev. B 03/13 EN



| Combined Symbol                            | Individual Die Status             | -125E | -125 | Units |
|--------------------------------------------|-----------------------------------|-------|------|-------|
| I <sub>CDD4W</sub> (V <sub>DD</sub> ) x18  | $I_{CDD4W} = I_{DD4W} + I_{SB2}$  | 2120  | 2120 | mA    |
| I <sub>CDD4W</sub> (V <sub>EXT</sub> ) x18 |                                   | 80    | 80   |       |
| I <sub>CDD4W</sub> (V <sub>DD</sub> ) x36  | $I_{CDD4W} = I_{DD4W} + I_{DD4W}$ | 2790  | 2790 |       |
| I <sub>CDD4W</sub> (V <sub>EXT</sub> ) x36 |                                   | 100   | 100  |       |
| I <sub>CDD8W</sub> (V <sub>DD</sub> ) x18  | $I_{CDD8W} = I_{DD8W} + I_{SB2}$  | 1915  | 1915 | mA    |
| I <sub>CDD8W</sub> (V <sub>EXT</sub> ) x18 |                                   | 70    | 70   |       |
| I <sub>CDD8W</sub> (V <sub>DD</sub> ) x36  | $I_{CDD8W} = I_{DD8W} + I_{DD8W}$ | NA    | NA   |       |
| I <sub>CDD8W</sub> (V <sub>EXT</sub> ) x36 |                                   | NA    | NA   |       |
| I <sub>CDBWR</sub> (V <sub>DD</sub> ) x18  | $I_{CDBWR} = I_{DBWR} + I_{SB2}$  | 2610  | 2610 | mA    |
| I <sub>CDBWR</sub> (V <sub>EXT</sub> ) x18 |                                   | 100   | 100  |       |
| I <sub>CDBWR</sub> (V <sub>DD</sub> ) x36  | $I_{CDBWR} = I_{DBWR} + I_{DBWR}$ | 3770  | 3770 |       |
| I <sub>CDBWR</sub> (V <sub>EXT</sub> ) x36 |                                   | 140   | 140  |       |
| I <sub>CQBWR</sub> (V <sub>DD</sub> ) x18  | $I_{CQBWR} = I_{QBWR} + I_{SB2}$  | 3250  | 3250 | mA    |
| I <sub>CQBWR</sub> (V <sub>EXT</sub> ) x18 |                                   | 130   | 130  |       |
| I <sub>CQBWR</sub> (V <sub>DD</sub> ) x36  | $I_{CQBWR} = I_{QBWR} + I_{QBWR}$ | 5050  | 5050 |       |
| I <sub>CQBWR</sub> (V <sub>EXT</sub> ) x36 |                                   | 200   | 200  |       |
| I <sub>CDD2R</sub> (V <sub>DD</sub> ) x18  | $I_{CDD2R} = I_{DDR2} + I_{SB2}$  | 2510  | 2510 | mA    |
| I <sub>CDD2R</sub> (V <sub>EXT</sub> ) x18 |                                   | 100   | 100  |       |
| I <sub>CDD2R</sub> (V <sub>DD</sub> ) x36  | $I_{CDD2R} = I_{DD2R} + I_{DD2R}$ | 3570  | 3570 |       |
| I <sub>CDD2R</sub> (V <sub>EXT</sub> ) x36 |                                   | 140   | 140  |       |
| I <sub>CDD4R</sub> (V <sub>DD</sub> ) x18  | $I_{CDD4R} = I_{DDR4} + I_{SB2}$  | 2125  | 2125 | mA    |
| I <sub>CDD4R</sub> (V <sub>EXT</sub> ) x18 |                                   | 80    | 80   |       |
| I <sub>CDD4R</sub> (V <sub>DD</sub> ) x36  | $I_{CDD4R} = I_{DD4R} + I_{DD4R}$ | 2800  | 2800 |       |
| I <sub>CDD4R</sub> (V <sub>EXT</sub> ) x36 |                                   | 100   | 100  |       |
| I <sub>CDD8R</sub> (V <sub>DD</sub> ) x18  | $I_{CDD8R} = I_{DDR8} + I_{SB2}$  | 1900  | 1900 | mA    |
| I <sub>CDD8R</sub> (V <sub>EXT</sub> ) x18 |                                   | 70    | 70   |       |
| I <sub>CDD8R</sub> (V <sub>DD</sub> ) x36  | $I_{CDD8R} = I_{DD8R} + I_{DD8R}$ | NA    | NA   |       |
| I <sub>CDD8R</sub> (V <sub>EXT</sub> ) x36 |                                   | NA    | NA   |       |

#### Table 4: I<sub>DD</sub> Operating Conditions and Maximum Limits (Continued)

Note: 1. I<sub>CDD</sub> values reflect the combined current of both individual die. I<sub>DDx</sub> and I<sub>SBx</sub> represent individual die values.



## **Electrical Specifications – Absolute Ratings and I/O Capacitance**

#### **Absolute Maximum Ratings**

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability.

#### **Table 5: Absolute Maximum Ratings**

| Symbol                            | Parameter                                                      | Min  | Max   | Units |
|-----------------------------------|----------------------------------------------------------------|------|-------|-------|
| V <sub>DD</sub>                   | $V_{DD}$ supply voltage relative to $V_{SS}$                   | -0.4 | 1.975 | V     |
| V <sub>DDQ</sub>                  | Voltage on V <sub>DDQ</sub> supply relative to V <sub>SS</sub> | -0.4 | 1.66  | V     |
| V <sub>IN</sub> ,V <sub>OUT</sub> | Voltage on any ball relative to V <sub>SS</sub>                | -0.4 | 1.66  | V     |
| V <sub>EXT</sub>                  | Voltage on V <sub>EXT</sub> supply relative to V <sub>SS</sub> | -0.4 | 2.8   | V     |

#### **Input/Output Capacitance**

#### Table 6: Input/Output Capacitance

Notes 1 and 2 apply to entire table

|                             |                          | x18 DDP - 1600 |      | x36 DD |       |       |       |
|-----------------------------|--------------------------|----------------|------|--------|-------|-------|-------|
| Capacitance Parameters      | Symbol                   | Min            | Мах  | Min    | Мах   | Units | Notes |
| CK/CK#                      | С <sub>ск</sub>          | 4.25           | 5.5  | 4.25   | 5.5   | pF    |       |
| ΔC: CK to CK#               | C <sub>DCK</sub>         | 0              | 0.15 | 0      | 0.15  | pF    |       |
| Single-ended I/O: DQ        | C <sub>IO</sub>          | 5.25           | 7.0  | 3.0    | 4.5   | pF    |       |
| Single-ended I/O: DM        | C <sub>IO</sub>          | 5.25           | 7.0  | 5.25   | 7.0   | pF    |       |
| Input strobe: DK/DK#        | C <sub>IO</sub>          | 5.25           | 7.0  | 5.25   | 7.0   | pF    |       |
| Output strobe: QK/QK#, QVLD | C <sub>IO</sub>          | 5.25           | 7.0  | 3.0    | 4.5   | pF    |       |
| ΔC: DK to DK#               | C <sub>DDK</sub>         | 0              | 0.15 | 0      | 0.15  | pF    |       |
| ΔC: QK to QK#               | C <sub>DQK</sub>         | 0              | 0.15 | 0      | 0.15  | pF    |       |
| ΔC: DQ to QK                | C <sub>DIO</sub>         | -0.5           | 0.3  | -0.5   | 0.3   | pF    | 3     |
| ΔC: DQ to DK                | C <sub>DIO</sub>         | -0.5           | 0.3  | -3.6   | -3.05 | pF    | 3     |
| Inputs (CMD, ADDR)          | CI                       | 4.25           | 6.0  | 4.25   | 6.0   | pF    | 4     |
| ΔC: CMD_ADDR to CK          | C <sub>DI_CMD_ADDR</sub> | -0.5           | 0.8  | -0.5   | 0.8   | pF    | 5     |
| JTAG balls                  | C <sub>JTAG</sub>        | 2.9            | 4.9  | 2.9    | 4.9   | pF    | 6     |
| RESET#, MF balls            | CI                       | -              | 5.5  | -      | 5.5   | pF    |       |

Notes: 1.  $+1.28V \le V_{DD} \le +1.42V$ ,  $+1.14V \le V_{DDQ} \le 1.26V$ ,  $+2.38V \le V_{EXT} \le +2.63V$ ,  $V_{REF} = V_{SS}$ , f = 100 MHz,  $T_C = 25^{\circ}C$ ,  $V_{OUT(DC)} = 0.5 \times V_{DDQ}$ ,  $V_{OUT}$  (peak-to-peak) = 0.1V.

- 2. Capacitance is not tested on the ZQ ball.
- 3.  $C_{DIO} = C_{IO(DQ)} 0.5 \times (C_{IO} [QK/DK] + C_{IO} [QK#/DK#]).$
- 4. Includes CS#, REF#, WE#, A[19:0], and BA[3:0].
- 5.  $C_{DI\_CMD\_ADDR} = C_I (CMD\_ADDR) 0.5 \times (C_{CK} [CK] + C_{CK} [CK#]).$
- 6. JTAG balls are tested at 50 MHz.



## **ODT Characteristics**

#### **ODT Resistors**

The following tables provide an overview of the ODT DC electrical characteristics. Note that  $10\Omega$  is added to account for the RDL needed to stack the die. The  $10\Omega$  is constant across  $V_{OUT}$ . The  $10\Omega$  RDL addition is an advance estimate and will need characterization data for more accurate values. The values provided are not specification requirements; however, they can be used as design guidelines to indicate what  $R_{TT}$  is targeted to provide:

- $R_{TT}$  of 130  $\Omega$  is made up of  $R_{TT120(PD240)}$  and  $R_{TT120(PU240)}$  plus 10  $\Omega$  from RDL needed to stack die.
- $R_{TT}$  of  $125\Omega$  is made up of  $R_{TT120(PD240)}$  plus  $10\Omega$  from RDL needed to stack die and  $R_{TT120(PU240)}$  plus  $10\Omega$  from RDL needed to stack die.
- $R_{TT}$  of  $70\Omega$  is made up of  $R_{TT60(PD120)}$  and  $R_{TT60(PU120)}$  plus 10 $\Omega$  from RDL needed to stack die.
- $R_{TT}$  of  $65\Omega$  is made up of  $R_{TT60(PD120)}$  plus  $10\Omega$  from RDL needed to stack die and  $R_{TT60(PU120)}$  plus  $10\Omega$  from RDL needed to stack die.
- $R_{TT}$  of 50  $\!\Omega$  is made up of  $R_{TT40(PD80)}$  and  $R_{TT40(PU80)}$  and 10  $\!\Omega$  from RDL needed to stack die.

| Selected<br>Termination | Configuration | Effective DQ<br>Termination | Effective DM<br>Termination | Effective DK<br>Termination | Units |
|-------------------------|---------------|-----------------------------|-----------------------------|-----------------------------|-------|
| 40                      | x18           | Reserved                    | Reserved                    | Reserved                    | Ω     |
|                         | x36           | 50                          | 65                          | 65                          | Ω     |
| 60                      | x18           | 70                          | 70                          | 65                          | Ω     |
|                         | x36           | 70                          | 65                          | 65                          | Ω     |
| 120                     | x18           | 130                         | 130                         | 125                         | Ω     |
|                         | x36           | 130                         | 125                         | 125                         | Ω     |

#### Table 7: R<sub>TT</sub> Effective Impedances

#### Table 8: R<sub>TT</sub> Effective Impedance Ranges

| R <sub>TT</sub> | Resistor                  | V <sub>OUT</sub>                           | Min | Nom | Max | Units |
|-----------------|---------------------------|--------------------------------------------|-----|-----|-----|-------|
| 130Ω            | R <sub>TT120(PD240)</sub> | 0.2 x V <sub>DDQ</sub>                     | 164 | 260 | 284 | Ω     |
|                 |                           | 0.5 x V <sub>DDQ</sub>                     | 236 | 260 | 284 | Ω     |
|                 |                           | 0.8 x V <sub>DDQ</sub>                     | 236 | 260 | 356 | Ω     |
|                 | R <sub>TT120(PU240)</sub> | 0.2 x V <sub>DDQ</sub>                     | 236 | 260 | 356 | Ω     |
|                 |                           | 0.5 x V <sub>DDQ</sub>                     | 236 | 260 | 284 | Ω     |
|                 |                           | 0.8 x V <sub>DDQ</sub>                     | 164 | 260 | 284 | Ω     |
| 13              | Ω                         | V <sub>IL(AC)</sub> to V <sub>IH(AC)</sub> | 118 | 130 | 202 | Ω     |

PDF: 09005aef84ebb323 1Gb\_TwinDie\_rldram3.pdf – Rev. B 03/13 EN



#### Table 8: R<sub>TT</sub> Effective Impedance Ranges (Continued)

| R <sub>TT</sub> | Resistor                  | V <sub>OUT</sub>             | Min | Nom | Мах | Units |
|-----------------|---------------------------|------------------------------|-----|-----|-----|-------|
| 125Ω            | R <sub>TT120(PD240)</sub> | $0.2 \times V_{DDQ}$         | 154 | 250 | 274 | Ω     |
|                 |                           | $0.5 \times V_{DDQ}$         | 226 | 250 | 274 | Ω     |
|                 |                           | $0.8 \times V_{DDQ}$         | 226 | 250 | 346 | Ω     |
|                 | R <sub>TT120(PU240)</sub> | $0.2 \times V_{DDQ}$         | 226 | 250 | 346 | Ω     |
|                 |                           | $0.5 \times V_{DDQ}$         | 226 | 250 | 274 | Ω     |
|                 |                           | $0.8 \times V_{DDQ}$         | 154 | 250 | 274 | Ω     |
| 12              | 5Ω                        | $V_{IL(AC)}$ to $V_{IH(AC)}$ | 113 | 125 | 197 | Ω     |
| 70Ω             | R <sub>TT60(PD120)</sub>  | 0.2 x V <sub>DDQ</sub>       | 92  | 140 | 152 | Ω     |
|                 |                           | 0.5 x V <sub>DDQ</sub>       | 128 | 140 | 152 | Ω     |
|                 |                           | $0.8 \times V_{DDQ}$         | 128 | 140 | 188 | Ω     |
|                 | R <sub>TT60(PU120)</sub>  | 0.2 x V <sub>DDQ</sub>       | 128 | 140 | 188 | Ω     |
|                 |                           | 0.5 x V <sub>DDQ</sub>       | 128 | 140 | 152 | Ω     |
|                 |                           | 0.8 x V <sub>DDQ</sub>       | 92  | 140 | 152 | Ω     |
| 70              | Ω                         | $V_{IL(AC)}$ to $V_{IH(AC)}$ | 64  | 70  | 106 | Ω     |
| 65Ω             | R <sub>TT60(PD120)</sub>  | 0.2 x V <sub>DDQ</sub>       | 82  | 130 | 142 | Ω     |
|                 |                           | 0.5 x V <sub>DDQ</sub>       | 118 | 130 | 142 | Ω     |
|                 |                           | $0.8 \times V_{DDQ}$         | 118 | 130 | 178 | Ω     |
|                 | R <sub>TT60(PU120)</sub>  | 0.2 x V <sub>DDQ</sub>       | 118 | 130 | 178 | Ω     |
|                 |                           | 0.5 x V <sub>DDQ</sub>       | 118 | 130 | 142 | Ω     |
|                 |                           | $0.8 \times V_{DDQ}$         | 82  | 130 | 142 | Ω     |
| 65              | 5Ω                        | $V_{IL(AC)}$ to $V_{IH(AC)}$ | 59  | 65  | 101 | Ω     |
| 50Ω             | R <sub>TT40(PD80)</sub>   | 0.2 x V <sub>DDQ</sub>       | 68  | 100 | 108 | Ω     |
|                 |                           | 0.5 x V <sub>DDQ</sub>       | 92  | 100 | 108 | Ω     |
|                 |                           | 0.8 x V <sub>DDQ</sub>       | 92  | 100 | 132 | Ω     |
|                 | R <sub>TT40(PU80)</sub>   | 0.2 x V <sub>DDQ</sub>       | 92  | 100 | 132 | Ω     |
|                 |                           | $0.5 \times V_{DDQ}$         | 92  | 100 | 108 | Ω     |
|                 |                           | 0.8 x V <sub>DDQ</sub>       | 68  | 100 | 108 | Ω     |
| 50              | Ω                         | $V_{IL(AC)}$ to $V_{IH(AC)}$ | 46  | 50  | 74  | Ω     |



#### **ODT Sensitivity**

If either temperature or voltage changes after I/O calibration, then the tolerance limits listed in Table 8 (page 12) can be expected to widen according to Table 9 (page 14) and Table 10 (page 14).

#### **Table 9: ODT Sensitivity Definition**

| Symbol          | Min                                                          | Мах                                                              | Units       |
|-----------------|--------------------------------------------------------------|------------------------------------------------------------------|-------------|
| R <sub>TT</sub> | 0.9 - dR <sub>TT</sub> dT ×  DT  - dR <sub>TT</sub> dV ×  DV | 1.6 + dR <sub>TT</sub> dT ×  DT  + dR <sub>TT</sub> dV ×  <br>DV | RZQ/(2,4,6) |

Note: 1.  $DT = T - T(@ calibration), DV = V_{DDQ} - V_{DDQ}(@ calibration) or V_{DD} - V_{DD}(@ calibration).$ 

#### Table 10: ODT Temperature and Voltage Sensitivity

| Change              | Min | Мах  | Units |
|---------------------|-----|------|-------|
| dR <sub>TT</sub> dT | 0   | 1.5  | %/°C  |
| dR <sub>TT</sub> dV | 0   | 0.15 | %/mV  |



### **Output Driver Impedance**

The output driver impedance is selected by MR1[1:0] during initialization. The selected value is able to maintain the tight tolerances specified if proper ZQ calibration is performed.

Output specifications refer to the default output driver unless specifically stated otherwise. A functional representation of the output buffer is shown below. The output driver impedance  $R_{ON}$  is defined by the value of the external reference resistor RZQ plus 10 $\Omega$  RDL resistance from stacking the die. The 10 $\Omega$  RDL addition is an advance estimate and will need characterization data for more accurate values.

• R<sub>ON,x</sub> = RZQ/y + 10 $\Omega$  (with RZQ = 240 $\Omega$  ±1%; x = 34.3 $\Omega$  or 48 $\Omega$  with y = 7 or 5, respectively)

The individual pull-up and pull-down resistors  $(R_{\rm ON(PU)} \text{ and } R_{\rm ON(PD)})$  are defined as follows:

- $R_{ON(PU)} = (V_{DDQ} V_{OUT}) / |I_{OUT}|$ , when  $R_{ON(PD)}$  is turned off
- $R_{ON(PD)} = (V_{OUT}) / |I_{OUT}|$ , when  $R_{ON(PU)}$  is turned off

#### **Figure 5: Output Driver**

Chip in drive mode





| R               | ON                             | Min  | Nom          | Max  | Units |  |
|-----------------|--------------------------------|------|--------------|------|-------|--|
| RZQ/7 = (2409   | $\Omega \pm 1\%)/7 + 10\Omega$ | 43.9 | 44.3         | 44.6 | Ω     |  |
| RZQ/5 = (2409   | $\Omega \pm 1\%)/5 + 10\Omega$ | 57.5 | 57.5 58 58.5 |      |       |  |
| Driver          | Driver V <sub>OUT</sub>        |      | Nom          | Мах  | Units |  |
| 44.3Ω pull-down | $0.2 \times V_{DDQ}$           | 30.6 | 44.3         | 47.7 | Ω     |  |
|                 | $0.5 \times V_{DDQ}$           | 40.9 | 44.3         | 47.7 | Ω     |  |
|                 | $0.8 \times V_{DDQ}$           | 40.9 | 44.3         | 58.0 | Ω     |  |
| 44.3Ω pull-up   | 0.2 × V <sub>DDQ</sub>         | 40.9 | 44.3         | 58.0 | Ω     |  |
|                 | 0.5 × V <sub>DDQ</sub>         | 40.9 | 44.3         | 47.7 | Ω     |  |
|                 | 0.8 × V <sub>DDQ</sub>         | 30.6 | 44.3         | 47.7 | Ω     |  |
| 58Ω pull-down   | 0.2 × V <sub>DDQ</sub>         | 38.8 | 58           | 62.8 | Ω     |  |
|                 | 0.5 × V <sub>DDQ</sub>         | 53.2 | 58           | 62.8 | Ω     |  |
|                 | 0.8 × V <sub>DDQ</sub>         | 53.2 | 58           | 77.2 | Ω     |  |
| 58Ω pull-up     | 0.2 × V <sub>DDQ</sub>         | 53.2 | 58           | 77.2 | Ω     |  |
|                 | $0.5 \times V_{DDQ}$           | 53.2 | 58           | 62.8 | Ω     |  |
|                 | $0.8 \times V_{DDQ}$           | 38.8 | 58           | 62.8 | Ω     |  |

#### Table 11: Driver Pull-Up and Pull-Down Impedance Calculations



#### **Output Driver Sensitivity**

If either the temperature or the voltage changes after ZQ calibration, then the tolerance limits listed in Table 11 (page 16) can be expected to widen according to Table 12 (page 17) and Table 13 (page 17).

#### **Table 12: Output Driver Sensitivity Definition**

| Symbol                                       | Min                                                         | Мах                                                         | Units         |
|----------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|---------------|
| $R_{ON(PD)} @ 0.2 x V_{DDQ}$                 | 0.6 - dR <sub>ON</sub> dTH x DT - dR <sub>ON</sub> dVH x DV | 1.1 + dR <sub>ON</sub> dTH x DT + dR <sub>ON</sub> dVH x DV | RZQ/(7,5)+10Ω |
| R <sub>ON(PD)</sub> @ 0.5 x V <sub>DDQ</sub> | 0.9 - $dR_{ON}dTM \times DT$ - $dR_{ON}dVM \times DV$       | 1.1 + dR <sub>ON</sub> dTM x DT + dR <sub>ON</sub> dVM x DV | RZQ/(7,5)+10Ω |
| R <sub>ON(PD)</sub> @ 0.8 x V <sub>DDQ</sub> | 0.9 - dR <sub>ON</sub> dTL x DT - dR <sub>ON</sub> dVL x DV | 1.4 + dR <sub>ON</sub> dTL x DT + dR <sub>ON</sub> dVL x D  | RZQ/(7,5)+10Ω |
| R <sub>ON(PU)</sub> @ 0.2 x V <sub>DDQ</sub> | 0.9 - dR <sub>ON</sub> dTH x DT - dR <sub>ON</sub> dVH x DV | 1.4 + dR <sub>ON</sub> dTH x DT + dR <sub>ON</sub> dVH x DV | RZQ/(7,5)+10Ω |
| R <sub>ON(PU)</sub> @ 0.5 x V <sub>DDQ</sub> | 0.9 - $dR_{ON}dTM \times DT$ - $dR_{ON}dVM \times DV$       | 1.1 + dR <sub>ON</sub> dTM x DT + dR <sub>ON</sub> dVM x DV | RZQ/(7,5)+10Ω |
| $R_{ON(PU)} @ 0.8 x V_{DDQ}$                 | 0.6 - dR <sub>ON</sub> dTL x DT - dR <sub>ON</sub> dVL x DV | 1.1 + dR <sub>ON</sub> dTL x DT + dR <sub>ON</sub> dVL x DV | RZQ/(7,5)+10Ω |

Note: 1.  $DT = T - T(@ calibration), DV = V_{DDQ} - V_{DDQ}(@ calibration) or V_{DD} - V_{DD}(@ calibration).$ 

#### Table 13: Output Driver Voltage and Temperature Sensitivity

| Change               | Min | Max  | Unit |
|----------------------|-----|------|------|
| dR <sub>ON</sub> dTM | 0   | 1.5  | %/°C |
| dR <sub>ON</sub> dVM | 0   | 0.15 | %/mV |
| dR <sub>ON</sub> dTL | 0   | 1.5  | %/°C |
| dR <sub>ON</sub> dVL | 0   | 0.15 | %/mV |
| dR <sub>ON</sub> dTH | 0   | 1.5  | %/°C |
| dR <sub>ON</sub> dVH | 0   | 0.15 | %/mV |



## **Output Characteristics and Operating Conditions**

#### **Table 14: Single-Ended Output Driver Characteristics**

Note 1–4 apply to entire table

| Parameter/Condition                                                     | Symbol            |     | Min | Мах | Units |
|-------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|
| Output slew rate: Single-ended; For rising and falling                  | SRQ <sub>SE</sub> | x18 | TBD | TBD | V/ns  |
| edges, measures between $V_{OL(AC)} = V_{REF} - 0.1 \times V_{DDQ}$ and |                   | x36 | 2.5 | 6   | V/ns  |
| $V_{OH(AC)} = V_{REF} + 0.1 \times V_{DDQ}$                             |                   |     |     |     |       |

Notes: 1. All voltages are referenced to V<sub>SS</sub>.

- 2. RZQ is  $240\Omega$  (±1%) and is applicable after proper ZQ calibration has been performed at a stable temperature and voltage.
- 3. The 6 V/ns maximum is applicable for a single DQ signal when it is switching either from HIGH to LOW or LOW to HIGH, while the remaining DQ signals in the same byte lane are all either static or switching to the opposite direction. For all other DQ signal-switching combinations, the maximum limit of 6 V/ns is reduced to 5 V/ns.
- 4. These slew rate specifications are defined for a 1.875ns <sup>t</sup>CK.

#### Table 15: Differential Output Driver Characteristics

#### Notes 1–3 apply to entire table

| Parameter/Condition                                                                                                 | Symbol              | _   | Min | Мах | Units |
|---------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|-----|-------|
| Output slew rate: Differential; For rising and                                                                      | SRQ <sub>diff</sub> | x18 | TBD | TBD | V/ns  |
| falling edges, measures between $V_{OL,diff(AC)} = -0.2 \times V_{DDQ}$ and $V_{OH,diff(AC)} = +0.2 \times V_{DDQ}$ |                     | x36 | 5   | 12  | V/ns  |

Notes: 1. All voltages are referenced to V<sub>SS</sub>.

- 2. RZQ is 240 $\Omega$  (±1%) and is applicable after proper ZQ calibration has been performed at a stable temperature and voltage.
- 3. These slew rate specifications are defined for a 1.875ns <sup>t</sup>CK.



## **Timing Adjustments**

#### **Table 16: DDP Timing adjustments**

|                                                                                              |                               |                                           |           | RL3-                      | 1600                     |                      |       |
|----------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------------|-----------|---------------------------|--------------------------|----------------------|-------|
| Parameter                                                                                    |                               | Symb                                      | ol        | Min                       | Max                      | Units                | Notes |
|                                                                                              |                               | DQ In                                     | put Timin | g                         |                          |                      |       |
| Data setup time to DK,<br>DK#                                                                | Base<br>(specification)       | <sup>t</sup> DS(AC150)                    |           | 60                        | _                        | ps                   | 1, 2  |
|                                                                                              | V <sub>REF</sub><br>@ 1 V/ns  |                                           |           | 210                       | _                        | ps                   | 2, 3  |
| Data hold time from DK,<br>DK#                                                               | Base<br>(specification)       | <sup>t</sup> DH(DC100)                    |           | 95                        | _                        | ps                   | 1, 2  |
|                                                                                              | V <sub>REF</sub><br>@ 1 V/ns  |                                           |           | 195                       | _                        | ps                   |       |
|                                                                                              |                               | DQ Out                                    | tput Timi | ng                        |                          |                      |       |
| QK, QK# edge to output dat                                                                   | <sup>t</sup> QKQ <sub>x</sub> | x18                                       | _         | TBD                       | ps                       |                      |       |
| byte group                                                                                   |                               | x36                                       | _         | 100                       |                          |                      |       |
| QK, QK# edge to any output data edge<br>within specific data-word grouping (for x36<br>only) |                               | <sup>t</sup> QKQ02,<br><sup>t</sup> QKQ13 |           | _                         | Not Applicable           | ps                   |       |
| DQ output hold time from Q                                                                   | QK, QK#                       | <sup>t</sup> QH                           | x18       | TBD                       | _                        | <sup>t</sup> CK(avg) | 4     |
|                                                                                              |                               |                                           | x36       | 0.38                      | _                        |                      |       |
|                                                                                              | In                            | put and Out                               | put Strol | pe Timing                 |                          |                      |       |
| QK (rising), QK# (falling) ed                                                                | ge to CK (rising),            | <sup>t</sup> CKQK                         | x18       | TBD                       | TBD                      | ps                   | 6     |
| CK# (falling) edge                                                                           |                               |                                           | x36       | –160 - 5% <sup>t</sup> CK | 160 + 5% <sup>t</sup> CK |                      |       |
| QK (falling), QK# (rising) ed                                                                | ge to QVLD                    | <sup>t</sup> QKVLD                        | x18       | _                         | TBD                      | ps                   | 5     |
| edge                                                                                         |                               |                                           | x36       | _                         | 150                      |                      |       |
|                                                                                              |                               | Calibra                                   | tion Timi | ng                        |                          |                      |       |
| ZQCL: Long calibration time                                                                  |                               | <sup>t</sup> ZQinit                       | x18       | 512                       | _                        | СК                   |       |
|                                                                                              |                               |                                           | x36       | 1024                      | _                        | СК                   |       |
|                                                                                              |                               | <sup>t</sup> ZQoper                       | x18       | 256                       | _                        | СК                   |       |
|                                                                                              |                               |                                           | x36       | 512                       | _                        | СК                   |       |
| ZQCS: Short calibration time                                                                 |                               | <sup>t</sup> ZQcs                         | x18       | 64                        | -                        | СК                   |       |
|                                                                                              |                               |                                           | x36       | 128                       | _                        | СК                   |       |

Notes: 1. <sup>t</sup>DS(base) and <sup>t</sup>DH(base) values are for a single-ended 1 V/ns DQ slew rate and 2 V/ns differential DK, DK# slew rate.

- 2. These parameters are measured from a data signal (DM, DQ0, DQ1, and so forth) transition edge to its respective data strobe signal (DK, DK#) crossing.
- 3. The setup and hold times are listed converting the base specification values (to which derating tables apply) to V<sub>REF</sub> when the slew rate is 1 V/ns. These values, with a slew rate of 1 V/ns, are for reference only.
- 4. When the device is operated with input clock jitter, this parameter needs to be derated by the actual <sup>t</sup>JIT(per) (the larger of <sup>t</sup>JIT(per), MIN or <sup>t</sup>JIT(per), MAX of the input clock; output deratings are relative to the SDRAM input clock).



- 5. For the x36 device, this specification references the skew between the falling edge of QK0 and QK1 to QVLD0 and the falling edge of QK2 and QK3 to QVLD1.
- 6. The DRAM output timing is aligned to the nominal or average clock. The following output parameters must be derated by the actual jitter error when input clock jitter is present, even when within specification. This results in each parameter's becoming larger. The following parameters are required to be derated by subtracting <sup>t</sup>ERR(10per), MAX: <sup>t</sup>CKQK(MIN), and <sup>t</sup>LZ(MIN). The following parameters are required to be derated by subtracting <sup>t</sup>ERR(10per), MIN: <sup>t</sup>CKQK(MAX), <sup>t</sup>HZ(MAX), and <sup>t</sup>LZ(MAX).

## **Thermal Impedance Characteristics**

#### **Table 17: Thermal Impedance**

| Package | Substrate | θ JA (°C/W)<br>Airflow = 0 m/s | θ JA (°C/W)<br>Airflow = 1 m/s | θ JA (°C/W)<br>Airflow = 2 m/s | θ JB (°C/W) | θ JC (°C/W) |
|---------|-----------|--------------------------------|--------------------------------|--------------------------------|-------------|-------------|
| FBGA    | 2-layer   | 41.3                           | 29.8                           | 26.2                           | NA          | 2.0         |
|         | 4-layer   | 24.0                           | 18.8                           | 17.3                           | 7.6         |             |

Note: 1. Thermal impedance data is based on a number of samples from multiple lots and should be viewed as a typical number.



## Commands

The following table provides descriptions of the valid commands of the RLDRAM 3 device. All command and address inputs must meet setup and hold times with respect to the rising edge of CK.

#### **Table 18: Command Descriptions**

| Command | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NOP     | The NOP command prevents new commands from being executed by the DRAM.<br>Operations already in progress are not affected by NOP commands. Output values depend on com-<br>mand history.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MRS     | Mode registers MR0, MR1, and MR2 are used to define various modes of programmable operations of the DRAM. A mode register is programmed via the MODE REGISTER SET (MRS) command during initialization and retains the stored information until it is reprogrammed, RESET# goes LOW, or until the device loses power. The MRS command can be issued only when all banks are idle, and no bursts are in progress.                                                                                                                                                                                                                                                                                                                       |
| READ    | The READ command is used to initiate a burst read access to a bank. The BA[3:0] inputs select a bank, and the address provided on inputs A[19:0] select a specific location within a bank.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| WRITE   | The WRITE command is used to initiate a burst write access to a bank (or banks). MRS bits MR2[4:3] select a single-, dual-, or quad-bank WRITE protocol. The BA[x:0] inputs select the bank(s) (x = 3, 2, or 1 for a single-, dual-, or quad-bank WRITE, respectively). The address provided on inputs A[19:0] selects a specific location within the bank. Input data appearing on the DQ is written to the memory array subject to the DM input logic level appearing coincident with the data. If the DM signal is registered LOW, the corresponding data will be written to memory. If the DM signal is registered HIGH, the corresponding data inputs will be ignored (that is, this part of the data word will not be written). |
| AREF    | The AREF command is used during normal operation of the RLDRAM 3 to refresh the memory con-<br>tent of a bank. There are two methods by which the RLDRAM 3 can be refreshed, both of which are<br>selected within the mode register. The first method, bank address-controlled AREF, is identical to the<br>method used in RLDRAM 2. The second method, multibank AREF, enables refreshing of up to four<br>banks simultaneously. More information is available in the Auto Refresh section. For both methods,<br>the command is nonpersistent, so it must be issued each time a refresh is required.                                                                                                                                 |

#### Table 19: x36 Command Table

Note 1 applies to entire table; notes appear after x18 Command Table

| Operation    | Code  | CS# | WE# | REF# | A[19:0] | BA[3:0] | Notes |
|--------------|-------|-----|-----|------|---------|---------|-------|
| NOP          | NOP   | Н   | Н   | Н    | Х       | Х       |       |
| MRS          | MRS   | L   | L   | L    | OPCODE  | OPCODE  |       |
| READ         | READ  | L   | Н   | Н    | А       | BA      | 3     |
| WRITE        | WRITE | L   | L   | Н    | А       | BA      | 3     |
| AUTO REFRESH | AREF  | L   | Н   | L    | A       | BA      | 4     |

PDF: 09005aef84ebb323 1Gb\_TwinDie\_rldram3.pdf – Rev. B 03/13 EN



#### Table 20: x18 Command Table

| Note 1 and 2 apply to en | tire table           |      |      |     |      |         |         |       |
|--------------------------|----------------------|------|------|-----|------|---------|---------|-------|
| Operation                | Code                 | CS0# | CS1# | WE# | REF# | A[19:0] | BA[3:0] | Notes |
| NOP                      | NOP                  | Н    | Н    | Н   | L    | Х       | Х       |       |
| MRS                      | MRS <sub>both</sub>  | L    | L    | L   | L    | OPCODE  | OPCODE  |       |
|                          | MRS <sub>0</sub>     | L    | Н    | L   | L    | OPCODE  | OPCODE  |       |
|                          | MRS <sub>1</sub>     | Н    | L    | L   | L    | OPCODE  | OPCODE  |       |
| READ                     | READ <sub>0</sub>    | L    | Н    | н   | Н    | A       | BA      | 3     |
|                          | READ <sub>1</sub>    | Н    | L    | н   | Н    | A       | BA      |       |
| WRITE                    | WRITE <sub>0</sub>   | L    | Н    | L   | Н    | A       | BA      | 3     |
|                          | WRITE <sub>1</sub>   | Н    | L    | L   | Н    | A       | BA      |       |
| AUTO REFRESH             | AREF <sub>both</sub> | L    | L    | н   | L    | A       | BA      | 4     |
|                          | AREF <sub>0</sub>    | L    | Н    | н   | L    | A       | BA      |       |
|                          | AREF <sub>1</sub>    | Н    | L    | н   | L    | А       | BA      | ]     |

Notes: 1. X = "Don't Care;" H = logic HIGH; L = logic LOW; A = valid address; BA = valid bank address; OPCODE = mode register bits

Subcripts on command codes (both, 0, and 1) refer to the die being accessed. 0 = die 0, 1 = die 1, and both = both die simultaneously.

3. Address width varies with burst length and configuration; see the Address Widths of Different Burst Lengths table for more information.

4. Bank address signals (BA) are used only during bank address-controlled AREF; address signals (A) are used only during multibank AREF.



## Mode Register 1 (MR1)

#### Figure 6: MR1 Definition for Non-Multiplexed Address Mode



Note: 1. BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command.

#### **Output Drive Impedance**

The RLDRAM 3 uses programmable impedance output buffers. This enables a user to match the driver impedance to the system. MR1[0] and MR1[1] are used to select 44.3 $\Omega$  or 58 $\Omega$  output impedance. The drivers have symmetrical output impedance. The device will power-up with an output impedance of 44.3 $\Omega$ . To calibrate the impedance, a 240 $\Omega$  ±1% external precision resistor (RZQ) is connected between the ZQ ball and V<sub>SSO</sub>.

The output impedance is calibrated during initialization through the ZQCL command. Subsequent periodic calibrations (ZQCS) may be performed to compensate for shifts in output impedance due to changes in temperature and voltage. More detailed information on calibration can be found in the ZQ Calibration section.

#### **On-Die Termination (ODT)**

MR1[4:2] are used to select the value of the on-die termination (ODT) for the DQ, DK*x*, and DM balls. When enabled, ODT terminates these balls to  $V_{DDQ}/2$ . The TwinDie RLDRAM 3 ODT values differ depending on the configuration and the pin. See the ODT Characteristics section for the effective impedances. The ODT function is dynamically switched off when a DQ begins to drive after a READ command has been issued. Simi-



larly, ODT is designed to switch on at the DQs after the RLDRAM has issued the last piece of data. The DM and DK*x* balls are always terminated after ODT is enabled.

The ODT is calibrated during initialization through the ZQCL command. Subsequent periodic calibrations (ZQCS) may be performed to compensate for shifts in termination due to changes in temperature and voltage. More detailed information on calibration can be found in the ZQ Calibration section.

#### **ZQ** Calibration

The ZQ CALIBRATION mode register command is used to calibrate the DRAM output drivers ( $R_{ON}$ ) and ODT values ( $R_{TT}$ ) over process, voltage, and temperature, provided a dedicated 240 $\Omega$  (±1%) external resistor is connected from the DRAM's RZQ ball to  $V_{SSQ}$ . Bit MR1[6] selects between ZQ calibration long (ZQCL) and ZQ calibration short (ZQCS), each of which are described in detail below. When bit MR1[7] is set HIGH, it enables the calibration sequence. Upon completion of the ZQ calibration sequence, MR1[7] automatically resets LOW.

The RLDRAM 3 needs a longer time to calibrate  $R_{ON}$  and ODT at power-up initialization and a relatively shorter time to perform periodic calibrations. An example of ZQ calibration timing is shown below.

All banks must have <sup>t</sup>RC met before ZQCL or ZQCS commands can be issued to the DRAM. No other activities (other than another ZQCL or ZQCS command issued to another DRAM) can be performed on the DRAM channel by the controller for the duration of <sup>t</sup>ZQinit or <sup>t</sup>ZQoper. The quiet time on the DRAM channel helps accurately calibrate  $R_{ON}$  and ODT. After DRAM calibration is achieved, the DRAM disables the ZQ ball's current consumption path to reduce power.

Because the two ranks within the x18 configuration TwinDie device share a ZQ resistor, only NOP commands are permitted for the duration of <sup>t</sup>ZQinit, <sup>t</sup>ZQoper, or <sup>t</sup>ZQcs. Both ranks must be calibrated independently.

For the x36 configuration TwinDie device, the calibration timing is twice that of the x18 configuration because a single ZQ CALIBRATION mode register command calibrates one die in the stacked package and then the other.

ZQ CALIBRATION commands can be issued in parallel to DLL reset and locking time.

In systems that share the ZQ resistor between devices, the controller must not allow overlap of <sup>t</sup>ZQinit, <sup>t</sup>ZQoper, or <sup>t</sup>ZQcs between devices. This is true of the two ranks in the x18 configuration TwinDie device, as well.



#### Figure 7: ZQ Calibration Timing (ZQCL and ZQCS)



- Notes: 1. All devices connected to the DQ bus should be held High-Z during calibration.
  - 2. The state of QK and QK# are unknown during ZQ calibration.
  - 3. <sup>t</sup>MRSC after loading the MR1 settings, QVLD output drive strength will be at the value selected or higher (lower resistance) until ZQ calibration is complete.

#### **AUTO REFRESH Protocol**

The AUTO REFRESH (AREF) protocol is selected with bit MR1[8]. There are two ways in which AREF commands can be issued to the RLDRAM. Depending upon how bit MR1[8] is programmed, the memory controller can either issue bank address-controlled or multibank AREF commands. A bank address-controlled AREF uses the BA[3:0] inputs to refresh a single bank per command. A multibank AUTO REFRESH is enabled by setting bit MR1[8] HIGH during an MRS command. This refresh protocol allows for the simultaneous refreshing of a row in up to four banks. In this method, the address pins A[15:0] represent banks 0–15, respectively. More information on both AREF protocols may be found in the MT44K32M18 data sheet.



## Mode Register 2 (MR2)



#### Figure 8: MR2 Definition for Non-Multiplexed Address Mode

Note: 1. BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command.

#### **READ Training Register (RTR)**

The READ training register (RTR) is controlled through MR2[2:0]. It is used to output a predefined bit sequence on the output balls to aid in system timing calibration. MR2[2] is the master bit that enables or disables access to the READ training register, and MR2[1:0] determine which predefined pattern for system calibration is selected. If MR2[2] is set to 0, the RTR is disabled, and the DRAM operates in normal mode. When MR2[2] is set to 1, the DRAM no longer outputs normal read data, but a predefined pattern that is defined by MR2[1:0].

Prior to enabling the RTR, all banks must be in the idle state (<sup>t</sup>RC met). When the RTR is enabled, all subsequent READ commands will output four bits of a predefined sequence from the RTR on all DQs. The READ latency during RTR is defined with the data latency bits in MR0. To loop on the predefined pattern when the RTR is enabled, successive READ commands must be issued and satisfy <sup>t</sup>RTRS. x18 devices should issue interleaved READ commands (a READ to die 0, followed by a READ to die 1 as shown in Figure 9 (page 28)) to ensure proper READ training for both die. Address balls A[19:0] are considered "Don't Care" during RTR READ commands. Bank address bits BA[3:0] must access Bank 0 with each RTR READ command. <sup>t</sup>RC does not need to be met in between RTR READ commands to Bank 0. When the RTR is enabled, only READ commands are allowed. When the last RTR READ burst has completed and <sup>t</sup>RTRE has been satisfied, an MRS command can be issued to exit the RTR. Standard RLDRAM3 operation may then start after <sup>t</sup>MRSC has been met. The RESET function is supported when the RTR is enabled.



#### 1Gb: x18, x36 TwinDie RLDRAM 3 Mode Register 2 (MR2)

If MR2[1:0] is set to 00, a 0-1-0-1 pattern will be output on all DQs with each RTR READ command. If MR2[1:0] is set to 01, a 0-1-0-1 pattern will output on all even DQs, and the opposite pattern, a 1-0-1-0, will output on all odd DQs with each RTR READ command. **Note:** Enabling RTR may corrupt previously written data.



Note: 1. RL = READ latency defined with data latency MR0 setting.

Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2013 Micron Technology, Inc. All rights reserved.

28

PDF: 09005aef84ebb323 1Gb\_TwinDie\_rldram3.pdf - Rev. B 03/13 EN

#### Downloaded from Arrow.com.



### **INITIALIZATION** Operation

The RLDRAM 3 device must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operations or permanent damage to the device.

The following sequence is used for power-up:

- 1. Apply power ( $V_{EXT}$ ,  $V_{DD}$ ,  $V_{DDQ}$ ). Apply  $V_{DD}$  and  $V_{EXT}$  before, or at the same time as,  $V_{DDQ}$ .  $V_{DD}$  must not exceed  $V_{EXT}$  during power supply ramp.  $V_{EXT}$ ,  $V_{DD}$ ,  $V_{DDQ}$  must all ramp to their respective minimum DC levels within 200ms.
- 2. Ensure that RESET# is below  $0.2 \times V_{DDQ}$  during power ramp to ensure the outputs remain disabled (High-Z) and ODT is off (R<sub>TT</sub> is also High-Z). DQs and QK signals will remain High-Z until the MR0 command is issued. All other inputs may be undefined during the power ramp.
- 3. After the power is stable, RESET# must be LOW for at least 200µs to begin the initialization process.
- 4. After 100 or more stable input clock cycles with NOP commands, bring RESET# HIGH.
- 5. After RESET# goes HIGH, a stable clock must be applied in conjunction with NOP commands, and all address pins (A[19:0] and BA[3:0]) must be held LOW for 10,000 cycles.
- 6. Load the desired settings into MR0. The x18 DDP device should have both CSx# asserted for this step.
- 7. <sup>t</sup>MRSC after loading the MR0 settings, load the operating parameters into MR1, including DLL reset and long ZQ calibration. This step must be done on each die of the x18 DDP independently.
- 8. After the DLL is reset and long ZQ calibration is enabled, the input clock must be stable for 512 clock cycles for x18 devices and 1024 clock cycles for x36 devices, while NOPs are issued.
- 9. Load the desired settings into MR2. The x18 DDP device should have both CSx# asserted for this step. If READ training is being used for the x18 device, follow the procedure outlined in the READ Training Function x18 Die Interleave Training figure contained in this data sheet prior to entering normal operation; for the x36 device, refer to the READ Training Function Back-to-Back Training figure located in the Micron 576Mb RLDRAM3 data sheet.
- 10. The RLDRAM 3 is now ready for normal operation.



#### Figure 10: Power-Up/Initialization Sequence



Notes: 1. QVLD output drive status during power-up and initialization:

- a. QVLD remains High-Z until 20ns after power supplies are stable and TCK or CK has cycled four times.
- b. QVLD will then drive LOW with  $40\Omega$  or lower until the output drive value selected in MR1 is enabled.



#### 1Gb: x18, x36 TwinDie RLDRAM 3 INITIALIZATION Operation

- c. <sup>t</sup>MRSC after loading the MR1 settings, QVLD output drive strength will be at the value selected or lower until ZQ calibration is complete.
- d. QVLD will meet the output drive strength specifications upon completion of the ZQ calibration timing.
- 2. After MR2 has been issued,  $R_{\rm TT}$  is either High-Z or enabled to the ODT value selected in MR1.

PDF: 09005aef84ebb323 1Gb\_TwinDie\_rldram3.pdf – Rev. B 03/13 EN



## **READ Operation**



#### Figure 11: x18 Consecutive Die Interleave READ Bursts (BL = 2)



#### Figure 12: x18 Non-Consecutive Die Interleave READ Bursts (BL = 2)



Note: 1. DO an (or bn, cn) = data-out from bank a (or bank b, c) and address n.



## **Multiplexed Address Mode**

#### Figure 13: MR1 Definition for Multiplexed Address Mode



- Notes: 1. BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command.
  - 2. BL8 not available in x36.

#### Table 21: Address Mapping in Multiplexed Address Mode

| Data  | Burst  |      |            |    |    |    |            | Address | ;   |     |     |     |     |
|-------|--------|------|------------|----|----|----|------------|---------|-----|-----|-----|-----|-----|
| Width | Length | Ball | <b>A</b> 0 | A3 | A4 | A5 | <b>A</b> 8 | A9      | A10 | A13 | A14 | A17 | A18 |
| x36   | 2      | Ax   | A0         | A3 | A4 | A5 | A8         | A9      | A10 | A13 | A14 | A17 | A18 |
|       |        | Ay   | Х          | A1 | A2 | Х  | A6         | A7      | A19 | A11 | A12 | A16 | A15 |
|       | 4      | Ax   | A0         | A3 | A4 | A5 | A8         | A9      | A10 | A13 | A14 | A17 | A18 |
|       |        | Ay   | Х          | A1 | A2 | Х  | A6         | A7      | Х   | A11 | A12 | A16 | A15 |
| x18   | 2      | Ax   | A0         | A3 | A4 | A5 | A8         | A9      | A10 | A13 | A14 | A17 | A18 |
|       |        | Ay   | Х          | A1 | A2 | Х  | A6         | A7      | A19 | A11 | A12 | A16 | A15 |
|       | 4      | Ax   | A0         | A3 | A4 | A5 | A8         | A9      | A10 | A13 | A14 | A17 | A18 |
|       |        | Ay   | Х          | A1 | A2 | Х  | A6         | A7      | Х   | A11 | A12 | A16 | A15 |
|       | 8      | Ax   | A0         | A3 | A4 | A5 | A8         | A9      | A10 | A13 | A14 | A17 | Х   |
|       |        | Ay   | Х          | A1 | A2 | Х  | A6         | A7      | Х   | A11 | A12 | A16 | A15 |

Note: 1. X = "Don't Care"

PDF: 09005aef84ebb323 1Gb\_TwinDie\_rldram3.pdf – Rev. B 03/13 EN



## **Mirror Function**

The mirror function ball (MF) is a DC input used to create mirrored ballouts for simple dual-loaded clamshell mounting. If the MF ball is tied LOW, the address and command balls are in their true layout. If the MF ball is tied HIGH, the address and command balls are mirrored around the central y-axis (column 7). The following table shows the ball assignments when the MF ball is tied HIGH for a x18 device. Compare this table to Table 1 (page 5) to see how the address and command balls are mirrored on the x36 device.

|   | 1                | 2                 | 3                | 4                | 5                | 6                | 7                | 8                | 9                | 10               | 11               | 12                | 13               |
|---|------------------|-------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|-------------------|------------------|
| Α |                  | V <sub>SS</sub>   | V <sub>DD</sub>  | NC               | V <sub>DDQ</sub> | NC               | V <sub>REF</sub> | DQ7              | V <sub>DDQ</sub> | DQ8              | V <sub>DD</sub>  | V <sub>SS</sub>   | RESET#           |
| В | V <sub>EXT</sub> | V <sub>ss</sub>   | NC               | V <sub>SSQ</sub> | NC               | V <sub>DDQ</sub> | DM0              | $V_{DDQ}$        | DQ5              | V <sub>SSQ</sub> | DQ6              | V <sub>ss</sub>   | V <sub>EXT</sub> |
| С | $V_{DD}$         | NC                | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | NC               | DK0#             | DQ2              | V <sub>SSQ</sub> | DQ3              | $V_{DDQ}$        | DQ4               | V <sub>DD</sub>  |
| D | A13              | V <sub>SSQ</sub>  | NC               | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | DK0              | V <sub>SSQ</sub> | QK0              | $V_{DDQ}$        | DQ0              | V <sub>SSQ</sub>  | A11              |
| E | V <sub>ss</sub>  | CS0# <sup>1</sup> | V <sub>SSQ</sub> | NC               | $V_{DDQ}$        | NC               | MF               | QK0#             | $V_{DDQ}$        | DQ1              | V <sub>SSQ</sub> | A0                | V <sub>SS</sub>  |
| F | A9               | A5                | $V_{DD}$         | A4               | A3               | REF#             | ZQ               | WE#              | A1               | A2               | $V_{DD}$         | CS1# <sup>1</sup> | A7               |
| G | V <sub>ss</sub>  | A18               | A8               | V <sub>ss</sub>  | BA0              | V <sub>ss</sub>  | CK#              | V <sub>ss</sub>  | BA1              | V <sub>SS</sub>  | A6               | A15               | V <sub>SS</sub>  |
| Н | A10              | $V_{DD}$          | A12              | A17              | $V_{DD}$         | BA2              | СК               | BA3              | $V_{DD}$         | A16              | A14              | $V_{DD}$          | A19 <sup>1</sup> |
| J | $V_{DDQ}$        | NC                | V <sub>SSQ</sub> | NC               | $V_{DDQ}$        | NC               | V <sub>ss</sub>  | QK1#             | $V_{DDQ}$        | DQ9              | V <sub>SSQ</sub> | QVLD              | V <sub>DDQ</sub> |
| К | NC               | V <sub>SSQ</sub>  | NC               | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | DK1              | V <sub>SSQ</sub> | QK1              | $V_{DDQ}$        | DQ10             | V <sub>SSQ</sub>  | DQ11             |
| L | $V_{DD}$         | NC                | $V_{DDQ}$        | NC               | V <sub>SSQ</sub> | NC               | DK1#             | DQ12             | V <sub>SSQ</sub> | DQ13             | $V_{DDQ}$        | DQ14              | V <sub>DD</sub>  |
| м | V <sub>EXT</sub> | V <sub>SS</sub>   | NC               | V <sub>SSQ</sub> | NC               | V <sub>DDQ</sub> | DM1              | $V_{DDQ}$        | DQ15             | V <sub>SSQ</sub> | DQ16             | V <sub>SS</sub>   | V <sub>EXT</sub> |
| N | V <sub>ss</sub>  | ТСК               | V <sub>DD</sub>  | TDO              | V <sub>DDQ</sub> | NC               | V <sub>REF</sub> | DQ17             | V <sub>DDQ</sub> | TDI              | V <sub>DD</sub>  | TMS               | V <sub>SS</sub>  |

#### Table 22: 64 Meg x 18 Ball Assignments with MF Ball Tied HIGH

Note: 1. This table shows the mirrored pinout for the x18 device. The x36 device mirrors in the same manner, but has the following changes: CS0# is CS#, CS1# is NF, A19 is NF, and DQs are as shown in Table 2 (page 5).

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900

www.micron.com/productsupport Customer Comment Line: 800-932-4992

Micron and the Micron logo are trademarks of Micron Technology, Inc.

All other trademarks are the property of their respective owners.

This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization some-

times occur.