### **STL13N60DM2**



# N-channel 600 V, 0.350 Ω typ., 8 A MDmesh™ DM2 Power MOSFET in a PowerFLAT™ 5x6 HV package

Datasheet - production data



Figure 1: Internal schematic diagram



### **Features**

| Order code  | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | ΙD  |
|-------------|-----------------|--------------------------|-----|
| STL13N60DM2 | 600 V           | 0.370 Ω                  | 8 A |

- Fast-recovery body diode
- Extremely low gate charge and input capacitance
- Low on-resistance
- 100% avalanche tested
- Extremely high dv/dt ruggedness
- Zener-protected

### **Applications**

Switching applications

### **Description**

This high voltage N-channel Power MOSFET is part of the MDmesh $^{\text{TM}}$  DM2 fast recovery diode series. It offers very low recovery charge (Qrr) and time (trr) combined with low RDS(on), rendering it suitable for the most demanding high efficiency converters and ideal for bridge topologies and ZVS phase-shift converters.

**Table 1: Device summary** 

| Order code  | Marking  | Package           | Packing       |
|-------------|----------|-------------------|---------------|
| STL13N60DM2 | 13N60DM2 | PowerFLAT™ 5x6 HV | Tape and reel |

Contents STL13N60DM2

### Contents

| 1 | Electric | eal ratings                           | 3  |
|---|----------|---------------------------------------|----|
| 2 | Electric | al characteristics                    | 4  |
|   | 2.1      | Electrical characteristics (curves)   | 6  |
| 3 | Test cir | cuits                                 | 8  |
| 4 | Packag   | e mechanical data                     | 9  |
|   | 4.1      | PowerFLAT™ 5x6 HV package information | 10 |
|   | 4.2      | Packing information                   | 12 |
| 5 | Revisio  | n history                             | 14 |

STL13N60DM2 Electrical ratings

## 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                             | Value       | Unit |
|--------------------------------|-------------------------------------------------------|-------------|------|
| V <sub>G</sub> s               | Gate-source voltage                                   | ± 25        | V    |
| $I_{D}$                        | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 8(1)        | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 5           | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                | 32          | Α    |
| Ртот                           | Total dissipation at T <sub>C</sub> = 25 °C           | 52          | W    |
| dv/dt <sup>(3)</sup>           | Peak diode recovery voltage slope                     | 40          | V/ns |
| dv/dt <sup>(4)</sup>           | MOSFET dv/dt ruggedness                               | 50          | V/ns |
| T <sub>stg</sub>               | Storage temperature range                             | - 55 to 150 |      |
| Tj                             | Operating junction temperature range                  | 150         | °C   |

#### Notes:

Table 3: Thermal data

| Symbol                | Parameter                                          | Value | Unit |
|-----------------------|----------------------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max               | 2.40  | °C/W |
| R <sub>thj-pcb</sub>  | Thermal resistance junction-pcb max <sup>(1)</sup> | 59    | °C/W |

#### Notes:

**Table 4: Avalanche characteristics** 

| Symbol          | Parameter                                                                                  | Value | Unit |
|-----------------|--------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetetive or not repetetive (pulse width limited by $T_{\text{jmax}})$ | 2.5   | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j$ = 25 °C, $I_D$ = $I_{AR}$ , $V_{DD}$ = 50 V) | 340   | mJ   |

<sup>&</sup>lt;sup>(1)</sup>The value is limited by package.

<sup>&</sup>lt;sup>(2)</sup>Pulse width limited by safe operating area.

 $<sup>^{(3)}</sup>I_{SD} \leq 8$  A, di/dt  $\leq 400$  A/ $\mu$ s; VDS peak < V(BR)DSS, VDD = 400 V

 $<sup>^{(4)}</sup>V_{DS} \le 480 \text{ V}$ 

 $<sup>^{(1)}</sup>$ When mounted on 1 inch $^2$  FR-4, 2 Oz copper board

### 2 Electrical characteristics

(T<sub>C</sub>= 25 °C unless otherwise specified)

Table 5: On/off states

| Symbol              | Parameter                             | Test conditions                                                                   | Min. | Тур.  | Max.  | Unit |
|---------------------|---------------------------------------|-----------------------------------------------------------------------------------|------|-------|-------|------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage        | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$                                        | 600  |       |       | ٧    |
|                     | Zero gate voltage Drain current       | $V_{GS} = 0 \text{ V}, V_{DS} = 600 \text{ V}$                                    |      |       | 1.5   | μΑ   |
| IDSS                |                                       | $V_{GS} = 0 \text{ V}, V_{DS} = 600 \text{ V},$<br>$T_{C} = 125 \text{ °C}^{(1)}$ |      |       | 100   | μΑ   |
| Igss                | Gate-body leakage current             | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V                                    |      |       | ±10   | μΑ   |
| V <sub>GS(th)</sub> | Gate threshold voltage                | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                             | 3    | 4     | 5     | V    |
| R <sub>DS(on)</sub> | Static drain-source on-<br>resistance | V <sub>G</sub> S = 10 V, I <sub>D</sub> = 4 A                                     |      | 0.350 | 0.370 | Ω    |

#### Notes:

Table 6: Dynamic

| Symbol          | Parameter                     | Test conditions                                                         | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| Ciss            | Input capacitance             |                                                                         | -    | 730  | ı    | pF   |
| Coss            | Output capacitance            | V <sub>DS</sub> = 100 V, f = 1 MHz,                                     | -    | 38   | ı    | pF   |
| Crss            | Reverse transfer capacitance  | V <sub>GS</sub> = 0 V                                                   | -    | 0.9  | -    | pF   |
| Coss eq. (1)    | Equivalent output capacitance | V <sub>DS</sub> = 0 V to 480 V, V <sub>GS</sub> = 0 V                   | -    | 70   | -    | pF   |
| Rg              | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> =0 A                                          | -    | 5.1  | ı    | Ω    |
| Qg              | Total gate charge             | $V_{DD} = 480 \text{ V}, I_D = 11 \text{ A},$                           | -    | 19   | ı    | nC   |
| Qgs             | Gate-source charge            | V <sub>GS</sub> = 10 V (see Figure 15:<br>"Test circuit for gate charge | -    | 4.4  | -    | nC   |
| Q <sub>gd</sub> | Gate-drain charge             | behavior")                                                              | -    | 9.9  | -    | nC   |

#### Notes:

Table 7: Switching times

| Symbol              | Parameter           | Test conditions                                                                                                        | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> = 300 V, I <sub>D</sub> = 5.5 A                                                                        | -    | 12.3 | -    | ns   |
| t <sub>r</sub>      | Rise time           | R <sub>G</sub> = 4.7 Ω, V <sub>GS</sub> = 10 V (see<br>Figure 14: "Test circuit for<br>resistive load switching times" | -    | 4.8  | -    | ns   |
| t <sub>d(off)</sub> | Turn-off-delay time |                                                                                                                        | -    | 42.5 | -    | ns   |
| t <sub>f</sub>      | Fall time           | and Figure 19: "Switching time waveform")                                                                              | 1    | 10.6 | 1    | ns   |



 $<sup>^{(1)}</sup>$ Defined by design, not subject to production test.

 $<sup>^{(1)}</sup>C_{oss\ eq.}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 8: Source drain diode

| Symbol                          | Parameter                     | Test conditions                                                                                                                | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                                                                | ı    |      | 8    | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                                                                | -    |      | 32   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 8 A                                                                                   | ı    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 11 A, di/dt = 100 A/µs,<br>V <sub>DD</sub> = 60 V (see <i>Figure 16:</i><br>"Test circuit for inductive load | -    | 90   |      | ns   |
| Qrr                             | Reverse recovery charge       |                                                                                                                                | -    | 252  |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | switching and diode recovery times")                                                                                           | 1    | 5.6  |      | А    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 11 A, di/dt = 100 A/μs,                                                                                      | -    | 170  |      | ns   |
| Qrr                             | Reverse recovery charge       | $V_{DD} = 60 \text{ V}, T_j = 150 \text{ °C (see}$<br>Figure 16: "Test circuit for                                             | -    | 667  |      | ns   |
| I <sub>RRM</sub>                | Reverse recovery current      | inductive load switching and diode recovery times")                                                                            | -    | 8.6  |      | А    |

#### Notes:

Table 9: Gate-source Zener diode

| Symbol        | Parameter                     | Test conditions                                  | Min. | Тур. | Max. | Unit |
|---------------|-------------------------------|--------------------------------------------------|------|------|------|------|
| $V_{(BR)GSO}$ | Gate-source breakdown voltage | $I_{GS} = \pm 1 \text{ mA}, I_{D} = 0 \text{ A}$ | ±30  | -    |      | V    |

The built-in back-to-back Zener diodes are specifically designed to enhance the ESD performance of the device. The Zener voltage facilitates efficient and cost-effective device integrity protection, thus eliminating the need for additional external componentry.

<sup>&</sup>lt;sup>(1)</sup>Pulse width is limited by safe operating area

 $<sup>^{(2)}</sup>$ Pulse test: pulse duration = 300  $\mu$ s, duty cycle 1.5%

### 2.1 Electrical characteristics (curves)











Figure 8: Capacitance variations GIPG070420161612CVR (pF)  $10^{3}$ C<sub>ISS</sub> 10<sup>2</sup> Coss 10<sup>1</sup> f = 1 MHz  $C_{RSS}$ 10<sup>0</sup> 10-1  $\vec{V}_{DS}(V)$ 10-1 10<sup>0</sup> 10<sup>1</sup> 10<sup>2</sup>

Figure 9: Normalized gate threshold voltage vs temperature V <sub>GS(th)</sub> (norm.) GIPG060420161230VTH 1.1 I<sub>D</sub>= 250 μA 1.0 0.9 8.0 0.7 0.6 -75 -25 25 75 125 T<sub>i</sub>(°C)

Figure 10: Normalized on-resistance vs temperature

R<sub>DS(on)</sub> GIPG070420161233RON
(norm.)

2.2 V GS= 10 V

1.8

1.4

1.0

0.6

0.2

-75 -25 25 75 125 T<sub>j</sub>(°C)







Test circuits STL13N60DM2

### 3 Test circuits

Figure 14: Test circuit for resistive load switching times

Figure 15: Test circuit for gate charge behavior

12 V 47 KΩ 11 KΩ

V<sub>GS</sub> 1 LΩ 100 nF

12 V 1 RΩ 100 nF

12 V 1 RΩ 100 nF

13 V 1 RΩ 100 nF

14 RΩ 100 nF

15 N 100 nF

16 N 100 nF

17 N 100 nF

18 N 100 nF

18 N 100 nF

18 N 100 nF

19 N 100 nF

10 N 10 nF

Figure 16: Test circuit for inductive load switching and diode recovery times







## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.



## 4.1 PowerFLAT™ 5x6 HV package information

Figure 20: PowerFLAT™ 5x6 HV package outline



Table 10: PowerFLAT™ 5x6 HV mechanical data

| Dim.   |      | mm   |      |
|--------|------|------|------|
| Diiii. | Min. | Тур. | Max. |
| Α      | 0.80 |      | 1.00 |
| A1     | 0.02 |      | 0.05 |
| A2     |      | 0.25 |      |
| b      | 0.30 |      | 0.50 |
| D      | 5.10 | 5.20 | 5.30 |
| Е      | 6.05 | 6.15 | 6.25 |
| E2     | 3.10 | 3.20 | 3.30 |
| D2     | 4.30 | 4.40 | 4.50 |
| е      |      | 1.27 |      |
| L      | 0.50 | 0.55 | 0.60 |
| K      | 1.90 | 2.00 | 2.10 |

Figure 21: PowerFLAT™ 5x6 HV recommended footprint (dimensions are in mm)



# 4.2 Packing information

Figure 22: PowerFLAT™ 5x6 tape (dimensions are in mm)



Figure 23: PowerFLAT™ 5x6 package orientation in carrier tape



Figure 24: PowerFLAT™ 5x6 reel

PART NO.

R25.00

R25.



Revision history STL13N60DM2

# 5 Revision history

**Table 11: Document revision history** 

| Date        | Revision | Changes                                                       |
|-------------|----------|---------------------------------------------------------------|
| 02-May-2016 | 1        | First release.                                                |
| 07-Dec-2016 | 2        | Document status promoted from preliminary to production data. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

STMicroelectronics: STL13N60DM2