# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,



# FSL117MRIN Green-Mode Power Switch

#### **Features**

- Advanced Soft Burst Mode for Low Standby Power and Low Audible Noise
- Random Frequency Fluctuation (RFF) for Low EMI
- Under 50 mW Standby Power Consumption at 265 V<sub>AC</sub>, No-load Condition with Burst Mode
- Pulse-by-Pulse Current Limit
- Overload Protection (OLP), Over-Voltage Protection (OVP), Abnormal Over-Current Protection (AOCP), Internal Thermal Shutdown (TSD) with Hysteresis, Output-Short Protection (OSP), Line Over-Voltage Protection (LOVP), and Under-Voltage Lockout (UVLO) with Hysteresis
- Low Operating Current (0.4 mA) in Burst Mode
- Internal Startup Circuit
- Internal Avalanche-Rugged 700 V SenseFET
- Built-in Soft-Start: 15 ms
- Auto-Restart Mode

#### **Applications**

 Pow er Supply for Home Appliances, LCD Monitors, STBs, and DVD Players

### **Description**

The FSL117MRIN is an integrated Pulse Width Modulation (PWM) controller and 700 V SenseFET specifically designed for offline Switched-Mode Power Supplies (SMPS) with minimal external components. The PWM controller includes an integrated fixedfrequency oscillator, Line Over-Voltage Protection (LOVP), Under-Voltage Lockout (UVLO), Leading-Edge Blanking (LEB), optimized gate driver, internal soft-start, temperature-compensated precise current sources for loop compensation, and self-protection circuitry. Compared with a discrete MOSFET and PWM controller solution, the FSL117MRIN can reduce total cost, component count, size, and weight; while simultaneously increasing efficiency, productivity, and system reliability. This device provides a basic platform for cost-effective design of a flyback converter.

# **Ordering Information**

| Part Number | Package <sup>(1)</sup> | Operating<br>Junction<br>Temperature | Current<br>Limit<br>(Typ.) |                               | Output Power Table <sup>(2)</sup> |                               |                        |                               |
|-------------|------------------------|--------------------------------------|----------------------------|-------------------------------|-----------------------------------|-------------------------------|------------------------|-------------------------------|
|             |                        |                                      |                            | R <sub>DS(ON)</sub><br>(Max.) | 230V <sub>AC</sub> ±15%           |                               | 85~265V <sub>AC</sub>  |                               |
|             |                        |                                      |                            |                               | Adapter <sup>(3)</sup>            | Open<br>Frame <sup>(</sup> 4) | Adapter <sup>(3)</sup> | Open<br>Frame <sup>(</sup> 4) |
| FSL117MRIN  | 8-DIP                  | -40°C ~ +125°C                       | 0.8 A                      | 11 Ω                          | 10 W                              | 15 W                          | 6 W                    | 10 W                          |

#### Notes:

- Pb-free package per JEDEC J-STD-020B.
- 2. The junction temperature can limit the maximum output power.
- 3. Typical continuous power in a non-ventilated enclosed adapter measured at 50°C ambient temperature.
- 4. Maximum practical continuous power in an open-frame design at 50°C ambient temperature.

# **Application Circuit**



Figure 1. Typical Application Circuit

# **Internal Block Diagram**



# Pin Configuration



Figure 3. Pin Assignments (Top View)

# **Pin Definitions**

| Pin # | Name             | Description                                                                                                                                                                                                                                                                                                                                                          |
|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | GND              | Ground. This pin is the control ground and the SenseFET source.                                                                                                                                                                                                                                                                                                      |
| 2     | Vcc              | <b>Power Supply</b> . This pin is the positive supply input, which provides the internal operating current for both startup and steady-state operation.                                                                                                                                                                                                              |
| 3     | FB               | <b>Feedback</b> . This pin is internally connected to the inverting input of the PWM comparator. The collector of an opto-coupler is typically tied to this pin. For stable operation, a capacitor should be placed between this pin and GND. If the voltage of this pin reaches 7 V, the overload protection triggers, which shuts down the Power Switch.           |
| 4     | V <sub>IN</sub>  | <b>Line Over-Voltage Input</b> . This pin is the input pin of line voltage. The voltage, which is divided by resistors, is input of this pin. If this pin voltage higher than V <sub>INH</sub> voltage, the LOVP triggers, which shuts down the Pow er Switch Do not leave this pin floating. If LOVP is not used, this pin should be connected directly to the GND. |
| 5     | V <sub>STR</sub> | <b>Startup</b> . This pin is connected directly, or through a resistor, to the high-voltage DC link. At startup, the internal high-voltage current source supplies internal bias and charges the external capacitor connected to the V <sub>CC</sub> pin. Once V <sub>CC</sub> reaches 12 V, the internal current source (I <sub>CH</sub> ) is disabled.             |
| 6     |                  |                                                                                                                                                                                                                                                                                                                                                                      |
| 7     | Drain            | SenseFET Drain. High-voltage power SenseFET drain connection.                                                                                                                                                                                                                                                                                                        |
| 8     |                  |                                                                                                                                                                                                                                                                                                                                                                      |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                    |                                   | Min. | Max. | Unit |
|------------------|------------------------------|-----------------------------------|------|------|------|
| V <sub>STR</sub> | V <sub>STR</sub> Pin Voltage |                                   |      | 700  | V    |
| V <sub>DS</sub>  | Drain Pin Voltage            |                                   |      | 700  | V    |
| Vcc              | V <sub>CC</sub> Pin Voltage  |                                   | 26   | V    |      |
| $V_{FB}$         | Feedback Pin Voltage         | -0.3                              | 10.0 | V    |      |
| V <sub>IN</sub>  | V <sub>IN</sub> Pin Voltage  | -0.3                              | 10.0 | V    |      |
| I <sub>DM</sub>  | Drain Current Pulsed (5      |                                   | 4    | А    |      |
| lD               | Drain Current Continue       |                                   | 1    | Α    |      |
| E <sub>AS</sub>  | Single Pulsed Avaland        |                                   | 50   | mJ   |      |
| $P_D$            | Total Power Dissipatio       |                                   | 1.5  | W    |      |
| TJ               | Maximum Junction Te          |                                   | +150 | °C   |      |
| IJ               | Operating Junction Te        | emperature <sup>(8)</sup>         | -40  | +125 | °C   |
| T <sub>STG</sub> | Storage Temperature          | -55                               | +150 | °C   |      |
| ESD              | Electrostatic                | Human Body Model, JESD22-A114     |      | 5    | kV   |
| ESD              | Discharge Capability         | Charged Device Model, JESD22-C101 |      | 2    | T ** |

#### Notes:

- 5. Non-repetitive rating: pulse width is limited by maximum junction temperature.
- L=51mH, starting T<sub>J</sub>=25°C.
- 7. Infinite cooling condition (refer to the SEMI G30-88).
- 8. Although this parameter guarantees IC operation, it does not guarantee all electrical characteristics.

#### Thermal Impedance

T<sub>A</sub>=25°C unless otherwise specified. All items are tested with the standards JESD 51-2 and 51-10.

| Symbol | Parameter                                            | Value | Unit |
|--------|------------------------------------------------------|-------|------|
| θЈА    | Junction-to-Ambient Thermal Impedance <sup>(9)</sup> | 85    | °C/W |
| θυς    | Junction-to-Case Thermal Impedance <sup>(10)</sup>   | 20    | °C/W |

#### Notes:

- 9. Free standing without heat sink; without copper clad. (Measurement condition: Just before junction temperature T<sub>J</sub> enters into OTP.)
- 10. Measured on the DRAIN pin close to plastic interface.

# **Electrical Characteristics**

 $T_J = 25^{\circ}C$  unless otherwise specified.

| Symbol              | Parameter                                      |                                                         | Conditions                                                                                  | Min.  | Тур.  | Max.  | Unit |
|---------------------|------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------|-------|-------|-------|------|
| SenseFET            | Section                                        |                                                         | •                                                                                           |       |       |       |      |
| BV <sub>DSS</sub>   | Drain-Source B                                 | reakdow n Voltage                                       | V <sub>CC</sub> =0 V, I <sub>D</sub> =200 μA                                                | 700   |       |       | V    |
| IDSS                | Zero-Gate-Volta                                | age Drain Current                                       | V <sub>DS</sub> =560 V, T <sub>A</sub> =125°C                                               |       |       | 200   | μA   |
| R <sub>DS(ON)</sub> | Drain-Source On-State Resistance               |                                                         | V <sub>GS</sub> =10 V, I <sub>D</sub> =0.5 A                                                |       | 8.8   | 11.0  | Ω    |
| C <sub>ISS</sub>    | Input Capacitance <sup>(11)</sup>              |                                                         | V <sub>DS</sub> =25 V, V <sub>GS</sub> =0 V, f=1 MHz                                        |       | 250   |       | pF   |
| Coss                | Output Capacitance <sup>(11)</sup>             |                                                         | V <sub>DS</sub> =25 V, V <sub>GS</sub> =0 V, f=1 MHz                                        |       | 25    |       | pF   |
| t <sub>r</sub>      | Rise Time                                      |                                                         | V <sub>DS</sub> =350 V, I <sub>D</sub> =1.0 A                                               |       | 4     |       | ns   |
| t <sub>f</sub>      | Fall Time                                      |                                                         | V <sub>DS</sub> =350 V, I <sub>D</sub> =1.0 A                                               |       | 10    |       | ns   |
| t <sub>d(on)</sub>  | Turn-On Delay                                  |                                                         | V <sub>DS</sub> =350 V, I <sub>D</sub> =1.0 A                                               |       | 12    |       | ns   |
| t <sub>d(off)</sub> | Turn-Off Delay                                 |                                                         | V <sub>DS</sub> =350 V, I <sub>D</sub> =1.0 A                                               |       | 30    |       | ns   |
| Control Sec         | ction                                          |                                                         |                                                                                             |       |       |       |      |
| fs                  | Sw itching Frequ                               | iency <sup>(11)</sup>                                   | V <sub>CC</sub> =14 V, V <sub>FB</sub> =4 V                                                 | 61    | 67    | 73    | kHz  |
| Δfs                 |                                                | uency Variation <sup>(11)</sup>                         | −25°C < T <sub>J</sub> < 125°C                                                              |       | ±5    | ±10   | %    |
| D <sub>MAX</sub>    | Maximum Duty                                   |                                                         | V <sub>CC</sub> =14 V, V <sub>FB</sub> =4 V                                                 | 61    | 67    | 73    | %    |
| D <sub>MIN</sub>    | Minimum Duty Ratio                             |                                                         | V <sub>CC</sub> =14 V, V <sub>FB</sub> =0 V                                                 |       |       | 0     | %    |
| I <sub>FB</sub>     | Feedback Source Current                        |                                                         | V <sub>FB</sub> =0 V                                                                        | 65    | 90    | 115   | μA   |
| VSTART              | Todaback Source Sarron                         |                                                         | V <sub>FB</sub> =0 V, V <sub>CC</sub> Sw eep                                                | 11    | 12    | 13    | V    |
| VSTOP               | UVLO Threshold Voltage                         |                                                         | After Turn-on, V <sub>FB</sub> =0 V                                                         | 7.0   | 7.5   | 8.0   | V    |
| t <sub>S/S</sub>    | Internal Soft-Start Time                       |                                                         | V <sub>STR</sub> =40 V, V <sub>CC</sub> Sw eep                                              | 7.10  | 15    | 0.0   | ms   |
| VRECOMM             | Recommended                                    |                                                         | V31K-10 V, VCC CW 00P                                                                       | 13    | 10    | 23    | V    |
| Burst Mode          |                                                | - Voc. Lange                                            |                                                                                             | .0    |       | 20    |      |
|                     | Jection T                                      |                                                         |                                                                                             | 0.45  | 0.50  | 0.55  | V    |
| V <sub>BURH</sub>   | Burst-Mode Voltage                             |                                                         | V <sub>CC</sub> =14 V, V <sub>FB</sub> Sw eep                                               |       | 0.50  | 0.55  | V    |
| V <sub>BURL</sub>   |                                                |                                                         |                                                                                             | 0.30  | 0.35  | 0.40  | -    |
| V <sub>Hys</sub>    |                                                |                                                         |                                                                                             |       | 150   |       | mV   |
| Protection          |                                                |                                                         |                                                                                             |       | 1     |       |      |
| I <sub>LIM</sub>    | Peak Drain Cur                                 |                                                         | di/dt=170 mA/μs                                                                             | 0.70  | 0.80  | 0.90  | Α    |
| V <sub>SD</sub>     | Shutdow n Feed                                 | back Voltage                                            | V <sub>CC</sub> =14 V, V <sub>FB</sub> Sw eep                                               | 6.45  | 7.00  | 7.55  | V    |
| IDELAY              | Shutdow n Delay                                |                                                         | V <sub>CC</sub> =14 V, V <sub>FB</sub> =4 V                                                 | 1.2   | 2.0   | 2.8   | μΑ   |
| t <sub>LEB</sub>    |                                                | Blanking Time (11,12)                                   |                                                                                             |       | 300   |       | ns   |
| $V_{OVP}$           | Over-Voltage Pr                                | rotection                                               | V <sub>CC</sub> Sw eep                                                                      | 23.0  | 24.5  | 26.0  | V    |
| $V_{INH}$           | Line Over-Voltage Protection Threshold Voltage |                                                         | V <sub>CC</sub> =14 V, V <sub>IN</sub> Sw eep                                               | 1.885 | 1.950 | 2.015 | V    |
| VINHYS              | Line Over-Voltage Protection<br>Hysteresis     |                                                         | V <sub>CC</sub> =14 V, V <sub>IN</sub> Sw eep                                               |       | 0.06  |       | V    |
| t <sub>OSP</sub>    | Outroit Ol                                     | Threshold Time                                          | OSP Triggered when                                                                          | 0.7   | 1.0   | 1.3   | μs   |
| Vosp                | Output-Short<br>Protection <sup>(11)</sup>     | Threshold V <sub>FB</sub> V <sub>FB</sub> Blanking Time | ton <tosp &="" v<sub="">FB&gt;V<sub>OSP</sub> (Lasts Longer than t<sub>OSP_FB</sub>)</tosp> | 1.8   | 2.0   | 2.2   | V    |
| tosp_fb             |                                                |                                                         |                                                                                             | 2.0   | 2.5   | 3.0   | μs   |
| TSD                 | Thormal Chut-l-                                | wyn Tomporoture (11)                                    | Shutdow n Temperature                                                                       | 125   | 135   | 145   | °C   |
| T <sub>Hys</sub>    | Inemai Shutdo                                  | wn Temperature <sup>(11)</sup>                          | Hysteresis                                                                                  |       | 60    |       | °C   |

Continued on the following page...

# **Electrical Characteristics** (Continued)

 $T_J = 25^{\circ}C$  unless otherwise specified.

| Symbol               | Parameter                                                        | Conditions                                                                    | Min. | Тур. | Max. | Unit |  |  |  |
|----------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------|------|------|------|------|--|--|--|
| Total Device Section |                                                                  |                                                                               |      |      |      |      |  |  |  |
| ЮР                   | Operating Supply Current,<br>(Control Part in Burst Mode)        | V <sub>CC</sub> =14 V, V <sub>FB</sub> =0 V                                   | 0.3  | 0.4  | 0.5  | mA   |  |  |  |
| lops                 | Operating Switching Current,<br>(Control Part and SenseFET Part) | V <sub>CC</sub> =14 V, V <sub>FB</sub> =2 V                                   | 0.8  | 1.2  | 1.6  | mA   |  |  |  |
| ISTART               | Start Current                                                    | V <sub>CC</sub> =11 V (Before V <sub>CC</sub><br>Reaches V <sub>START</sub> ) | 85   | 120  | 155  | μА   |  |  |  |
| Існ                  | Startup Charging Current                                         | V <sub>CC</sub> =V <sub>FB</sub> =0 V, V <sub>STR</sub> =40 V                 | 0.7  | 1.0  | 1.3  | mA   |  |  |  |
| $V_{STR}$            | Minimum V <sub>STR</sub> Supply Voltage                          | V <sub>CC</sub> =V <sub>FB</sub> =0 V, V <sub>STR</sub> Sw eep                |      | 26   |      | V    |  |  |  |

- Notes:
  11. Although these parameters are guaranteed, they are not 100% tested in production.
- 12. t<sub>LEB</sub> includes gate turn-on time.

### **Typical Performance Characteristics**

Characteristic graphs are normalized at TA=25°C.



1.20
1.15
1.10
1.05
1.00
0.95
0.90
0.85
-40'C -25'C 0'C 25'C 50'C 75'C 90'C 110'C 120'C 125'C
Temperature [ °C]

Figure 4. Operating Supply Current (IOP) vs. TA.

Figure 5. Operating Switching Current (IOPS) vs. TA.





Figure 6. Startup Charging Current (I<sub>CH</sub>) vs. T<sub>A</sub>.

Figure 7. Peak Drain Current Limit (ILIM) vs. TA.





Figure 8. Feedback Source Current (IFB) vs. TA.

Figure 9. Shutdown Delay Current (IDELAY) vs. TA.

### **Typical Performance Characteristics**

Characteristic graphs are normalized at TA=25°C.





Figure 10. UVLO Threshold Voltage (VSTART) vs. TA.

Figure 11. UVLO Threshold Voltage (VSTOP) vs. TA





Figure 12. Shutdown Feedback Voltage (V<sub>SD</sub>) vs. T<sub>A</sub>.

Figure 13. Over-Voltage Protection (V<sub>OVP</sub>) vs. T<sub>A</sub>.







Figure 15. Maximum Duty Ratio (D<sub>MAX</sub>) vs. T<sub>A</sub>

# **Typical Performance Characteristics**

Characteristic graphs are normalized at T<sub>A</sub>=25°C.



Figure 16. Line OVP ( $V_{INH}$ ) vs.  $T_A$ 



Figure 17. Hysteresis of LOVP (VINHYS) vs. TA.

#### **Functional Description**

1. Startup: At startup, an internal high-voltage current source supplies the internal bias and charges the external capacitor ( $C_{Vcc}$ ) connected to the  $V_{CC}$  pin, as illustrated in Figure 18. When  $V_{CC}$  reaches 12 V, the FSL117MRIN begins switching and the internal high-voltage current source is disabled. Normal switching operation continues and the power is supplied from the auxiliary transformer winding unless  $V_{CC}$  goes below the stop voltage of 7.5 V.



Figure 18. Startup Block

2. Soft-Start: The internal soft-start circuit increases the PWM comparator inverting input voltage, together with the SenseFET current, slowly after startup. The typical soft-start time is 15 ms. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased to smoothly establish the required output voltage. This helps prevent transformer saturation and reduces stress on the secondary diode during startup.

- **3. Feedback Control**: This device employs current-mode control, as shown in Figure 19. An opto-coupler (such as the FOD817) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the R<sub>SENSE</sub> resistor makes it possible to control the switching duty cycle. When the reference pin voltage of the shunt regulator exceeds the internal reference voltage of 2.5 V, the opto-coupler LED current increases, pulling down the feedback voltage and reducing drain current. This typically occurs when the input voltage is increased or the output load is decreased.
  - 3.1 Pulse-by-Pulse Current Limit: Because current-mode control is employed, the peak current through the SenseFET is limited by the inverting input of the PWM comparator ( $V_{FB}^*$ ), as shown in Figure 19. Assuming that the 90  $\mu$ A current source flows only through the internal resistor ( $3R+R=27~k\Omega$ ), the cathode voltage of diode D2 is about 2.5 V. Since D1 is blocked when the feedback voltage ( $V_{FB}$ ) exceeds 2.5 V, the maximum voltage of the cathode of D2 is clamped at this voltage. Therefore, the peak value of the current through the SenseFET is limited.
  - **3.2 Leading-Edge Blanking (LEB)**: At the instant the internal SenseFET is turned on, a high-current spike usually occurs through the SenseFET, caused by primary-side capacitance and secondary-side rectifier reverse recovery. Excessive voltage across the R<sub>SENSE</sub> resistor leads to incorrect feedback operation in the current-mode PWM control. To counter this effect, the FSL117MRIN employs a leading-edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for t<sub>LEB</sub> (300 ns) after the SenseFET is turned on.



Figure 19. Pulse Width Modulation Circuit

4. Protection Circuits: The FSL117MRIN has several self-protective functions, such as Overload Protection (OLP), Abnormal Over-Current Protection (AOCP), Output-Short Protection (OSP), Over-Voltage Protection (OVP), and Thermal Shutdown (TSD). All the protections are implemented as auto-restart. Once a fault condition is detected, switching is terminated and the SenseFET remains off. This causes V<sub>CC</sub> to fall. When V<sub>CC</sub> falls to the Under-Voltage Lockout (UVLO) stop voltage of 7.5 V, the protection is reset and the startup circuit charges the V<sub>CC</sub> capacitor. When V<sub>CC</sub> reaches the start voltage of 12.0 V, the FSL117MRIN resumes normal operation. If the fault condition is not removed, the SenseFET remains off and V<sub>CC</sub> drops to stop voltage again. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated. Because these protection circuits are fully integrated into the IC without external components, the reliability is improved without increasing cost.



Figure 20. Auto-Restart Protection Waveforms

4.1 Overload Protection (OLP): Overload is defined as the load current exceeding its normal level due to an unexpected abnormal event. In this situation, the protection circuit should trigger to protect the SMPS. However, even when the SMPS is in normal operation, the overload protection circuit can be triggered during load transition. To avoid this undesired operation, the overload protection circuit is designed to trigger only after a specified time to determine whether it is a transient situation or a true overload situation. Because of the pulse-by-pulse current-limit capability, the maximum peak current through the SenseFET is limited and, therefore, the maximum input power is restricted with a given input voltage. If the output consumes more than this maximum power, the output voltage (Vout) decreases below the set voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (VFB). If VFB exceeds 2.5 V, D1 is

blocked and the 2.0  $\mu$ A current source starts to charge C<sub>FB</sub> slow ly up. In this condition, V<sub>FB</sub> continues increasing until it reaches 7.0 V, when the switching operation is terminated, as shown in Figure 21. The delay for shutdown is the time required to charge C<sub>FB</sub> from 2.5 V to 7.0 V with 2.0  $\mu$ A. A 25 ~50 ms delay is typical for most applications. This protection is implemented as Auto-Restart Mode.



Figure 21. Overload Protection

4.2 Abnormal Over-Current Protection (AOCP): When the secondary rectifier diodes or the transformer pins are shorted, a steep current with extremely high di/dt can flow through the SenseFET during the minimum turn-on time. Overload protection is not enough to protect the FSL117MRIN in that abnormal case: since severe current stress is imposed on the SenseFET until OLP is triggered. The internal AOCP circuit is shown in Figure 22. When the gate turn-on signal is applied to the power SenseFET, the AOCP block is enabled and monitors the current through the sensing-resistor. The voltage across the resistor is compared with a preset AOCP level. If the sensing resistor voltage is greater than the AOCP level, the set signal is applied to the S-R latch, resulting in the shutdown of the SMPS.



Figure 22. Abnormal Over-Current Protection

**4.3. Output-Short Protection (OSP)**: If the output is shorted, steep current with extremely high di/dt can flow through the SenseFET during the minimum turnon time. Such a steep current creates high-voltage stress on the drain of the SenseFET when turned off. To protect the device from this abnormal condition, OSP is included. It is comprised of detecting V<sub>FB</sub> and SenseFET turn-on time. When the V<sub>FB</sub> is higher than 2.0 V and the SenseFET turn-on time is lower than 1.0 µs, the FSL117MRIN recognizes this condition as an abnormal error and shuts down PWM switching until V<sub>CC</sub> reaches V<sub>START</sub> again. An abnormal condition output short is shown in Figure 23.



Figure 23. Output-Short Protection

Over-Voltage Protection (OVP): secondary-side feedback circuit malfunctions or a solder defect causes an opening in the feedback path, the current through the opto-coupler transistor becomes almost zero. Then V<sub>FB</sub> climbs up in a similar manner to the overload situation, forcing the preset maximum current to be supplied to the SMPS until the overload protection is triggered. Because more energy than required is provided to the output, the output voltage may exceed the rated voltage before the overload protection is triggered, resulting in the breakdown of the devices in the secondary side. To prevent this situation, an OVP circuit is employed. In general, the V<sub>CC</sub> is proportional to the output voltage and the FSL117MRIN uses V<sub>CC</sub> instead of directly monitoring the output voltage. If V<sub>CC</sub> exceeds 24.5 V, an OV P circuit is triggered, resulting in the termination of the switching operation. To avoid undesired activation of OV P during normal operation, V<sub>CC</sub> should be designed to be below 24.5 V.

**4.5 Thermal Shutdown (TSD)**: The SenseFET and the control IC on a die in one package makes it easier for the control IC to detect the temperature of the SenseFET. If the temperature exceeds ~140°C, the thermal shutdown is triggered and stops operation. The FSL117MRIN operates in auto-restart mode until the temperature decreases to around 75°C, when normal operation resumes.

**4.6 Line Over-Voltage Protection (LOVP)**: If the line input voltage is increased to an undesirable level, high line input voltage creates high-voltage stress on the entire system. To protect from this abnormal condition, LOVP is included. It is comprised of detecting  $V_{\rm IN}$  using divided resistors. When  $V_{\rm IN}$  is higher than 1.95 V, this condition is recognized as an abnormal error and PWM switching shuts down until  $V_{\rm IN}$  decreases to around 1.89 V (60 mV hysteresis).



Figure 24. Line Over-Voltage Protection

Unlike previous Power Switch families, FSL117MRIN's  $V_{IN}$  pin can detect the AC line over-voltage protection function. When the line input voltage exceeds predetermined level at the  $V_{IN}$  pin, the controller initiates a fault signal and shuts down PWM output. To prevent erroneous activation of LOVP, the LOVP function is triggered when line over-voltage lasts more than a specific time. An important feature of the LOVP function is auto-recovery. The controller continuously monitors line input voltage, even under fault condition, and turns PWM output on when over-voltage condition disappears. Equation (1) calculates the level of input over voltage to RMS value:

$$V_{IN\_ovp} = 1.95 \times \left(\frac{\left(R1 + R2\right)}{R1}\right) \tag{1}$$

The resistance of the divided resistor can be adjusted as necessary. Small resistance can bring relatively large standby power consumption at light-load condition. To avoid this situation, a several  $M\Omega$  resistor is recommended. For stable operation, a several  $M\Omega$  resistor should accompany a capacitor with hundreds of pF capacitance between the  $V_{IN}$  and GND pins.

- **5. Soft Burst Mode**: To minimize power dissipation in Standby Mode, the FSL117MRIN enters Burst Mode. As the load decreases, the feedback voltage decreases. The device automatically enters Burst Mode when the feedback voltage drops below  $V_{BURL}$  (300 mV), as shown in Figure 25. At this point, switching stops and the output voltages start to drop at a rate dependent on standby current load. This causes the feedback voltage to rise. Once it passes  $V_{BURH}$  (450 mV), switching resumes. Feedback voltage then falls and the process repeats. Burst Mode alternately enables and disables switching of the SenseFET, reducing switching loss in Standby Mode.
- **6. Random Frequency Fluctuation (RFF)**: Fluctuating switching frequency of an SMPS can reduce EMI by spreading the energy over a wide frequency range. The amount of EMI reduction is directly related to the switching frequency variation, which is limited internally. The switching frequency is determined randomly by external feedback voltage and an internal free-running oscillator at every switching instant. This random frequency fluctuation scatters the EMI noise around typical switching frequency (67 kHz) effectively and can reduce the cost of the input filter included to meet the EMI requirements (e.g. EN55022).



Figure 25. Burst-Mode Operation



Figure 26. Random Frequency Fluctuation

## **Physical Dimensions**







NOTES: UNLESS OTHERWISE SPECIFIED

- A) THIS PACKAGE CONFORMS TO JEDEC MS-001 VARIATION BA
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.
- D) DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994
- E) DRAWING FILENAME AND REVSION: MKT-N08FREV2.

Figure 27. 8-Lead, Dual Inline Package, 8DIP.

Package drawings are provided as a service to customers considering ON Semiconductor components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact an ON Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of ON Semiconductor's worldwide terms and conditions, specifically the warranty therein, which covers ON Semiconductor products.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onse.mi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using ON Semiconductor, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employe

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

JSA/Canada

Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative