

## USB 2.0 Hub and Flash Media Card Controller Combo

## **General Description**

The USB2642 is a USB 2.0 compliant, hi-speed hub and card reader combo solution. This fully-integrated, single chip solution provides USB expansion and flash media reader/writer integration. The Microchip USB2642 provides an ultra fast interface between a USB host and today's popular flash media formats. The controller allows read/write capability to flash media including the following:

- Secure Digital<sup>TM</sup> (SD)
- SD High Capacity<sup>TM</sup> (SDHC)
- SD Extended Capacity<sup>TM</sup> (SDXC)
- MultiMediaCard<sup>TM</sup>(MMC)
- Embedded MultiMediaCard<sup>TM</sup> (eMMC)

The USB2642 offers a versatile, cost-effective and energy-efficient hub controller with 2 downstream USB 2.0 ports and a flash media interface. The flash media interface can support sustained transfer rates exceeding 35 MB/s.

Additionally, the USB2642 provides an I<sup>2</sup>C<sup>TM</sup> over USB bridge and an SD over USB bridge. The I<sup>2</sup>C bridge allows for control of any I<sup>2</sup>C slave device operating at 50KHz serial clock.

### **Highlights**

### PortMap

 Flexible port mapping and port disable sequencing supports multiple platform designs

### PortSwap

Programmable USB differential-pair pin locations eases PCB design by aligning USB signal traces directly to connectors

### PHYBoost

 Programmable USB transceiver drive strength recovers signal integrity

### **Features**

- Single-chip USB 2.0 hub controller with 2 exposed hi-speed downstream ports
- The dedicated flash media reader is internally attached to a 3rd downstream port of the hub as a USB compound device
- Hub and flash media reader/writer configuration from a single source:
  - Configures internal code using an external SPI ROM
  - Supports execution of external code from SPI Flash EEPROM
  - Supports custom vendor, product, and language ID when using an external EEPROM
- Supports full power management with individual or ganged power control of each downstream port
- Transaction Translator (TT) in the hub supports operation of FS and LS peripherals
- · Single 24 MHz crystal support
- Control of peripheral I<sup>2</sup>C devices by USB host.
- Supports internally or externally regulated 1.8 V core voltage operation
- · Supports storage addressability of up to 2TB
- · RoHS compliant package
  - USB2642: 48-pin (7x7 mm²) QFN
- · Temperature ranges:
  - Commercial Range (0 °C to +70 °C)
  - Industrial Range (-40 °C to +85 °C)

### **Target Applications**

- · Desktop and mobile PCs
- · Monitors and televisions
- · Mobile PC docking
- Consumer A/V
- · Media players/viewers
- Printers
- · Flash media card readers/writers

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### **Errata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- · Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# **Table of Contents**

| 1.0 Overview                         | 4  |
|--------------------------------------|----|
| 2.0 Block Diagram                    | 6  |
| 3.0 USB2642 Pin Configuration        | 7  |
| 4.0 Pin Table                        | 8  |
| 5.0 Pin Descriptions                 | ç  |
| 6.0 Pin Reset States                 | 17 |
| 7.0 Configuration Options            | 19 |
| 8.0 DC Parameters                    | 42 |
| 9.0 AC Specifications                | 46 |
| 10.0 Package Outlines                | 48 |
| 11.0 Revision History                | 50 |
| 11.0 Revision History                | 51 |
| Appendix B: References               | 52 |
| The Microchip Web Site               | 53 |
| Customer Change Notification Service | 53 |
| Customer Change Notification Service | 53 |
| Product Identification System        |    |

### 1.0 OVERVIEW

### 1.1 Introduction

The USB2642 offers a USB 2.0 compliant, versatile, cost-effective and energy-efficient hi-speed hub controller with 2 downstream USB ports and an SD/MMC flash media card interface. The dedicated flash media reader is internally attached to a 3rd downstream port of the hub as a USB compound device. This combo solution supports today's popular multi-format flash media card formats. The flash media interface can support sustained transfer rates exceeding 35 MB/s if the media and host support those rates.

The USB2642 also provides I<sup>2</sup>C over USB. The I<sup>2</sup>C bridge allows for control of any I<sup>2</sup>C device operating at 50kHz clock.

The USB2642 will attach to an upstream port as either a full-speed or full-/hi-speed hub. The hub supports low-speed, full-speed, and hi-speed (if operating as a full-/hi-speed hub) downstream devices on all of the enabled downstream ports.

All required resistors on the USB ports are integrated into the hub. This includes all series termination resistors on D+ and D- pins and all required pull-down and pull-up resistors. The over-current sense inputs for the downstream facing ports have internal pull-up resistors.

The USB2642 includes programmable features such as:

**PortMap** which provides flexible port mapping and disable sequences. The downstream ports of a USB2642 hub can be reordered or disabled in any sequence to support multiple platform designs with minimum effort. For any port that is disabled, the USB2642 automatically reorders the remaining ports to match

the USB host controller's port numbering scheme.

**PortSwap** which adds per-port programmability to USB differential-pair pin locations. PortSwap allows direct alignment of USB signals (D+/D-) to connectors avoiding uneven trace length or crossing of the USB differential signals on the PCB.

**PHYBoost** which enables four programmable levels of USB signal drive strength in downstream port transceivers. PHYBoost attempts to restore USB signal integrity. The diagram on the right shows an example of Hi-Speed USB eye diagrams before (PHYBoost at 0%) and after (PHYBoost at 12%) signal integrity restoration in a compromised system environment.



**USB Port Virtualization** 



### 1.2 Device Features

### 1.2.1 HARDWARE FEATURES

- Single-chip hub, flash media controller, and I<sup>2</sup>C device control over USB
- Supports commercial (0 °C to +70 °C) and industrial (-40 °C to +85 °C) temperature ranges
- · Transaction Translator (TT) in the hub supports operation of FS and LS peripherals
- · Full power management with individual or ganged power control of each downstream port
- · Optional support for external firmware access via SPI
- Code execution via SPI ROM which must meet the following qualifications:
  - 60 MHz operation support
  - Single bit or dual bit mode support
  - Mode 0 or mode 3 SPI support

Compliant with the following flash media card specifications:

- · Secure Digital 2.0
  - SDSC, SDHC, and SDXC
  - microSD and reduced form factor media
  - Supports storage addressability of up to 2TB
- MultiMediaCard 4.2
  - 1/4/8 bit
  - Includes support for eMMC devices
- Control of I<sup>2</sup>C device using the I<sup>2</sup>C over USB bridge
- Supports internal regulator for 1.8 V core operation
- · Supports external regulator for 1.8 V core operation

## 1.2.2 CONFIGURABLE FEATURES

Default configuration is loaded by USB2642 following a reset. The USB2642 may also be configured by an external I<sup>2</sup>C EEPROM or external SPI ROM flash, where the following features are supported:

- · Customizable vendor ID, product ID, and device ID
- · 12-hex digits maximum for the serial number string
- · 29-character manufacturer ID and product strings for flash media reader/writer
- Compound device support on a port-by-port basis a port is permanently hardwired to a downstream USB peripheral device
- Select over-current sensing and port power control on an individual or ganged (all ports together) basis to match the circuit board component selection
- · Port power control and over-current detection/delay features
- · Configure the delay time for filtering the over-current sense inputs
- · Configure the delay time for turning on downstream port power
- · Bus- or self-powered selection
- · Hub port disable of non-removable configurations
- · Flexible port mapping and disable sequencing supports multiple platform designs
- Programmable USB differential-pair pin location selection eases PCB layout by aligning USB signal lines directly to connectors
- · Programmable USB signal drive strength improves USB signal integrity using 4 levels of signal drive strength
- · Indicate the maximum current that the 2-port hub consumes from the USB upstream port
- · Manage the maximum current required for the hub controller

## 2.0 BLOCK DIAGRAM

FIGURE 2-1: USB2642 BLOCK DIAGRAM



## 3.0 USB2642 PIN CONFIGURATION

FIGURE 3-1: USB2642 48-PIN QFN - TOP VIEW



## 4.0 PIN TABLE

TABLE 4-1: USB2642 48-PIN TABLE (GROUPED BY FUNCTION)

|           | Secure Digital (12 pins) |                                   |         |  |  |
|-----------|--------------------------|-----------------------------------|---------|--|--|
| SD_D7     | SD_D6                    | SD_D5                             | SD_D4   |  |  |
| SD_D3     | SD_D2                    | SD_D1                             | SD_D0   |  |  |
| SD_CLK    | SD_CMD                   | SD_nCD                            | SD_WP   |  |  |
|           | USB 2.0 Into             | erface (10 pins)                  |         |  |  |
| USBUP_DP  | USBUP_DM                 | XTAL1 (CLKIN)                     | XTAL2   |  |  |
| RBIAS     | (3) VDDA33               | VDD18PLL                          | REG_EN  |  |  |
|           | 2-PORT USB               | Interface (7 pins)                |         |  |  |
| USBDN_DP2 | USBDN_DM2                | PRTCTL2                           | PRTCTL3 |  |  |
| USBDN_DP3 | USBDN_DM3                | VBUS_DET                          | -       |  |  |
|           | SPI Inter                | face (4 pins)                     |         |  |  |
| SPI_CE_N  | SPI_CLK/<br>SCL_EP       | SPI_DO/<br>SDA_EP/<br>SPI_SPD_SEL | SPI_DI  |  |  |
|           | I <sup>2</sup> C Inter   | face (2 pins)                     |         |  |  |
| SCL       | SDA                      |                                   |         |  |  |
|           | MISC                     | (7 pins)                          |         |  |  |
| RESET_N   | TEST0                    | TEST1                             | TEST2   |  |  |
| GPO1      | CRD_PWR                  | (1) NC                            |         |  |  |
|           | POWER (6 pins)           |                                   |         |  |  |
| (4) VDD33 | VDD33                    | VDD18                             |         |  |  |
|           | Total 48                 |                                   |         |  |  |

### 5.0 PIN DESCRIPTIONS

This section provides a detailed description of each signal. The signals are arranged in functional groups according to their associated interface. The pin descriptions below are applied when using the internal default firmware and can be referenced in Section 7.0, Configuration Options. The acronyms used in this chapter can be referenced in Appendix A: "Acronyms".

An *N* at the end of a signal name indicates that the active (asserted) state occurs when the signal is at a low voltage level. When the *N* is not present, the signal is asserted when it is at a high voltage level. The terms assertion and negation are used exclusively in order to avoid confusion when working with a mixture of active low and active high signals. The term assert, or assertion, indicates that a signal is active, independent of whether that level is represented by a high or low voltage. The term negate, or negation, indicates that a signal is inactive.

# 5.1 USB2642 Pin Description

TABLE 5-1: USB2642 PIN DESCRIPTIONS

| IABLE 5-1. COB2042 I IN DECORNI FICHO  |                                              |                |                                                                                                                                                                     |
|----------------------------------------|----------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                                 | 48-Pin<br>QFN                                | Buffer<br>Type | Description                                                                                                                                                         |
|                                        |                                              |                | Secure Digital Interface                                                                                                                                            |
| SD_D[7:0]                              | 19<br>20<br>23<br>30<br>32<br>33<br>17<br>18 | I/O12PU        | Secure Digital Data 7-0  These are the bi-directional data signals SD_D0 - SD_D7  Note: The pull up resistance is a current source that is limited to VDD.          |
| SD_CLK                                 | 21                                           | O12            | Secure Digital Clock This is an output clock signal to SD/MMC device.                                                                                               |
| SD_CMD                                 | 24                                           | I/O12PU        | Secure Digital Command  This is a bi-directional signal that connects to the CMD signal of the SD/MMC device.                                                       |
| SD_nCD                                 | 14                                           | I/O12PU        | Secure Digital Card Detect                                                                                                                                          |
| SD_WP                                  | 13                                           | I/O12          | Secure Digital Write Protect                                                                                                                                        |
|                                        |                                              |                | I <sup>2</sup> C Interface                                                                                                                                          |
| SDA                                    | 29                                           | I/O12          | Serial Data Signal                                                                                                                                                  |
| SCL                                    | 36                                           | I/O12          | Serial Clock                                                                                                                                                        |
|                                        |                                              |                | USB Interface                                                                                                                                                       |
| USBUP_DM<br>USBUP_DP                   | 43<br>42                                     | I/O-U          | USB Bus Data  These pins connect to the upstream USB bus data signals (host port or upstream hub). USBUP_DM and USBUP_DP can be swapped using the PortSwap feature. |
| USBDN_DM<br>[3:2]<br>USBDN_DP<br>[3:2] | 3<br>1<br>4<br>2                             | I/O-U          | USB Bus Data These pins connect to the downstream USB bus data signals and can be swapped using the PortSwap feature.                                               |

# **USB2642**

TABLE 5-1: USB2642 PIN DESCRIPTIONS

| IABLE 5-1.    | I             |                | OCKIPTIONS                                                                                                                                                               |  |  |
|---------------|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol        | 48-Pin<br>QFN | Buffer<br>Type | Description                                                                                                                                                              |  |  |
| PRTCTL[3:2]   | 7             | I/OD12PU       | USB Power Enable                                                                                                                                                         |  |  |
|               | 6             |                | As an output, these pins enables power downstream USB peripheral devices. See Section 5.3, "Port Power Control" for diagram and usage instructions.                      |  |  |
|               |               |                | As an input, when the power is enabled, these pins monitor the over-<br>current condition. When an over-current condition is detected, these pins<br>turn the power off. |  |  |
| VBUS_DET      | 39            | I              | Detect Upstream VBUS Power                                                                                                                                               |  |  |
|               |               |                | The Microchip hub monitors VBUS_DET to determine when to assert the internal D+ pull-up resistor (signaling a connect event).                                            |  |  |
|               |               |                | When designing a detachable hub, connect this pin to the VBUS power pin of the USB port that is upstream of the hub.                                                     |  |  |
|               |               |                | For self-powered applications with a permanently attached host, this pin should be pulled up, typically to VDD33.                                                        |  |  |
|               |               |                | VBUS is a 3.3 volt input. A resistor divider must be used when connecting to 5 volts of USB power.                                                                       |  |  |
| RBIAS         | 47            | I-R            | USB Transceiver Bias                                                                                                                                                     |  |  |
|               |               |                | A 12.0 k $\Omega$ , ±1.0% resistor is attached from VSS to this pin in order to set the transceiver's internal bias currents.                                            |  |  |
| XTAL1 (CLKIN) | 45            | ICLKx          | 24 MHz Crystal Input/External Clock Input                                                                                                                                |  |  |
|               |               |                | This pin can be connected to one terminal of the crystal or it can be connected to an external 24 MHz clock when a crystal is not used.                                  |  |  |
| XTAL2         | 44            | OCLKx          | 24 MHz Crystal Output                                                                                                                                                    |  |  |
|               |               |                | This is the other terminal of the crystal, or a no connect pin, when an external clock source is used to drive XTAL1 (CLKIN).                                            |  |  |
| VDD18PLL      | 46            | -              | 1.8 V PLL Power Bypass                                                                                                                                                   |  |  |
|               |               |                | This pin is the 1.8 V power bypass for the PLL. This pin requires an external bypass capacitor of 1.0 $\mu F$ .                                                          |  |  |
|               |               |                | If <b>REG_EN</b> is low, this pin serves as a power supply (1.8 V) for the device.                                                                                       |  |  |
| VDDA33        | 5<br>41       | -              | 3.3 V Analog Power                                                                                                                                                       |  |  |
|               | 48            |                | <ul> <li>48QFN - Pin 48 requires an external bypass capacitor of 4.7 μF.</li> </ul>                                                                                      |  |  |
|               |               |                | SPI Interface                                                                                                                                                            |  |  |
| SPI_CE_N      | 8             | O12            | SPI Chip Enable                                                                                                                                                          |  |  |
|               |               |                | This is the active low chip enable output. If the SPI interface is enabled, drive this pin high in power down states.                                                    |  |  |
| SPI_CLK/      | 9             | I/O12          | SPI Clock                                                                                                                                                                |  |  |
|               |               |                | This is the SPI clock out to the serial ROM. See Section 5.4, "ROM Boot Sequence" for diagram and usage instructions.                                                    |  |  |
|               |               |                | During reset, this pin is driven low.                                                                                                                                    |  |  |
| SCL_EP        |               |                | When configured, this is the I <sup>2</sup> C EEPROM clock pin.                                                                                                          |  |  |

TABLE 5-1: USB2642 PIN DESCRIPTIONS

| ABLE 5-1: USB2042 PIN DESCRIPTIONS |                |                |                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                             | 48-Pin<br>QFN  | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                                                |
| SPI_DO/                            | 10             | I/O12          | SPI Data Out                                                                                                                                                                                                                                                                                                                               |
|                                    |                |                | This is the data out for the SPI port. See Section 5.4, "ROM Boot Sequence" for diagram and usage instructions.                                                                                                                                                                                                                            |
| SDA_EP                             |                |                | This pin is the data pin when the device is connected to the optional I <sup>2</sup> C EEPROM.                                                                                                                                                                                                                                             |
| SPI_SPD_SEL                        |                |                | This pin is used to pick the speed of the SPI interface. During RESET_N assertion, this pin will be tri-stated with the weak pull-down resistor enabled. When RESET_N is negated, the value on the pin will be internally latched, and the pin will revert to SPI_DO functionality. Additionally, the internal pull-down will be disabled. |
|                                    |                |                | 0:30 MHz<br>1:60 MHz                                                                                                                                                                                                                                                                                                                       |
|                                    |                |                | If the latched value is 1, then the pin is tri-stated when the chip is in the suspend state.                                                                                                                                                                                                                                               |
|                                    |                |                | If the latched value is 0, then the pin is driven low during a suspend state.                                                                                                                                                                                                                                                              |
| SPI_DI                             | 11             | I/O12PD        | SPI Data In                                                                                                                                                                                                                                                                                                                                |
|                                    |                |                | This is the data in to the controller from the SPI ROM.                                                                                                                                                                                                                                                                                    |
|                                    |                |                | Misc                                                                                                                                                                                                                                                                                                                                       |
| GPO1                               | 37             | I/O12          | This general purpose pin is set to be used as an output.                                                                                                                                                                                                                                                                                   |
| CRD_PWR                            | 35             | I/O200         | Card power drive: 3.3 V (200 mA)                                                                                                                                                                                                                                                                                                           |
|                                    |                |                | This pin powers the multiplexed flash media interface (slot) for the SD/MMC interface.                                                                                                                                                                                                                                                     |
|                                    |                |                | Bits 0, 1, 2, and 3 control FET 2 of Register A5h. See Section 7.4.2.11, "A4h-A5h: LUN 0 Power Configuration," on page 26 for more information.                                                                                                                                                                                            |
| NC                                 | 31             | IPU            |                                                                                                                                                                                                                                                                                                                                            |
| REG_EN                             | 22             | IPU            | Regulator Enable                                                                                                                                                                                                                                                                                                                           |
|                                    |                |                | This pin is internally pulled up to enable the internal 1.8 V regulators. In order to disable the regulators, this pin will need to be externally connected to ground.                                                                                                                                                                     |
|                                    |                |                | When the internal regulator is enabled, the 1.8 V power pins must be left unconnected, except for the required bypass capacitors.                                                                                                                                                                                                          |
| RESET_N                            | 38             | I              | RESET input                                                                                                                                                                                                                                                                                                                                |
|                                    |                |                | This active low signal is used by the system to reset the chip. The active low pulse should be at least 1 $\mu$ s wide.                                                                                                                                                                                                                    |
| TEST[2:0]                          | 28             | IPD            | TEST Input                                                                                                                                                                                                                                                                                                                                 |
|                                    | 27<br>40       |                | Tie these test pins to ground for normal operation.                                                                                                                                                                                                                                                                                        |
|                                    | I              |                | Digital/Power/Ground                                                                                                                                                                                                                                                                                                                       |
| VDD18                              | 15             | -              | 1.8 V Digital Core Power Bypass                                                                                                                                                                                                                                                                                                            |
|                                    |                |                | This pin requires an external bypass capacitor of 1.0 µF.                                                                                                                                                                                                                                                                                  |
|                                    |                |                | If REG_EN is low, this pin serves as a power supply (1.8 V) for the device.                                                                                                                                                                                                                                                                |
| VDD33                              | 12             | -              | 3.3 V Power and Regulator Input                                                                                                                                                                                                                                                                                                            |
|                                    | 16<br>25<br>34 |                | • 48QFN - Pin 16 requires an external bypass capacitor of 4.7 μF minimum.                                                                                                                                                                                                                                                                  |
| VDD33 (OTP)                        | 26             | -              | 3.3 V Power                                                                                                                                                                                                                                                                                                                                |
| ( )                                |                |                | <u> </u>                                                                                                                                                                                                                                                                                                                                   |

TABLE 5-1: USB2642 PIN DESCRIPTIONS

| Symbol | 48-Pin<br>QFN | Buffer<br>Type | Description                                                                                  |  |
|--------|---------------|----------------|----------------------------------------------------------------------------------------------|--|
| VSS    | ePad          | -              | Ground Pad                                                                                   |  |
|        |               |                | The ground pad is the only VSS for the device and must be tied to ground with multiple vias. |  |

## 5.2 Buffer Type Descriptions

TABLE 5-2: USB2642 BUFFER TYPE DESCRIPTIONS

| Buffer   | Description                                                                                    |  |
|----------|------------------------------------------------------------------------------------------------|--|
| I        | Input                                                                                          |  |
| IPU      | Input with weak internal pull-up                                                               |  |
| IS       | Input with Schmitt trigger                                                                     |  |
| I/O12    | Input/output buffer with 12 mA sink and 12 mA source                                           |  |
| I/O200   | Input/output buffer 12 mA with FET disabled, 100/200 mA source only when the FET is enabled    |  |
| I/O12PD  | Input/output buffer with 12 mA sink and 12 mA source, with an internal weak pull-down resistor |  |
| I/O12PU  | Open drain, 12 mA sink with pull-up. Input with Schmitt trigger                                |  |
| I/OD12PU | Input/open drain output buffer with a 12 mA sink                                               |  |
| O12      | Output buffer with a 12 mA sink and a 12 mA source                                             |  |
| ICLKx    | XTAL clock input                                                                               |  |
| OCLKx    | XTAL clock output                                                                              |  |
| I/O-U    | Analog input/output defined in USB Specification (Appendix B)                                  |  |
| I-R      | RBIAS                                                                                          |  |

### 5.3 Port Power Control

### 5.3.1 PORT POWER CONTROL USING USB POWER SWITCH

The USB2642 has a single port power control and over-current sense signal for each downstream port. When disabling port power, the driver will actively drive a 0. To avoid unnecessary power dissipation, the internal pull-up resistor will be disabled at that time. When port power is enabled, the output driver is disabled, and the pull-up resistor is enabled creating an open drain output.

If there is an over-current situation, the USB Power Switch will assert the open drain OCS signal. The Schmitt trigger input will detect this event as a low. The open drain output does not interfere. The over-current sense filter handles the transient conditions, such as low voltage, while the device is powering up.



FIGURE 5-1: PORT POWER CONTROL WITH USB POWER SWITCH

### 5.3.2 PORT POWER CONTROL USING A POLY FUSE

When using the USB2642 with a poly fuse, an external diode must be used (see Figure 5-2). When disabling port power, the USB2642 driver will drive a 0. This procedure will have no effect since the external diode will isolate the pin from the load. When port power is enabled, the USB2642 output driver is disabled, and the pull-up resistor is enabled which creates an open drain output. This means that the pull-up resistor is providing 3.3 volts to the anode of the diode. If there is an over-current situation, the poly fuse will open. This will cause the cathode of the diode to go to zero volts. The anode of the diode will be at 0.7 volts, and the Schmitt trigger input will register this as a low resulting in an over-current detection. The open drain output does not interfere.

PRTCTL3

USB
Device

TO SERVICE

USB
Device

USB
Device

USB
Device
USB
Device

FIGURE 5-2: PORT POWER CONTROL WITH SINGLE POLY FUSE AND MULTIPLE LOADS

When using a single poly fuse to power all devices, note that for the ganged situation, all power control pins must be tied together.



FIGURE 5-3: PORT POWER WITH GANGED CONTROL WITH POLY FUSE

## 5.4 ROM Boot Sequence

After power-on reset, the internal firmware checks for an external SPI flash device that contains a valid signature of 2DFU (device firmware upgrade) beginning at address 0xFFFA. If a valid signature is found, then the external ROM is enabled and code execution begins at address 0x0000 in the external SPI device. Otherwise, code execution continues from the internal ROM.

The SPI ROM required for the USB2642 is a recommended minimum of 1 Mbit and support 60 MHz. The frequency used is set using the SPI\_SPD\_SEL. For 60 MHz operation, this pin must pulled up through a 100 k $\Omega$  resistor. SPI\_SPD\_SEL is used to choose the speed of the SPI interface. During RESET\_N assertion, this pin will be tri-stated with the weak pull-down resistor enabled. When RESET\_N is negated, the value on the pin will be internally latched, and the pin will revert to SPI\_DO functionality, and the internal pull-down is disabled.

The firmware can determine the speed of operation on the SPI port by checking the  $SPI\_SPEED$  in the  $SPI\_CTL$  Register (0x2400 - RESET = 0x02). Both 1- and 2-bit SPI operation is supported. For optimum throughput, a 2-bit SPI ROM is recommended. Both mode 0 and mode 3 SPI ROMS are also supported.

FIGURE 5-4: SPI ROM CONNECTION



## 6.0 PIN RESET STATES

TABLE 6-1: LEGEND FOR PIN RESET STATES

| Symbol | Description                                                               |
|--------|---------------------------------------------------------------------------|
| 0      | Output driven low                                                         |
| 1      | Output driven high                                                        |
| IP     | Input enabled                                                             |
| PU     | Hardware enables pull-up                                                  |
| PD     | Hardware enables pull-down                                                |
| none   | Hardware disables pad                                                     |
| -      | Hardware disables function                                                |
| Z      | Hardware disables pad. Both output driver and input buffers are disabled. |

## 6.1 Pin Reset States

TABLE 6-2: USB2642 RESET STATES

|     |                           | Reset State |                                                                                                                      |    |
|-----|---------------------------|-------------|----------------------------------------------------------------------------------------------------------------------|----|
| Pin | Pin Name                  | Function    | Input/Output PD  IP PD  O -  O -  O -  IP PD  IP PD  O -  O -  O PD  IP PD |    |
| 1   | USBDN_DM2                 | USBDN_DM2   | IP                                                                                                                   | PD |
| 2   | USBDN_DP2                 | USBDN_DP2   | IP                                                                                                                   | PD |
| 3   | USBDN_DM3                 | USBDN_DM3   | IP                                                                                                                   | PD |
| 4   | USBDN_DP3                 | USBDN_DP3   | IP                                                                                                                   | PD |
| 6   | PRTCTL2                   | PRTCTL      | 0                                                                                                                    | -  |
| 7   | PRTCTL3                   | PRTCTL      | 0                                                                                                                    | -  |
| 8   | SPI_CE_N                  | SPI_CE_N    | 1                                                                                                                    | _  |
| 9   | SPI_CLK/SCL_EP            | Ю           | 0                                                                                                                    | -  |
| 10  | SPI_DO/SDA_EP/SPI_SPD_SEL | Ю           | 0                                                                                                                    | PD |
| 11  | SPI_DI                    | SPI_DI      | IP                                                                                                                   | PD |
| 13  | SD_WP                     | Ю           | 0                                                                                                                    | -  |
| 14  | SD_nCD                    | Ю           | IP                                                                                                                   | PU |
| 17  | SD_D1                     | none        | Z                                                                                                                    | -  |

# **USB2642**

TABLE 6-2: USB2642 RESET STATES (CONTINUED)

|     |          | Rese     | State                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |  |
|-----|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|
| Pin | Pin Name | Function | Input/<br>Output         PU/<br>PD           Z         -           Z         -           Z         -           IP         PU           Z         -           Z         -           Z         -           IP         PU           Z         -           IP         PU           Z         -           Z         -           Z         -           Z         -           Z         -           Z         -           D         -           0         -           0         - |    |  |
| 18  | SD_D0    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 19  | SD_D7    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 20  | SD_D6    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 21  | SD_CLK   | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 22  | REG_EN   | none     | IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PU |  |
| 23  | SD_D5    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 24  | SD_CMD   | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 27  | TEST1    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 28  | TEST2    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 29  | SDA      | Ю        | IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PU |  |
| 30  | SD_D4    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 31  | NC       | GPIO     | IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PU |  |
| 32  | SD_D3    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 33  | SD_D2    | none     | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 35  | CRD_PWR  | Ю        | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 36  | SCL      | Ю        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 37  | GPO1     | GPO      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -  |  |
| 38  | RESET_N  | RESET_N  | IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -  |  |
| 39  | VBUS_DET | VBUS_DET | IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _  |  |
| 40  | TEST0    | TEST     | IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PD |  |
| 42  | USBUP_DP | USBUP_DP | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _  |  |
| 43  | USBUP_DM | USBUP_DM | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _  |  |
|     | 1        | _1       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |  |

### 7.0 CONFIGURATION OPTIONS

### 7.1 Hub

Microchip's USB2642 hub is fully compliant with the *Universal Serial Bus 2.0 Specification* (References). See Chapter 11 (Hub Specification) for general details regarding hub operation and functionality.

The hub provides a single Transaction Translator (TT) shared by both downstream ports. The TT contains 4 non-periodic buffers.

### 7.1.1 HUB CONFIGURATION OPTIONS

The Microchip hub supports a large number of configurable features (some are mutually exclusive). There are two principal ways to configure the hub:

- · default settings
- · settings loaded from an external EEPROM or SPI Flash device

### 7.1.1.1 Power Switching Polarity

The hub will only support active high power controllers.

### 7.1.2 VBUS DETECT

According to Section 7.2.1 of the *USB 2.0 Specification*, a downstream port can never provide power to its D+ or D- pull-up resistors unless the upstream port's VBUS is in the asserted (powered) state. The **VBUS\_DET** pin on the hub monitors the state of the upstream VBUS signal and will not pull-up the D+ resistor if VBUS is not active. If VBUS goes from an active to an inactive state (not powered), the hub will remove power from the D+ pull-up resistor within 10 seconds.

### 7.2 Card Reader

The Microchip USB2642 is fully compliant with the following flash media card reader specifications:

- · Secure Digital 2.0
  - SDSC, SDHC, and SDXC
  - mircoSD and reduced form factor media
  - Supports storage addressability of up to 2TB
- MultiMediaCard 4.2
  - 1/4/8 bit
  - includes support for eMMC devices

# 7.3 I<sup>2</sup>C over USB Bridge

USB2642 offers a I<sup>2</sup>C over USB bridge functionality. Host initiated SCSI pass-through commands are sent to USB2642 using Mass Storage Class driver to control I<sup>2</sup>C master interface. Additional support for detecting clock stretching during reads is also provided.

The following features are exposed through host side I<sup>2</sup>C API:

- · Write\_I2C\_Stream
  - Send any length of data over the I<sup>2</sup>C interface.
  - The sequence follows the I<sup>2</sup>C protocol for writing data.
- · WriteRead I2C Stream
  - Read any length of data over the I<sup>2</sup>C interface.
  - The sequence follows the I<sup>2</sup>C protocol for reading data.
- · GPIO 1 SET OUTPUT

This method allows an application to assert GPO1 pin. This can be driving RST of the I<sup>2</sup>C slave device.

For additional configuration information and protocol details, see "USB2642 PC Over USB Bridge User's Guide

## 7.4 System Configurations

### 7.4.1 EEPROM/SPI INTERFACE

The USB2642 can be configured via a 2-wire ( $I^2C$ ) EEPROM (512x8) or an external SPI flash device containing the firmware for the USB2642. If an external configuration device does not exist the internal default values will be used. If one of the external devices is used for configuration, the OEM can update the values through the USB interface. The hub will then attach to the upstream USB host.

The USBDM tool set is available in the Hub Card reader combo software release package.

## 7.4.2 EEPROM DATA DESCRIPTOR

TABLE 7-1: INTERNAL FLASH MEDIA CONTROLLER CONFIGURATIONS

| Address | Register Name | Description                     | Internal Default Value               |
|---------|---------------|---------------------------------|--------------------------------------|
| 00h-19h | USB_SER_NUM   | USB Serial Number               | 000008264001<br>(Unicode)            |
| 1Ah-1Bh | USB_VID       | USB Card Reader<br>Vendor ID    | 0424                                 |
| 1Ch-1Dh | USB_PID       | USB Card Reader<br>Product ID   | 4041                                 |
| 1Eh-21h | USB_LANG_ID   | USB Language Identifier         | 0409<br>(see Note 1)                 |
| 22h-5Dh | USB_MFR_STR   | USB Manufacturer String         | Generic<br>(Unicode)                 |
| 5Eh-99h | USB_PRD_STR   | USB Product String              | Ultra Fast Media Reader<br>(Unicode) |
| 9Ah     | USB_BM_ATT    | USB BmAttribute                 | 80h                                  |
| 9Bh     | USB_MAX_PWR   | USB Max Power                   | 30h (96 mA)                          |
| 9Ch     | ATT_LB        | Attribute Lo byte               | 40h (Reverse SD_WP only)             |
| 9Dh     | ATT_HLB       | Attribute Hi Lo byte            | 80h (Reverse SD2_WP only)            |
| 9Eh     | ATT_LHB       | Attribute Lo Hi byte            | 00h                                  |
| 9Fh     | ATT_HB        | Attribute Hi byte               | 00h                                  |
| A0h-A3h | rsvd          |                                 |                                      |
| A4h     | LUN_PWR_LB    | LUN Power Lo byte               | 00h                                  |
| A5h     | LUN_PWR_HB    | LUN Power Hi byte               | 0Ah                                  |
| A6h-BEh | rsvd          |                                 |                                      |
| BFh-C5h | DEV3_ID_STR   | Device 3 Identifier String      | SD/MMC                               |
| C6h-CDh | INQ_VEN_STR   | Inquiry Vendor String           | Generic                              |
| CEh-D2h | INQ_PRD_STR   | 48QFN Inquiry Product<br>String | 2642                                 |
| D3h     | DYN_NUM_LUN   | Dynamic Number of LUNs          | 01h                                  |
| D4h-D7h | LUN_DEV_MAP   | LUN to Device Mapping           | FFh, 00h, 00h, 00h                   |
| D8h-DAh | rsvd          |                                 |                                      |

TABLE 7-1: INTERNAL FLASH MEDIA CONTROLLER CONFIGURATIONS (CONTINUED)

| Address   | Register Name                                                                                                       | Description                                                    | Internal Default Value    |  |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------|--|--|--|--|--|
| DBh-DDh   | SD_MMC_BUS_TIMING                                                                                                   | SD/MMC Bus Timing<br>Control                                   | 59h, 56h, 97h<br>(Note 2) |  |  |  |  |  |
|           | Refer to Table 7-2, "Hub Controller Configurations," on page 22 for a continuation of the register values DEh-17Fh. |                                                                |                           |  |  |  |  |  |
|           |                                                                                                                     | entroller Extended Configura<br>nabled by setting bit 7 of bmA |                           |  |  |  |  |  |
| 100h-106h | CLUN0_ID_STR                                                                                                        | LUN 0 Identifier String                                        | СОМВО                     |  |  |  |  |  |
| 107h-10Dh | CLUN1_ID_STR                                                                                                        | LUN 1 Identifier String                                        | СОМВО                     |  |  |  |  |  |
| 10Eh-114h | CLUN2_ID_STR                                                                                                        | LUN 2 Identifier String                                        | COMBO                     |  |  |  |  |  |
| 115h-11Bh | CLUN3_ID_STR                                                                                                        | LUN 3 Identifier String                                        | COMBO                     |  |  |  |  |  |
| 11Ch-122h | CLUN4_ID_STR                                                                                                        | LUN 4 Identifier String                                        | СОМВО                     |  |  |  |  |  |
| 123h-129h | rsvd                                                                                                                |                                                                |                           |  |  |  |  |  |
| 12Ah-145h | rsvd                                                                                                                |                                                                |                           |  |  |  |  |  |
| 146h      | DYN_NUM_ EXT_LUN                                                                                                    | Dynamic Number of<br>Extended LUNs                             | 00h                       |  |  |  |  |  |
| 147h-14Bh | LUN_DEV_MAP                                                                                                         | LUN to Device Mapping                                          | FFh, FFh, FFh, FFh        |  |  |  |  |  |
| 14Ch-17Bh | rsvd                                                                                                                |                                                                |                           |  |  |  |  |  |
| 17Ch-17Fh | NVSTORE_SIG2                                                                                                        | Non-Volatile Storage<br>Signature                              | ecf1                      |  |  |  |  |  |

Note that the following applies to the system values and descriptions:

<sup>•</sup> rsvd = reserved for internal use; do not write to these registers

Note 1: Refer to the USB 2.0 Specification (References) for other language codes.

<sup>2:</sup> This register value must not be changed from the default value.

TABLE 7-2: HUB CONTROLLER CONFIGURATIONS

| Address         | Register Name | Description                                | Internal Default Value |
|-----------------|---------------|--------------------------------------------|------------------------|
| DEh             | VID_LSB       | Vendor ID Least Significant Byte           | 24h                    |
| DFh             | VID_MSB       | Vendor ID Most Significant Byte            | 04h                    |
| E0h             | PID_LSB       | 48QFN Product ID Least<br>Significant Byte | 40h                    |
| E1h             | PID_MSB       | Product ID Most Significant Byte           | 26h                    |
| E2h             | DID_LSB       | Device ID Least Significant Byte           | A2h                    |
| E3h             | DID_MSB       | Device ID Most Significant Byte            | 08h                    |
| E4h             | CFG_DAT_BYT1  | Configuration Data Byte 1                  | 8Bh                    |
| E5h             | CFG_DAT_BYT2  | Configuration Data Byte 2                  | 28h                    |
| E6h             | CFG_DAT_BYT3  | Configuration Data Byte 3                  | 00h                    |
| E7h NR_DEVICE   |               | Non-Removable Devices                      | 02h                    |
| E8h             | PORT_DIS_SP   | Port Disable (Self)                        | 00h                    |
| E9h             | PORT_DIS_BP   | Port Disable (Bus)                         | 00h                    |
| EAh             | MAX_PWR_SP    | Max Power (Self)                           | 01h                    |
| EBh             | MAX_PWR_BP    | Max Power (Bus)                            | 32h                    |
| ECh HC_MAX_C_SP |               | Hub Controller Max Current (Self)          | 01h                    |
| EDh HC_MAX_C_BP |               | Hub Controller Max Current (Bus)           | 32h                    |
| EEh PWR_ON_TIME |               | Power-on Time                              | 32h                    |
| EFh BOOST_UP    |               | Boost_Up                                   | 00h                    |
| F0h BOOST_3:2   |               | Boost_3:2                                  | 00h                    |
| F1h             | PRT_SWP       | PortSwap                                   | 00h                    |
| F2h             | PRTM12        | PortMap 12                                 | 00h                    |
| F3h PRTM3       |               | PortMap 3                                  | 00h                    |

TABLE 7-3: OTHER INTERNAL CONFIGURATIONS

| Address             | Register Name  | Description                                      | Internal Default Value |
|---------------------|----------------|--------------------------------------------------|------------------------|
| F4h                 | SD_CLK_LIM     | SD Clock Limit for the Flash<br>Media Controller | 00h                    |
| F5h                 | rsvd           |                                                  |                        |
| F6h                 | MEDIA_SETTINGS | SD1 Timeout Configuration                        | 00h                    |
| F7h-FBh rsvd        |                |                                                  |                        |
| FCh-FFh NVSTORE_SIG |                | Non-Volatile Storage Signature                   | ATA2                   |

## 7.4.2.1 00h-19h: USB Serial Number Option

| Byte | Name        | Description                                                            |
|------|-------------|------------------------------------------------------------------------|
| 25:0 | USB_SER_NUM | Maximum string length is 12 hex digits. Must be unique to each device. |

## 7.4.2.2 1Ah-1Bh: USB Vendor Identifier Option

| Byte | Name    | Description                                                                                         |
|------|---------|-----------------------------------------------------------------------------------------------------|
| 1:0  | USB_VID | This ID is unique for every vendor, where the vendor ID is assigned by the USB Implementer's Forum. |

# 7.4.2.3 1Ch-1Dh: USB Product Identifier Option

| Byte | Name    | Description                                                                          |
|------|---------|--------------------------------------------------------------------------------------|
| 1:0  | USB_PID | This ID is unique for every product, where the product ID is assigned by the vendor. |

## 7.4.2.4 1Eh-21h: USB Language Identifier Option

| Byte | Name        | Description                  |
|------|-------------|------------------------------|
| 3:0  | USB_LANG_ID | English language code = 0409 |

# 7.4.2.5 22h-5Dh: USB Manufacturer String Length

| Byte | Name        | Description                             |
|------|-------------|-----------------------------------------|
| 59:0 | USB_MFR_STR | Maximum string length is 29 characters. |

## 7.4.2.6 5Eh-99h: USB Product String Length

| Byte | Name        | Description                                                                                                                  |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------|
| 59:0 | USB_PRD_STR | This string is used during the USB enumeration process by Windows <sup>®</sup> . The maximum string length is 29 characters. |

# **USB2642**

# 7.4.2.7 9Ah: USB BmAttribute (1 byte)

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USB_BM_ATT | Self- or Bus-Power: Selects between self- and bus-powered operation. The hub is either self-powered (draws less than 2 mA of upstream bus power) or bus-powered (limited to a 100 mA maximum of upstream power prior to being configured by the host controller).  When configured as a bus-powered device, the Microchip hub consumes less than 100 mA of current prior to being configured. After configuration, the bus-powered Microchip hub (along with all associated hub circuitry, any embedded devices if part of a compound device, and 100 mA per externally available downstream port) must consume no more than 500 mA of upstream VBUS current. The current consumption is system dependent, and the OEM must ensure that the USB 2.0 specifications are not violated.  When configured as a self-powered device, <1 mA of upstream VBUS current is consumed and all ports are available, with each port being capable of sourcing 500 mA of current.  80 = Bus-powered operation  C0 = Self-powered operation  A0 = Bus-powered operation with remote wake-up  E0 = Self-powered operation with remote wake-up |

# 7.4.2.8 9Bh: USB MaxPower (1 byte)

| Bit | Name        | Description                                                                                  |
|-----|-------------|----------------------------------------------------------------------------------------------|
| 7:0 | USB_MAX_PWR | USB Max Power per USB Specification (References). Do NOT set this value greater than 100 mA. |

# 7.4.2.9 9Ch-9Fh: Attribute Byte Descriptions

| Byte | Name    | Bit<br>Number | Description                                                                                                                              |
|------|---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | ATT_LB  | 3:0           | Always read as 0                                                                                                                         |
|      |         | 4             | Inquire Manufacturer and Product ID Strings                                                                                              |
|      |         |               | 1 : use the Inquiry Manufacturer and Product ID Strings.     0 : (default) - use the USB Descriptor Manufacturer and Product ID Strings. |
|      |         | 5             | Always read as 0                                                                                                                         |
|      |         | 6             | Reverse SD Card Write Protect Sense                                                                                                      |
|      |         |               | 1 : (default) - SD cards will be write protected when SW_nWP is high, and writable when SW_nWP is low.                                   |
|      |         |               | 0 : SD cards will be write protected when SW_nWP is low, and writable when SW_nWP is high.                                               |
|      |         | 7             | Always read as 0                                                                                                                         |
| 1    | ATT_HLB | 3:0           | Always read as 0                                                                                                                         |
|      |         | 4             | Activity LED True Polarity                                                                                                               |
|      |         |               | 1 : Activity LED to Low True     0 : (default) Activity LED polarity to High True                                                        |
|      |         | 5             | Common Media Insert/Media Activity LED                                                                                                   |
|      |         |               | 1 : the activity LED will function as a common media inserted/media access LED.                                                          |
|      |         |               | 0 : (default) the activity LED will remain in its idle state until media is accessed.                                                    |
|      |         | 6             | Always read as 0                                                                                                                         |
|      |         | 7             | Reverse SD2 Card Write Protect Sense                                                                                                     |
|      |         |               | 1 : (default) SD cards in LUN 1 will be write protected when SW_nWP is high, and writable when SW_nWP is low.                            |
|      |         |               | 0 : SD cards in LUN 1 will be write protected when SW_nWP is low, and writable when SW_nWP is high.                                      |
| 2    | ATT_LHB | 0             | Attach on Card Insert/Detach on Card Removal                                                                                             |
|      |         |               | i. attach on Insert is enabled     i. (default) - attach on Insert is disabled                                                           |
|      |         | 1             | Always read as 0                                                                                                                         |
|      |         | 2             | Use LUN Power Configuration                                                                                                              |
|      |         |               | custom LUN Power Configuration stored in the NVSTORE is used     (default) - default LUN Power Configuration is used.                    |
|      |         | 7:3           | Always read as 0                                                                                                                         |
| 3    | ATT_HB  | 7:0           | Always read as 0                                                                                                                         |

### 7.4.2.10 A0h-A3h: Reserved

| Byte | Name | Description |
|------|------|-------------|
| 3:0  | rsvd |             |

## 7.4.2.11 A4h-A5h: LUN 0 Power Configuration

The USB2642 has one internal FET which can be utilized for card power. The settings are stored in NVSTORE and provide the following features:

- 1. A card can be powered by an external FET or by an internal FET.
- 2. The power limit is set to 200 mA default for the internal FET, but can be set to 100 mA.

Each media uses two bytes to store its LUN power configuration. Bit 3 selects between internal or external. For internal FETs bits 0 through 2 are used for the power limit. Only 2 of the possible 8 values are currently specified.

### TABLE 7-4: FET CONFIGURATION

| FET | Туре           | Bits | Bit Type    | Description                                                                                                                              |
|-----|----------------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | FET Lo         | 3:0  | Low Nibble  | rsvd                                                                                                                                     |
| 1   | Byte           | 7:4  | High Nibble |                                                                                                                                          |
| 2   | FET Hi<br>Byte | 3:0  | Low Nibble  | 0000b Disabled<br>0001b External FET enabled<br>1000b Internal FET with 100 mA power limit<br>1010b Internal FET with 200 mA power limit |
| 3   |                | 7:4  | High Nibble | rsvd                                                                                                                                     |

### 7.4.2.12 A6h-BEh: Reserved

| Byte | Name | Description |
|------|------|-------------|
| 25:0 | rsvd |             |

### 7.4.3 DEVICE ID STRINGS

### 7.4.3.1 BFh-C5h: Device 3 Identifier String

| Byte | Name        | Description                                                                                                                                                                                                                                                                                                                                   |
|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0  | DEV3_ID_STR | These bytes are used to specify the LUN descriptor returned by the device. These bytes are used in combination with the LUN to device mapping bytes in applications where the OEM wishes to reorder and rename the LUNs. If this device is configured to be part of a COMBO LUN then this string is ignored for the appropriate CLUNx_ID_STR. |

## 7.4.3.2 C6h-CDh: Inquiry Vendor String

| Byte | Name        | Description                                                                                                                                                                           |
|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | INQ_VEN_STR | If bit 4 of the 1st attribute byte is set, the device will use these strings in response to a USB inquiry command, instead of the USB descriptor manufacturer and product ID strings. |

## 7.4.3.3 CEh-D2h: Inquiry Product String

| Byte | Name        | Description                                                                                                                                                                           |
|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0  | INQ_PRD_STR | If bit 4 of the 1st attribute byte is set, the device will use these strings in response to a USB inquiry command, instead of the USB descriptor manufacturer and product ID strings. |

## 7.4.3.4 D3h: Dynamic Number of LUNs

| Bit | Name        | Description                                                                                                                                                                                                                                                                                                                           |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DYN_NUM_LUN | This byte is used to specify the number of LUNs the device exposes to the host. These bytes are also used for icon sharing by assigning more than one LUN to a single icon. This is used in applications where the device utilizes a combo socket and the OEM wishes to have only a single icon displayed for one or more interfaces. |
|     |             | If this field is set to FF, the program assumes that you are using the default value and icons will be configured per the default configuration.                                                                                                                                                                                      |

## 7.4.3.5 D4h-D7h: LUN to Device Mapping

| Byte | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | LUN_DEV_MAP | These bytes are used to specify the number of LUNs the device exposes to the host. These bytes are also used for icon sharing by assigning more than one LUN to a single icon. This is used in applications where the device utilizes a combo socket and the OEM wishes to have only a single icon displayed for one or more interfaces.  If this field is set to FF, the program assumes that you are using the default values and LUNs will be configured per the default configuration. |

### 7.4.3.6 D8h-DAh: Reserved

| Bit | Name | Description |
|-----|------|-------------|
| 2:0 | rsvd |             |

# 7.4.3.7 DBh-DDh: SD/MMC Bus Timing Control

| Byte | Name                  | Description                                                            |
|------|-----------------------|------------------------------------------------------------------------|
| 2:0  | SD_MMC_BUS_<br>TIMING | The values for these bytes are set internally and must not be altered. |

## 7.4.3.8 DEh: Vendor ID (LSB)

| Bit | Name    | Description                                                                                                                                                   |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VID_LSB | Least Significant Byte of the Vendor ID. This is a 16-bit value that uniquely identifies the vendor of the user device (assigned by USB Implementer's Forum). |

# **USB2642**

## 7.4.3.9 DFh: Vendor ID (MSB)

| Bit | Name    | Description                                                                                                                                                  |
|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VID_MSB | Most Significant Byte of the Vendor ID. This is a 16-bit value that uniquely identifies the vendor of the user device (assigned by USB Implementer's Forum). |

## 7.4.3.10 E0h: Product ID (LSB)

| Bit | Name    | Description                                                                                                                                   |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PID_LSB | Least Significant Byte of the Product ID. This is a 16-bit value that the vendor can assign that uniquely identifies this particular product. |

## 7.4.3.11 E1h: Product ID (MSB)

| Bit | Name    | Description                                                                                                                                  |
|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PID_MSB | Most Significant Byte of the Product ID. This is a 16-bit value that the vendor can assign that uniquely identifies this particular product. |

# 7.4.3.12 E2h: Device ID (LSB)

| Bit | Name    | Description                                                                                                           |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------|
| 7:0 | DID_LSB | Least Significant Byte of the Device ID. This is a 16-bit device release number in BCD (binary coded decimal) format. |

# 7.4.3.13 E3h: Device ID (MSB)

| Bit | Name    | Description                                                                                   |
|-----|---------|-----------------------------------------------------------------------------------------------|
| 7:0 | DID_MSB | Most Significant Byte of the Device ID. This is a 16-bit device release number in BCD format. |

# 7.4.3.14 E4h: Configuration Data Byte 1 (CFG\_DAT\_BYT1)

| Bit | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SELF_BUS_PWR | Self- or Bus-Power: Selects between self- and bus-powered operation.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |              | The hub is either self-powered (draws less than 2 mA of upstream bus power) or bus-powered (limited to a 100 mA maximum of upstream power prior to being configured by the host controller).                                                                                                                                                                                                                                                                                                                      |
|     |              | When configured as a bus-powered device, the Microchip hub consumes less than 100 mA of current prior to being configured. After configuration, the bus-powered Microchip hub (along with all associated hub circuitry, any embedded devices if part of a compound device, and 100 mA per externally available downstream port) must consume no more than 500 mA of upstream VBUS current. The current consumption is system dependent, and the OEM must ensure that the USB 2.0 specifications are not violated. |
|     |              | When configured as a self-powered device, <1 mA of upstream VBUS current is consumed and all ports are available, with each port being capable of sourcing 500 mA of current.                                                                                                                                                                                                                                                                                                                                     |
|     |              | 0 : bus-powered operation 1 : self-powered operation                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6   | rsvd         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5   | HS_DISABLE   | Hi-Speed Disable: Disables the capability to attach as either a Hi-/Full-Speed device, and forces attachment as Full-Speed only (i.e., no Hi-Speed support).                                                                                                                                                                                                                                                                                                                                                      |
|     |              | 0 : Hi-/Full-Speed<br>1 : Full-Speed-Only (Hi-Speed disabled!)                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4   | rsvd         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3   | EOP_DISABLE  | EOP Disable: Disables EOP generation of EOF1 when in Full-Speed mode.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |              | During FS operation only, this permits the hub to send EOP if no downstream traffic is detected at EOF1. See Section 11.3.1 of the USB 2.0 Specification (References) for additional details.                                                                                                                                                                                                                                                                                                                     |
|     |              | O : An EOP is generated at the EOF1 point if no traffic is detected.     1 : EOP generation at EOF1 is disabled (normal USB operation).                                                                                                                                                                                                                                                                                                                                                                           |
|     |              | Generation of an EOP at the EOF1 point may prevent a host controller (operating in FS mode) from placing the USB bus in suspend.                                                                                                                                                                                                                                                                                                                                                                                  |
| 2:1 | CURRENT_SNS  | Over-Current Sense: Selects current sensing on a port-by-port basis, all ports ganged, or none (only for bus-powered hubs). The ability to support current sensing on a per port or ganged basis is dependent upon the hardware implementation.                                                                                                                                                                                                                                                                   |
|     |              | $00$ : ganged sensing (all ports together) $01$ : individual (port-by-port) $1\mathbf{x}$ : over-current sensing is not supported (must only be used with buspowered configurations)                                                                                                                                                                                                                                                                                                                              |
| 0   | PORT_PWR     | Port Power Switching: Enables power switching on all ports simultaneously (ganged), or port power is individually switched on and off on a port-by-port basis (individual). The ability to support power enabling on a port or ganged basis is dependent upon the hardware implementation.                                                                                                                                                                                                                        |
|     |              | individual port-by-port switching                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# 7.4.3.15 E5h: Configuration Data Byte 2 (CFG\_DAT\_BYT2)

| Bit | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | rsvd     |                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5:4 | OC_TIMER | OverCurrent Timer: Over-current timer delay.  00 : 50 ns 01 : 100 ns 10 : 200 ns 11 : 400 ns                                                                                                                                                                                                                                                                                                                           |
| 3   | COMPOUND | Compound Device: Allows OEM to indicate that the hub is part of a compound device per the USB 2.0 Specification. The applicable port(s) must also be defined as having a "non-removable device".  When configured via strapping options, declaring a port as non-removable automatically causes the hub controller to report that it is part of a compound device.  0: no 1: yes, the hub is part of a compound device |
| 2:0 | rsvd     |                                                                                                                                                                                                                                                                                                                                                                                                                        |

# 7.4.3.16 E6h: Configuration Data Byte 3 (CFG\_DAT\_BYT3)

| Bit | Name      | Description                                                                                                                                                                                                                                                                                                                           |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | rsvd      |                                                                                                                                                                                                                                                                                                                                       |
| 3   | PRTMAP_EN | Port Mapping Enable: Selects the method used by the hub to assign port numbers and disable ports.                                                                                                                                                                                                                                     |
|     |           | 0 : Standard Mode. Strap options or the following registers are used to define which ports are enabled, and the ports are mapped as port 'n' on the hub is reported as port 'n' to the host, unless one of the ports is disabled, then the higher numbered ports are remapped in order to report contiguous port numbers to the host. |
|     |           | Register 300Ah: Port disable for self-powered operation (reset = 0x00).                                                                                                                                                                                                                                                               |
|     |           | Register 300Bh: Port disable for bus-powered operation (reset = 0x00).                                                                                                                                                                                                                                                                |
|     |           | 1 : PortMap mode. The mode enables remapping via the registers defined below.                                                                                                                                                                                                                                                         |
|     |           | Register 30FBh: PortMap 12 (reset = 0x00)                                                                                                                                                                                                                                                                                             |
|     |           | Register 30FCh: PortMap 3 (reset = 0x00)                                                                                                                                                                                                                                                                                              |
| 2:0 | rsvd      |                                                                                                                                                                                                                                                                                                                                       |

## 7.4.3.17 E7h: Non-Removable Device

| Bit | Name      | Description                                                                                                                                                         |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | NR_DEVICE | Indicates which port(s) include non-removable devices.                                                                                                              |
|     |           | 0 : port is removable<br>1 : port is non-removable                                                                                                                  |
|     |           | Informs the host if one of the active ports has a permanent device that is undetachable from the hub. The device must provide its own descriptor data.              |
|     |           | When using the internal default option, the NON_REM[1:0] pins will designate the appropriate ports as being non-removable.                                          |
|     |           | Bit 7 = rsvd Bit 6 = rsvd Bit 5 = rsvd Bit 4 = rsvd Bit 3 = controls physical port 3 Bit 2 = controls physical port 2 Bit 1 = controls physical port 1 Bit 0 = rsvd |
|     |           | <b>Note:</b> Bit 1 must be set to a 1 by the firmware for proper identification of the card reader as a non-removable device.                                       |

# 7.4.3.18 E8h: Port Disable For Self-Powered Operation

| Bit | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PORT_DIS_SP | Disables 1 or more ports.                                                                                                                                                                                                                                                                                                                                                                         |
|     |             | 0 : port is available<br>1 : port is disabled                                                                                                                                                                                                                                                                                                                                                     |
|     |             | During self-powered operation this register selects the ports which will be permanently disabled. The ports are unavailable to be enabled or enumerated by a host controller. The ports can be disabled in any order since the internal logic will automatically report the correct number of enabled ports to the USB host and will reorder the active ports in order to ensure proper function. |
|     |             | Bit 7 = rsvd Bit 6 = rsvd Bit 5 = rsvd Bit 4 = rsvd Bit 3 = controls physical port 3 Bit 2 = controls physical port 2 Bit 1 = controls physical port 1 Bit 0 = rsvd                                                                                                                                                                                                                               |
|     |             | <b>Note:</b> Bit 1 must be set to '0' in order for the card reader to enumerate.                                                                                                                                                                                                                                                                                                                  |

## 7.4.3.19 E9h: Port Disable For Bus-Powered Operation

| Bit | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PORT_DIS_BP | Disables 1 or more ports.                                                                                                                                                                                                                                                                                                                                                                     |
|     |             | 0 : port is available<br>1 : port is disabled                                                                                                                                                                                                                                                                                                                                                 |
|     |             | During self-powered operation, this register selects the ports which will be permanently disabled. The ports are unavailable to be enabled or enumerated by a host controller. The ports can be disabled in any order, the internal logic will automatically report the correct number of enabled ports to the USB host and will reorder the active ports in order to ensure proper function. |
|     |             | When using the internal default option, the PRT_DIS[1:0] pins will disable the appropriate ports.                                                                                                                                                                                                                                                                                             |
|     |             | Bit 7 = rsvd Bit 6 = rsvd Bit 5 = rsvd Bit 4 = rsvd Bit 3 = controls physical port 3 Bit 2 = controls physical port 2 Bit 1 = controls physical port 1 Bit 0 = rsvd                                                                                                                                                                                                                           |
|     |             | Note: Bit 1 must be set to 0 in order for the card reader to enumerate.                                                                                                                                                                                                                                                                                                                       |

# 7.4.3.20 EAh: Max Power For Self-Powered Operation

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | MAX_PWR_SP | Value in 2 mA increments that the hub consumes from an upstream port (VBUS) when operating as a self-powered hub. This value includes the hub silicon along with the combined power consumption (from VBUS) of all associated circuitry on the board. This value also includes the power consumption of a permanently attached peripheral if the hub is configured as a compound device, and the embedded peripheral reports 0 mA in its descriptors. |
|     |            | Note: The USB 2.0 Specification (References) does not permit this value to exceed 100 mA.                                                                                                                                                                                                                                                                                                                                                             |

## 7.4.3.21 EBh: Max Power For Bus-Powered Operation

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | MAX_PWR_BP | Value in 2 mA increments that the hub consumes from an upstream port (VBUS) when operating as a bus-powered hub. This value includes the hub silicon along with the combined power consumption (from VBUS) of all associated circuitry on the board. This value also includes the power consumption of a permanently attached peripheral if the hub is configured as a compound device, and the embedded peripheral reports 0 mA in its descriptors. |
|     |            | <b>Note:</b> The USB 2.0 Specification does not permit this value to exceed 100 mA.                                                                                                                                                                                                                                                                                                                                                                  |

## 7.4.3.22 ECh: Hub Controller Max Current For Self-Powered Operation

| Bit | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | HC_MAX_C_SP | Value in 2 mA increments that the hub consumes from an upstream port (VBUS) when operating as a self-powered hub. This value includes the hub silicon along with the combined power consumption (from VBUS) of all associated circuitry on the board. This value does NOT include the power consumption of a permanently attached peripheral if the hub is configured as a compound device. |
|     |             | Note: The USB 2.0 Specification (References) does not permit this value to exceed 100 mA.  A value of 50 (decimal) indicates 100 mA, which is the default value.                                                                                                                                                                                                                            |

# 7.4.3.23 EDh: Hub Controller Max Current For Bus-Powered Operation

| Bit | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | HC_MAX_C_BP | Value in 2 mA increments that the hub consumes from an upstream port (VBUS) when operating as a bus-powered hub. This value will include the hub silicon along with the combined power consumption (from VBUS) of all associated circuitry on the board. This value will NOT include the power consumption of a permanently attached peripheral if the hub is configured as a compound device.  A value of 50 (decimal) would indicate 100 mA, which is the default value. |

## 7.4.3.24 EEh: Power-On Time

| Bit | Name          | Description                                                                                                                                                                                                                                                                                                  |
|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | POWER_ON_TIME | The length of time that it takes (in 2 ms intervals) from the time the host initiated power-on sequence begins on a port until power is adequate on that port. If the host requests the power-on time, the system software uses this value to determine how long to wait before accessing a powered-on port. |

# 7.4.3.25 EFh: Boost\_Up

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:2 | rsvd       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 1:0 | BOOST_IOUT | USB electrical signaling drive strength boost bit for the upstream port 'A'.  00 : normal electrical drive strength = no boost 01 : elevated electrical drive strength = low (approximately 4% boost) 10 : elevated electrical drive strength = medium (approximately 8% boost) 11 : elevated electrical drive strength = high (approximately 12% boost)  Note: "Boost" could result in non-USB Compliant parameters. OEM should use a 00 value unless specific implementation issues require additional signal boosting to correct for degraded USB signaling levels. |  |

# **USB2642**

# 7.4.3.26 F0h: Boost\_3:2

| Bit | Name         | Description                                                                                                                                                                                                                                                                |  |
|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6 | rsvd         |                                                                                                                                                                                                                                                                            |  |
| 5:4 | BOOST_IOUT_3 | Upstream USB electrical signaling drive strength boost bit for downstream port 3.                                                                                                                                                                                          |  |
|     |              | 00 : normal electrical drive strength = no boost 01 : elevated electrical drive strength = low (approximately 4% boost) 10 : elevated electrical drive strength = medium (approximately 8% boost) 11 : elevated electrical drive strength = high (approximately 12% boost) |  |
| 3:2 | BOOST_IOUT_2 | Upstream USB electrical signaling drive strength boost bit for downstream port 2.                                                                                                                                                                                          |  |
|     |              | 00 : normal electrical drive strength = no boost 01 : elevated electrical drive strength = low (approximately 4% boost) 10 : elevated electrical drive strength = medium (approximately 8% boost) 11 : elevated electrical drive strength = high (approximately 12% boost) |  |
|     |              | "Boost" could result in non-USB Compliant parameters. OEM should use a 00 value unless specific implementation issues require additional signal boosting to correct for degraded USB signaling levels.                                                                     |  |
| 1:0 | rsvd         |                                                                                                                                                                                                                                                                            |  |

# 7.4.3.27 F1h: PortSwap

| Bit | Byte Name | Description                                                                                                                                                         |  |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0 | PRT_SWP   | Swaps the upstream and downstream USB DP and DM pins for ease of board routing to devices and connectors.                                                           |  |
|     |           | 0 : USB D+ functionality is associated with the DP pin and D- functionality is associated with the DM pin.                                                          |  |
|     |           | 1 : USB D+ functionality is associated with the DM pin and D- functionality is associated with the DP pin.                                                          |  |
|     |           | Bit 7 = rsvd Bit 6 = rsvd Bit 5 = rsvd Bit 4 = rsvd Bit 3 = controls physical port 3 Bit 2 = controls physical port 2 Bit 1 = rsvd Bit 0 = controls physical port 0 |  |

# 7.4.3.28 F2h: PortMap 12

| Bit | Byte Name | Description                                                                                                                                                                                                                                                                                                                                     |                                     |                                                                                                                                                                         |  |  |
|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:0 | PRTM12    | PortMap Register for Ports 1 and 2                                                                                                                                                                                                                                                                                                              |                                     |                                                                                                                                                                         |  |  |
|     |           | When a hub is enumerated by a USB host controller, the hub is only permitted to report how many ports it has; the hub is not permitted to select a numerical range or assignment. The host controller will number the downstream ports of the hub starting with the number 1, up to the number of ports that the hub reported having.           |                                     |                                                                                                                                                                         |  |  |
|     |           | The host's port number is referred to as <i>logical port number</i> and the physical port on the hub is the <i>physical port number</i> . When remapping mode is enabled (see PRTMAP_EN in Register 08h: Configuration Data Byte 3) the hub's downstream port numbers can be remapped to different logical port numbers (assigned by the host). |                                     |                                                                                                                                                                         |  |  |
|     |           | used, st<br>enabled                                                                                                                                                                                                                                                                                                                             | tarting from ni<br>I ports; this er | re that contiguous logical port numbers are umber 1 up to the maximum number of nsures that the hub's ports are numbered in way a host will communicate with the ports. |  |  |
|     |           | TABLE 7-5:                                                                                                                                                                                                                                                                                                                                      | PORTMAP                             | REGISTER FOR PORTS 1 & 2                                                                                                                                                |  |  |
|     |           | Bit [7:4]                                                                                                                                                                                                                                                                                                                                       | 0000                                | Physical port 2 is disabled                                                                                                                                             |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0001                                | Physical port 2 is mapped to Logical port 1                                                                                                                             |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0010                                | Physical port 2 is mapped to Logical port 2                                                                                                                             |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0011                                | Physical port 2 is mapped to Logical port 3                                                                                                                             |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0100<br>to<br>1111                  | Illegal; Do not use                                                                                                                                                     |  |  |
|     |           | Bit [3:0]                                                                                                                                                                                                                                                                                                                                       | 0000                                | Physical port 1 is disabled                                                                                                                                             |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0001                                | Physical port 1 is mapped to Logical port 1                                                                                                                             |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0010                                | Physical port 1 is mapped to Logical port 2                                                                                                                             |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0011                                | Physical port 1 is mapped to Logical port 3                                                                                                                             |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0100<br>to<br>1111                  | Illegal; Do not use                                                                                                                                                     |  |  |

## 7.4.3.29 F3h: PortMap 3

| Bit | Byte Name | Description                                                                                                                                                                                                                                                                                                                                     |                    |                                             |  |  |
|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------|--|--|
| 7:0 | PRTM3     | PortMap Register for Port 3.                                                                                                                                                                                                                                                                                                                    |                    |                                             |  |  |
|     |           | When a hub is enumerated by a USB host controller, the hub is only permitted to report how many ports it has; the hub is not permitted to select a numerical range or assignment. The host controller will number the downstream ports of the hub starting with the number 1, up to the number of ports that the hub reported having.           |                    |                                             |  |  |
|     |           | The host's port number is referred to as <i>logical port number</i> and the physical port on the hub is the <i>physical port number</i> . When remapping mode is enabled (see PRTMAP_EN in Register 08h: Configuration Data Byte 3) the hub's downstream port numbers can be remapped to different logical port numbers (assigned by the host). |                    |                                             |  |  |
|     |           | Note: The OEM must ensure that contiguous logical port numbers are used, starting from number 1 up to the maximum number of enabled ports; this ensures that the hub's ports are numbered in accordance with the way a host will communicate with the ports.                                                                                    |                    |                                             |  |  |
|     |           | TABLE 7-6: PORTMAP REGISTER FOR PORT 3                                                                                                                                                                                                                                                                                                          |                    |                                             |  |  |
|     |           | Bit [7:4]                                                                                                                                                                                                                                                                                                                                       | 0000               | bver                                        |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0001               | bver                                        |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0010               | bver                                        |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0011               | bven                                        |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0100<br>to<br>1111 | Illegal; Do not use                         |  |  |
|     |           | Bit [3:0]                                                                                                                                                                                                                                                                                                                                       | 0000               | Physical port 3 is disabled                 |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0001               | Physical port 3 is mapped to Logical port 1 |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0010               | Physical port 3 is mapped to Logical port 2 |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0011               | Physical port 3 is mapped to Logical port 3 |  |  |
|     |           |                                                                                                                                                                                                                                                                                                                                                 | 0100<br>to<br>1111 | Illegal; Do not use                         |  |  |

## 7.4.3.30 F4h: SD Clock Limit for the Flash Media Controller

| Byte Name  | Туре                 | Bits | Description                                                                              |
|------------|----------------------|------|------------------------------------------------------------------------------------------|
| SD_CLK_LIM | Upper<br>Nibble Bits | 7:4  | 0 : SD/MMC - 48 MHz<br>1 : SD/MMC - 24 MHz<br>2 : SD/MMC - 20 MHz<br>3 : SD/MMC - 15 MHz |
|            | Lower<br>Nibble Bits | 3:0  | rsvd                                                                                     |

#### 7.4.3.31 F5h: Reserved

| Bit | Name | Description |
|-----|------|-------------|
| 7:0 | rsvd |             |

#### 7.4.3.32 F6h: SD1/2 Timeout Options

| Bit | Name           | Description                                                                                                                                                                                                                                                                                  |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | MEDIA_SETTINGS | The SD1 and SD2 Timeout Options:                                                                                                                                                                                                                                                             |
|     |                | Bit 0 : rsvd Bit 1 : rsvd Bits 2-4 : SD1 timeout Bits 5-7 : rsvd  A value of 001b equates to a timeout of 0.81 seconds, where 010b indicates an additional 0.81 seconds for a total of 1.62, and so on. The maximum value is 000b (default), which indicates a total timeout of 6.5 seconds. |

#### 7.4.3.33 F7h-FBh: Reserved

| Bit | Byte Name | Description |
|-----|-----------|-------------|
| 7:0 | rsvd      |             |

#### 7.4.3.34 FCh-FFh: Non-Volatile Storage Signature

| Byte | Name        | Description                                                                                                                                    |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0  | NVSTORE_SIG | This signature is used to verify the validity of the data in the first 256 bytes of the configuration area. The signature must be set to ATA2. |

#### 7.4.4 INTERNAL FLASH MEDIA CONTROLLER EXTENDED CONFIGURATIONS

Enable Registers 100h - 17Fh by setting bit 7 of bmAttribute.

### 7.4.4.1 100h-106h: Combo LUN 0 Identifier String

| Byte | Name         | Description                                                                                                                                                                    |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0  | CLUN0_ID_STR | If the LUN to device mapping bytes have configured this LUN to be a combo LUNs, then these strings will be used to identify the LUN rather than the device identifier strings. |

#### 7.4.4.2 107h-10Dh: Combo LUN 1 Identifier String

| Byte | Name         | Description                                                                                                                                                                    |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0  | CLUN1_ID_STR | If the LUN to device mapping bytes have configured this LUN to be a combo LUNs, then these strings will be used to identify the LUN rather than the device identifier strings. |

#### 7.4.4.3 10Eh-114h: Combo LUN 2 Identifier String

| Byte | Name         | Description                                                                                                                                                                    |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0  | CLUN2_ID_STR | If the LUN to device mapping bytes have configured this LUN to be a combo LUNs, then these strings will be used to identify the LUN rather than the device identifier strings. |

### 7.4.4.4 115h-11Bh: Combo LUN 3 Identifier String

| Byte | Name         | Description                                                                                                                                                                    |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0  | CLUN3_ID_STR | If the LUN to device mapping bytes have configured this LUN to be a combo LUNs, then these strings will be used to identify the LUN rather than the device identifier strings. |

#### 7.4.4.5 11Ch-122h: Combo LUN 4 Identifier String

| Byte | Name         | Description                                                                                                                                                                    |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0  | CLUN4_ID_STR | If the LUN to device mapping bytes have configured this LUN to be a combo LUNs, then these strings will be used to identify the LUN rather than the device identifier strings. |

#### 7.4.4.6 123h-145h: Reserved

| Byte | Name | Description |
|------|------|-------------|
| 27:0 | rsvd |             |

#### 7.4.4.7 146h: Dynamic Number of Extended LUNs

| Bit | Name                | Description                                                                                                                                                                                                                                                                                                                              |
|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DYN_NUM_<br>EXT_LUN | These bytes are used to specify the number of LUNs the device exposes to the host. These bytes are also used for icon sharing by assigning more than one LUN to a single icon. This is used in applications where the device utilizes a combo socket and the OEM wishes to have only a single icon displayed for one or more interfaces. |
|     |                     | If this field is set to FF, the program assumes that you are using the default value and icons will be configured per the default configuration.                                                                                                                                                                                         |

### 7.4.4.8 147h-14Bh: LUN to Device Mapping

| Byte | Name        | Description                                                                                                                                                                                                                                                                                                                              |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0  | LUN_DEV_MAP | These bytes are used to specify the number of LUNs the device exposes to the host. These bytes are also used for icon sharing by assigning more than one LUN to a single icon. This is used in applications where the device utilizes a combo socket and the OEM wishes to have only a single icon displayed for one or more interfaces. |
|      |             | If this field is set to FF, the program assumes that you are using the default value and icons will be configured per the default configuration.                                                                                                                                                                                         |

#### 7.4.4.9 14Eh-17Bh: Reserved

| Byte | Name | Description |
|------|------|-------------|
| 45:0 | rsvd |             |

#### 7.4.4.10 17Ch -17Fh: Non-Volatile Storage Signature for Extended Configuration

| Byte | Name         | Description                                                                                                                                                                                              |
|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | NVSTORE_SIG2 | This signature is used to verify the validity of the data in the upper 256 bytes if a 512-byte EEPROM is used, otherwise this bank is a read-only configuration area. The signature must be set to ecf1. |

#### 7.4.5 $I^2C$ EEPROM

The I<sup>2</sup>C EEPROM interface implements a subset of the I<sup>2</sup>C Master Specification (refer to the Philips Semiconductor Standard I<sup>2</sup>C-Bus Specification (References) for details on I<sup>2</sup>C bus protocols). The device's I<sup>2</sup>C EEPROM interface is designed to attach to a single dedicated I<sup>2</sup>C EEPROM, and it conforms to the Standard-mode I<sup>2</sup>C Specification (100 kbit/s transfer rate and 7-bit addressing) for protocol and electrical compatibility.

| Note: | Extensions to the I <sup>2</sup> C Specification are not supported. The device acts as the master and generates the |
|-------|---------------------------------------------------------------------------------------------------------------------|
|       | serial clock SCL, controls the bus access (determines which device acts as the transmitter and which                |
|       | device acts as the receiver), and generates the START and STOP conditions.                                          |

#### 7.4.5.1 Implementation Characteristics

The device will only access an EEPROM using the sequential read protocol.

#### 7.4.5.2 Pull-Up Resistor

The circuit board designer is required to place external pull-up resistors (10 k $\Omega$  recommended) on the SPI\_DO/SDA\_EP/SPI\_SPD\_SEL and SPI\_CLK/SCL\_EP lines (per SMBus 1.0 Specification (References) and EEPROM manufacturer guidelines) to VDD33 in order to assure proper operation.

#### 7.4.5.3 I<sup>2</sup>C EEPROM Slave Address

Slave address is 1010000b. 10-bit addressing is NOT supported.

#### 7.5 Default Configuration Option

The Microchip device can be configured via its internal default configuration. Please see Section 7.4.2, "EEPROM Data Descriptor" for specific details on how to enable default configuration. Please refer to Table 7-1 for the internal default values that are loaded when this option is selected.

#### 7.6 Reset

There are two different resets that the device experiences. One is a hardware reset (either from the internal POR (power-on reset) circuit or via the RESET\_N pin) and the second is a USB bus reset.

#### 7.6.1 EXTERNAL HARDWARE RESET\_N

A valid hardware reset is defined as assertion of RESET\_N for a minimum of 1  $\mu$ s after all power supplies are within operating range. While reset is asserted, the device (and its associated external circuitry) consumes less than IRST  $\mu$ A of current from the upstream USB power source.

Assertion of RESET N (external pin) causes the following:

- 1. All downstream ports are disabled, and PRTCTL power to downstream devices is removed.
- 2. The PHYs are disabled, and the differential pairs will be in a high-impedance state.

### **USB2642**

- 3. All transactions immediately terminate; no states are saved.
- 4. All internal registers return to the default state (in most cases, 00h).
- 5. The external crystal oscillator is halted.
- 6. The PLL is halted.

#### 7.6.1.1 RESET\_N for EEPROM Configuration

FIGURE 7-1: RESET\_N TIMING FOR EEPROM MODE



TABLE 7-7: RESET\_N TIMING FOR EEPROM MODE

| Name | Description                                               | Min | Тур       | Max | Units |
|------|-----------------------------------------------------------|-----|-----------|-----|-------|
| t1   | RESET_N asserted                                          | 1   | -         | -   | µsec  |
| t2   | Device recovery/stabilization                             | -   | -         | 500 | µsec  |
| t3   | 8051 programs device configuration                        | -   | 20        | 50  | msec  |
| t4   | USB attach (see Note 7-1)                                 | -   | -         | 100 | msec  |
| t5   | Host acknowledges attach and signals USB reset            | 100 | -         | -   | msec  |
| t6   | USB idle                                                  | -   | Undefined | -   | msec  |
| t7   | Completion time for requests (with or without data stage) | -   | -         | 5   | msec  |

Note 7-1 All power supplies must have reached the operating levels mandated in Section 8.0, "DC Parameters", prior to (or coincident with) the assertion of RESET\_N.

#### 7.6.2 USB BUS RESET

In response to the upstream port signaling a reset, the hub does the following:

Note: The hub does not propagate the upstream USB reset to downstream devices.

- 1. Sets default address to 0
- 2. Sets configuration to: unconfigured
- 3. Negates PRTCTL[3:2] to all downstream ports

- 4. Clears all TT buffers
- 5. Moves device from suspended to active (if suspended)
- 6. Complies with Section 11.10 of the *USB 2.0 Specification* (References) for behavior after completion of the reset sequence.

The host then configures the hub and the device's downstream port devices in accordance with the USB Specification.

#### 8.0 DC PARAMETERS

#### 8.1 Maximum Ratings

| Parameter                 | Symbol                                   | Min  | Max                     | Units | Comments                                                                                                                                                                                                                                                                                              |
|---------------------------|------------------------------------------|------|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Storage<br>Temperature    | T <sub>STOR</sub>                        | -55  | 150                     | °C    |                                                                                                                                                                                                                                                                                                       |
| 3.3 V supply voltage      | V <sub>DD33,</sub><br>V <sub>DDA33</sub> | -0.5 | 4.0                     | V     |                                                                                                                                                                                                                                                                                                       |
| Voltage on CRD_PWD        | -                                        | -0.5 | V <sub>DD33</sub> + 0.3 | V     | When internal power FET operation of these pins are enabled, these pins may be simultaneously shorted to ground or any voltage up to 3.63 V indefinitely, without damage to the device as long as V <sub>DD33</sub> and V <sub>DDA33</sub> are less than 3.63 V and T <sub>A</sub> is less than 70°C. |
| Voltage on any signal pin | -                                        | -0.5 | V <sub>DD33</sub> + 0.3 | V     |                                                                                                                                                                                                                                                                                                       |
| Voltage on<br>XTAL1       | -                                        | -0.5 | 3.6                     | V     |                                                                                                                                                                                                                                                                                                       |
| HBM ESD<br>Performance    |                                          |      | 8                       | kV    |                                                                                                                                                                                                                                                                                                       |

Stresses above the specified parameters may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at any condition above those indicated in the operation sections of this specification is not implied. When powering this device from laboratory or system power supplies the absolute maximum ratings must not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when the AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. When this possibility exists, a clamp circuit should be used.

#### 8.2 Operating Conditions

| Parameter                 | Symbol                                   | Min    | Max               | Units | Comments                                                                                                                              |
|---------------------------|------------------------------------------|--------|-------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|
| Operating Temperature     | T <sub>A</sub>                           | Note 1 | Note 2            | °C    | Ambient temperature in still air. (See Note 3)                                                                                        |
| 3.3 V supply voltage      | V <sub>DD33,</sub><br>V <sub>DDA33</sub> | 3.0    | 3.6               | ٧     | A 3.3 V regulator with an output tolerance of ±1% must be used if the output of the internal power FET's must support a 5% tolerance. |
| 3.3 V supply rise time    | t <sub>RT</sub>                          | 0      | 400               | μs    | (Figure 8-1)                                                                                                                          |
| 1.8 V supply rise time    | t <sub>RT</sub>                          | 0      | 400               | μs    | (Figure 8-1)                                                                                                                          |
| Voltage on any signal pin | -                                        | -0.3   | V <sub>DD33</sub> | V     |                                                                                                                                       |

| Parameter             | Symbol         | Min    | Max    | Units | Comments                                       |
|-----------------------|----------------|--------|--------|-------|------------------------------------------------|
| Operating Temperature | T <sub>A</sub> | Note 1 | Note 2 | °C    | Ambient temperature in still air. (See Note 3) |
| Voltage on XTAL1      | -              | -0.3   | 2.0    | V     |                                                |

**Note 1:** 0°C for commercial version, -40°C for industrial version.

- 2: +70°C for commercial version, +85°C for industrial version.
- 3: The T<sub>J</sub> (junction temperature) must not exceed 125°C.
- **4:** The 3.3 V supply should be at least at 75% of its operating condition before the 1.8 V supply is allowed to ramp up.

FIGURE 8-1: SUPPLY RISE TIME MODELS



### 8.3 Package Thermal Specifications

TABLE 8-1: 48-PIN QFN PACKAGE THERMAL PARAMETERS

| Symbol            | C/W | Velocity (Meters/s) |
|-------------------|-----|---------------------|
| $\Theta_{JA}$     | 28  | 0                   |
|                   | 24  | 1                   |
|                   | 22  | 2.5                 |
| $\Theta_{\sf JC}$ | 2.2 | 0                   |
| $\Psi_{JT}$       | 0.2 | 0                   |

# **USB2642**

#### 8.4 DC Electrical Characteristics

| Parameter                               | Symbol            | Min                        | Тур | Max | Units | Comments                                               |
|-----------------------------------------|-------------------|----------------------------|-----|-----|-------|--------------------------------------------------------|
| I, IPU, IPD Type Input Buffer           |                   |                            |     |     |       | See Note 11 for I buffer                               |
| Low Input Level                         | $V_{ILI}$         |                            |     | 0.8 | V     | TTL Levels                                             |
| High Input Level                        | $V_{IHI}$         | 2.0                        |     |     | V     |                                                        |
| Pull Down                               | PD                |                            | 72  |     | μA    |                                                        |
| Pull Up                                 | PU                |                            | 58  |     | μA    |                                                        |
| IS Type Input Buffer                    |                   |                            |     |     |       |                                                        |
| Low Input Level                         | $V_{ILI}$         |                            |     | 0.8 | V     | TTL Levels                                             |
| High Input Level                        | V <sub>IHI</sub>  | 2.0                        |     |     | V     |                                                        |
| ICLK Input Buffer                       |                   |                            |     |     |       |                                                        |
| Low Input Level                         | V <sub>ILCK</sub> |                            |     | 0.5 | V     |                                                        |
| High Input Level                        | V <sub>IHCK</sub> | 1.4                        |     |     | V     |                                                        |
| Input Leakage                           | I <sub>IL</sub>   | -10                        |     | +10 | μA    | $V_{IN} = 0$ to $V_{DD33}$                             |
| Input Leakage<br>(All I and IS buffers) |                   |                            |     |     |       |                                                        |
| Low Input Leakage                       | I <sub>IL</sub>   | -10                        |     | +10 | μΑ    | V <sub>IN</sub> = 0 V                                  |
| High Input Leakage                      | I <sub>IH</sub>   | -10                        |     | +10 | μΑ    | $V_{IN} = V_{DD33}$                                    |
| O12 Type Buffer                         |                   |                            |     |     |       |                                                        |
| Low Output Level                        | $V_{OL}$          |                            |     | 0.4 | V     | I <sub>OL</sub> = 6 mA @<br>V <sub>DD33</sub> = 3.3 V  |
| High Output Level                       | V <sub>OH</sub>   | V <sub>DD33</sub><br>- 0.4 |     |     | V     | I <sub>OH</sub> = -6 mA @ V <sub>DD33</sub><br>= 3.3 V |
| Output Leakage                          | I <sub>OL</sub>   | -10                        |     | +10 | μΑ    | V <sub>IN</sub> = 0 to V <sub>DD33</sub><br>(Note 5)   |
| I/O12, I/O12PU & I/O12PD Type<br>Buffer |                   |                            |     |     |       |                                                        |
| Low Output Level                        | $V_{OL}$          |                            |     | 0.4 | V     | I <sub>OL</sub> = 6 mA @<br>V <sub>DD33</sub> = 3.3 V  |
| High Output Level                       | V <sub>OH</sub>   | V <sub>DD33</sub><br>- 0.4 |     |     | V     | I <sub>OH</sub> = -6 mA @ V <sub>DD33</sub><br>= 3.3 V |
| Output Leakage                          | I <sub>OL</sub>   | -10                        |     | +10 | μΑ    | V <sub>IN</sub> = 0 to V <sub>DD33</sub><br>(Note 5)   |
| Pull Down                               | PD                |                            | 72  |     | μA    |                                                        |
| Pull Up                                 | PU                |                            | 58  |     | μA    |                                                        |
| IO-U                                    |                   |                            |     |     |       | (Note 6)                                               |

| Parameter                               | Symbol                | Min | Тур | Max  | Units | Comments                      |
|-----------------------------------------|-----------------------|-----|-----|------|-------|-------------------------------|
| I-R                                     |                       |     |     |      |       | (Note 7)                      |
| Integrated Power FET set to 200 mA      |                       |     |     |      |       |                               |
| Output Current (8)                      | I <sub>OUT</sub>      |     | 200 |      | mA    | Vdrop <sub>FET</sub> ≈ 0.46 V |
| Short Circuit Current Limit             | I <sub>SC</sub>       |     | 181 |      | mA    | Vout <sub>FET</sub> = 0 V     |
| On Resistance (8)                       | R <sub>DSON</sub>     |     |     | 2.1  | Ω     | I <sub>FET</sub> = 70 mA      |
| Output Voltage Rise Time                | t <sub>DSON</sub>     |     | 800 |      | μs    | C <sub>LOAD</sub> = 10 μF     |
| Supply Current Unconfigured             |                       |     |     |      |       | Note 9                        |
| Hi-Speed Host                           | I <sub>CCINTHS</sub>  | -   | -   | 75   | mA    |                               |
| Full Speed Host                         | I <sub>CCINITFS</sub> | -   | -   | 70   | mA    |                               |
| Supply Current Active HS Host (Note 10) | I <sub>CC</sub>       | -   | -   | 330  | mA    |                               |
| Supply Current Suspend                  | I <sub>CSBY</sub>     | -   | -   | 2500 | μΑ    |                               |
| Supply Current Reset                    | I <sub>RST</sub>      | -   | -   | 2500 | μΑ    |                               |

- 5: Output leakage is measured with the current pins in high impedance.
- 6: See the USB 2.0 Specification, Chapter 7, for USB DC electrical characteristics
- **7:** RBIAS is a 3.3 V tolerant analog pin.
- **8:** Output current range is controlled by program software. The software disables the FET during short circuit condition.
- 9: Supply currents do not include power FET currents.
- 10: HS Host, 2 ports active.
- **11:** Noise on the RESET\_N signal can affect the startup, a clean 100us rise time is recommended for consistent startup.

#### 8.5 Capacitance

 $T_A = 25$ °C; fc = 1 MHz;  $V_{DD33} = 3.3$  V,  $V_{DD18} = 1.8$  V

#### **TABLE 8-2: PIN CAPACITANCE**

| Parameter                  | Symbol            | Limits |     |     | Unit  | Test Conditions                                         |  |
|----------------------------|-------------------|--------|-----|-----|-------|---------------------------------------------------------|--|
| r ai ainetei Symb          |                   | Min    | Тур | Max | Offic | rest conditions                                         |  |
| XTAL Pin Input Capacitance | C <sub>XTAL</sub> | -      | -   | 4   | pF    | All pins (except USB pins and pins under test) are tied |  |
| Input Capacitance          | C <sub>IN</sub>   | -      | -   | 10  | pF    | to AC ground.                                           |  |

#### 9.0 AC SPECIFICATIONS

#### 9.1 Oscillator/Crystal

Parallel Resonant, Fundamental Mode, 24 MHz  $\pm$  350 ppm.

FIGURE 9-1: TYPICAL CRYSTAL CIRCUIT



TABLE 9-1: CRYSTAL CIRCUIT LEGEND

| Symbol                | Description                            | In Accordance with                         |
|-----------------------|----------------------------------------|--------------------------------------------|
| $\mathbf{c}_0$        | Crystal shunt capacitance              | Crystal manufacturer's specification (see  |
| C <sub>L</sub>        | Crystal load capacitance               | Note 9-1)                                  |
| <b>C</b> <sub>B</sub> | Total board or trace capacitance       | OEM board design                           |
| C <sub>S</sub>        | Stray capacitance                      | Microchip IC and OEM board design          |
| C <sub>XTAL</sub>     | XTAL pin input capacitance             | Microchip IC                               |
| <b>C</b> <sub>1</sub> | Load capacitors installed on OEM board | Calculated values based on Figure 9-2 (see |
| <b>C</b> <sub>2</sub> | Load capacitors installed on OEM board | Note 9-2)                                  |

#### FIGURE 9-2: CAPACITANCE FORMULAS

$$C_1 = 2 \times (C_L - C_0) - C_{S1}$$
 $C_2 = 2 \times (C_L - C_0) - C_{S2}$ 

- Note 9-1  $C_0$  is usually included (subtracted by the crystal manufacturer) in the specification for  $C_L$  and should be set to '0' for use in the calculation of the capacitance formulas in Figure 9-2. However, the OEM PCB itself may present a parasitic capacitance between XTAL1 and XTAL2. For an accurate calculation of  $C_1$  and  $C_2$ , take the parasitic capacitance between traces XTAL1 and XTAL2 into account.
- Note 9-2 Each of these capacitance values is typically approximately 18 pF.

#### 9.2 Ceramic Resonator

24 MHz  $\pm$  350 ppm

FIGURE 9-3: CERAMIC RESONATOR USAGE WITH MICROCHIP IC



#### 9.3 External Clock

50% Duty cycle  $\pm$  10%, 24 MHz  $\pm$  350 ppm, Jitter  $<\!100$  ps rms

The external clock is recommended to conform to the signaling level designated in the *JESD76-2 Specification* (References) on 1.8 V CMOS Logic. XTAL2 should be treated as a no connect.

#### 9.3.1 $I^2C$ EEPROM

Frequency is fixed at 58.6 kHz  $\pm$  20%.

#### 9.3.2 USB 2.0

The Microchip device conforms to all voltage, power, and timing characteristics and specifications as set forth in the USB 2.0 Specification (References).

#### 10.0 PACKAGE OUTLINES

**Note:** For the most current package drawings, see the Microchip Packaging Specification at: http://www.microchip.com/packaging.

#### FIGURE 10-1: USB2642 48-PIN QFN



FIGURE 10-2: USB2642 LANDING PATTERN



#### 11.0 REVISION HISTORY

**TABLE 11-1: REVISION HISTORY** 

| Revision                  | Section/Figure/Entry                                         | Correction                                                                                                                                                                                     |  |
|---------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DS00001578F<br>(04-28-21) | Table 8-1, "48-Pin QFN Package Thermal Parameters"           | Added package thermal information.                                                                                                                                                             |  |
| DS00001578E<br>(10-16-18) | Section 6.1, "Pin Reset States"                              | TABLE 6-2:Pin SPI_DO/SDA_EP/SPI_SPD_SEL corrected.                                                                                                                                             |  |
|                           | Section 7.4.6, "IN-CIRCUIT EEPROM PROGRAMMING"               | Removed "In-Circuit EEPROM Programming" section.                                                                                                                                               |  |
| DS00001578D<br>(06-05-18) | Section 8.1, Maximum Ratings                                 | Added "HBM ESD Performance" row to the "Maximum Guaranteed Ratings" table.                                                                                                                     |  |
| DS00001578C<br>(03-19-15) | All                                                          | Removed misleading reference to SDIO support.                                                                                                                                                  |  |
|                           | Section 8.4, DC Electrical Characteristics                   | Added Note 11 regarding I Buffer.                                                                                                                                                              |  |
| DS00001578C<br>(03-13-15) | Table 5-1, "USB2642 Pin Descriptions"                        | Changed Buffer type from "IS" to "I" for RESET_N.                                                                                                                                              |  |
|                           | Product Identification System                                | Changed ordering code example "d" from: USB2642T-I/ML, Tape & reel, Industrial temp., 48-pin QFN to: USB2642T-I/ML-SEU, Tape & reel, Industrial temp., 48-pin QFN, Low Alpha Emissions package |  |
|                           | Worldwide Sales and Service                                  | Updated Worldwide Sales Listing page.                                                                                                                                                          |  |
| DS00001578B               | Conversion to MCHP template                                  |                                                                                                                                                                                                |  |
| DS00001578A               | DS00001578A replaces the previous SMSC version, Revision 1.1 |                                                                                                                                                                                                |  |

### APPENDIX A: ACRONYMS

| Acronym          | Description               |
|------------------|---------------------------|
| EOF              | End of (micro) Frame      |
| EOP              | End of Packet             |
| FMC              | Flash Media Controller    |
| FS               | USB Full-Speed            |
| HS               | USB Hi-Speed              |
| I <sup>2</sup> C | Inter-Integrated Circuit  |
| LS               | USB Low-Speed             |
| LUN              | Logical Unit Number       |
| MMC              | MultiMediaCard            |
| ocs              | Over-current Sense        |
| PHY              | Physical Layer            |
| PLL              | Phase-Locked Loop         |
| SDC              | Secure Digital Controller |

### **USB2642**

#### **APPENDIX B: REFERENCES**

- Universal Serial Bus Specification, Version 2.0, April 27, 2000 (12/7/2000 and 5/28/2002 Errata)
   USB Implementers Forum, Inc. http://www.usb.org
- USB Mass Storage Class Specification Overview Rev 1.2 http://www.usb.org
- USB Mass Storage Class Bulk-Only Transport Rev 1.0 http://www.usb.org
- SCSI Architecture Model 2 (SAM-2) and (SPC-2) http://www.t10.org
- SD Specifications Part 1 Physical Layer Specification Version 2.00 http://www.sdcard.org
- SD Specifications Part A2 SD Host Controller Standard Specification Version 2.00 http://www.sdcard.org
- I<sup>2</sup>C-Bus Specification Version 1.1 NXP (formerly a division of Philips). http://www.nxp.com
- 8. System Management Bus Specification, version 1.0 SMBus. http://smbus.org/specs/
- Microchip 24AA02/24LC02B (Revision C)
   Microchip Technology Inc. http://www.microchip.com/
- 10. JEDEC Specifications: JESD76-2 (June 2001) and J-STD-020D.1 (March 2008)
  JEDEC Global Standards for the Microelectronics Industry.http://www.jedec.org/standards-documents

#### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's
  guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

#### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- · Technical Support

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

#### PRODUCT IDENTIFICATION SYSTEM

 $\label{thm:condition} \mbox{To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales of fice.}$ 

| PART NO. Device                                  | Tape and Reel Temperature Package Option Range                                                                                                                 | - XXX<br>Special<br>(Optional) | Examples:  a) USB2642/ML  Tray, Commercial temp., 48-pin QFN                                                                                                                                                                                                              |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device: Tape and Reel Option: Temperature Range: | USB2642  Blank = Standard packaging (tray) T = Tape and Reel <sup>(1)</sup> Blank = 0°C to +70°C (Commercial) I = -40°C to +85°C (Industrial)  ML = 48-pin QFN |                                | b) USB2642-I/ML Tray, Industrial temp., 48-pin QFN  c) USB2642T/ML Tape & reel, Commercial temp., 48-pin QFN  d) USB2642T-I/ML-SEU Tape & reel, Industrial temp., 48-pin QFN, Low Alpha Emissions Package                                                                 |
| Special:                                         | SEU = Single Event Upset<br>(Low Alpha Emissions Package)                                                                                                      |                                | Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- · Microchip believes that its family of products is secure when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods being used in attempts to breach the code protection features of the Microchip devices. We believe that these methods require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Attempts to breach these code protection features, most likely, cannot be accomplished without violating Microchip's intellectual property rights.
- Microchip is willing to work with any customer who is concerned about the integrity of its code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable." Code protection is constantly evolving. We at Microchip are
  committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection
  feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or
  other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication is provided for the sole purpose of designing with and using Microchip products. Information regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2014-2021, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 9781522481416

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



### Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423

Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

**India - Pune** Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### Microchip:

USB2642T/ML USB2642/ML USB2642T-I/ML USB2642-I/ML