

# L6926

## High efficiency monolithic synchronous step-down regulator

Datasheet - production data



## Features

- 2 V to 5.5 V battery input range
- High efficiency: up to 95%
- Internal synchronous switch
- No external Schottky diode required
- Extremely low quiescent current
- 1 µA max. shutdown supply current
- 800 mA max. output current
- Adjustable output voltage from 0.6 V
- Low-dropout operation: up to 100% duty cycle
- Selectable low noise/low consumption mode at light load
- Power Good signal
- ± 1% output voltage accuracy
- Current mode control
- 600 kHz switching frequency
- Externally synchronized from 500 kHz to 1.4 MHz
- OVP
- Short-circuit protection

### **Applications**

- Battery-powered equipment
- Portable instruments
- Cellular phones
- PDAs and handheld terminals
- DSC
- GPS

## Description

The device is a DC-DC monolithic regulator specifically designed to provide high efficiency. The L6926 supply voltage can be as low as 2 V to be used in single Li-Ion cell supplied applications. Output voltage can be selected by an external divider down to 0.6 V. Duty cycle can saturate 100% allowing low-dropout operation. The device is based on a 600 kHz fixed frequency, current mode architecture. Low consumption mode operation can be selected at light load conditions, allowing switching losses to be reduced. The L6926 is externally synchronized by a clock, which makes it useful in noise sensitive applications. Other features like Power Good, overvoltage protection, short-circuit protection and thermal shutdown (150 °C) are also present.

#### Table 1: Device summary

| Order code | Package | Packing       |
|------------|---------|---------------|
| L6926      | TSSOP8  | Tube          |
| L6926013TR | TSSOP8  | Tape and reel |
| L6926Q1    | VFQFPN8 | Tube          |
| L6926Q1TR  | VFQFPN8 | Tape and reel |

1/21

This is information on a product in full production.

| Со | ontents |            |                       |    |
|----|---------|------------|-----------------------|----|
| 1  | Applica | tion circu | it                    | 5  |
| 2  | Pin con | figuration |                       | 6  |
| 3  | Maximu  | m ratings  |                       | 7  |
| 4  |         | •          | teristics             |    |
| 5  |         |            | ion                   |    |
|    | 5.1     | -          | operation             |    |
|    |         | 5.1.1      | Low consumption mode  |    |
|    |         | 5.1.2      | Low noise mode        |    |
|    |         | 5.1.3      | Synchronization       |    |
|    | 5.2     | Short-cire | cuit protection       | 11 |
|    | 5.3     | Slope co   | mpensation            | 12 |
|    | 5.4     | Loop stal  | bility                | 12 |
| 6  | Additio | nal featur | es and description    | 13 |
|    | 6.1     | Dropout    | operation             | 13 |
|    | 6.2     | PGOOD.     |                       | 13 |
|    | 6.3     | Adjustab   | le output voltage     | 13 |
|    | 6.4     | OVP (ove   | ervoltage protection) | 13 |
|    | 6.5     | Thermal    | shutdown              | 13 |
| 7  | Packag  | e informa  | tion                  | 14 |
|    | 7.1     | TSSOP8     | package information   |    |
|    | 7.2     |            | 8 package information |    |
| 8  | Revisio |            |                       |    |
|    |         |            |                       |    |



## List of tables

| Table 1: Device summary                  |  |
|------------------------------------------|--|
| Table 2: Pin description                 |  |
| Table 3: Absolute maximum ratings        |  |
| Table 4: Thermal data                    |  |
| Table 5: Electrical characteristics      |  |
| Table 6: TSSOP8 package mechanical data  |  |
| Table 7: VFQFPN8 package mechanical data |  |
| Table 8: Document revision history       |  |
|                                          |  |



# List of figures

| Figure 1: L6926 application circuit     | 5 |
|-----------------------------------------|---|
| Figure 2: Pin connections (top view)    |   |
| Figure 3: Device block diagram          |   |
| Figure 4: TSSOP8 package outline        |   |
| Figure 5: VFQFPN8 package outline       |   |
| Figure 6: VFQFPN8 recommended footprint |   |



## **1** Application circuit



## 57

## 2 Pin configuration



| Table 2: Pin description |                 |                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin                      | Name            | Description                                                                                                                                                                                                                                                                                                                                                      |  |
| 1                        | RUN             | Shutdown input. When connected to a low level (lower than 0.4 V) the device stops working. When high (higher than 1.3 V) the device is enabled                                                                                                                                                                                                                   |  |
| 2                        | COMP            | Error amplifier output. A compensation network has to be connected to this pin. The loop stability usually is well-guaranteed by a 220 pF capacitor                                                                                                                                                                                                              |  |
| 3                        | VFB             | Error amplifier inverting input. The output voltage can be adjusted from 0.6 V up to the input voltage by connecting this pin to an external resistor divider                                                                                                                                                                                                    |  |
| 4                        | GND             | Ground                                                                                                                                                                                                                                                                                                                                                           |  |
| 5                        | LX              | Switch output node. This pin is internally connected to the drain of the internal switches                                                                                                                                                                                                                                                                       |  |
| 6                        | V <sub>cc</sub> | Input voltage. The start-up input voltage is 2.2 V (typ.) while<br>the operating input voltage range is from 2 V to 5.5 V. An<br>internal UVLO circuit gives a 100 mV (typ.) hysteresis                                                                                                                                                                          |  |
| 7                        | SYNC            | Operating mode selector input. When high (higher than 1.3 V) the low consumption mode is selected. When low (lower than 0.5 V) the low noise mode is selected. If connected with an appropriate external synchronization signal (from 500 kHz up to 1.4 MHz) the internal synchronization circuit is active and the device works at the same switching frequency |  |
| 8                        | PGOOD           | Power Good comparator output. It is an open drain output. A pull-up resistor should be connected between PGOOD and $V_{OUT}$ (or $V_{CC}$ depending on the requirements). The pin is forced low when the output voltage is lower than 90% of the regulated output voltage and goes high when the output voltage. If it is not used the pin can be left floating  |  |
| -                        | E-pad           | To be connected to GND plane for optimal thermal performance                                                                                                                                                                                                                                                                                                     |  |



## 3 Maximum ratings

Table 3: Absolute maximum ratings

| Symbol           | Parameter                                                                                                     | Value                   | Unit |
|------------------|---------------------------------------------------------------------------------------------------------------|-------------------------|------|
| V <sub>6</sub>   | Input voltage                                                                                                 | - 0.3 to + 6.0          | V    |
| V <sub>5</sub>   | Output switching voltage                                                                                      | - 1 to V <sub>CC</sub>  | V    |
| V <sub>1</sub>   | Shutdown                                                                                                      | -0.3 to V <sub>CC</sub> | V    |
| V <sub>3</sub>   | Feedback voltage                                                                                              | -0.3 to $V_{CC}$        | V    |
| V <sub>2</sub>   | Error amplifier output voltage                                                                                | -0.3 to $V_{CC}$        | V    |
| V <sub>8</sub>   | PGOOD                                                                                                         | -0.3 to V <sub>CC</sub> | V    |
| V <sub>7</sub>   | Synchronization mode selector                                                                                 | -0.3 to $V_{CC}$        | V    |
| P <sub>TOT</sub> | P <sub>TOT</sub> Power dissipation at T <sub>A</sub> = 70 °C                                                  |                         | W    |
| TJ               | Junction operating temperature range                                                                          | -40 to 150              | °C   |
| T <sub>STG</sub> | Storage temperature range                                                                                     | -65 to 150              |      |
| LX pin           | Maximum withstanding voltage                                                                                  | ±1000                   |      |
| Other pins       | range test condition: CDF-AEC-<br>Q100-002 "human body model"<br>acceptance criteria: "normal<br>performance" | ±2000                   | V    |

#### Table 4: Thermal data

| Symbol Parameter  |                                                   | Value | Unit |
|-------------------|---------------------------------------------------|-------|------|
| D                 | Thermal resistance junction-ambient<br>for TSSOP8 | 180   | °C/W |
| R <sub>thJA</sub> | Thermal resistance junction-ambient for VFQFPN8   | 56    | C/vv |

\_\_\_\_\_

## 4 Electrical characteristics

 $V_{IN}$  = 3.6 V, T<sub>J</sub> = 25 °C unless otherwise specified.

Table 5: Electrical characteristics

| Symbol            | Parameter                                         | Test conditions                                           | Min.      | Тур.  | Max.        | Unit |
|-------------------|---------------------------------------------------|-----------------------------------------------------------|-----------|-------|-------------|------|
| V <sub>CC</sub>   | Operating input voltage                           | After turn-on <sup>(1)</sup>                              | 2         |       | 5.5         | V    |
| $V_{CC}$ ON       | Turn-on<br>threshold                              |                                                           |           | 2.2   |             | V    |
| $V_{CC}  OFF$     | Turn-off<br>threshold                             |                                                           |           |       | 2           | V    |
| $V_{CC\_hys}$     | Hysteresis                                        |                                                           |           | 100   |             | mV   |
| R <sub>p</sub>    | High-side Ron                                     | $V_{CC} = 3.6 \text{ V}, I_{LX} = 100 \text{ mA}$         |           | 240   | 300<br>400  |      |
| Rn                | Low-side Ron                                      | $V_{CC} = 3.6 \text{ V}, \text{ I}_{LX} = 100 \text{ mA}$ |           | 215   | 300<br>400  | mΩ   |
|                   | Peak current limit                                |                                                           | 1         | 1.2   | 1.5         |      |
| I <sub>LIM</sub>  | Valley current                                    | V <sub>CC</sub> = 3.6 V                                   | 0.85<br>1 | 1.4   | 1.65<br>1.7 | А    |
|                   | limit                                             |                                                           | 0.9       |       | 1.85        |      |
| Vout              | Output voltage<br>range                           |                                                           | $V_{FB}$  |       | Vcc         | V    |
| f <sub>osc</sub>  | Oscillator                                        |                                                           | 450       | 600   | 700         |      |
|                   | frequency                                         |                                                           | 400       | 600   | 800         | kHz  |
| f <sub>sync</sub> | Sync mode clock                                   |                                                           | 500       |       | 1400        |      |
| DC charact        |                                                   |                                                           | [         |       |             | [    |
|                   | Quiescent<br>current (low<br>noise mode)          | $V_{sync}$ = 0 V, no-load, $V_{FB}$ > 0.6 V               |           | 200   | 300<br>300  |      |
| l <sub>q</sub>    | Quiescent<br>current (low<br>consumption<br>mode) | $V_{sync}$ = $V_{CC}$ , no-load, $V_{FB}$ > 0.6 V         |           | 25    | 50          | μA   |
| I <sub>sh</sub>   | Shutdown current                                  | RUN to GND, $V_{CC}$ = 5.5 V                              |           | 0.2   |             |      |
| I <sub>LX</sub>   | LX leakage                                        | RUN to GND, $V_{LX} = 5.5 V$ ,<br>$V_{CC} = 5.5 V$        |           | 1     |             |      |
|                   | current                                           | RUN to GND, $V_{LX} = 0$ V, $V_{CC} = 5.5$ V              |           | 1     |             |      |
| Error ampl        | ifier characteristics                             |                                                           |           |       |             |      |
|                   |                                                   |                                                           | 0.593     | 0.600 | 0.607       | V    |
| $V_{FB}$          | Voltage feedback                                  |                                                           | 0.590     | 0.600 | 0.610       | V    |
| I <sub>FB</sub>   | Feedback input<br>current                         | V <sub>FB</sub>                                           |           | 25    |             | nA   |
| Run               |                                                   |                                                           |           |       |             |      |

8/21



|                             |                               |                                    |      | Electrical characteristics |      |       |  |
|-----------------------------|-------------------------------|------------------------------------|------|----------------------------|------|-------|--|
| Symbol                      | Parameter                     | Test conditions                    | Min. | Тур.                       | Max. | Unit  |  |
| V <sub>RUN_H</sub>          | Run threshold high            |                                    |      |                            | 1.3  | V     |  |
| $V_{RUN_L}$                 | Run threshold low             |                                    | 0.4  |                            |      | V     |  |
| I <sub>RUN</sub>            | RUN input<br>current          |                                    |      | 25                         |      | nA    |  |
| SYNC/MO                     | DE function                   |                                    |      |                            |      |       |  |
| $V_{\text{sync}\_\text{H}}$ | Sync mode<br>threshold high   |                                    |      |                            | 1.3  | V     |  |
| $V_{\text{sync}\_\text{L}}$ | Sync mode<br>threshold low    |                                    | 0.5  |                            |      | V     |  |
| Power Go                    | od section                    |                                    |      |                            |      |       |  |
| V <sub>PGOOD</sub>          | Power Good<br>threshold       | V <sub>OUT</sub> = V <sub>FB</sub> |      | 90                         |      | 0()/  |  |
| $\Delta V_{PGOOG}$          | Power Good<br>hysteresis      | V <sub>OUT</sub> = V <sub>FB</sub> |      | 4                          |      | %Vout |  |
| V <sub>PGOOD(low)</sub>     | Power Good low voltage        | RUN to GND                         |      |                            | 0.4  | V     |  |
| I <sub>LK-PGOOD</sub>       | Power Good<br>leakage current | V <sub>PGOOD</sub> = 3.6 V         |      | 50                         |      | nA    |  |
| Protection                  | IS                            |                                    |      |                            |      |       |  |
| HOVP                        | Hard overvoltage threshold    | V <sub>OUT</sub> = V <sub>FB</sub> |      | 10                         |      | %Vout |  |

### Notes:

<sup>(1)</sup>Specification referred to  $T_J$  from -40 °C to +125 °C. Specification over the -40 to +125 °C  $T_J$  temperature range is assured by design, characterization and statistical correlation.



## 5 Detailed description

The main loop uses slope compensated PWM current mode architecture. For each cycle, the high-side MOSFET is turned on, triggered by the oscillator, so that the current, flowing through it (the same as the inductor current), increases. When this current reaches the threshold (set by the output of the error amplifier E/A), the peak current limit comparator PEAK\_CL turns off the high-side MOSFET and turns on the low-side one until the next clock cycle begins or the current, flowing through it, goes down to zero (zero-crossing comparator). The peak inductor current required to trigger PEAK\_CL depends on the slope compensation signal and on the output of the error amplifier. In particular, the error amplifier output depends on the VFB pin voltage. When the output current increases, the output capacitor is discharged and the VFB pin decreases. This produces the error amplifier output rise, so to allow a higher value for the peak inductor current. For the same reason, when the output current decreases, due to a load transient, the error amplifier output goes low, so to reduce the peak inductor current to meet the new load requirements. The slope compensation signal allows the loop stability in high duty cycle conditions.



Figure 3: Device block diagram

## 5.1 Modes of operation

Depending on the SYNC pin value, the device can operate in low consumption or low noise mode. If the SYNC pin is high (higher than 1.3 V) the low consumption mode is selected while the low noise mode is selected if the SYNC pin is low (lower than 0.5 V).

### 5.1.1 Low consumption mode

In this mode of operation, at light load, the device operates discontinuously based on the COMP pin voltage, in order to keep the efficiency very high in these conditions. While the device doesn't switch, the load discharges the output capacitor and the output voltage goes down. When the feedback voltage goes lower than the internal reference, the COMP pin voltage increases and when an internal threshold is reached, the device starts switching and the output capacitor is recharged. In these conditions, the peak current limit is set approximately in the range of 200 mA to 400 mA, depending on the slope compensation.

10/21

DocID9302 Rev 11



The feedback pin increases and, when it reaches a value slightly higher than the reference voltage, the output of the error amplifier goes down until a clamp is active. At this point, the device stops switching. In this phase, the internal circuitries are off, so to reduce the device consumption to a typical value of 25  $\mu$ A.

#### 5.1.2 Low noise mode

If the low frequencies of the low consumption mode are undesidered, the low noise mode can be selected. In low noise mode, the efficiency is a little bit lower compared with the low consumption mode in very light load conditions but for medium and high load currents the efficiency values are very similar. Basically, the device switches with its internal free running frequency of 600 kHz. Obviously, in very light load conditions, the device could skip some cycles in order to keep the output voltage in regulation.

### 5.1.3 Synchronization

The device can also be synchronized by an external signal from 500 kHz up to 1.4 MHz. In this case the low noise mode is automatically selected. The device skips some cycles in very light load conditions. The internal synchronization circuit is inhibited in short-circuit and overvoltage conditions in order to keep the protection effective.

### 5.2 Short-circuit protection

During the device operation, the inductor current increases during the high-side turn-on phase and decreases during the high-side turn-off phase based on the following equations:

#### Equation 1:

$$\Delta I_{ON} = \frac{(V_{IN} - V_{OUT})}{L} \cdot T_{ON}$$

Equation 2:

$$\Delta I_{OFF} = \frac{(V_{OUT})}{L} T_{OFF}$$

In strong overcurrent or short-circuit conditions, the V<sub>OUT</sub> can be very close to zero. In this case  $\Delta I_{ON}$  increases and  $\Delta I_{OFF}$  decreases. When the inductor peak current reaches the current limit, the high-side MOSFET turns off and so the T<sub>ON</sub> is reduced to the minimum value (250 ns typ.) in order to reduce as much as possible  $\Delta I_{ON}$ . Anyway, if V<sub>OUT</sub> is low enough, the inductor peak current increases furtherly because during the T<sub>OFF</sub> the current decays very slowly. Due to this reason a second protection, fixing the maximum inductor valley current, has been introduced. This protection doesn't allow the high-side MOSFET to turn on if the current, flowing through the inductor, is higher than a specified threshold (valley current limit). Basically the T<sub>OFF</sub> increases as much as required to lead the inductor current down to this threshold. So, the maximum peak current in worst case conditions is:

#### Equation 3:

$$I_{PEAK} = I_{VALLEY} + \frac{V_{IN}}{L} \cdot T_{ON}$$

where  $I_{PEAK}$  is the valley current limit (1.4 A typ.) and  $T_{ON\_MIN}$  is the minimum  $T_{ON}$  of the high-side MOSFET.



### 5.3 Slope compensation

In current mode architecture, when the duty cycle of the application is higher than approximately 50%, a pulse-by-pulse instability (so-called subharmonic oscillation) can occur. In these conditions, to allow loop stability, a slope compensation is present by reducing the current flowing through the inductor to trigger the COMP comparator (with a fixed value for the COMP pin voltage). With a given duty cycle higher than 50%, the stability problem is particularly present with a higher input voltage (due to the increased current ripple across the inductor), so the slope compensation effect increases as the input voltage increases. From an application point of view, the final effect is that the peak current limit depends both on the duty cycle (if higher than approximately 40%) and on the input voltage.

## 5.4 Loop stability

Since the device is developped by a current mode architecture, the loop stability is not an issue. For most of applications, a 220 pF connected between the COMP pin and ground can guarantee the stability. Very low ESR capacitors are used for the output filter, such as multilayer ceramic capacitors, the zero introduced by the capacitor itself can shift to very high frequency and the transient loop response could be affected. A series resistor added to the 220 pF capacitor can solve this problem. The right value for the resistor (in the range of 50 k) can be given by checking the load transient response of the device. Basically, the output voltage has to be checked after the load steps required by the application. In case of stability problems, the output voltage could oscillate before than the regulated value is reached after a load step.



## 6 Additional features and description

## 6.1 Dropout operation

The Li-Ion battery voltage ranges from approximately 3 V and 4.1 V to 4.2 V (depending on the anode material). If the regulated output voltage is from 2.5 V and 3.3 V, close to the end of the battery life, the battery voltage goes down to the regulated value. In this case the device stops switching, working at 100% of duty cycle, so to minimize the dropout voltage and the device losses.

### 6.2 PGOOD

A Power Good output signal is available. The VFB pin is internally connected to a comparator with a threshold set at 90% of the reference voltage (0.6 V). Since the output voltage is connected to the VFB pin by a resistor divider, when the output voltage goes lower than the regulated value, the VFB pin voltage goes lower than 90% of the internal reference value. The internal comparator is triggered and the PGOOD pin is pulled down. The pin is an open drain output and so, a pull-up resistor should be connected to it. If the feature is not required, the pin can be left floating.

## 6.3 Adjustable output voltage

The output voltage can be adjusted by an external resistor divider from a minimum value of 0.6 V up to the input voltage. The output voltage value is given by the below equation:

#### **Equation 4:**

$$V_{OUT} = 0.6 \cdot (1 + \frac{R_2}{R_1})$$

## 6.4 **OVP (overvoltage protection)**

The device has an internal overvoltage protection circuit to protect the load. If the voltage on the feedback pin goes higher than an internal threshold set 10% (typ.) higher than the reference voltage, the low-side power MOSFET turns on until the feedback voltage goes lower than the reference one. During the overvoltage circuit intervention, the zero-crossing comparator is disabled so that the device is also able to sink current.

## 6.5 Thermal shutdown

The device has also a thermal shutdown protection active when the junction temperature reaches 150 °C. In this case both the high-side MOSFET and the low-side turn off. Once the junction temperature goes back lower than 95 °C, the device restarts the normal operation.



## 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.



**TSSOP8** package information 7.1



Figure 4: TSSOP8 package outline



15/21

#### Package information

Table 6: TSSOP8 package mechanical data

| Table 6: TSSOP8 package mechanical data mm |      |      |      |  |  |  |
|--------------------------------------------|------|------|------|--|--|--|
| Dim.                                       | Min  |      | Max  |  |  |  |
|                                            | Min. | Тур. | Max. |  |  |  |
| A                                          |      |      | 1.10 |  |  |  |
| A1                                         |      |      | 0.15 |  |  |  |
| A2                                         | 0.75 | 0.85 | 0.95 |  |  |  |
| b                                          | 0.22 |      | 0.40 |  |  |  |
| с                                          | 0.08 |      | 0.23 |  |  |  |
| D                                          | 2.80 | 3.00 | 3.20 |  |  |  |
| E                                          | 4.65 | 4.90 | 5.15 |  |  |  |
| E1                                         | 2.80 | 3.00 | 3.10 |  |  |  |
| е                                          |      | 0.65 |      |  |  |  |
| L                                          | 0.40 | 0.60 | 0.80 |  |  |  |
| L1                                         |      | 0.95 |      |  |  |  |
| L2                                         |      | 0.25 |      |  |  |  |
| k                                          | 0    |      | 8    |  |  |  |
| ССС                                        |      |      | 0.10 |  |  |  |



Dimensions D and E1 don't include mold flash or protrusions. Mold flash or protrusions do not exceed 0.15 mm per side.



**VFQFPN8** package information 7.2





57

DocID9302 Rev 11

#### Package information

| Table 7: VFQFPN8 package mechanical data |       |       |       |  |  |
|------------------------------------------|-------|-------|-------|--|--|
| Dim.                                     |       | mm    |       |  |  |
| Dini.                                    | Min.  | Тур.  | Max.  |  |  |
| A                                        | 0.80  | 0.90  | 1.00  |  |  |
| A1                                       |       | 0.02  |       |  |  |
| A2                                       | 0.55  | 0.65  | 0.80  |  |  |
| A3                                       |       | 0.20  |       |  |  |
| b                                        | 0.18  | 0.25  | 0.30  |  |  |
| D                                        | 2.85  | 3.00  | 3.15  |  |  |
| D2 (P1C7)                                | 2.20  |       | 2.70  |  |  |
| D2 (9957/996H)                           | 2.234 | 2.384 | 2.484 |  |  |
| E                                        | 2.85  | 3.00  | 3.15  |  |  |
| E2(P1C7)                                 | 1.40  |       | 1.75  |  |  |
| E2 (9957/996H)                           | 1.496 | 1.646 | 1.746 |  |  |
| e                                        |       | 0.50  |       |  |  |
| К                                        | 0.20  |       |       |  |  |
| L                                        | 0.30  | 0.40  | 0.50  |  |  |
| aaa                                      |       | 0.05  |       |  |  |
| bbb                                      |       | 0.10  |       |  |  |
| ссс                                      |       | 0.10  |       |  |  |
| ddd                                      | 0.05  |       |       |  |  |
| eee                                      | 0.08  |       |       |  |  |
| Ν                                        | 8     |       |       |  |  |
| ND                                       |       | 4     |       |  |  |



VFQFPN8 is a standard for thermally enhanced plastic, very thin fine pitch quad flat package, no leads.









## 8 Revision history

| Date        | Revision | Changes                                                                                 |
|-------------|----------|-----------------------------------------------------------------------------------------|
| 07-Jan-2004 | 1        | Initial release.                                                                        |
| 15-Jan-2004 | 2        | Issues in EDOCS.                                                                        |
| 04-Sep-2004 | 3        | Changed the template and added the new package VFSON8.                                  |
| 27-Nov-2004 | 4        | Updated the order code table.                                                           |
| 24-Sep-2005 | 5        | Updated the electrical characteristic table.                                            |
| 20-Nov-2005 | 6        | Added VFQFPN8 package.                                                                  |
| 27-Oct-2006 | 7        | Added R <sub>thJA</sub> for VFQFPN8 in Table 3.                                         |
| 16-Sep-2008 | 8        | VFSON8 package no longer available.                                                     |
| 11-Apr-2011 | 9        | Updated TSSOP8 package mechanical data.                                                 |
| 20-Dec-2011 | 10       | Updated figure 1 and added figure 2                                                     |
| 21-Apr-2015 | 11       | Updated features.<br>Deleted note 2 in table 5.<br>Updated package information section. |

Table 8: Document revision history



#### L6926

#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

