# **Dual 4-Stage Binary Ripple Counter**

# **High-Performance Silicon-Gate CMOS**

The MC74HC393A is identical in pinout to the LS393. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device consists of two independent 4-bit binary ripple counters with parallel outputs from each counter stage. A  $\div$  256 counter can be obtained by cascading the two binary counters.

Internal flip—flops are triggered by high—to—low transitions of the clock input. Reset for the counters is asynchronous and active—high. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and should not be used as clocks or as strobes except when gated with the Clock of the HC393A.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the JEDEC Standard No. 7 A Requirements
- Chip Complexity: 236 FETs or 59 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant

#### LOGIC DIAGRAM



PIN 7 = GND



### ON Semiconductor®

http://onsemi.com





SOIC-14 NB D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G

#### **PIN ASSIGNMENT**

|                   |    |    | _                 |
|-------------------|----|----|-------------------|
| CLOCK a           | 1● | 14 | v <sub>cc</sub>   |
| RESET a           | 2  | 13 | С СССК В          |
| Q1 <sub>a</sub> [ | 3  | 12 | RESET b           |
| Q2 <sub>a</sub> [ | 4  | 11 | Q1 <sub>b</sub>   |
| Q3 <sub>a</sub> [ | 5  | 10 | Q2 <sub>b</sub>   |
| Q4 <sub>a</sub> [ | 6  | 9  | ] Q3 <sub>b</sub> |
| GND [             | 7  | 8  | Q4 <sub>b</sub>   |
|                   |    |    | 1                 |

#### **MARKING DIAGRAMS**





SOIC-14 NB

= Assembly Location

L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or = Pb-Free Package

(Note: Microdot may be in either location)

#### **FUNCTION TABLE**

| Inputs |             |                          |  |
|--------|-------------|--------------------------|--|
| Clock  | Clock Reset |                          |  |
| X      | Н           | L                        |  |
| Н      | L           | No Change                |  |
| L      | L           | No Change                |  |
|        | L           | No Change                |  |
| _      | L           | Advance to<br>Next State |  |

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                | Value                         | Unit |
|------------------|--------------------------------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                    | -0.5 to +7.0                  | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                     | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                    | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                | ±20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                               | ±25                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                          | ±50                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Package† TSSOP Package†             | 500<br>450                    | mW   |
| T <sub>stg</sub> | Storage Temperature                                                      | -65 to +150                   | °C   |
| T <sub>L</sub>   | Lead Temperature, 1 mm from Case for 10 Seconds<br>SOIC or TSSOP Package | 260                           | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: –7 mW/°C from 65° to 125°C TSSOP Package: –6.1 mW/°C from 65° to 125°C

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            |                                                      | Min         | Max                       | Unit |
|------------------------------------|------------------------------------------------------|------------------------------------------------------|-------------|---------------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                |                                                      | 2.0         | 6.0                       | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                                      | 0           | V <sub>CC</sub>           | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             |                                                      | <b>-</b> 55 | +125                      | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | V (Figure 1)                                         | CC = 2.0 V<br>CC = 3.0 V<br>CC = 4.5 V<br>CC = 6.0 V | 0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                      |                                                                                                                                                                         |                          | Guaranteed Limit           |                            |                            |      |
|-----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|----------------------------|----------------------------|------|
| Symbol          | Parameter                            | Test Conditions                                                                                                                                                         | V <sub>CC</sub>          | –55 to<br>25°C             | ≤85°C                      | ≤125°C                     | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage  | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                 | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2  | 1.5<br>2.1<br>3.15<br>4.2  | 1.5<br>2.1<br>3.15<br>4.2  | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage   | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                 | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.80 | 0.5<br>0.9<br>1.35<br>1.80 | 0.5<br>0.9<br>1.35<br>1.80 | V    |
| V <sub>OH</sub> | Minimum High–Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                                 | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9          | 1.9<br>4.4<br>5.9          | 1.9<br>4.4<br>5.9          | V    |
|                 |                                      | $ \begin{aligned} V_{in} = V_{IH} \text{ or } V_{IL} &   I_{out}  \leq 2.4 \text{ mA} \\  I_{out}  \leq 4.0 \text{ mA} \\  I_{out}  \leq 5.2 \text{ mA} \end{aligned} $ | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48       | 2.34<br>3.84<br>5.34       | 2.20<br>3.70<br>5.20       |      |

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) (continued)

|                 |                                                   |                                                                                                                                                                                                             |                   | Gu                   | Guaranteed Limit     |                      |      |
|-----------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|----------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                                                             | V <sub>CC</sub>   | –55 to<br>25°C       | ≤85°C                | ≤125°C               | Unit |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                                                                     | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1    | V    |
|                 |                                                   | $\begin{split} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} &   I_{\text{out}}  \leq 2.4 \text{ mA} \\  I_{\text{out}}  \leq 4.0 \text{ mA} \\  I_{\text{out}}  \leq 5.2 \text{ mA} \end{split}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.40<br>0.40<br>0.40 |      |
| I <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                                                    | 6.0               | ±0.1                 | ±1.0                 | ±1.0                 | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                                                                                                                                | 6.0               | 4                    | 40                   | 160                  | μΑ   |

# AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6 ns)

|                                        |                                                              |                          | Gu                     | aranteed Li            | mit                    |      |
|----------------------------------------|--------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                    | V <sub>CC</sub>          | –55 to<br>25°C         | ≤85°C                  | ≤125°C                 | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 3)   | 2.0<br>3.0<br>4.5<br>6.0 | 10<br>15<br>30<br>50   | 9<br>14<br>28<br>45    | 8<br>12<br>25<br>40    | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q1 (Figures 1 and 3)     | 2.0<br>3.0<br>4.5<br>6.0 | 70<br>40<br>24<br>20   | 80<br>45<br>30<br>26   | 90<br>50<br>36<br>31   | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q2 (Figures 1 and 3)     | 2.0<br>3.0<br>4.5<br>6.0 | 100<br>56<br>34<br>20  | 105<br>70<br>45<br>38  | 180<br>100<br>55<br>48 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q3 (Figures 1 and 3)     | 2.0<br>3.0<br>4.5<br>6.0 | 130<br>80<br>44<br>37  | 150<br>105<br>55<br>47 | 180<br>130<br>70<br>58 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q4 (Figures 1 and 3)     | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>110<br>52<br>44 | 250<br>185<br>65<br>55 | 300<br>210<br>82<br>65 | ns   |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to any Q (Figures 2 and 3)  | 2.0<br>3.0<br>4.5<br>6.0 | 80<br>48<br>30<br>26   | 95<br>65<br>38<br>33   | 110<br>75<br>50<br>43  | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 3) | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13   | 95<br>32<br>19<br>16   | 110<br>36<br>22<br>19  | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                    | -                        | 10                     | 10                     | 10                     | pF   |

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|----------------------------------------------|-----------------------------------------|----|
| C <sub>Pl</sub> | Power Dissipation Capacitance (Per Counter)* | 35                                      | рF |

<sup>\*</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

# **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ )

|                                 |                                                           |                          | Guaranteed Limit          |                           |                           |      |
|---------------------------------|-----------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol                          | Parameter                                                 | v <sub>cc</sub><br>v     | –55 to<br>25°C            | ≤85°C                     | ≤125°C                    | Unit |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Clock (Figure 2) | 2.0<br>3.0<br>4.5<br>6.0 | 25<br>15<br>10<br>9       | 30<br>20<br>13<br>11      | 40<br>30<br>15<br>13      | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock<br>(Figure 1)                  | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13      | 95<br>32<br>19<br>15      | 110<br>36<br>22<br>19     | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Reset (Figure 2)                     | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13      | 95<br>32<br>19<br>15      | 110<br>36<br>22<br>19     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times (Figure 1)              | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | ns   |

# **PIN DESCRIPTIONS**

#### **INPUTS**

# **Clock (Pins 1, 13)**

Clock input. The internal flip-flops are toggled and the counter state advances on high-to-low transitions of the clock input.

# **OUTPUTS**

Q1, Q2, Q3, Q4 (Pins 3, 4, 5, 6, 8, 9, 10, 11)

Parallel binary outputs Q4 is the most significant bit.

# CONTROL INPUTS Reset (Pins 2, 12)

Active-high, asynchronous reset. A separate reset is provided for each counter. A high at the Reset input prevents counting and forces all four outputs low.

# **SWITCHING WAVEFORMS**



Figure 1. Figure 2.



\*Includes all probe and jig capacitance

Figure 3. Test Circuit

# **EXPANDED LOGIC DIAGRAM**



# **TIMING DIAGRAM**



# **COUNT SEQUENCE**

|       | Outputs |    |    |    |  |
|-------|---------|----|----|----|--|
| Count | Q4      | Q3 | Q2 | Q1 |  |
| 0     | L       | L  | L  | L  |  |
| 1     | L       | L  | L  | Н  |  |
| 2     | L       | L  | Н  | L  |  |
| 3     | L       | L  | Н  | Н  |  |
| 4     | L       | Н  | L  | L  |  |
| 5     | L       | Н  | L  | Н  |  |
| 6     | L       | Н  | Н  | L  |  |
| 7     | L       | Н  | Н  | Н  |  |
| 8     | Н       | L  | L  | L  |  |
| 9     | Н       | L  | L  | Н  |  |
| 10    | Н       | L  | Н  | L  |  |
| 11    | Н       | L  | Н  | Н  |  |
| 12    | Н       | Н  | L  | L  |  |
| 13    | Н       | Н  | L  | Н  |  |
| 14    | Н       | Н  | Н  | L  |  |
| 15    | Н       | Н  | Н  | Н  |  |

# **ORDERING INFORMATION**

| Device           | Package                           | Shipping <sup>†</sup> |
|------------------|-----------------------------------|-----------------------|
| MC74HC393ADG     | SOIC-14 NB 55 Units / F (Pb-Free) |                       |
| MC74HC393ADR2G   | SOIC-14 NB<br>(Pb-Free)           | 2500 / Tape & Reel    |
| NLV74HC393ADR2G* | SOIC-14 NB<br>(Pb-Free)           | 2500 / Tape & Reel    |
| MC74HC393ADTR2G  | TSSOP-14<br>(Pb-Free)             | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable





SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE
  MOLD PROTRUSIONS.
- 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIMETERS |      | INCHES |       |
|-----|-------------|------|--------|-------|
| DIM | MIN         | MAX  | MIN    | MAX   |
| Α   | 1.35        | 1.75 | 0.054  | 0.068 |
| A1  | 0.10        | 0.25 | 0.004  | 0.010 |
| АЗ  | 0.19        | 0.25 | 0.008  | 0.010 |
| b   | 0.35        | 0.49 | 0.014  | 0.019 |
| D   | 8.55        | 8.75 | 0.337  | 0.344 |
| Е   | 3.80        | 4.00 | 0.150  | 0.157 |
| œ   | 1.27 BSC    |      | 0.050  | BSC   |
| Н   | 5.80        | 6.20 | 0.228  | 0.244 |
| h   | 0.25        | 0.50 | 0.010  | 0.019 |
| L   | 0.40        | 1.25 | 0.016  | 0.049 |
| М   | 0 °         | 7°   | 0 °    | 7 °   |

### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

# **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

# SOIC-14 CASE 751A-03 ISSUE L

# DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE                   | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 2 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.or

# ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \underline{ www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales