

# Low Offset Voltage Dual Comparators

# LM393, LM393E, LM293, LM2903, LM2903E, LM2903V, NCV2903

The LM393 series are dual independent precision voltage comparators capable of single or split supply operation. These devices are designed to permit a common mode range-to-ground level with single supply operation. Input offset voltage specifications as low as 2.0 mV make this device an excellent selection for many applications in consumer, automotive, and industrial electronics.

## **Features**

- Wide Single-Supply Range: 2.0 Vdc to 36 Vdc
- Split–Supply Range: ±1.0 Vdc to ±18 Vdc
- Very Low Current Drain Independent of Supply Voltage: 0.4 mA
- Low Input Bias Current: 25 nA
- Low Input Offset Current: 5.0 nA
- Low Input Offset Voltage: 5.0 mV (max) LM293/393
- Input Common Mode Range to Ground Level
- Differential Input Voltage Range Equal to Power Supply Voltage
- Output Voltage Compatible with DTL, ECL, TTL, MOS, and CMOS Logic Levels
- ESD Clamps on the Inputs Increase the Ruggedness of the Device without Affecting Performance
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



PDIP-8 N SUFFIX CASE 626



SOIC-8 D SUFFIX CASE 751



Micro8™ DM SUFFIX CASE 846A

### PIN CONNECTIONS



# DEVICE MARKING AND ORDERING INFORMATION

See detailed marking information and ordering and shipping information on page 7 of this data sheet.



Figure 1. Representative Schematic Diagram

(Diagram shown is for 1 comparator)

## **MAXIMUM RATINGS**

| Rating                                                                                                        | Symbol                               | Value                                                | Unit        |
|---------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------|-------------|
| Power Supply Voltage                                                                                          | V <sub>CC</sub>                      | +36 or ±18                                           | V           |
| Input Differential Voltage                                                                                    | $V_{IDR}$                            | 36                                                   | V           |
| Input Common Mode Voltage Range                                                                               | V <sub>ICR</sub>                     | -0.3 to +36                                          | V           |
| Output Voltage                                                                                                | V <sub>O</sub>                       | 36                                                   | V           |
| Output Short Circuit-to-Ground Output Sink Current (Note 1)                                                   | I <sub>SC</sub><br>I <sub>Sink</sub> | Continuous<br>20                                     | mA          |
| Power Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C                                                | P <sub>D</sub><br>1/R <sub>θJA</sub> | 570<br>5.7                                           | mW<br>mW/°C |
| Operating Ambient Temperature Range<br>LM293<br>LM393, LM393E<br>LM2903, LM2903E<br>LM2903V, NCV2903 (Note 2) | T <sub>A</sub>                       | -25 to +85<br>0 to +70<br>-40 to +105<br>-40 to +125 | °C          |
| Maximum Operating Junction Temperature<br>LM393, LM393E, LM2903, LM2903E, LM2903V<br>LM293, NCV2903           | T <sub>J(max)</sub>                  | 150<br>150                                           | °C          |
| Storage Temperature Range                                                                                     | T <sub>stg</sub>                     | -65 to +150                                          | °C          |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

## **ESD RATINGS**

| Rating                                                                 | НВМ  | ММ  | Unit |
|------------------------------------------------------------------------|------|-----|------|
| ESD Protection at any Pin (Human Body Model – HBM, Machine Model – MM) |      |     |      |
| NCV2903 (Note 2)                                                       | 2000 | 200 | V    |
| LM393E, LM2903E                                                        | 1500 | 150 | V    |
| LM393DG/DR2G, LM2903DG/DR2G                                            | 250  | 100 | V    |
| All Other Devices                                                      | 1500 | 150 | V    |

The maximum output current may be as high as 20 mA, independent of the magnitude of V<sub>CC</sub>, output short circuits to V<sub>CC</sub> can cause excessive heating and eventual destruction.
 NCV2903 is qualified for automotive use.

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 5.0 \text{ Vdc}$ ,  $T_{low} \le T_A \le T_{high}$ , unless otherwise noted.)

|                                                                                                              |                   | LM29 | 93, LM39 | 3, LM393E            |     | LM2903,<br>NCV29 | ' ' '                |      |
|--------------------------------------------------------------------------------------------------------------|-------------------|------|----------|----------------------|-----|------------------|----------------------|------|
| Characteristic                                                                                               | Symbol            | Min  | Тур      | Max                  | Min | Тур              | Max                  | Unit |
| Input Offset Voltage (Note 4)                                                                                | V <sub>IO</sub>   |      |          |                      |     |                  |                      | mV   |
| $T_A = 25$ °C                                                                                                |                   | -    | ±1.0     | ±5.0                 | _   | ±2.0             | ±7.0                 |      |
| $T_{low} \le T_A \le T_{high}$                                                                               |                   | -    | _        | ±9.0                 | _   | ±9.0             | ±15                  |      |
| Input Offset Current                                                                                         | I <sub>IO</sub>   |      |          |                      |     |                  |                      | nA   |
| $T_A = 25^{\circ}C$                                                                                          |                   | _    | ±5.0     | ±50                  | _   | ±5.0             | ±50                  |      |
| $T_{low} \le T_A \le T_{high}$                                                                               |                   | -    | _        | ±150                 | _   | ±50              | ±200                 |      |
| Input Bias Current (Note 5)                                                                                  | I <sub>IB</sub>   |      |          |                      |     |                  |                      | nA   |
| $T_A = 25^{\circ}C$                                                                                          |                   | _    | 20       | 250                  | _   | 20               | 250                  |      |
| $T_{low} \le T_A \le T_{high}$                                                                               |                   | _    | _        | 400                  | _   | 20               | 500                  |      |
| Input Common Mode Voltage Range (Note 6)                                                                     | $V_{ICR}$         |      |          |                      |     |                  |                      | V    |
| $T_A = 25^{\circ}C$                                                                                          |                   | 0    | _        | V <sub>CC</sub> -1.5 | 0   | -                | V <sub>CC</sub> -1.5 |      |
| $T_{low} \le T_A \le T_{high}$                                                                               |                   | 0    | _        | V <sub>CC</sub> -2.0 | 0   | _                | V <sub>CC</sub> -2.0 |      |
| Voltage Gain                                                                                                 | A <sub>VOL</sub>  | 50   | 200      | -                    | 25  | 200              | -                    | V/mV |
| $R_L \ge 15 \text{ k}\Omega$ , $V_{CC} = 15 \text{ Vdc}$ , $T_A = 25^{\circ}C$                               |                   |      |          |                      |     |                  |                      |      |
| Large Signal Response Time                                                                                   | -                 | -    | 300      | -                    | -   | 300              | -                    | ns   |
| V <sub>in</sub> = TTL Logic Swing, V <sub>ref</sub> = 1.4 Vdc                                                |                   |      |          |                      |     |                  |                      |      |
| $V_{RL}$ = 5.0 Vdc, $R_L$ = 5.1 k $\Omega$ , $T_A$ = 25°C                                                    |                   |      |          |                      |     |                  |                      |      |
| Response Time (Note 7)                                                                                       | t <sub>TLH</sub>  | _    | 1.3      | _                    | _   | 1.5              | -                    | μS   |
| $V_{RL}$ = 5.0 Vdc, $R_L$ = 5.1 k $\Omega$ , $T_A$ = 25°C                                                    |                   |      |          |                      |     |                  |                      |      |
| Input Differential Voltage (Note 8)                                                                          | $V_{ID}$          | -    | _        | V <sub>CC</sub>      | _   | _                | V <sub>CC</sub>      | V    |
| All V <sub>in</sub> ≥ GND or V− Supply (if used)                                                             |                   |      |          |                      |     |                  |                      |      |
| Output Sink Current                                                                                          | I <sub>Sink</sub> | 6.0  | 16       | _                    | 6.0 | 16               | _                    | mA   |
| $V_{in} \ge 1.0 \text{ Vdc}, V_{in+} = 0 \text{ Vdc}, V_{O} \le 1.5 \text{ Vdc } T_{A} = 25^{\circ}\text{C}$ | Ollik             |      |          |                      |     |                  |                      |      |
| Output Saturation Voltage                                                                                    | V <sub>OL</sub>   |      |          |                      |     |                  |                      | mV   |
| $V_{in} \ge 1.0 \text{ Vdc}, V_{in+} = 0, I_{Sink} \le 4.0 \text{ mA}, T_A = 25^{\circ}\text{C}$             | I OL              | _    | 150      | 400                  | _   | _                | 400                  |      |
| $T_{low} \le T_A \le T_{high}$                                                                               |                   | -    | _        | 700                  | _   | 200              | 700                  |      |
| Output Leakage Current                                                                                       | l <sub>OL</sub>   |      |          | <u> </u>             |     |                  |                      | nA   |
| $V_{in-} = 0 \text{ V, } V_{in+} \ge 1.0 \text{ Vdc, } V_O = 5.0 \text{ Vdc, } T_A = 25^{\circ}\text{C}$     |                   | _    | 0.1      | _                    | _   | 0.1              | _                    |      |
| $V_{in-} = 0 \text{ V}, V_{in+} \ge 1.0 \text{ Vdc}, V_{O} = 30 \text{ Vdc},$                                |                   |      |          |                      |     |                  |                      |      |
| $T_{low} \le T_A \le T_{high}$                                                                               |                   | -    | _        | 1000                 | _   | -                | 1000                 |      |
| Supply Current                                                                                               | I <sub>CC</sub>   |      |          |                      |     |                  |                      | mA   |
| $R_L = \infty$ Both Comparators, $T_A = 25^{\circ}$ C                                                        |                   | _    | 0.4      | 1.0                  | _   | 0.4              | 1.0                  |      |
| R <sub>L</sub> = ∞ Both Comparators, V <sub>CC</sub> = 30 V                                                  |                   | _    | _        | 2.5                  | -   | _                | 2.5                  |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

LM293 T<sub>low</sub> = -25°C, T<sub>high</sub> = +85°C LM393, LM393E T<sub>low</sub> = 0°C, T<sub>high</sub> = +70°C LM2903, LM2903E T<sub>low</sub> = -40°C, T<sub>high</sub> = +105°C LM2903V & NCV2903 T<sub>low</sub> = -40°C, T<sub>high</sub> = +125°C

NCV2903 is qualified for automotive use.

- 3. The maximum output current may be as high as 20 mA, independent of the magnitude of  $V_{CC}$ , output short circuits to  $V_{CC}$  can cause excessive heating and eventual destruction.
- 4. At output switch point,  $V_O \simeq 1.4$  Vdc,  $R_S = 0~\Omega$  with  $V_{CC}$  from 5.0 Vdc to 30 Vdc, and over the full input common mode range (0 V to  $V_{CC} = -1.5 \text{ V}$ ).
- 5. Due to the PNP transistor inputs, bias current will flow out of the inputs. This current is essentially constant, independent of the output state, therefore, no loading changes will exist on the input lines.
- 6. Input common mode of either input should not be permitted to go more than 0.3 V negative of ground or minus supply. The upper limit of common mode range is  $V_{CC}$  –1.5 V.
- 7. Response time is specified with a 100 mV step and 5.0 mV of overdrive. With larger magnitudes of overdrive faster response times are obtainable.
- 8. The comparator will exhibit proper output state if one of the inputs becomes greater than V<sub>CC</sub>, the other input must remain within the common mode range. The low input state must not be less than -0.3 V of ground or minus supply.



Figure 2. Input Bias Current versus Power Supply Voltage



Figure 3. Input Bias Current versus Power Supply Voltage



Figure 4. Output Saturation Voltage versus Output Sink Current



Figure 5. Output Saturation Voltage versus Output Sink Current



Figure 6. Power Supply Current versus Power Supply Voltage



Figure 7. Power Supply Current versus Power Supply Voltage

## **APPLICATIONS INFORMATION**

These dual comparators feature high gain, wide bandwidth characteristics. This gives the device oscillation tendencies if the outputs are capacitively coupled to the inputs via stray capacitance. This oscillation manifests itself during output transitions ( $V_{OL}$  to  $V_{OH}$ ). To alleviate this situation, input resistors < 10 k $\Omega$  should be used.



D1 prevents input from going negative by more than 0.6  $\rm V.$ 

$$R1 + R2 = R3$$
 
$$R3 \le \frac{R5}{10} \text{ for small error in zero crossing.}$$

Figure 8. Zero Crossing Detector (Single Supply)



Figure 10. Free-Running Square-Wave Oscillator

The addition of positive feedback ( $<10\,\mathrm{mV}$ ) is also recommended. It is good design practice to ground all unused pins.

Differential input voltages may be larger than supply voltage without damaging the comparator's inputs. Voltages more negative than -0.3 V should not be used.



 $V_{in(min)} \approx 0.4 \text{ V}$  peak for 1% phase distortion ( $\Delta\Theta$ ).

Figure 9. Zero Crossing Detector (Split Supply)



Figure 11. Time Delay Generator



Figure 12. Comparator with Hysteresis

## **MARKING DIAGRAMS**



(Note: Microdot may be in either location)

= Pb-Free Package

■, G

<sup>\*</sup>This marking diagram also applies to NCV2903DR2G

## **ORDERING INFORMATION**

| Device        | Operating Temperature<br>Range | Package             | Shipping <sup>†</sup> |
|---------------|--------------------------------|---------------------|-----------------------|
| LM293DG       |                                | SOIC-8              | 98 Units / Rail       |
| LM293DR2G     | -25°C to +85°C                 | (Pb-Free)           | 2500 / Tape & Reel    |
| LM293DMR2G    | 20 0 10 100 0                  | Micro8<br>(Pb-Free) | 4000 / Tape and Reel  |
| LM393DG       |                                | SOIC-8              | 98 Units / Rail       |
| LM393DR2G     |                                | (Pb-Free)           | 2500 / Tape & Reel    |
| LM393EDR2G    | 0°C to +70°C                   | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| LM393NG       | 0 0 10 170 0                   | PDIP-8<br>(Pb-Free) | 50 Units / Rail       |
| LM393DMR2G    |                                | Micro8<br>(Pb-Free) | 4000 / Tape and Reel  |
| LM2903DG      |                                | SOIC-8              | 98 Units / Rail       |
| LM2903DR2G    |                                | (Pb-Free)           | 2500 / Tape & Reel    |
| LM2903EDR2G   | -40°C to +105°C                | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| LM2903DMR2G   | 40 0 10 1100 0                 | Micro8<br>(Pb-Free) | 4000 / Tape and Reel  |
| LM2903NG      |                                | PDIP-8<br>(Pb-Free) | 50 Units / Rail       |
| LM2903VDG     |                                | SOIC-8              | 98 Units / Rail       |
| LM2903VDR2G   |                                | (Pb-Free)           | 2500 / Tape & Reel    |
| LM2903VNG     | -40°C to +125°C                | PDIP-8<br>(Pb-Free) | 50 Units / Rail       |
| NCV2903DR2G*  |                                | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| NCV2903DMR2G* |                                | Micro8<br>(Pb-Free) | 4000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.



PDIP-8 CASE 626-05 ISSUE P

**DATE 22 APR 2015** 



**TOP VIEW** 

b2

В



NOTE 5

e/2 NOTE 3 SEATING PLANE C D1 eВ 8X b **END VIEW** |⊕|0.010 M| C| A M| B M NOTE 6 SIDE VIEW

STYLE 1: PIN 1. AC IN 2. DC + IN 3. DC - IN 4. AC IN 5. GROUND 6. OUTPUT 7. AUXILIARY 8. V<sub>CC</sub>

### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: INCHES.
  DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-
- AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3.
  DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH.
- DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR
- 6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE
- LEADS UNCONSTRAINED.

  DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY.
- PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE

|     | INCHES    |       | MILLIM | ETERS |
|-----|-----------|-------|--------|-------|
| DIM | MIN       | MAX   | MIN    | MAX   |
| Α   |           | 0.210 |        | 5.33  |
| A1  | 0.015     |       | 0.38   |       |
| A2  | 0.115     | 0.195 | 2.92   | 4.95  |
| b   | 0.014     | 0.022 | 0.35   | 0.56  |
| b2  | 0.060 TYP |       | 1.52   | TYP   |
| С   | 0.008     | 0.014 | 0.20   | 0.36  |
| D   | 0.355     | 0.400 | 9.02   | 10.16 |
| D1  | 0.005     |       | 0.13   |       |
| E   | 0.300     | 0.325 | 7.62   | 8.26  |
| E1  | 0.240     | 0.280 | 6.10   | 7.11  |
| е   | 0.100 BSC |       | 2.54   | BSC   |
| eВ  |           | 0.430 |        | 10.92 |
| L   | 0.115     | 0.150 | 2.92   | 3.81  |
| М   |           | 10°   |        | 10°   |

## **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42420B Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED |  |             |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | PDIP-8                                                                                                                                                   |  | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |          | METERS INCHES |       |
|-----|-------------|----------|---------------|-------|
| DIM | MIN         | MAX      | MIN           | MAX   |
| Α   | 4.80        | 5.00     | 0.189         | 0.197 |
| В   | 3.80        | 4.00     | 0.150         | 0.157 |
| С   | 1.35        | 1.75     | 0.053         | 0.069 |
| D   | 0.33        | 0.51     | 0.013         | 0.020 |
| G   | 1.27        | 1.27 BSC |               | 0 BSC |
| Н   | 0.10        | 0.25     | 0.004         | 0.010 |
| J   | 0.19        | 0.25     | 0.007         | 0.010 |
| K   | 0.40        | 1.27     | 0.016         | 0.050 |
| М   | 0 °         | 8 °      | 0 °           | 8 °   |
| N   | 0.25        | 0.50     | 0.010         | 0.020 |
| S   | 5.80        | 6.20     | 0.228         | 0.244 |

## **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

= Wafer Lot = Year = Work Week

= Pb-Free Package



XXXXXX = Specific Device Code = Assembly Location Α

= Year ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

## **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                           | PAGE 1 OF 2 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

## SOIC-8 NB CASE 751-07 ISSUE AK

## DATE 16 FEB 2011

| STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1  STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE  STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. PINS 2 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1  STYLE 7: PIN 1. IMPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2                                                                                                                                                                                                                                                                                                                                                                                                                                | 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1  STYLE 12: PIN 1. SOURCE 2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND                                                                                                                                                                | PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd  STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1  STYLE 12: PIN 1. SOURCE 2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND                                                                                                                                                                                                                                                        | PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PIN 1. SOURCE<br>2. SOURCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6. BIAS 2<br>7. INPUT<br>8. GROUND                                                                                                                                                                                                                                                                 | 5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                                                                                                                                                              | STYLE 15:  PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                                                                                                                                                          | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND                                                                                                                                          | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                                                                                                                                                             | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                    | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 9. COMMON CATHODE/VCC 9. COMMON CATHODE/VCC 1. I/O LINE 1 2. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 5 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. I/O LINE 5 8. COMMON ANODE/GND 8. SOURCE 9. I/O LINE 5 8. COMMON ANODE/GND 8. VILLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILLIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC 8. VCC 8. VCC 8. VCC 8. VCC 8. SOURCE 2 4. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 7. CATHODE, COMMON 8. N-DRAIN 8. CATHODE, COMMON 8. CATHODE 9IN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 4. GATE 2 5. DRAIN 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 8. CATHODE 8. CATHODE 8. MIRROR 1 9IN 1. LINE 1 IN 2. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 8. LINE 1 OUT  STYLE 26: PIN 1. GND 1. LINE 1 OUT  STYLE 26: PIN 1. GND 2. dw/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 6. SOURCE 7. SOURCE 8. VCC  STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 |

| DOCUMENT NUMBER: | : 98ASB42564B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red |  | ' '         |
|------------------|----------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | SOIC-8 NB                                                                                    |  | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



## Micro8 CASE 846A-02 ISSUE K

**DATE 16 JUL 2020** 









### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION E DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT DATUM F.
- DATUMS A AND B ARE TO BE DETERMINED AT DATUM F.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.



MOUNTING FOOTPRINT

| DIM   | MILLIMETERS |      |      |  |
|-------|-------------|------|------|--|
| ויונע | MIN.        | N□M. | MAX. |  |
| Α     | -           | -    | 1.10 |  |
| A1    | 0.05        | 0.08 | 0.15 |  |
| b     | 0.25        | 0.33 | 0.40 |  |
| c     | 0.13        | 0.18 | 0.23 |  |
| D     | 2.90        | 3.00 | 3.10 |  |
| Ε     | 2.90        | 3.00 | 3.10 |  |
| е     | 0.65 BSC    |      |      |  |
| HE    | 4.75        | 4.90 | 5.05 |  |
| L     | 0.40        | 0.55 | 0.70 |  |

## **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code Α = Assembly Location

Υ = Year W = Work Week = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:                 | STYLE 2:        | STYLE 3:        |
|--------------------------|-----------------|-----------------|
| PIN 1. SOURCE            | PIN 1. SOURCE 1 | PIN 1. N-SOURCE |
| <ol><li>SOURCE</li></ol> | 2. GATE 1       | 2. N-GATE       |
| <ol><li>SOURCE</li></ol> | 3. SOURCE 2     | 3. P-SOURCE     |
| <ol><li>GATE</li></ol>   | 4. GATE 2       | 4. P-GATE       |
| <ol><li>DRAIN</li></ol>  | 5. DRAIN 2      | 5. P-DRAIN      |
| <ol><li>DRAIN</li></ol>  | 6. DRAIN 2      | 6. P-DRAIN      |
| 7. DRAIN                 | 7. DRAIN 1      | 7. N-DRAIN      |
| 8. DRAIN                 | 8. DRAIN 1      | 8. N-DRAIN      |
|                          |                 |                 |

| DOCUMENT NUMBER: | 98ASB14087C | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | MICRO8      |                                                                                                                                                                                     | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## **ON Semiconductor:**

SC393DR2G

## onsemi:

NCV2903DMR2 NCV2903DMR2G NCV2903DR2 NCV2903DR2G LM2903D LM2903DG LM2903DMR2

LM2903DMR2G LM2903DR2 LM2903DR2G LM2903NG LM2903VD LM2903VDG LM2903VDR2 LM2903VDR2G

LM2903VN LM2903VNG LM293D LM293DG LM293DMR2 LM293DMR2G LM293DR2G LM293DR2G LM293DR2G LM393D

LM393DG LM393DMR2 LM393DMR2G LM393DR2 LM393DR2G LM393DR2G LM393NG SC2903VDR2G NCV2903VDR2G

LM393EDR2G LM2903EDR2G SC2903DG SC2903DR2G SC2903NG LM393DR2GH