# Xtrinsic FXLN83xxQ 3-Axis Low-Power Analog-Output Accelerometer

FXLN83xxQ is a family of 3-axis, low-power, low-*g*, analogoutput accelerometers that consist of an acceleration sensor along with a CMOS signal conditioning and control ASIC in a 3x3x1mm QFN package. The analog outputs for the X, Y, and Z axes are internally compensated for zero-*g* offset and sensitivity, and then buffered to the output pads. The outputs have a fixed zero-*g* offset of 0.75V, irrespective of the V<sub>DD</sub> supply voltage. The bandwidth of the output signal for each axis may be independently adjusted using external capacitors. The host can place the FXLN83xxQ into a low-current shutdown mode to conserve power.

### Features

- Supply voltage (V<sub>DD</sub>) from 1.71 V to 3.6 V
- Accelerometer operating ranges selectable
  - ±2 g or ±8 g (FXLN83x1Q)
  - ±4 g or ±16 g (FXLN83x2Q)
- Low current consumption of 180 μA (typical)
- Output Bandwidth Options
  - High bandwidth, 2.7 kHz (XY axes), 600 Hz (Z axis), (FXLN837XQ)
  - Low bandwidth, 1.1 kHz (XY axes), 600 Hz (Z axis), (FXLN836XQ)
- 3 x 3 x 1 mm, 12-pin QFN package (0.65 mm lead pitch)
- Robust design with high shock survivability (10,000 g)
- Operating temperature from –40 °C to +105 °C
- MSL 1 compliant

### **Typical Applications**

- Tamper detection
- White goods: tilt, vibration, and shake detection
- Motion sensing in robotics applications
- Inclinometer, vibrometer
- · Activity monitoring in sports and medical devices

# FXLN83xxQ



Case 2300-01

|          | Top View |          |            |    |                  |  |
|----------|----------|----------|------------|----|------------------|--|
|          |          | NC       | NC         |    |                  |  |
|          |          | 12       | 11         |    |                  |  |
| BYP      | 1        | ·        | ·          | 10 | X <sub>OUT</sub> |  |
|          |          |          |            |    |                  |  |
| $V_{DD}$ | 2        |          |            | 9  | Y <sub>OUT</sub> |  |
|          |          |          | <u>(</u> ) |    | _                |  |
| ST       | 3        | ······   | ······     | 8  | ZOUT             |  |
| EN       | 4        | ·        | ×          | (7 | GND              |  |
|          |          | 5        | 6          | `` | GIVD             |  |
|          |          |          |            |    |                  |  |
|          |          | g-Select | GND        |    |                  |  |
|          |          | Pin Cor  | nnections  | 3  |                  |  |



### **Ordering Information**

| Part Number | Operating Range | Bandwidth | Temperature<br>Range | Package<br>Description | Shipping            |
|-------------|-----------------|-----------|----------------------|------------------------|---------------------|
| FXLN8361QR1 | ±2/8 g          | Low       | –40 °C to +105 °C    | QFN-12                 | Tape and reel (1 k) |
| FXLN8362QR1 | ±4/16 g         | Low       | –40 °C to +105 °C    | QFN-12                 | Tape and reel (1 k) |
| FXLN8371QR1 | ±2/8 g          | High      | -40 °C to +105 °C    | QFN-12                 | Tape and reel (1 k) |
| FXLN8372QR1 | ±4/16 g         | High      | –40 °C to +105 °C    | QFN-12                 | Tape and reel (1 k) |

### **Related Documentation**

The FXLN83xxQ device features and operations are described in a variety of reference manuals, user guides, and application notes. To find the most-current versions of these documents:

- 1. Go to the Freescale homepage at freescale.com.
- 2. In the Keyword search box at the top of the page, enter the device number FXLN83xxQ.
- 3. In the **Refine Your Result** pane on the left, click on the **Documentation** link.

# **Table of Contents**

| 1 | Gen | eral Description                      | . 4  |
|---|-----|---------------------------------------|------|
|   | 1.1 | Block Diagram                         | .4   |
|   | 1.2 | Pin Descriptions                      | .4   |
|   | 1.3 | Typical Application Circuit           | . 6  |
|   | 1.4 | Sensing Direction and Output Response | . 6  |
| 2 | Dev | ice Characteristics                   | . 8  |
|   | 2.1 | Absolute Maximum Ratings              | . 8  |
|   | 2.2 | Mechanical Specifications             | .9   |
|   | 2.3 | Electrical Specifications             | . 10 |
|   |     |                                       |      |

| Prin | ted Circuit Board Layout and Device Mounting                                                           | 11                                               |
|------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| 3.1  | Printed Circuit Board Layout                                                                           | 11                                               |
| 3.2  | Overview of Soldering Considerations                                                                   | 12                                               |
| 3.3  | Halogen Content                                                                                        | 13                                               |
| Pacl | kage Information                                                                                       | 13                                               |
| 4.1  | Device Marking                                                                                         | 13                                               |
| 4.2  | Tape and Reel Information                                                                              | 13                                               |
| 4.3  | Package Description                                                                                    | 14                                               |
| Rev  | ision History                                                                                          | 17                                               |
|      | <ul> <li>3.1</li> <li>3.2</li> <li>3.3</li> <li>Pace</li> <li>4.1</li> <li>4.2</li> <li>4.3</li> </ul> | Printed Circuit Board Layout and Device Mounting |

# **1** General Description

### 1.1 Block Diagram



Figure 1. FXLN83xxQ block diagram

### 1.2 Pin Descriptions



Figure 2. Pin locations

| Table 1. | Pin | descriptions |
|----------|-----|--------------|
|----------|-----|--------------|

| Pin | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | I/O    |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 1   | BYP              | Internal voltage regulator output capacitor connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Output |
| 2   | V <sub>DD</sub>  | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power  |
| 3   | ST <sup>1</sup>  | <ul> <li>Self-Test</li> <li>When ST pin is logic high, the accelerometer is put into self-test mode.</li> <li>When ST pin is logic low, the accelerometer is put into normal operating mode.</li> </ul>                                                                                                                                                                                                                                                                                                                   | Input  |
| 4   | EN               | <ul> <li>Power enable pin</li> <li>When the EN pin is logic low, the accelerometer is shut down, minimizing current consumption.</li> <li>When the EN pin is logic high, the accelerometer is fully functional.</li> </ul>                                                                                                                                                                                                                                                                                                | Input  |
| 5   | g-Select         | <ul> <li>Full Scale Range selection:</li> <li>For part numbers FXLN8361QR1 &amp; FXLN8371QR1: <ul> <li>When the g-select pin is logic low, the accelerometer is in ±8 g mode</li> <li>When the g-select pin is logic high, the accelerometer is in ±2 g mode</li> </ul> </li> <li>For part numbers FXLN8362QR1 &amp; FXLN8372QR1: <ul> <li>When the g-select pin is logic low, the accelerometer is in ±16 g mode</li> <li>When the g-select pin is logic high, the accelerometer is in ±16 g mode</li> </ul> </li> </ul> | Input  |
| 6   | GND              | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Ground |
| 7   | GND              | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Ground |
| 8   | Z <sub>OUT</sub> | Z-axis analog output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Output |
| 9   | Y <sub>OUT</sub> | Y-axis analog output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Output |
| 10  | Х <sub>ОUT</sub> | X-axis analog output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Output |
| 11  | NC               | No internal connection, may be left floating or connected to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |
| 12  | NC               | No internal connection, may be left floating or connected to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                          | —      |
| EP  | DNC              | Center pads should not be soldered, refer to Printed Circuit Board Layout and Device Mounting                                                                                                                                                                                                                                                                                                                                                                                                                             | _      |

#### **General Description**

1. The Self-Test function verifies the correct functioning of the sensor and signal path without the need to apply a mechanical stimulus. When Self-Test is activated, an electrostatic actuation force is applied to the sensor, simulating a small acceleration.

### **1.3 Typical Application Circuit**



- Position the decoupling capacitors (C2, C3) as near as possible to the V<sub>DD</sub> pin (common practice to filter out undesired noise from the power supply).
- 2. C1 is required to stabilize the output of the internal voltage regulator.
- 3. Connecting the EN pin to the V<sub>DD</sub> pin is not a supported configuration and may prevent the part from starting up. Do not set the EN pin high until V<sub>DD</sub> > 1.71 V.

| Recommended Minimum Capacitance Specifications |           |         |         |         |  |  |
|------------------------------------------------|-----------|---------|---------|---------|--|--|
| Part Number                                    | Bandwidth | C4 (pF) | C5 (pF) | C6 (pF) |  |  |
| FXLN8361Q                                      | Low       | 9100    | 9100    | 9100    |  |  |
| FXLN8362Q                                      | Low       | 9100    | 9100    | 9100    |  |  |
| FXLN8371Q                                      | High      | 8200    | 3300    | 3300    |  |  |
| FXLN8372Q                                      | High      | 8200    | 3300    | 3300    |  |  |

### **Figure 3. Electrical Connections**



### **1.4 Sensing Direction and Output Response**

Figure 4. Sensitive Axes Orientation and Response to Gravity Stimulus

# 2 Device Characteristics

### 2.1 Absolute Maximum Ratings

Absolute maximum ratings are the limits the device can be exposed to without permanently damaging it. Absolute maximum ratings are stress ratings only; functional operation at these ratings is not guaranteed. Exposure to absolute maximum ratings conditions for extended periods may affect reliability.

This device contains circuitry to protect against damage due to high static voltage or electrical fields. It is advised, however, that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit.

| Rating                      | Symbol            | Value        | Unit |
|-----------------------------|-------------------|--------------|------|
| Supply voltage              | V <sub>DD</sub>   | -0.3 to +3.6 | V    |
| Drop-test height, component | D <sub>drop</sub> | 1.8          | m    |
| Operating temperature range | T <sub>OP</sub>   | -40 to +105  | °C   |
| Storage temperature range   | T <sub>STG</sub>  | -40 to +125  | °C   |

| Table 2. Absolute m | aximum ratings |
|---------------------|----------------|
|---------------------|----------------|

| Rating                        | Symbol           | Value | Unit |
|-------------------------------|------------------|-------|------|
| Human body model (HBM)        | V <sub>HBM</sub> | ±2000 | V    |
| Machine model (MM)            | V <sub>MM</sub>  | ±200  | V    |
| Charge device model (CDM)     | V <sub>CDM</sub> | ±500  | V    |
| Latch-up current at T = 85 °C | I <sub>LU</sub>  | ±100  | mA   |



Caution

This device is sensitive to mechanical shock, improper handling can cause permanent damage to the part.



Caution

This is an ESD sensitive device, improper handling can cause permanent damage to the part.

### 2.2 Mechanical Specifications

### Table 4. Mechanical characteristics

| Parameter                                                  | Symbol             | Test Conditions                                     | Min              | Тур                        | Max    | Unit    |
|------------------------------------------------------------|--------------------|-----------------------------------------------------|------------------|----------------------------|--------|---------|
| Full scale range (FXLN83X1)                                |                    | ±2 g mode                                           | _                | ±2                         | _      |         |
|                                                            | FSR                | ±8 g mode                                           |                  | ±8                         | _      | a       |
|                                                            | ron                | ±4 g mode                                           |                  | ±4                         | _      | g       |
| Full scale range (FXLN83X2)                                |                    | ±16 g mode                                          | _                | ±16                        | _      | 1       |
|                                                            |                    | ±2 g range                                          | _                | 229.0                      | _      |         |
| Nominal consitivity                                        | SEN                | ±4g range                                           |                  | 114.5                      | _      |         |
| Nominal sensitivity                                        | SEN                | ±8 g range                                          | _                | 57.25                      | _      | - mV/g  |
|                                                            |                    | ±16 g range                                         | _                | 28.62                      | _      | 1       |
|                                                            |                    | ±2 g                                                |                  |                            |        |         |
| Collibrated consitivity                                    |                    | ±4 g                                                | V                | //0.076*aDo                | 222)   | Ma      |
| Calibrated sensitivity                                     | SEN <sub>CAL</sub> | ±8 g                                                | VBY              | <sub>'P</sub> /(3.276*gRar | ige)   | V/g     |
|                                                            |                    | ±16 g                                               |                  |                            |        |         |
|                                                            |                    | ±2 g range                                          | -5               |                            | +5     | 0/      |
| Calibrated sensitivity error                               | SEN <sub>ERR</sub> | ±4 g range                                          | -6               |                            | +6     | - %     |
| Sensitivity change vs. temperature <sup>1</sup>            | TCS                | —                                                   | -0.07            | _                          | +0.07  | %/°C    |
| Cross-axis sensitivity <sup>1</sup>                        | CAS                | —                                                   | -4.2             | _                          | +4.2   | %       |
| Self-test output change <sup>1</sup>                       | STOC               | —                                                   | 35(XY)<br>300(Z) | _                          | _      | mg      |
|                                                            |                    | ±2 g range                                          | 0.705            | 0.75                       | 0.795  |         |
| Zava a laval affa at                                       | N N                | ±4 g range                                          |                  | 0.75                       | 0.7875 |         |
| Zero-g level offset                                        | V <sub>OFF</sub>   | ±8 g range                                          | 0.7125           |                            |        | V       |
|                                                            |                    | ±16 g range                                         |                  |                            |        |         |
| Zero-g level change vs.                                    | тоо                | ±2 g range                                          | -1.2             | _                          | +1.2   |         |
| temperature <sup>1</sup>                                   | TCO                | ±4 g range                                          | -2.0             |                            | +2.0   | - mg/°C |
| Zero- <i>g</i> level offset, post board mount <sup>1</sup> | OFF <sub>PBM</sub> | 1 mm (overall thickness),<br>2-layer, FR4-based PCB | -200             | _                          | +200   | mg      |
|                                                            |                    | FXLN8371QR1,<br>FXLN8372QR1                         |                  | _                          | µg/√Hz |         |
| Noise Density <sup>1, 2</sup>                              | N <sub>D</sub>     | FXLN8361QR1,<br>FXLN8362QR1                         | _                | 130(XY)<br>200(Z)          | _      | µg/√Hz  |
| Operating temperature range <sup>1</sup>                   | T <sub>OP</sub>    | _                                                   | -40              | _                          | +105   | °C      |
| Notes:                                                     |                    |                                                     |                  | 1                          | 1      | 1       |

Test conditions (unless otherwise noted):

•  $V_{DD} = 2.8$  V, unless otherwise noted

• T = 25 °C,  $\pm 2 g$  range (for  $\pm 2/8 g$  product),  $\pm 4 g$  range (for  $\pm 4/16 g$  product)

### Table 4. Mechanical characteristics

- Analog acceleration output pin loading = 3.3 nF capacitors on X and Y axes, with 8.2 nF capacitor on Z axis (HBW configuration)
- Analog acceleration output pin loading = 9.1 nF capacitors on X, Y and Z axes (LBW configuration)
- No analog acceleration output pin loading other than external BW setting capacitor
- No BYP pin loading other than bypass capacitor and 150 µA DC current draw through resistive divider.
- 1. Limits verified by characterization only.
- 2. High and Low Bandwidth modes are configured in non-volatile Memory (NVM) at the factory

### 2.3 Electrical Specifications

### Table 5. Electrical characteristics

| Parameter                                                        | Symbol                | Test Conditions           | Min                    | Тур                | Max                   | Unit |  |
|------------------------------------------------------------------|-----------------------|---------------------------|------------------------|--------------------|-----------------------|------|--|
| Supply voltage <sup>1</sup>                                      | V <sub>DD</sub>       | _                         | 1.71                   | 2.8                | 3.6                   | V    |  |
| Active supply current                                            | I <sub>DD</sub>       | _                         | _                      | 180                | _                     | μA   |  |
| Shutdown supply current                                          | I <sub>DD-SD</sub>    | _                         | _                      | 30                 | _                     | nA   |  |
| Voltage supplied at BYP pin <sup>1</sup>                         | V <sub>BYP</sub>      | I <sub>BYP</sub> ≤ 150 μA | 1.45                   | 1.5                | 1.55                  | V    |  |
| Output impedance (XYZ outputs) <sup>1</sup>                      | R <sub>O</sub>        | —                         | 8                      | 10                 | 12                    | kΩ   |  |
| Bandwidth <sup>1, 2, 3</sup>                                     | BW                    | High BW device            | _                      | 2700(XY)<br>600(Z) | _                     | Hz   |  |
|                                                                  |                       | Low BW device             | _                      | 1100(XY)<br>600(Z) | _                     |      |  |
| BYP output capacitor value                                       | C <sub>BYP</sub>      | External capacitor        | 70                     | 100                | 500                   | nF   |  |
| Logic high input level on EN, g-<br>Select, ST pins <sup>1</sup> | VIH                   | —                         | 0.75 * V <sub>DD</sub> | _                  | V <sub>DD</sub>       | V    |  |
| Logic low input level on EN, g-<br>Select, ST pins <sup>1</sup>  | VIL                   | _                         | 0                      | _                  | 0.3 * V <sub>DD</sub> | V    |  |
| Turn-on time <sup>1, 2, 4</sup>                                  | T <sub>ON</sub>       |                           | _                      | 660                | _                     | μs   |  |
| g-Select transition delay <sup>3</sup>                           | T <sub>g-Select</sub> |                           | _                      | 340                | _                     | μs   |  |
| Operating temperature range <sup>1</sup>                         | T <sub>OP</sub>       | _                         | -40                    | —                  | +105                  | °C   |  |
| g-Select transition delay <sup>3</sup>                           | T <sub>g-Select</sub> | _                         |                        |                    | <br><br>+105          |      |  |

Notes:

Test conditions (unless otherwise noted):

- V<sub>DD</sub> = 2.8 V
- Output load = 3.3 nF capacitors on X and Y axes, with 8.2 nF capacitor on Z axis (HBW configuration)
- Output load = 9.1 nF capacitors on X, Y and Z axes (LBW configuration)
- Output loading other than external capacitor: high impedance
- No electrical loading on BYP pin other than output capacitor and 150 µA (max)
- DC output current for ADC reference input
- $T = 25^{\circ}C$ ,  $\pm 2 g$  range (for  $\pm 2/8 g$  product),  $\pm 4 g$  range (for  $\pm 4/16 g$  product)
- 1. Limits verified by characterization only.
- 2. Apply VDD first. Then, Turn-on time is defined by the delay between when the EN pin is set to high and the time at which a pin's output value reaches 90% of its final value.
- 3. g-Select pin transition from high to low. Time for output value to reach 90% of final value.

### **3** Printed Circuit Board Layout and Device Mounting

Printed Circuit Board (PCB) layout and device mounting are critical to the overall performance of the design. The footprint for the surface mount packages must be the correct size as a base for a proper solder connection between the PCB and the package. This, along with the recommended soldering materials and techniques, will optimize assembly and minimize the stress on the package after board mounting.

Freescale application note AN1902, "Assembly Guidelines for QFN and DFN Packages" discusses the QFN package used by the FXLN83xxQ.

### 3.1 Printed Circuit Board Layout

The following recommendations are a guide to an effective PCB layout. See Figure 5 for footprint dimensions.

- The PCB land should be designed with Non-Solder Mask Defined (NSMD) as shown in Figure 5.
- No additional via pattern underneath package.
- No components or vias should be placed at a distance less than 2 mm from the package land area. This may cause additional package stress if it is too close to the package land area.
- Signal traces connected to pads should be as symmetric as possible. Put dummy traces on the NC pads in order to have same length of exposed trace for all pads.
- No copper traces should be on the top layer of the PCB under the package. This will cause planarity issues with board mount. Freescale QFN sensors are compliant with Restrictions on Hazardous Substances (RoHS), having halide-free molding compound (green) and lead-free terminations. These terminations are compatible with tin-lead (Sn-Pb) as well as tin-silver-copper (Sn-Ag-Cu) solder paste soldering processes. Reflow profiles applicable to those processes can be used successfully for soldering the devices.

#### Printed Circuit Board Layout and Device Mounting





## 3.2 Overview of Soldering Considerations

The information provided here is based on experiments executed on QFN devices. These experiments cannot represent exact conditions present at a customer site. Therefore, information herein should be used for guidance purposes only. Process and design optimizations are recommended to develop an application-specific solution. With the proper PCB footprint and solder stencil designs, the package will self-align during the solder reflow process.

- Stencil thickness should be 100 or 125  $\mu m.$
- The PCB should be rated for the multiple lead-free reflow condition with a maximum 260 °C temperature.

- Use a standard pick-and-place process and equipment. Do not use a hand soldering process.
- Do not use a screw-down or stacking to mount the PCB into an enclosure. These methods could bend the PCB, which would put stress on the package.

### 3.3 Halogen Content

This package is designed to be Halogen Free, exceeding most industry and customer standards. Halogen Free means that no homogeneous material within the assembly package shall contain chlorine (Cl) in excess of 700 ppm or 0.07% weight/weight or bromine (Br) in excess of 900 ppm or 0.09% weight/weight.

### 4 Package Information

The FXLN83xxQ device uses a 12-lead QFN package, case number 2300-01.

### 4.1 Device Marking





### 4.2 Tape and Reel Information



SECTION Y-Y



| Ao  | 4.35 +/- 0.1  |
|-----|---------------|
| Bo  | 4.35 +/- 0.1  |
| Ко  | 1.10 +/- 0.1  |
| F   | 5.50 +/- 0.05 |
| P 1 | 8.00 +/- 0.1  |
| W   | 12.00 +/- 0.3 |

- (I) Measured from centerline of sprocket hole
- to centerline of pocket. (II) Cumulative tolerance of 10 sprocket
- holes is  $\pm 0.20$ .
- (III) Measured from centerline of sprocket
- hole to centerline of pocket.
- (IV) Other material available.
- (V) Typical SR value Max 10<sup>9</sup> OHM/SQ
- ALL DIMENSIONS IN MILLIMETERS UNLESS OTHERWISE STATED.

Figure 7. Tape dimensions









| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                      | PRINT VERSION NOT TO SCALE |             |  |
|---------------------------------------------------------|--------------------|----------------------|----------------------------|-------------|--|
| TITLE:                                                  |                    | DOCUME               | NT NO: 98ASA00480D         | REV: O      |  |
| QFN-COL,<br>3 X 3 X 1, 0.65 PITCH,                      | 12 TERMINIAL       | CASE NUMBER: 2300-01 |                            | 26 JUL 2012 |  |
|                                                         |                    | STANDAF              | RD: NON-JEDEC              |             |  |



DETAIL G view rotated 90° cw

### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3. COPLANARITY APPLIES TO LEADS.

4. MIN. METAL GAP SHOULD BE 0.2 MM.

5. CENTER TERMINALS ARE NOT SOLDERABLE.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                      | PRINT VERSION NOT TO SCALE |             |  |
|---------------------------------------------------------|--------------------|----------------------|----------------------------|-------------|--|
| TITLE:                                                  |                    | DOCUME               | NT NO: 98ASA00480D         | REV: O      |  |
| QFN-COL,<br>3 X 3 X 1, 0.65 PITCH,                      | 12 TERMINAL        | CASE NUMBER: 2300-01 |                            | 26 JUL 2012 |  |
|                                                         |                    | STANDAF              | RD: NON-JEDEC              |             |  |

This drawing is located at freescale.com.

# 5 Revision History

| Revision<br>number | Revision date | Description                                                      |  |
|--------------------|---------------|------------------------------------------------------------------|--|
| 1.0                | 11/2013       | Initial release.                                                 |  |
| 1.1                | 7/2014        | Revised to match current Freescale standard                      |  |
|                    |               | Figure 3, added note #3                                          |  |
| 2.0                | 7/2014        | Changed document type from Advance Information to Technical Data |  |



#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Xtrinsic, and the Energy Efficient Solutions logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners.

© 2014 Freescale Semiconductor, Inc.

Document Number FXLN83xxQ Revision 2.0, 7/2014



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

FXLN8371QR1BRKOUT-FXLN8371QBRKOUT-FXLN8372QFXLN8372QR1FXLN8361QR1BRKOUT-FXLN8361QBRKOUT-FXLN8362QFXLN8362QR1