







#### **40A TRIACS**





# BTA41-600/ 800/1200/1600

TOP-3 (Insulated Tab) Leaded Plastic Package RoHS compliant

#### TOP-3

#### **FEATURES:**

- 1. High ability to withstand the shock loading of large current
- 2. Provide high dv/dt rate with strong resistance to electromagnetic interface
- 3. High commutation performances, 3 quadrants products especially recommended for use on inductive load.
- 4. From all three terminals to external heatsink,BTA 41 provides a rated insulation voltage of 2500 VRMS, complying with UL standards

#### **APPLICATIONS:**

- 1. On/off function in static relays, heating regulation, induction motor starting circuits
- 2. Phase control operations in light dimmers, motor speed controllers, and similar applications

### ABSOLUTE MAXIMUM RATINGS ( $T_a = 25 \degree$ )

| PARAMETER                                                                      | SYMBOL              | VALUE                 | UNIT   |
|--------------------------------------------------------------------------------|---------------------|-----------------------|--------|
| Storage junction temperature range                                             | T <sub>stg</sub>    | -40 to 150            | °C     |
| Operating junction temperature range                                           | $T_j$               | -40 to 125            | °C     |
| Repetitive peak off-state voltage (T <sub>j</sub> =25°C)                       | $V_{DRM}$           | 600/800/1200/1600     | V      |
| Repetitive peak reverse voltage (T <sub>j</sub> =25°C)                         | $V_{RRM}$           | 600/800/1200/1600     | V      |
| Non repetitive surge peak Off-state voltage                                    | $V_{DSM}$           | V <sub>DRM</sub> +100 | V      |
| Non repetitive peak reverse voltage                                            | $V_{RSM}$           | V <sub>RRM</sub> +100 | V      |
| RMS on-state current (T <sub>C</sub> =80°C)                                    | I <sub>T(RMS)</sub> | 40                    | Α      |
| Non repetitive surge peak on-state current (full cycle, F=50Hz)                | I <sub>TSM</sub>    | 400                   | А      |
| I2t value for fusing (t <sub>p</sub> =10ms)                                    | l <sup>2</sup> t    | 880                   | $A^2s$ |
| Critical rate of rise of on-state current (I <sub>G</sub> =2×I <sub>GT</sub> ) | dl/dt               | 50                    | A/µs   |
| Peak gate current                                                              | I <sub>GM</sub>     | 4                     | Α      |
| Average gate power dissipation                                                 | $P_{G(AV)}$         | 1                     | W      |
| Peak gate power                                                                | $P_{GM}$            | 10                    | W      |



# DNV



# Continental Device India Pvt. Limited

An IATF 16949, ISO9001 and ISO 14001/ISO 45001 Certified Company

# ELECTRICAL CHARACTERISTICS at $T_a$ = 25 $^{\circ}$ C (Unless otherwise specified)

| 3 Quadrants                                    |                 |                                                             |              |       |         |      |        |
|------------------------------------------------|-----------------|-------------------------------------------------------------|--------------|-------|---------|------|--------|
| PARAMETER                                      | SYMBOL          | TEST CONDITIONS                                             | QUADRANT     | VALUE |         |      | LINUTC |
| PARAMETER                                      | STINIBUL        | 1E31 CONDITIONS                                             | QUADRANT     |       | BW      | CW   | UNITS  |
| Gate Trigger Current                           | lgт             | $V_{D} = 12V R_{I} = 33\Omega$                              | I - II - III | MAX   | 50      | 35   | mA     |
| Gate Trigger Voltage                           | V <sub>GT</sub> | V <sub>D</sub> = 12V K <sub>L</sub> =33Ω                    | I - II - III | MAX   | 1.3     |      | V      |
| Off-State Gate Voltage                         | V <sub>GD</sub> | $V_D = V_{DRM}, T_j = 125$ °C,<br>$R_L = 3.3$ K $\Omega$    | 1 - 11 - 111 | MIN   | /IN 0.2 |      | V      |
| Latabina Current                               | IL              | I <sub>G</sub> =1.2I <sub>GT</sub>                          | I - III      | MAX   | 80      | 70   | mA     |
| Latching Current                               | IL              |                                                             | II           |       | 100     | 80   |        |
| Holding Current                                | I <sub>H</sub>  | I <sub>T</sub> =100mA                                       |              | MAX   | 60      | 50   | mA     |
| Critical Rate of Rise of Off-<br>State Voltage | dV/dt           | V <sub>D</sub> =2/3V <sub>DRM,</sub><br>Gate Open Tj =125°C |              | MIN   | 1500    | 1000 | V/µs   |

| 4 Quadrants                                    |                      |                                                          |                       |     | В    | 1    |
|------------------------------------------------|----------------------|----------------------------------------------------------|-----------------------|-----|------|------|
|                                                |                      | $V_{D} = 12V R_{I} = 33\Omega$                           | I - II - III          | MAX | 50   | mA   |
| Gate Trigger Current                           | I <sub>GT</sub>      |                                                          | IV                    |     | 70   |      |
| Gate Trigger Voltage                           | $V_{GT}$             | 1                                                        | ALL                   | MAX | 1.3  | V    |
| Off-State Gate Voltage                         | $V_{\sf GD}$         | $V_D = V_{DRM}, T_j = 125$ °C,<br>$R_L = 3.3$ K $\Omega$ | ALL                   | MIN | 0.2  | V    |
| Latabina Current                               | 1                    | 1 -1 21                                                  | I - III - IV          | MAX | 90   | mA   |
| Latching Current                               | IL                   | I <sub>G</sub> =1.2I <sub>GT</sub>                       | II                    | MAX | 100  |      |
| Holding Current                                | I <sub>H</sub>       | IT =100m                                                 | A                     | MAX | 80   | mA   |
| Critical Rate of Rise of Off-<br>State Voltage | dV/dt                | VD=2/3VDRM<br>Gate Open                                  | Tj=125°C              | MIN | 1000 | V/µs |
| Maximum Threshold voltage                      | $V_{TM}$             | ITM =60A tp=380µs                                        | Tj=25°C               |     | 1.5  | V    |
| Pulsed reverse drain current                   | I <sub>DRM</sub>     | \/ -\/                                                   | T <sub>j</sub> =25°C  | MAX | 10   | μA   |
| Maximum reverse leakage current                | I <sub>RRM</sub>     | $V_D = V_{DRM}$<br>$V_R = V_{RRM}$                       | T <sub>j</sub> =25°C  |     | 5    | mA   |
| STATIC CHARACTERISTICS                         |                      |                                                          |                       |     |      |      |
| On-State Voltage                               | $V_{TM}$             | ITM =60A, tp=380µs,                                      | Tj=25°C               | MAX | 1.55 | V    |
| Off-State Leakage Current                      | I <sub>DRM</sub>     | VD =VDRM                                                 | T <sub>j</sub> =25°C  | MAX | 10   | μΑ   |
|                                                | I <sub>RRM</sub>     | VR =VRRM                                                 | T <sub>j</sub> =125°C | MAX | 5    | mA   |
| THERMAL RESISTANCES                            |                      |                                                          |                       |     |      |      |
| Junction to case (AC)                          | R <sub>th(j-c)</sub> |                                                          |                       |     | 1.1  | °C/W |
|                                                |                      |                                                          |                       |     |      |      |







An IATF 16949, ISO9001 and ISO 14001/ISO 45001 Certified Company

#### **Recommended Reflow Solder Profiles**

The recommended reflow solder profiles for Pb and Pb-free devices are shown below.

Figure 1 shows the recommended solder profile for devices that have Pb-free terminal plating, and where a Figure 2 shows the recommended solder profile for devices with Pb-free terminal plating used with leaded

Figure 1 Figure 2





#### Reflow profiles in tabular form

| Profile Feature                               | Sn-Pb System                | Pb-Free System              |  |
|-----------------------------------------------|-----------------------------|-----------------------------|--|
| Average Ramp-Up Rate                          | ~3°C/second                 | ~3°C/second                 |  |
| Preheat  – Temperature Range  – Time          | 150-170°C<br>60-180 seconds | 150-200°C<br>60-180 seconds |  |
| Time maintained above:  – Temperature  – Time | 200°C<br>30-50 seconds      | 217°C<br>60-150 seconds     |  |
| Peak Temperature                              | 235°C                       | 260°C max.                  |  |
| Time within +0 -5°C of actual F               | 10 seconds                  | 40 seconds                  |  |
| Ramp-Down Rate                                | 3°C/second max.             | 6°C/second max.             |  |









#### **Recommended Wave Solder Profiles**

The Recommended solder Profile For Devices with Pb-free terminal plating where a Pb-free solder is used for devices with leaded terminal plating used with

The Recommended solder Profile For Devices with Pb-free terminal plating used with leaded solder, or leaded solder





#### **Wave Profiles in Tabular Form**

| Profile Feature                 | Sn-Pb System                | Pb-free System              |  |  |
|---------------------------------|-----------------------------|-----------------------------|--|--|
| Average Ramp-Up Rate            | ~200°C/second               | ~200°C/second               |  |  |
| Heating rate during preheat     | Typical 1-2, Max 4°C/sec    | Typical 1-2, Max 4°C/Sec    |  |  |
| Final preheat Temperature       | Within 125°C of Solder Temp | Within 125°C of Solder Temp |  |  |
| Peak Temperature                | 235°C                       | 260°C max.                  |  |  |
| Time within +0 -5°C of actual F | 10 seconds                  | 10 seconds                  |  |  |
| Ramp-Down Rate                  | 5°C/second max.             | 5°C/second max.             |  |  |









# **Typical Characteristic Curves**

Fig.1: Maximum power dissipation v/s RMS on-state current



FIG.4: On-state characteristics (maximum values)



FIG.2: RMS on-state current versus case temperature



FIG.5: Non-repetitive surge peak on-state current for a sinusoidal pulse with width tp<20ms, and corresponging value of I t (dl/dt < 50A/µs)



FIG.3: Surge peak on-state current versus number of cycles



FIG.6: Relative variations of gate trigger current, holding current and latching current versus junction temperature



BTA41 Rev3\_29032023EBJ









# **Package Details**

TOP-3 (Insulated Tab) Leaded Plastic Package



|      | Dimensions  |      |       |        |       |       |  |  |
|------|-------------|------|-------|--------|-------|-------|--|--|
| Ref. | Millimeters |      |       | Inches |       |       |  |  |
|      | Min.        | Тур. | Max.  | Min.   | Тур.  | Max.  |  |  |
| Α    | 4.40        |      | 4.60  | 0.173  |       | 0.181 |  |  |
| В    | 1.45        |      | 1.55  | 0.057  |       | 0.061 |  |  |
| С    | 14.35       |      | 15.60 | 0.565  |       | 0.614 |  |  |
| D    | 0.60        |      | 0.70  | 0.020  |       | 0.028 |  |  |
| Ε    | 2.70        |      | 2.90  | 0.108  |       | 0.114 |  |  |
| F    | 15.80       |      | 16.50 | 0.622  |       | 0.650 |  |  |
| G    | 20.40       |      | 21.10 | 0.803  |       | 0.831 |  |  |
| Н    | 15.10       |      | 15.50 | 0.594  |       | 0.610 |  |  |
| J    | 5.40        |      | 5.65  | 0.213  |       | 0.222 |  |  |
| K    | 1.10        |      | 1.40  | 0.043  |       | 0.055 |  |  |
| L    | 1.35        |      | 1.50  | 0.053  |       | 0.059 |  |  |
| Р    | 2.80        |      | 3.00  | 0.110  |       | 0.118 |  |  |
| R    |             | 4.35 |       |        | 0.171 |       |  |  |

# **Pin Conflagration**

Pin 1: T1

Pin 2: T2

Pin 3: Gate

# **Ordering Information**











# Recommended Product Storage Environment for Discrete Semiconductor Devices

This storage environment assumes that the Diodes and transistors are packed properly inside the original packing supplied by CDIL.

- Temperature 5 °C to 30 °C
- Humidity between 40 to 70 %RH
- · Air should be clean.
- · Avoid harmful gas or dust.
- · Avoid outdoor exposure or storage in areas subject to rain or water spraying .
- Avoid storage in areas subject to corrosive gas or dust. Product shall not be stored in areas exposed to direct sunlight.
- Avoid rapid change of temperature.
- · Avoid condensation.
- Mechanical stress such as vibration and impact shall be avoided.
- The product shall not be placed directly on the floor.
- The product shall be stored on a plane area. They should not be turned upside down. They should not be placed against the wall.

#### **Shelf Life of CDIL Products**

The shelf life of products is the period from product manufacture to shipment to customers. The product can be unconditionally shipped within this period. The period is defined as 2 years.

If products are stored longer than the shelf life of 2 years the products shall be subjected to quality check as per CDIL quality procedure.

The products are further warranted for another one year after the date of shipment subject to the above conditions in CDIL original packing.

#### Floor Life of CDIL Products and MSL Level

When the products are opened from the original packing, the floor life will start.

For this, the following JEDEC table may be referred:

| JEDEC MSL Level |                    |                 |  |  |  |
|-----------------|--------------------|-----------------|--|--|--|
| Level           | Time               | Condition       |  |  |  |
| 1               | Unlimited          | ≤30 °C / 85% RH |  |  |  |
| 2               | 1 Year             | ≤30 °C / 60% RH |  |  |  |
| 2a              | 4 Weeks            | ≤30 °C / 60% RH |  |  |  |
| 3               | 168 Hours          | ≤30 °C / 60% RH |  |  |  |
| 4               | 72 Hours           | ≤30 °C / 60% RH |  |  |  |
| 5               | 48 Hours           | ≤30 °C / 60% RH |  |  |  |
| 5a              | 24 Hours           | ≤30 °C / 60% RH |  |  |  |
| 6               | Time on Label(TOL) | ≤30 °C / 60% RH |  |  |  |









#### **Customer Notes**

#### **Component Disposal Instructions**

- 1. CDIL Semiconductor Devices are RoHS compliant, customers are requested to please dispose as per prevailing Environmental Legislation of their Country.
- 2. In Europe, please dispose as per EU Directive 2002/96/EC on Waste Electrical and Electronic Equipment (WEEE).

#### **Disclaimer**

The product information and the selection guides facilitate selection of the CDIL's Semiconductor Device(s) best suited for application in your product(s) as per your requirement. It is recommended that you completely review our Data Sheet(s) so as to confirm that the Device(s) meet functionality parameters for your application. The information furnished in the Data Sheet and on the CDIL Web Site/CD are believed to be accurate and reliable. CDIL however, does not assume responsibility for inaccuracies or incomplete information. Furthermore, CDIL does not assume liability whatsoever, arising out of the application or use of any CDIL product; neither does it convey any license under its patent rights nor rights of others. These products are not designed for use in life saving/support appliances or systems. CDIL customers selling these products (either as individual Semiconductor Devices or incorporated in their end products), in any life saving/support appliances or systems or applications do so at their own risk and CDIL will not be responsible for any damages resulting from such sale(s).

CDIL strives for continuous improvement and reserves the right to change the specifications of its products without prior notice.



CDIL is a registered trademark of

#### Continental Device India Pvt. Limited