











SN74AHC1G86

SCLS323N - MARCH 1996-REVISED DECEMBER 2014

# SN74AHC1G86 Single 2-Input Exclusive-OR Gate

#### **Features**

- Operating Range of 2 V to 5.5 V
- Max t<sub>pd</sub> of 8 ns at 5 V
- Low Power Consumption, 10-µA Max I<sub>CC</sub>
- ±8-mA Output Drive at 5 V
- Schmitt-Trigger Action at All Inputs Makes the Circuit Tolerant for Slower Input Rise and Fall
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model
  - 200-V Machine Model
  - 1000-V Charged-Device Model

### 2 Applications

- Cameras
- Programmable Logic Controllers
- Telecom Infrastructure
- Wireless Headsets
- Motor Drives and Controls
- TVs
- Set-top-boxes
- Audio

### 3 Description

The SN74AHC1G86 is a single 2-input exclusive-OR gate. The device performs the Boolean function Y = A $\times$  B or Y =  $\overline{AB}$  +  $\overline{AB}$  in positive logic.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
|             | SOT-23 (5)  | 2.90 mm x 1.60 mm |
| SN74AHC1G86 | SC-70 (5)   | 2.00 mm x 1.30 mm |
|             | SOT-553 (5) | 1.65 mm x 1.20 mm |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

# 4 Simplified Schematic

An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols.



These are five equivalent exclusive-OR symbols valid for an SN74AHC1G86 gate in positive logic; negation may be shown at any twoports.

# LOGIC-IDENTITY ELEMENT



The output is active (low) if all inputs stand at the same logic level (that is, A = B).

#### **EVEN-PARITY ELEMENT**



The output is active (low) if an even number of inputs (that is, 0 or 2) are active.

#### **ODD-PARITY ELEMENT**



The output is active (high) if an odd number of inputs (that is, only 1 of the 2) are active.



#### **Table of Contents**

| 1 | Features 1                                                              | 9 Detailed Description 8                              |
|---|-------------------------------------------------------------------------|-------------------------------------------------------|
| 2 | Applications 1                                                          | 9.1 Overview 8                                        |
| 3 | Description 1                                                           | 9.2 Functional Block Diagram 8                        |
| 4 | Simplified Schematic1                                                   | 9.3 Feature Description 8                             |
| 5 | Revision History2                                                       | 9.4 Device Functional Modes 8                         |
| 6 | Pin Configuration and Functions                                         | 10 Application and Implementation 9                   |
| 7 | Specifications4                                                         | 10.1 Application Information 9                        |
| ' | 7.1 Absolute Maximum Ratings                                            | 10.2 Typical Application9                             |
|   | 7.1 Absolute Maximum Ratings                                            | 11 Power Supply Recommendations 10                    |
|   | 7.3 Recommended Operating Conditions                                    | 12 Layout 11                                          |
|   | 7.4 Thermal Information                                                 | 12.1 Layout Guidelines 11                             |
|   | 7.5 Electrical Characteristics                                          | 12.2 Layout Example 11                                |
|   | 7.6 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V 5        | 13 Device and Documentation Support 11                |
|   | 7.7 Switching Characteristics, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | 13.1 Trademarks 11                                    |
|   | 7.8 Operating Characteristics                                           | 13.2 Electrostatic Discharge Caution                  |
|   | 7.9 Typical Characteristics                                             | 13.3 Glossary11                                       |
| 8 | Parameter Measurement Information 7                                     | 14 Mechanical, Packaging, and Orderable Information11 |

### 5 Revision History

### Changes from Revision M (June 2005) to Revision N

Page

- Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table,
   Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation
   section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
   Mechanical, Packaging, and Orderable Information section.
   Deleted Ordering Information table.



# 6 Pin Configuration and Functions



See mechanical drawings for dimensions.

### **Pin Functions**

| F   | PIN             |      | DESCRIPTION |
|-----|-----------------|------|-------------|
| NO. | NAME            | TYPE | DESCRIPTION |
| 1   | Α               | I    | Input A     |
| 2   | В               | I    | Input B     |
| 3   | GND             | _    | Ground Pin  |
| 4   | Υ               | 0    | Output Y    |
| 5   | V <sub>CC</sub> | _    | Power Pin   |



### 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                           |                             | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------------|-----------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage range                                      |                             | -0.5 | 7   | V    |
| VI               | Input voltage range <sup>(2)</sup>                        | -0.5                        | 7    | V   |      |
| Vo               | Output voltage range <sup>(2)</sup>                       |                             |      |     | V    |
| I <sub>IK</sub>  | Input clamp current                                       | V <sub>I</sub> < 0          |      | -20 | mA   |
| lok              | Output clamp current                                      | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20 | mA   |
| Io               | Continuous output current                                 | $V_O = 0$ to $V_{CC}$       |      | ±25 | mA   |
|                  | Continuous channel current through V <sub>CC</sub> or GND |                             |      |     | mA   |
| T <sub>stg</sub> | Storage temperature range                                 |                             |      |     | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 1000  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                |                                          |                                            | MIN  | MAX         | UNIT  |
|----------------|------------------------------------------|--------------------------------------------|------|-------------|-------|
| $V_{CC}$       | Supply voltage                           |                                            | 2    | 5.5         | V     |
|                |                                          | V <sub>CC</sub> = 2 V                      | 1.5  |             |       |
| $V_{IH}$       | High-level input voltage                 | $V_{CC} = 3 V$                             | 2.1  |             | V     |
|                |                                          | V <sub>CC</sub> = 5.5 V                    | 3.85 |             |       |
|                |                                          | $V_{CC} = 2 V$                             |      | 0.5         |       |
| $V_{IL}$       | Low-level input voltage                  | V <sub>CC</sub> = 3 V                      |      | 0.9         | V     |
|                |                                          | $V_{CC} = 5.5 \text{ V}$                   |      | 1.65        |       |
| $V_{I}$        | Input voltage                            |                                            | 0    | 5.5         | V     |
| $V_{O}$        | Output voltage                           |                                            | 0    | $V_{CC}$    | V     |
|                |                                          | V <sub>CC</sub> = 2 V                      |      | <b>-</b> 50 | μΑ    |
| $I_{OH}$       | High-level output current                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | -4          | A     |
|                |                                          | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   |      | -8          | mA    |
|                |                                          | V <sub>CC</sub> = 2 V                      |      | 50          | μΑ    |
| $I_{OL}$       | Low-level output current                 | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | 4           | A     |
|                |                                          | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   |      | 8           | mA    |
| A+/A\          | Input transition rice or fall rate       | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | 100         | 20/1/ |
| Δt/Δv          | tt/Δv Input transition rise or fall rate | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   |      | 20          | ns/V  |
| T <sub>A</sub> | Operating free-air temperature           | ·                                          | -40  | 125         | °C    |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                      |                                              |       | SN74AHC1G86 |       |      |  |  |  |
|----------------------|----------------------------------------------|-------|-------------|-------|------|--|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV   | DCK         | DRL   | UNIT |  |  |  |
|                      |                                              |       | 5 PINS      | •     |      |  |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 231.3 | 287.6       | 328.7 |      |  |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 119.9 | 97.7        | 105.1 |      |  |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 60.6  | 65.         | 150.3 | °C/W |  |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 17.8  | 2.0         | 6.9   |      |  |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 60.1  | 64.2        | 148.4 |      |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED       | TEST CONDITIONS                  |                 | T,   | <sub>A</sub> = 25°C |      | –40°C to | 85°C | -40°C to 1 | 125°C | UNIT |
|-----------------|----------------------------------|-----------------|------|---------------------|------|----------|------|------------|-------|------|
| PARAMETER       | TEST CONDITIONS                  | V <sub>CC</sub> | MIN  | TYP                 | MAX  | MIN      | MAX  | MIN        | MAX   | UNII |
|                 |                                  | 2 V             | 1.9  | 2                   |      | 1.9      |      | 1.9        |       |      |
|                 | I <sub>OH</sub> = -50 μA         | 3 V             | 2.9  | 3                   |      | 2.9      |      | 2.9        |       |      |
| V <sub>OH</sub> |                                  | 4.5 V           | 4.4  | 4.5                 |      | 4.4      |      | 4.4        |       | V    |
|                 | $I_{OH} = -4 \text{ mA}$         | 3 V             | 2.58 |                     |      | 2.48     |      | 2.48       |       |      |
|                 | $I_{OH} = -8 \text{ mA}$         | 4.5 V           | 3.94 |                     |      | 3.8      |      | 3.8        |       |      |
|                 |                                  | 2 V             |      |                     | 0.1  |          | 0.1  |            | 0.1   |      |
|                 | I <sub>OL</sub> = 50 μA          | 3 V             |      |                     | 0.1  |          | 0.1  |            | 0.1   |      |
| V <sub>OL</sub> |                                  | 4.5 V           |      |                     | 0.1  |          | 0.1  |            | 0.1   | V    |
|                 | $I_{OL} = 4 \text{ mA}$          | 3 V             |      |                     | 0.36 |          | 0.44 |            | 0.44  |      |
|                 | I <sub>OL</sub> = 8 mA           | 4.5 V           |      |                     | 0.36 |          | 0.44 |            | 0.44  |      |
| I <sub>I</sub>  | V <sub>I</sub> = 5.5 V or GND    | 0 V to<br>5.5 V |      |                     | ±0.1 |          | ±1   |            | ±1    | μA   |
| Icc             | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V           |      |                     | 1    |          | 10   |            | 10    | μΑ   |
| C <sub>i</sub>  | $V_I = V_{CC}$ or GND            | 5 V             |      | 4                   | 10   |          | 10   |            | 10    | pF   |

### 7.6 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM    | то       | LOAD                   | Т   | <sub>A</sub> = 25°C |      | -40°C t | o 85°C | –40°C to | 125°C | UNIT |
|------------------|---------|----------|------------------------|-----|---------------------|------|---------|--------|----------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN | TYP                 | MAX  | MIN     | MAX    | MIN      | MAX   | UNIT |
| t <sub>PLH</sub> | A or B  | V        | C <sub>I</sub> = 15 pF |     | 7                   | 11   | 1       | 13     | 1        | 14    | no   |
| t <sub>PHL</sub> | AUID    | ī        | CL = 15 pr             |     | 7                   | 11   | 1       | 13     | 1        | 14    | ns   |
| t <sub>PLH</sub> | A or B  | V        | $C_1 = 50 pF$          |     | 9.5                 | 14.5 | 1       | 16.5   | 1        | 17.5  | no   |
| t <sub>PHL</sub> | AUID    | ī        | O <sub>L</sub> = 50 pr |     | 9.5                 | 14.5 | 1       | 16.5   | 1        | 17.5  | ns   |

## 7.7 Switching Characteristics, $V_{cc} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

|                  | FROM    | ТО       | LOAD          | Т   | <sub>A</sub> = 25°C |     | -40°C t | o 85°C | –40°C to | 125°C |      |
|------------------|---------|----------|---------------|-----|---------------------|-----|---------|--------|----------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | CAPACITANCE   | MIN | TYP                 | MAX | MIN     | MAX    | MIN      | MAX   | UNIT |
| t <sub>PLH</sub> | A D     | V        | 0 45 -5       |     | 4.8                 | 6.8 | 1       | 8      | 1        | 8.6   |      |
| t <sub>PHL</sub> | A or B  | Y        | $C_L = 15 pF$ |     | 4.8                 | 6.8 | 1       | 8      | 1        | 8.6   | ns   |
| t <sub>PLH</sub> | A == D  | V        | 0 50 -5       |     | 6.3                 | 8.8 | 1       | 10     | 1        | 11    |      |
| t <sub>PHL</sub> | A or B  | Y        | $C_L = 50 pF$ |     | 6.3                 | 8.8 | 1       | 10     | 1        | 11    | ns   |



# 7.8 Operating Characteristics

 $V_{CC}$  = 5 V,  $T_A$  = 25°C

|          | PARAMETER                     | TEST CO  | ONDITIONS | TYP | UNIT |
|----------|-------------------------------|----------|-----------|-----|------|
| $C_{pd}$ | Power dissipation capacitance | No load, | f = 1 MHz | 18  | pF   |

## 7.9 Typical Characteristics







#### 8 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_{O}$  = 50  $\Omega$ ,  $t_{f} \leq$  3 ns,  $t_{f} \leq$  3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



### 9 Detailed Description

#### 9.1 Overview

The SN74AHC1G86 is a single 2-input exclusive-OR gate. The device performs the Boolean function  $Y = A \times B$  or  $Y = \overline{AB} + A\overline{B}$  in positive logic.

A common application is as a true or complementary element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output.

### 9.2 Functional Block Diagram

An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols.



These are five equivalent exclusive-OR symbols valid for an SN74AHC1G86 gate in positive logic; negation may be shown at any two ports.



Figure 4. Exclusive-OR Logic

#### 9.3 Feature Description

- · Wide operating voltage range
  - Operates from 2 V to 5.5 V
- Allows down-voltage translation
  - Inputs accept voltages to 5.5 V
- The low drive and slow edge rates will minimize overshoot and undershoot on the outputs

#### 9.4 Device Functional Modes

**Table 1. Function Table** 

| INP | UTS | OUTPUT |
|-----|-----|--------|
| Α   | В   | Y      |
| L   | L   | L      |
| L   | Н   | Н      |
| Н   | L   | Н      |
| Н   | Н   | L      |



### 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

SN74AHCT1G125 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs can accept voltages to 5.5~V at any valid  $V_{CC}$  making it Ideal for down translation.

### 10.2 Typical Application



Figure 5. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in the Recommended Operating Conditions table.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>II</sub> in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions
  - Load currents should not exceed 25 mA per output and 50 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



### **Typical Application (continued)**

#### 10.2.3 Application Curves



### 11 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple  $V_{CC}$  pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

Submit Documentation Feedback



### 12 Layout

### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

#### 12.2 Layout Example



Figure 7. Layout Diagram

### 13 Device and Documentation Support

#### 13.1 Trademarks

All trademarks are the property of their respective owners.

#### 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





4-May-2017

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)        | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|--------------------------------|---------|
| SN74AHC1G86DBVR   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-1-260C-UNLIM | -40 to 125   | (A863 ~ A86G ~<br>A86J ~ A86S) | Samples |
| SN74AHC1G86DBVRE4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | A86G                           | Samples |
| SN74AHC1G86DBVRG4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | A86G                           | Samples |
| SN74AHC1G86DBVT   | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-1-260C-UNLIM | -40 to 125   | (A863 ~ A86G ~<br>A86S)        | Samples |
| SN74AHC1G86DCKR   | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | (AH3 ~ AHG ~ AHJ ~<br>AHS)     | Samples |
| SN74AHC1G86DCKRE4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | (AH3 ~ AHG ~ AHJ ~<br>AHS)     | Samples |
| SN74AHC1G86DCKRG4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | (AH3 ~ AHG ~ AHJ ~<br>AHS)     | Samples |
| SN74AHC1G86DCKT   | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | (AH3 ~ AHG ~ AHS)              | Samples |
| SN74AHC1G86DCKTG4 | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | (AH3 ~ AHG ~ AHS)              | Samples |
| SN74AHC1G86DRLR   | ACTIVE | SOT-5X3      | DRL                | 5    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | AHS                            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.





4-May-2017

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHC1G86:

Automotive: SN74AHC1G86-Q1

■ Enhanced Product: SN74AHC1G86-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHC1G86DBVR   | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DBVR   | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DBVR   | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DBVRG4 | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DBVT   | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DBVT   | SOT-23          | DBV                | 5    | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DBVT   | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DCKR   | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DCKR   | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DCKT   | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DCKT   | SC70            | DCK                | 5    | 250  | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74AHC1G86DRLR   | SOT-5X3         | DRL                | 5    | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHC1G86DBVR   | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74AHC1G86DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DBVRG4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DBVT   | SOT-23       | DBV             | 5    | 250  | 202.0       | 201.0      | 28.0        |
| SN74AHC1G86DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DCKT   | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DCKT   | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74AHC1G86DRLR   | SOT-5X3      | DRL             | 5    | 4000 | 202.0       | 201.0      | 28.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P





SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



# DRL (R-PDSO-N5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.

  Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
- D. JEDEC package registration is pending.



# DRL (R-PDSO-N5)

### PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.