ST72324Bxx

## 8-bit MCU, 3.8 to 5.5 V operating range with 8 to 32 Kbyte Flash/ROM, 10-bit ADC, 4 timers, SPI, SCI

## Features

## Memories

■ 8 to 32 Kbyte dual voltage High Density Flash (HDFlash) or ROM with readout protection capability. In-application programming and Incircuit programming for HDFlash devices

- 384 bytes to 1 Kbyte RAM
- HDFlash endurance: 1 kcycle at $55^{\circ} \mathrm{C}$, data retention 40 years at $85^{\circ} \mathrm{C}$


## Clock, reset and supply management

■ Enhanced low voltage supervisor (LVD) with programmable reset thresholds and auxiliary voltage detector (AVD) with interrupt capability
■ Clock sources: crystal/ceramic resonator oscillators, int. RC osc. and ext. clock input

- PLL for $2 x$ frequency multiplication

■ 4 power saving modes: Slow, Wait, Active-halt, and Halt

## Interrupt management

- Nested interrupt controller. 10 interrupt vectors plus TRAP and RESET. 9/6 ext. interrupt lines (on 4 vectors)


## Up to 32 I/O ports

- 32/24 multifunctional bidirectional I/Os, 22/17 alternate function lines, $12 / 10$ high sink outputs

Table 1. Device summary

| Device | Memory | RAM (stack) | Voltage range | Temp. range | Package |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ST72324BK2 | Flash/ROM 8 Kbytes | 384 (256) bytes | 3.8 to 5.5 V | $\begin{gathered} \text { up to } \\ -40 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | LQFP32 7x7/ SDIP32 |
| ST72324BK4 | Flash/ROM 16 Kbytes | 512 (256) bytes |  |  |  |
| ST72324BK6 | Flash/ROM 32 Kbytes | 1024 (256) bytes |  |  |  |
| ST72324BJ2 | Flash/ROM 8 Kbytes | 384 (256) bytes |  |  | LQFP44 |
| ST72324BJ4 | Flash/ROM 16 Kbytes | 512 (256) bytes |  |  | 10x10/ |
| ST72324BJ6 | Flash/ROM 32 Kbytes | 1024 (256) bytes |  |  | SDIP42 |

## Contents

1 Description ..... 14
2 Pin description ..... 15
3 Register and memory map ..... 20
4 Flash program memory ..... 23
4.1 Introduction ..... 23
4.2 Main features ..... 23
4.3 Structure ..... 23
4.3.1 Readout protection ..... 24
4.4 ICC interface ..... 25
4.5 ICP (in-circuit programming) ..... 26
4.6 IAP (in-application programming) ..... 26
4.7 Related documentation ..... 26
4.7.1 Flash Control/Status Register (FCSR) ..... 26
$5 \quad$ Central processing unit (CPU) ..... 27
5.1 Introduction ..... 27
5.2 Main features ..... 27
5.3 CPU registers ..... 27
5.3.1 Accumulator (A) ..... 28
5.3.2 Index registers (X and Y ) ..... 28
5.3.3 Program counter (PC) ..... 28
5.3.4 Condition Code register (CC) ..... 28
5.3.5 Stack Pointer register (SP) ..... 30
6 Supply, reset and clock management ..... 31
6.1 Introduction ..... 31
6.2 PLL (phase locked loop) ..... 31
6.3 Multi-oscillator (MO) ..... 32
6.3.1 External clock source ..... 32
6.3.2 Crystal/ceramic oscillators ..... 33
6.3.3 Internal RC oscillator ..... 33
6.4 Reset sequence manager (RSM) ..... 34
6.4.1 Asynchronous external RESET pin ..... 34
6.5 System integrity management (SI) ..... 36
6.5.1 LVD (low voltage detector) ..... 36
6.5.2 AVD (auxiliary voltage detector) ..... 37
6.5.3 Low power modes ..... 38
6.5.4 Interrupts ..... 38
6.6 SI registers ..... 39
6.6.1 System integrity (SI) control/status register (SICSR) ..... 39
7 Interrupts ..... 41
7.1 Introduction ..... 41
7.2 Masking and processing flow ..... 41
7.2.1 Servicing pending interrupts ..... 42
7.2.2 Different interrupt vector sources ..... 43
7.2.3 Non-maskable sources ..... 43
7.2.4 Maskable sources ..... 43
7.3 Interrupts and low power modes ..... 44
7.4 Concurrent and nested management ..... 44
7.5 Interrupt registers ..... 45
7.5.1 CPU CC register interrupt bits ..... 45
7.5.2 Interrupt software priority registers (ISPRx) ..... 46
7.6 External interrupts ..... 48
7.6.1 I/O port interrupt sensitivity ..... 48
7.6.2 External interrupt control register (EICR) ..... 49
8 Power saving modes ..... 52
8.1 Introduction ..... 52
8.2 Slow mode ..... 52
8.3 Wait mode ..... 53
8.4 Active-halt and Halt modes ..... 54
8.4.1 Active-halt mode ..... 54
8.4.2 Halt mode ..... 55
9 I/O ports ..... 58
$5 /$ ..... 3/193
9.1 Introduction ..... 58
9.2 Functional description ..... 58
9.2.1 Input modes ..... 58
9.2.2 Output modes ..... 59
9.2.3 Alternate functions ..... 59
9.3 I/O port implementation ..... 62
9.4 Low power modes ..... 62
9.5 Interrupts ..... 62
9.5.1 I/O port implementation ..... 63
10 On-chip peripherals ..... 65
10.1 Watchdog timer (WDG) ..... 65
10.1.1 Introduction ..... 65
10.1.2 Main features ..... 65
10.1.3 Functional description ..... 65
10.1.4 How to program the Watchdog timeout ..... 66
10.1.5 Low power modes ..... 68
10.1.6 Hardware Watchdog option ..... 68
10.1.7 Using Halt mode with the WDG (WDGHALT option) ..... 68
10.1.8 Interrupts ..... 68
10.1.9 Control register (WDGCR) ..... 69
10.2 Main clock controller with real-time clock and beeper (MCC/RTC) ..... 69
10.2.1 Programmable CPU clock prescaler ..... 69
10.2.2 Clock-out capability ..... 70
10.2.3 Real-time clock (RTC) timer ..... 70
10.2.4 Beeper ..... 70
10.2.5 Low power modes ..... 71
10.2.6 Interrupts ..... 71
10.2.7 MCC registers ..... 71
10.3 16-bit timer ..... 74
10.3.1 Introduction ..... 74
10.3.2 Main features ..... 74
10.3.3 Functional description ..... 75
10.3.4 Low power modes ..... 88
10.3.5 Interrupts ..... 88
10.3.6 Summary of timer modes ..... 89
10.3.7 16-bit timer registers ..... 89
10.4 Serial peripheral interface (SPI) ..... 96
10.4.1 Introduction ..... 96
10.4.2 Main features ..... 96
10.4.3 General description ..... 97
10.4.4 Clock phase and clock polarity ..... 101
10.4.5 Error flags ..... 102
10.4.6 Low power modes ..... 104
10.4.7 Interrupts ..... 104
10.4.8 SPI registers ..... 104
10.5 Serial communications interface (SCI) ..... 108
10.5.1 Introduction ..... 108
10.5.2 Main features ..... 108
10.5.3 General description ..... 109
10.5.4 Functional description ..... 111
10.5.5 Low power modes ..... 120
10.5.6 Interrupts ..... 120
10.5.7 SCI registers ..... 120
10.6 10-bit A/D converter (ADC) ..... 128
10.6.1 Introduction ..... 128
10.6.2 Main features ..... 128
10.6.3 Functional description ..... 129
10.6.4 Low power modes ..... 130
10.6.5 Interrupts ..... 130
10.6.6 ADC registers ..... 130
11 Instruction set ..... 133
11.1 CPU addressing modes ..... 133
11.1.1 Inherent ..... 134
11.1.2 Immediate ..... 134
11.1.3 Direct ..... 135
11.1.4 Indexed (no offset, short, long) ..... 135
11.1.5 Indirect (short, long) ..... 135
11.1.6 Indirect indexed (short, long) ..... 136
11.1.7 Relative mode (direct, indirect) ..... 137
11.2 Instruction groups ..... 137
5 ..... 5/193
12 Electrical characteristics ..... 141
12.1 Parameter conditions ..... 141
12.1.1 Minimum and maximum values ..... 141
12.1.2 Typical values ..... 141
12.1.3 Typical curves ..... 141
12.1.4 Loading capacitor ..... 141
12.1.5 Pin input voltage ..... 142
12.2 Absolute maximum ratings ..... 142
12.2.1 Voltage characteristics ..... 142
12.2.2 Current characteristics ..... 143
12.2.3 Thermal characteristics ..... 143
12.3 Operating conditions ..... 144
12.4 LVD/AVD characteristics ..... 145
12.4.1 Operating conditions with LVD ..... 145
12.4.2 Auxiliary voltage detector (AVD) thresholds ..... 145
12.5 Supply current characteristics ..... 146
12.5.1 ROM current consumption ..... 146
12.5.2 Flash current consumption ..... 147
12.5.3 Supply and clock managers ..... 148
12.5.4 On-chip peripherals ..... 148
12.6 Clock and timing characteristics ..... 149
12.6.1 General timings ..... 149
12.6.2 External clock source ..... 149
12.6.3 Crystal and ceramic resonator oscillators ..... 150
12.6.4 RC oscillators ..... 152
12.6.5 PLL characteristics ..... 153
12.7 Memory characteristics ..... 153
12.7.1 RAM and hardware registers ..... 153
12.7.2 Flash memory ..... 154
12.8 EMC characteristics ..... 155
12.8.1 Functional electromagnetic susceptibility (EMS) ..... 155
12.8.2 Electromagnetic interference (EMI) ..... 156
12.8.3 Absolute maximum ratings (electrical sensitivity) ..... 157
12.9 I/O port pin characteristics ..... 158
12.9.1 General characteristics ..... 158
12.9.2 Output driving current ..... 159
12.10 Control pin characteristics ..... 162
12.10.1 Asynchronous RESET pin ..... 162
12.10.2 ICCSEL/VPP pin ..... 165
12.11 Timer peripheral characteristics ..... 165
12.11.1 16-bit timer ..... 165
12.12 Communication interface characteristics ..... 166
12.12.1 Serial peripheral interface (SPI) ..... 166
12.13 10-bit ADC characteristics ..... 168
12.13.1 Analog power supply and reference pins ..... 170
12.13.2 General PCB design guidelines ..... 170
12.13.3 ADC accuracy ..... 171
13
Package characteristics ..... 172
13.1 ECOPACK ..... 172
13.2 Package mechanical data ..... 172
13.2.1 LQFP44 package mechanical data ..... 172
13.2.2 SDIP42 package mechanical data ..... 173
13.2.3 LQFP32 package mechanical data ..... 174
13.2.4 SDIP32 package mechanical data ..... 175
13.3 Thermal characteristics ..... 177
14 Device configuration and ordering information ..... 178
14.1 Flash devices ..... 179
14.1.1 Flash configuration ..... 179
14.2 ROM devices ..... 181
14.2.1 Transfer of customer code ..... 181
14.3 Development tools ..... 183
14.3.1 Introduction ..... 183
14.3.2 Evaluation tools and starter kits ..... 183
14.3.3 Development and debugging tools ..... 183
14.3.4 Programming tools ..... 183
14.3.5 Socket and emulator adapter information ..... 184
14.4 ST7 Application notes ..... 184
15 Known limitations ..... 185
15.1 All Flash and ROM devices ..... 185
G1 ..... 7/193
15.1.1 Safe connection of OSC1/OSC2 pins ..... 185
15.1.2 External interrupt missed ..... 185
15.1.3 Unexpected reset fetch ..... 187
15.1.4 Clearing active interrupts outside interrupt routine ..... 187
15.1.5 16-bit timer PWM mode ..... 188
15.1.6 TIMD set simultaneously with OC interrupt ..... 188
15.1.7 SCI wrong break duration ..... 188
15.2 8/16 Kbyte Flash devices only ..... 189
15.2.1 39-pulse ICC entry mode ..... 189
15.2.2 Negative current injection on pin PB0 ..... 189
15.3 8/16 Kbyte ROM devices only ..... 189
15.3.1 Readout protection with LVD ..... 189
15.3.2 I/O Port A and F configuration ..... 189
16 Revision history ..... 191

## List of tables

Table 1. Device summary ..... 1
Table 2. Device pin description ..... 17
Table 3. Hardware register map ..... 20
Table 4. Sectors available in Flash devices ..... 23
Table 5. Flash control/status register address and reset value ..... 26
Table 6. Arithmetic management bits ..... 28
Table 7. Software interrupt bits ..... 29
Table 8. Interrupt software priority selection ..... 29
Table 9. ST7 clock sources ..... 33
Table 10. Effect of low power modes on SI ..... 38
Table 11. AVD interrupt control/wakeup capability ..... 38
Table 12. SICSR register description ..... 39
Table 13. Reset source flags ..... 39
Table 14. Interrupt software priority levels ..... 42
Table 15. CPU CC register interrupt bits description ..... 45
Table 16. Interrupt software priority levels ..... 45
Table 17. ISPRx interrupt vector correspondence ..... 46
Table 18. Dedicated interrupt instruction set ..... 46
Table 19. EICR register description ..... 49
Table 20. Interrupt sensitivity - ei2 ..... 49
Table 21. Interrupt sensitivity - ei3 ..... 50
Table 22. Interrupt sensitivity - ei0 ..... 50
Table 23. Interrupt sensitivity - ei1 ..... 50
Table 24. Nested interrupts register map and reset values ..... 50
Table 25. Interrupt mapping ..... 51
Table 26. MCC/RTC low power mode selection ..... 54
Table 27. DR register value and output pin status ..... 59
Table 28. I/O port mode options ..... 60
Table 29. I/O port configurations ..... 61
Table 30. Effect of low power modes on I/O ports ..... 62
Table 31. I/O port interrupt control/wakeup capability ..... 63
Table 32. Port configuration ..... 63
Table 33. I/O port register map and reset values ..... 63
Table 34. Effect of lower power modes on Watchdog ..... 68
Table 35. WDGCR register description ..... 69
Table 36. Watchdog timer register map and reset values ..... 69
Table 37. Effect of low power modes on MCC/RTC ..... 71
Table 38. MCC/RTC interrupt control/wakeup capability ..... 71
Table 39. MCCSR register description ..... 71
Table 40. Time base selection ..... 72
Table 41. MCCBCR register description ..... 73
Table 42. Beep frequency selection ..... 73
Table 43. Main clock controller register map and reset values ..... 73
Table 44. Input capture byte distribution ..... 79
Table 45. Output compare byte distribution ..... 81
Table 46. Effect of low power modes on 16-bit timer ..... 88
Table 47. 16-bit timer interrupt control/wakeup capability ..... 88
Table 48. Summary of timer modes ..... 89
Table 49. CR1 register description ..... 89
Table 50. CR2 register description ..... 90
Table 51. CSR register description ..... 91
Table 52. 16-bit timer register map and reset values ..... 95
Table 53. Effect of low power modes on SPI ..... 104
Table 54. SPI interrupt control/wakeup capability ..... 104
Table 55. SPICR register description ..... 105
Table 56. SPI master mode SCK frequency ..... 105
Table 57. SPICSR register description ..... 106
Table 58. SPI register map and reset values ..... 108
Table 59. Frame formats ..... 117
Table 60. Effect of low power modes on SCI ..... 120
Table 61. SCI interrupt control/wakeup capability ..... 120
Table 62. SCISR register description ..... 120
Table 63. SCICR1 register description ..... 122
Table 64. SCICR2 register description ..... 123
Table 65. SCIBRR register description ..... 125
Table 66. SCIERPR register description ..... 126
Table 67. SCIETPR register description ..... 126
Table 68. Baud rate selection ..... 126
Table 69. SCI register map and reset values ..... 127
Table 70. Effect of low power modes on ADC ..... 130
Table 71. ADCCSR register description ..... 130
Table 72. ADCDRH register description ..... 131
Table 73. ADCDRL register description ..... 132
Table 74. ADC register map and reset values ..... 132
Table 75. Addressing mode groups ..... 133
Table 76. CPU addressing mode overview ..... 133
Table 77. Inherent instructions ..... 134
Table 78. Immediate instructions ..... 135
Table 79. Instructions supporting direct, indexed, indirect and indirect indexed addressing modes ..... 136
Table 80. Relative direct and indirect instructions and functions ..... 137
Table 81. Instruction groups ..... 137
Table 82. Instruction set overview ..... 139
Table 83. Voltage characteristics ..... 142
Table 84. Current characteristics ..... 143
Table 85. Thermal characteristics ..... 143
Table 86. Operating conditions ..... 144
Table 87. Operating conditions with LVD ..... 145
Table 88. AVD thresholds. ..... 145
Table 89. ROM current consumption ..... 146
Table 90. Flash current consumption ..... 147
Table 91. Oscillators, PLL and LVD current consumption ..... 148
Table 92. On-chip peripherals current consumption ..... 148
Table 93. General timings. ..... 149
Table 94. External clock source ..... 149
Table 95. Crystal and ceramic resonator oscillators (8/16 Kbyte Flash and ROM devices) ..... 150
Table 96. Crystal and ceramic resonator oscillators (32 Kbyte Flash and ROM devices) ..... 151
Table 97. OSCRANGE selection for typical resonators ..... 152
Table 98. RC oscillators ..... 152
Table 99. PLL characteristics ..... 153
Table 100. RAM and hardware registers ..... 153
Table 101. Dual voltage HDFlash memory ..... 154
Table 102. EMS test results ..... 156
Table 103. EMI emissions ..... 156
Table 104. Absolute maximum ratings ..... 157
Table 105. Electrical sensitivities ..... 157
Table 106. General characteristics ..... 158
Table 107. Output driving current ..... 159
Table 108. Asynchronous RESET pin ..... 162
Table 109. ICCSEL/V Pp pin ..... 165
Table 110. 16-bit timer ..... 165
Table 111. SPI characteristics ..... 166
Table 112. 10-bit ADC characteristics ..... 168
Table 113. ADC accuracy ..... 171
Table 114. 44-pin low profile quad flat package mechanical data ..... 172
Table 115. 42-pin dual in line package mechanical data ..... 173
Table 116. 32-pin low profile quad flat package mechanical data ..... 174
Table 117. 32-pin dual in-line package mechanical data ..... 175
Table 118. Thermal characteristics. ..... 177
Table 119. Flash option bytes ..... 179
Table 120. Option byte 0 bit description ..... 179
Table 121. Option byte 1 bit description ..... 180
Table 122. Package selection (OPT7) ..... 181
Table 123. STMicroelectronics development tools ..... 184
Table 124. Suggested list of socket types ..... 184
Table 125. Port A and F configuration ..... 190
Table 126. Document revision history ..... 191

## List of figures

Figure 1. Device block diagram ..... 14
Figure 2. 44-pin LQFP package pinout ..... 15
Figure 3. 42-pin SDIP package pinout ..... 15
Figure 4. 32-pin LQFP package pinout ..... 16
Figure 5. 32-pin SDIP package pinout ..... 16
Figure 6. Memory map ..... 20
Figure 7. Memory map and sector address ..... 24
Figure 8. Typical ICC interface ..... 25
Figure 9. CPU registers ..... 27
Figure 10. Stack manipulation example ..... 30
Figure 11. PLL block diagram ..... 31
Figure 12. Clock, reset and supply block diagram ..... 32
Figure 13. Reset sequence phases ..... 34
Figure 14. Reset block diagram ..... 35
Figure 15. RESET sequences ..... 36
Figure 16. Low voltage detector vs reset ..... 37
Figure 17. Using the AVD to monitor $\mathrm{V}_{\mathrm{DD}}$ ..... 38
Figure 18. Interrupt processing flowchart ..... 42
Figure 19. Priority decision process flowchart ..... 42
Figure 20. Concurrent interrupt management ..... 44
Figure 21. Nested interrupt management ..... 45
Figure 22. External interrupt control bits ..... 48
Figure 23. Power saving mode transitions. ..... 52
Figure 24. Slow mode clock transitions ..... 53
Figure 25. Wait mode flowchart ..... 53
Figure 26. Active-halt timing overview ..... 54
Figure 27. Active-halt mode flowchart ..... 55
Figure 28. Halt timing overview ..... 56
Figure 29. Halt mode flowchart ..... 56
Figure 30. I/O port general block diagram ..... 60
Figure 31. Interrupt I/O port state transitions ..... 62
Figure 32. Watchdog block diagram ..... 66
Figure 33. Approximate timeout duration ..... 66
Figure 34. Exact timeout duration $\left(t_{\min }\right.$ and $\left.t_{\text {max }}\right)$. ..... 67
Figure 35. Main clock controller (MCC/RTC) block diagram ..... 70
Figure 36. Timer block diagram ..... 76
Figure 37. 16-bit read sequence ..... 77
Figure 38. Counter timing diagram, internal clock divided by 2 ..... 78
Figure 39. Counter timing diagram, internal clock divided by 4 ..... 78
Figure 40. Counter timing diagram, internal clock divided by 8 ..... 78
Figure 41. Input capture block diagram ..... 80
Figure 42. Input capture timing diagram ..... 80
Figure 43. Output compare block diagram ..... 83
Figure 44. Output compare timing diagram, $\mathrm{f}_{\mathrm{TIMER}}=\mathrm{f}_{\mathrm{CPU}} / 2$ ..... 83
Figure 45. Output compare timing diagram, $\mathrm{f}_{\mathrm{TIMER}}=\mathrm{f}_{\mathrm{CPU}} / 4$ ..... 83
Figure 46. One pulse mode cycle ..... 84
Figure 47. One Pulse mode timing example(1) ..... 85
Figure 48. Pulse width modulation mode timing example with two output compare functions(1)(2) ..... 86
Figure 49. Pulse width modulation cycle ..... 87
Figure 50. Serial peripheral interface block diagram ..... 97
Figure 51. Single master/single slave application ..... 98
Figure 52. Generic SS timing diagram ..... 99
Figure 53. Hardware/software slave select management ..... 99
Figure 54. Data clock timing diagram(1) ..... 101
Figure 55. Clearing the WCOL bit (Write collision flag) software sequence ..... 103
Figure 56. Single master/multiple slave configuration ..... 103
Figure 57. SCI block diagram ..... 110
Figure 58. Word length programming ..... 111
Figure 59. SCI baud rate and extended prescaler block diagram ..... 115
Figure 60. Bit sampling in Reception mode ..... 119
Figure 61. ADC block diagram ..... 128
Figure 62. Pin loading conditions ..... 141
Figure 63. Pin input voltage ..... 142
Figure 64. $f_{C P U}$ max versus $V_{D D}$ ..... 144
Figure 65. Typical application with an external clock source ..... 149
Figure 66. Typical application with a crystal or ceramic resonator (8/16 Kbyte Flash and ROM devices) ..... 151
Figure 67. Typical application with a crystal or ceramic resonator (32 Kbyte Flash and ROM devices) ..... 152
Figure 68. Typical $\mathrm{f}_{\mathrm{OSC}(\mathrm{RCINT})}$ vs $\mathrm{T}_{\mathrm{A}}$ ..... 152
Figure 69. Integrated PLL jitter vs signal frequency(1) ..... 153
Figure 70. Unused I/O pins configured as input(1) ..... 159
Figure 71. Typical $\mathrm{I}_{\mathrm{PU}} \mathrm{VS}$. $\mathrm{V}_{\mathrm{DD}}$ with $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ ..... 159
Figure 72. Typical $\mathrm{V}_{\mathrm{OL}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (standard ports) ..... 160
Figure 73. Typical $\mathrm{V}_{\mathrm{OL}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (high-sink ports) ..... 160
Figure 74. Typical $\mathrm{V}_{\mathrm{OH}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 160
Figure 75. Typical $\mathrm{V}_{\mathrm{OL}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ (standard ports) ..... 161
Figure 76. Typical $\mathrm{V}_{\mathrm{OL}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ (high-sink ports) ..... 161
Figure 77. Typical $\mathrm{V}_{\mathrm{OH}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ ..... 161
Figure 78. RESET pin protection when LVD is enabled ..... 163
Figure 79. RESET pin protection when LVD is disabled ..... 164
Figure 80. Two typical applications with ICCSEL/V ${ }_{\text {PP }}$ pin(1) ..... 165
Figure 81. SPI slave timing diagram with $\mathrm{CPHA}=0(1)$ ..... 167
Figure 82. SPI slave timing diagram with $\mathrm{CPHA}=1(1)$ ..... 167
Figure 83. SPI master timing diagram(1) ..... 168
Figure 84. $\quad R_{\text {AIN }}$ max. vs $f_{A D C}$ with $C_{\text {AIN }}=0 \mathrm{pF}(1)$ ..... 169
Figure 85. Recommended $\mathrm{C}_{\text {AIN }}$ and $\mathrm{R}_{\text {AIN }}$ values(1) ..... 169
Figure 86. Typical A/D converter application ..... 169
Figure 87. Power supply filtering ..... 170
Figure 88. ADC accuracy characteristics ..... 171
Figure 89. 44-pin low profile quad flat package outline ..... 172
Figure 90. 42-pin plastic dual in-line package, shrink 600-mil width ..... 173
Figure 91. 32-pin low profile quad flat package outline ..... 174
Figure 92. 32-pin plastic dual in-line package, shrink 400-mil width ..... 175
Figure 93. ST72324Bxx ordering information scheme ..... 178

## 1 <br> Description

The ST72324Bxx devices are members of the ST7 microcontroller family designed for midrange applications running from 3.8 to 5.5 V . Different package options offer up to $32 \mathrm{I} / \mathrm{O}$ pins.

All devices are based on a common industry-standard 8-bit core, featuring an enhanced instruction set and are available with Flash or ROM program memory. The ST7 family architecture offers both power and flexibility to software developers, enabling the design of highly efficient and compact application code.
The on-chip peripherals include an A/D converter, two general purpose timers, an SPI interface and an SCl interface. For power economy, the microcontroller can switch dynamically into, Slow, Wait, Active-halt or Halt mode when the application is in idle or stand-by state.

Typical applications include consumer, home, office and industrial products.
Figure 1. Device block diagram


## 2 Pin description

Figure 2. 44-pin LQFP package pinout

(HS) 20 mA high sink capability eix associated external interrupt vector

Figure 3. 42-pin SDIP package pinout
(HS) PB4
AINO / PDO

Figure 4. 32-pin LQFP package pinout


Figure 5. 32-pin SDIP package pinout


See Section 12: Electrical characteristics on page 141 for external pin connection guidelines.

Refer to Section 9: I/O ports on page 58 for more details on the software configuration of the I/O ports.

The reset configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state.

Legend / Abbreviations for Table 2:
Type: $\quad I=$ input, $O=$ output, $S=$ supply
Input level: $\quad \mathrm{A}=$ Dedicated analog input
In/Output level:
$\mathrm{C}=\mathrm{CMOS} 0.3 \mathrm{~V}_{\mathrm{DD}} / 0.7_{\mathrm{DD}}$
$\mathrm{C}_{\mathrm{T}}=\mathrm{CMOS} 0.3 \mathrm{~V}_{\mathrm{DD}} / 0.7_{\mathrm{DD}}$ with input trigger
Output level: $\quad \mathrm{HS}=20 \mathrm{~mA}$ high sink (on N-buffer only)
Port and control configuration:
Input: $\quad$ float $=$ floating, wpu $=$ weak pull-up, int $=$ interrupt $^{(a)}$, ana $=$ analog ports Output: $\mathrm{OD}=$ open drain ${ }^{(\mathrm{b})}, \mathrm{PP}=$ push-pull

Table 2. Device pin description

| Pin No. |  |  |  | Pin Name | $\stackrel{\otimes}{2}$ | Level |  | Port |  |  |  |  |  | Main function (after reset) | Alternate Function |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \% | $\begin{aligned} & \text { ㄱ } \\ & \frac{1}{\overline{0}} \end{aligned}$ |  | $\begin{aligned} & \text { N } \\ & \frac{\grave{1}}{\mathbf{0}} \end{aligned}$ |  |  |  | \# | Input |  |  |  | Output |  |  |  |  |
| 믐 |  |  |  |  |  | 을 | $\stackrel{\square}{3}$ | $\begin{array}{\|l\|l\|} \hline \stackrel{\rightharpoonup}{0} \\ \underline{\circ} \end{array}$ | $\stackrel{2}{2}$ | $\pm$ | $\begin{aligned} & \text { 采 } \\ & \hline \end{aligned}$ | ○ | 0 |  |  |  |
| 6 | 1 | 30 | 1 | PB4 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | ei3 |  |  | X | X | Port B4 |  |  |
| 7 | 2 | 31 | 2 | PDO/AINO | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | x |  | X | X | X | Port D0 | ADC Analog Input 0 |  |
| 8 | 3 | 32 | 3 | PD1/AIN1 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | x | $x$ |  | X | X | X | Port D1 | ADC Analog Input 1 |  |
| 9 | 4 |  |  | PD2/AIN2 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port D2 | ADC Analog Input 2 |  |
| 10 | 5 |  |  | PD3/AIN3 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port D3 | ADC Analog Input 3 |  |
| 11 | 6 |  |  | PD4/AIN4 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | x |  | X | X | X | Port D4 | ADC Analog Input 4 |  |
| 12 | 7 |  |  | PD5/AIN5 | I/O | $\mathrm{C}_{\text {T }}$ |  | X | X |  | X | X | X | Port D5 | ADC Analog Input 5 |  |
| 13 | 8 | 1 | 4 | $\mathrm{V}_{\text {AREF }}{ }^{(1)}$ | S |  |  |  |  |  |  |  |  | Analog Reference Voltage for ADC |  |  |
| 14 | 9 | 2 | 5 | $\mathrm{V}_{\text {SSA }}{ }^{(1)}$ | S |  |  |  |  |  |  |  |  | Analog Ground Voltage |  |  |
| 15 | 10 | 3 | 6 | PF0/MCO/AIN8 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X |  |  | X | X | X | Port F0 | Main clock out (fCPU) | ADC Analog Input 8 |
| 16 | 11 | 4 | 7 | PF1 (HS)/BEEP | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | ei1 |  |  | X | X | Port F1 | Beep signal output |  |
| 17 | 12 |  |  | PF2 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | ei1 |  |  | X | X | Port F2 |  |  |
| 18 | 13 | 5 | 8 | PF4/OCMP1_A/ AIN10 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port F4 | Timer A Output Compare 1 | ADC Analog Input 10 |
| 19 | 14 | 6 | 9 | $\begin{aligned} & \text { PF6 } \\ & \text { (HS)/ICAP1_A } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port F6 | Timer A Input Capture 1 |  |
| 20 | 15 | 7 | 10 | $\begin{aligned} & \text { PF7 (HS)/ } \\ & \text { EXTCLK_A } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port F7 | Timer A External Clock Source |  |

a. In the interrupt input column, "eiX" defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input, else the configuration is floating interrupt input.
b. In the open drain output column, 'T' defines a true open drain I/O (P-Buffer and protection diode to $V_{D D}$ are not implemented). See Section 9: I/O ports and Section 12.9: I/O port pin characteristics for more details.

Table 2. Device pin description (continued)

| Pin No. |  |  |  | Pin Name | $\stackrel{\text { ® }}{2}$ | Level |  | Port |  |  |  |  |  | Main function (after reset) | Alternate Function |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\pm$ | \% | ~/ | $\stackrel{\sim}{\mathbf{N}}$ |  |  |  | $\pm$ | Input |  |  |  | Output |  |  |  |  |
| $\xrightarrow[~]{\mathbf{U}}$ | 高 | $\stackrel{\text { U }}{\mathbf{O}}$ | $\frac{\square}{6}$ |  |  | $\overline{\underline{0}}$ | $\frac{4}{3}$ | $\begin{aligned} & \hline \stackrel{+}{\widetilde{0}} \\ & \stackrel{\text { O}}{4} \end{aligned}$ | $\begin{aligned} & 2 \\ & \frac{2}{3} \end{aligned}$ | $\pm$ | $\begin{aligned} & \hline \underset{\sim}{\boldsymbol{x}} \end{aligned}$ | ○ | $\frac{0}{2}$ |  |  |  |
| 21 |  |  |  | $\mathrm{V}_{\mathrm{DD} \text { _0 }}{ }^{(1)}$ | S |  |  |  |  |  |  |  |  | Digital Main Supply Voltage |  |  |
| 22 |  |  |  | $\mathrm{V}_{\text {SS_0 }}{ }^{(1)}$ | S |  |  |  |  |  |  |  |  | Digital Ground Voltage |  |  |
| 23 | 16 | 8 | 11 | PC0/OCMP2_B /AIN12 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C0 | Timer B Output Compare 2 | ADC Analog Input 12 |
| 24 | 17 | 9 | 12 | PC1/OCMP1_B /AIN13 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C1 | Timer B Output Compare 1 | ADC Analog Input 13 |
| 25 | 18 | 10 | 13 | $\begin{aligned} & \text { PC2 (HS)/ } \\ & \text { ICAP2_B } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port C2 | Timer B Input Capture 2 |  |
| 26 | 19 | 11 | 14 | $\begin{aligned} & \mathrm{PC} 3(\mathrm{HS}) / \\ & \text { ICAP1_B } \end{aligned}$ | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port C3 | Timer B Input Capture 1 |  |
| 27 | 20 | 12 | 15 | PC4/MISO/ICC DATA | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port C4 | SPI Master In / Slave Out Data | ICC Data Input |
| 28 | 21 | 13 | 16 | PC5/MOSI/ AIN14 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C5 | SPI Master Out / Slave In Data | ADC Analog Input 14 |
| 29 | 22 | 14 | 17 | PC6/SCK/ ICCCLK | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port C6 | SPI Serial Clock | ICC Clock Output |
| 30 | 23 | 15 | 18 | PC7/SS/AIN15 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  | X | X | X | Port C7 | SPI Slave Select (active low) | ADC Analog Input 15 |
| 31 | 24 | 16 | 19 | PA3 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  | $\begin{gathered} \hline \text { ei } \\ 0 \end{gathered}$ |  | X | X | Port A3 |  |  |
| 32 | 25 |  |  | $\mathrm{V}_{\mathrm{DD} \text { _1 }}{ }^{(1)}$ | S |  |  |  |  |  |  |  |  | Digital Main Supply Voltage |  |  |
| 33 | 26 |  |  | $\mathrm{V}_{\text {SS_1 }}{ }^{(1)}$ | S |  |  |  |  |  |  |  |  | Digital Ground Voltage |  |  |
| 34 | 27 | 17 | 20 | PA4 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port A4 |  |  |
| 35 | 28 |  |  | PA5 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X | X |  |  | X | X | Port A5 |  |  |
| 36 | 29 | 18 | 21 | PA6 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  |  |  | T |  | Port A6 ${ }^{(2)}$ |  |  |
| 37 | 30 | 19 | 22 | PA7 (HS) | I/O | $\mathrm{C}_{\mathrm{T}}$ | HS | X |  |  |  | T |  | Port A7 ${ }^{(2)}$ |  |  |
| 38 | 31 | 20 | 23 | VPp /ICCSEL | 1 |  |  |  |  |  |  |  |  | Must be tied low. In the flash programming mode, this pin acts as the programming voltage input $\mathrm{V}_{\mathrm{PP}}$ See Section 12.10.2 for more details. High voltage must not be applied to ROM devices. |  |  |
| 39 | 32 | 21 | 24 | RESET | I/O | $\mathrm{C}_{\mathrm{T}}$ |  |  |  |  |  |  |  | Top priority non maskable interrupt. |  |  |
| 40 | 33 | 22 | 25 | $\mathrm{V}_{\text {S_2 }}{ }^{(1)}$ | S |  |  |  |  |  |  |  |  | Digital Ground Voltage |  |  |

Table 2. Device pin description (continued)

| Pin No. |  |  |  | Pin Name | $\stackrel{\otimes}{\underset{2}{2}}$ | Level |  | Port |  |  |  |  |  | Main function (after reset) | Alternate Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \ddagger \\ & 0 \\ & 0 \\ & \hline \mathbf{O} \end{aligned}$ | $\begin{aligned} & \text { ~ } \\ & \overline{\text { ® }} \end{aligned}$ | $\begin{aligned} & \text { N } \\ & \text { Ǹ } \\ & \text { O} \\ & \hline 1 \end{aligned}$ |  |  |  |  | $\pm$ | Input |  |  |  | Output |  |  |  |
|  |  |  |  |  |  | $\stackrel{\text { 을 }}{ }$ | $\stackrel{\#}{3}$ | $\begin{aligned} & \hline \stackrel{\rightharpoonup}{\mathrm{O}} \\ & \stackrel{\mathrm{O}}{4} \end{aligned}$ | $\begin{aligned} & \hline \frac{2}{2} \\ & \frac{0}{3} \end{aligned}$ | $\pm$ | $\underset{\pi}{\widetilde{\pi}}$ | ○ | 0 |  |  |
| 41 | 34 | 23 | 26 | $\mathrm{OSC2}^{(3)}$ | 0 |  |  |  |  |  |  |  |  | Resonator | oscillator inverter output |
| 42 | 35 | 24 | 27 | $\mathrm{OSC}^{(3)}{ }^{(3)}$ | I |  |  |  |  |  |  |  |  | External oscillator | ock input or Resonator nverter input |
| 43 | 36 | 25 | 28 | $\mathrm{V}_{\mathrm{DD} \_}{ }^{(1)}$ | S |  |  |  |  |  |  |  |  | Digital M | in Supply Voltage |
| 44 | 37 | 26 | 29 | PE0/TDO | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port E0 | SCI Transmit Data Out |
| 1 | 38 | 27 | 30 | PE1/RDI | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | X |  |  | X | X | Port E1 | SCI Receive Data In |
| 2 | 39 | 28 | 31 | PB0 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei2 |  |  | X | X | Port B0 | Caution: Negative current injection not allowed on this pin ${ }^{(4)}$ |
| 3 | 40 |  |  | PB1 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei2 |  |  | X | X | Port B1 |  |
| 4 | 41 |  |  | PB2 | I/O | $\mathrm{C}_{\mathrm{T}}$ |  | X | ei2 |  |  | X | X | Port B2 |  |
| 5 | 42 | 29 | 32 | PB3 | I/O | $\mathrm{C}_{T}$ |  | X |  | ei 2 |  | X | X | Port B3 |  |

1. It is mandatory to connect all available $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {REF }}$ pins to the supply voltage and all $\mathrm{V}_{S S}$ and $\mathrm{V}_{\text {SSA }}$ pins to ground.
2. On the chip, each I/O port has eight pads. Pads that are not bonded to external pins are in input pull-up configuration after reset. The configuration of these pads must be kept at reset state to avoid added current consumption.
3. OSC1 and OSC2 pins connect a crystal/ceramic resonator, or an external source to the on-chip oscillator; see Section 1. Description and Section 12.6: Clock and timing characteristics for more details.
4. For details refer to Section 12.9.1 on page 158

## 3 Register and memory map

As shown in Figure 6, the MCU is capable of addressing 64 Kbytes of memories and I/O registers.

The available memory locations consist of 128 bytes of register locations, up to 1024 bytes of RAM and up to 32 Kbytes of user program memory. The RAM space includes up to 256 bytes for the stack from 0100h to 01FFh.

The highest address bytes contain the user reset and interrupt vectors.
Caution: Never access memory locations marked as 'Reserved'. Accessing a reserved area can have unpredictable effects on the device.

Figure 6. Memory map


Table 3. Hardware register map

| Address | Block | Register label | Register name | Reset status | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 0000h } \\ & 0001 \mathrm{~h} \\ & 0002 \mathrm{~h} \end{aligned}$ | Port $\mathrm{A}^{(1)}$ | PADR PADDR PAOR | Port A data register <br> Port A data direction register <br> Port A option register | $\begin{gathered} \hline 00 h^{(2)} \\ 00 \mathrm{~h} \\ 00 \mathrm{~h} \end{gathered}$ | $\begin{aligned} & \hline R / W \\ & R / W \\ & R / W \end{aligned}$ |
| 0003h 0004h 0005h | Port $\mathrm{B}^{(1)}$ | PBDR PBDDR PBOR | Port B data register <br> Port B data direction register <br> Port B option register | $\begin{gathered} \hline 00 h^{(2)} \\ 00 \mathrm{~h} \\ 00 \mathrm{~h} \end{gathered}$ | $\begin{aligned} & \hline R / W \\ & R / W \\ & R / W \end{aligned}$ |
| 0006h 0007h 0008h | Port C | $\begin{aligned} & \hline \text { PCDR } \\ & \text { PCDDR } \\ & \text { PCOR } \end{aligned}$ | Port C data register <br> Port C data direction register <br> Port C option register | $\begin{gathered} \hline 00 h^{(2)} \\ 00 \mathrm{~h} \\ 00 \mathrm{~h} \end{gathered}$ | $\begin{aligned} & \hline R / W \\ & R / W \\ & R / W \end{aligned}$ |
| 0009h 000Ah 000Bh | Port $\mathrm{D}^{(1)}$ | $\begin{aligned} & \text { PDADR } \\ & \text { PDDDR } \\ & \text { PDOR } \end{aligned}$ | Port D data register <br> Port D data direction register <br> Port D option register | $\begin{gathered} 00 h^{(2)} \\ 00 h \\ 00 h \end{gathered}$ | $\begin{aligned} & \hline R / W \\ & R / W \\ & R / W \end{aligned}$ |
| 000Ch 000Dh 000Eh | Port $\mathrm{E}^{(1)}$ | $\begin{aligned} & \text { PEDR } \\ & \text { PEDDR } \\ & \text { PEOR } \end{aligned}$ | Port E data register <br> Port E data direction register <br> Port E option register | $\begin{gathered} \hline 00 h^{(2)} \\ 00 \mathrm{~h} \\ 00 \mathrm{~h} \end{gathered}$ | R/W <br> $R / W^{(1)}$ <br> $R / W^{(1)}$ |

Table 3. Hardware register map (continued)

| Address | Block | Register label | Register name | Reset status | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 000Fh 0010h 0011h | Port $\mathrm{F}^{(1)}$ | $\begin{aligned} & \hline \text { PFDR } \\ & \text { PFDDR } \\ & \text { PFOR } \end{aligned}$ | Port F data register <br> Port $F$ data direction register <br> Port F option register | $\begin{gathered} \hline 00 h^{(2)} \\ 00 \mathrm{~h} \\ 00 \mathrm{~h} \end{gathered}$ | $\begin{aligned} & \hline R / W \\ & R / W \\ & R / W \end{aligned}$ |
| 0012h to 0020h | Reserved area (15 bytes) |  |  |  |  |
| $\begin{aligned} & 0021 \mathrm{~h} \\ & 0022 \mathrm{~h} \\ & 0023 \mathrm{~h} \end{aligned}$ | SPI | $\begin{array}{\|l\|} \hline \text { SPIDR } \\ \text { SPICR } \\ \text { SPICSR } \end{array}$ | SPI data I/O register <br> SPI control register <br> SPI control/status register | $\begin{aligned} & \text { xxh } \\ & 0 x h \end{aligned}$ 00h | $\begin{array}{\|l} \hline R / W \\ R / W \\ R / W \end{array}$ |
| $\begin{aligned} & \text { 0024h } \\ & 0025 \mathrm{~h} \\ & 0026 \mathrm{~h} \\ & 0027 \mathrm{~h} \end{aligned}$ | ITC | ISPR0 ISPR1 ISPR2 ISPR3 | Interrupt software priority register 0 Interrupt software priority register 1 Interrupt software priority register 2 Interrupt software priority register 3 | FFh <br> FFh <br> FFh <br> FFh | R/W <br> R/W <br> R/W <br> R/W |
| 0028h |  | EICR | External interrupt control register | 00h | R/W |
| 0029h | Flash | FCSR | Flash control/status register | 00h | R/W |
| 002Ah | Watchdog | WDGCR | Watchdog control register | 7Fh | R/W |
| 002Bh | SI | SICSR | System integrity control/status register | 000x 000xb | R/W |
| $\begin{aligned} & \text { 002Ch } \\ & \text { 002Dh } \end{aligned}$ | MCC | MCCSR MCCBCR | Main clock control/status register Main clock controller: beep control register | $\begin{aligned} & \text { 00h } \\ & 00 \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \mathrm{R} / \mathrm{W} \\ & \mathrm{R} / \mathrm{W} \end{aligned}$ |
| 002Eh to 0030h | Reserved area (3 bytes) |  |  |  |  |
| 0031h <br> 0032h <br> 0033h <br> 0034h <br> 0035h <br> 0036h <br> 0037h <br> 0038h <br> 0039h <br> 003Ah <br> 003Bh <br> 003Ch <br> 003Dh <br> 003Eh <br> 003Fh | Timer A | TACR2 <br> TACR1 <br> TACSR <br> TAIC1HR <br> TAIC1LR <br> TAOC1HR <br> TAOC1LR <br> TACHR <br> TACLR <br> TAACHR <br> TAACLR <br> TAIC2HR <br> TAIC2LR <br> TAOC2HR <br> TAOC2LR | Timer A control register 2 <br> Timer A control register 1 <br> Timer A control/status register <br> Timer A input capture 1 high register <br> Timer A input capture 1 low register <br> Timer A output compare 1 high register <br> Timer A output compare 1 low register <br> Timer A counter high register <br> Timer A counter low register <br> Timer A alternate counter high register <br> Timer A alternate counter low register <br> Timer A input capture 2 high register <br> Timer A input capture 2 low register <br> Timer A output compare 2 high register <br> Timer A output compare 2 low register | $00 h$ $00 h$ xxxx x0xxb xxh xxh $80 h$ $00 h$ FFh FCh FFh FCh xxh xxh $80 h$ $00 h$ | R/W <br> R/W <br> R/W <br> Read only <br> Read only <br> R/W <br> R/W <br> Read only <br> Read only <br> Read only <br> Read only <br> Read only <br> Read only <br> R/W <br> R/W |
| 0040h | Reserved area (1 byte) |  |  |  |  |

Table 3. Hardware register map (continued)

| Address | Block | Register label | Register name | Reset status | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0041h <br> 0042h <br> 0043h <br> 0044h <br> 0045h <br> 0046h <br> 0047h <br> 0048h <br> 0049h <br> 004Ah <br> 004Bh <br> 004Ch <br> 004Dh <br> 004Eh <br> 004Fh | Timer B | TBCR2 <br> TBCR1 <br> TBCSR <br> TBIC1HR <br> TBIC1LR <br> TBOC1HR <br> TBOC1LR <br> TBCHR <br> TBCLR <br> TBACHR <br> TBACLR <br> TBIC2HR <br> TBIC2LR <br> TBOC2HR <br> TBOC2LR | Timer B control register 2 <br> Timer B control register 1 <br> Timer B control/status register <br> Timer B input capture 1 high register <br> Timer B input capture 1 low register <br> Timer B output compare 1 high register <br> Timer B output compare 1 low register <br> Timer B counter high register <br> Timer B counter low register <br> Timer B alternate counter high register <br> Timer B alternate counter low register <br> Timer B input capture 2 high register <br> Timer B input capture 2 low register <br> Timer B output compare 2 high register <br> Timer B output compare 2 low register | $00 h$ $00 h$ xxxx x0xxb xxh xxh $80 h$ $00 h$ FFh FCh FFh FCh xxh xxh $80 h$ $00 h$ | R/W <br> R/W <br> R/W <br> Read only <br> Read only <br> R/W <br> R/W <br> Read only <br> Read only <br> Read only <br> Read only <br> Read only <br> Read only <br> R/W <br> R/W |
| 0050h <br> 0051h <br> 0052h <br> 0053h <br> 0054h <br> 0055h <br> 0056h <br> 0057h | SCI | SCISR SCIDR SCIBRR SCICR1 SCICR2 SCIERPR SCIETPR | SCI status register <br> SCl data register SCI baud rate register SCI control register 1 SCI control register 2 SCI extended receive prescaler register Reserved area SCl extended transmit prescaler register | $\begin{gathered} \text { C0h } \\ \text { xxh } \\ 00 h \\ \text { x000 0000b } \\ 00 h \\ 00 h \\ --- \\ 00 h \end{gathered}$ | Read only <br> R/W <br> R/W <br> R/W <br> R/W <br> R/W <br> R/W |
| 0058h to 006Fh | Reserved area (24 bytes) |  |  |  |  |
| $\begin{aligned} & 0070 \mathrm{~h} \\ & 0071 \mathrm{~h} \\ & 0072 \mathrm{~h} \end{aligned}$ | ADC | ADCCSR ADCDRH ADCDRL | Control/status register Data high register Data low register | 00h <br> 00h <br> 00h | R/W <br> Read only <br> Read only |
| $\begin{aligned} & \text { 0073h } \\ & \text { 007Fh } \end{aligned}$ | Reserved area (13 bytes) |  |  |  |  |

1. The bits associated with unavailable pins must always keep their reset value.
2. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents.

Legend: $x=$ undefined, R/W = read/write

## 4 Flash program memory

### 4.1 Introduction

The ST7 dual voltage High Density Flash (HDFlash) is a non-volatile memory that can be electrically erased as a single block or by individual sectors and programmed on a byte-bybyte basis using an external $\mathrm{V}_{\mathrm{PP}}$ supply.

The HDFlash devices can be programmed and erased off-board (plugged in a programming tool) or on-board using ICP (in-circuit programming) or IAP (in-application programming).

The array matrix organization allows each sector to be erased and reprogrammed without affecting other sectors.

### 4.2 Main features

- 3 Flash programming modes:
- Insertion in a programming tool. In this mode, all sectors including option bytes can be programmed or erased.
- ICP (in-circuit programming). In this mode, all sectors including option bytes can be programmed or erased without removing the device from the application board.
- IAP (in-application programming). In this mode, all sectors, except Sector 0, can be programmed or erased without removing the device from the application board and while the application is running.
- ICT (in-circuit testing) for downloading and executing user application test patterns in RAM
- Readout protection
- Register Access Security System (RASS) to prevent accidental programming or erasing


### 4.3 Structure

The Flash memory is organized in sectors and can be used for both code and data storage.
Depending on the overall Flash memory size in the microcontroller device, there are up to three user sectors (see Table 4). Each of these sectors can be erased independently to avoid unnecessary erasing of the whole Flash memory when only a partial erasing is required.

The first two sectors have a fixed size of 4 Kbytes (see Figure 7). They are mapped in the upper part of the ST7 addressing space so the reset and interrupt vectors are located in Sector 0 (F000h-FFFFh).

Table 4. Sectors available in Flash devices

| Flash size | Available sectors |
| :---: | :---: |
| 4 Kbytes | Sector 0 |
| 8 Kbytes | Sectors 0,1 |
| $>8$ Kbytes | Sectors $0,1,2$ |

### 4.3.1 Readout protection

Readout protection, when selected, provides a protection against program memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller.

In Flash devices, this protection is removed by reprogramming the option. In this case, the entire program memory is first automatically erased.
Readout protection selection depends on the device type:

- In Flash devices it is enabled and removed through the FMP_R bit in the option byte.
- In ROM devices it is enabled by mask option specified in the option list.

Figure 7. Memory map and sector address


### 4.4 ICC interface

ICC needs a minimum of 4 and up to 6 pins to be connected to the programming tool (see Figure 8). These pins are:

- $\overline{R E S E T}$ : device reset
- $\quad \mathrm{V}_{\mathrm{SS}}$ : device power supply ground
- ICCCLK: ICC output serial clock pin
- ICCDATA: ICC input/output serial data pin
- ICCSEL/VPP: programming voltage
- OSC1 (or OSCIN): main clock input for external source (optional)
- $\quad \mathrm{V}_{\mathrm{DD}}$ : application board power supply (optional, see Figure 8, Note 3)

Figure 8. Typical ICC interface


1. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the programming tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to be implemented in case another device forces the signal. Refer to the Programming Tool documentation for recommended resistor values.
2. During the ICC session, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5 mA at high level (PUSH-pull output or pull-up resistor <1 $\mathrm{k} \Omega$ ). A schottky diode can be used to isolate the application reset circuit in this case. When using a classical RC network with $R>1 \mathrm{k} \Omega$ or a reset management IC with open drain output and pull-up resistor $>1 \mathrm{k} \Omega$ no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session.
3. The use of Pin 7 of the ICC connector depends on the programming tool architecture. This pin must be connected when using most ST programming tools (it is used to monitor the application power supply). Please refer to the programming tool manual.
4. Pin 9 has to be connected to the OSC1 (OSCIN) pin of the ST7 when the clock is not available in the application or if the selected clock option is not programmed in the option byte. ST7 devices with multioscillator capability need to have OSC2 grounded in this case.
Caution: External clock ICC entry mode is mandatory in ST72F324B 8/16 Kbyte Flash devices. In this case pin 9 must be connected to the OSC1 (OSCIN) pin of the ST7 and OSC2 must be grounded. 32 Kbyte Flash devices may use external clock or application clock ICC entry mode.

### 4.5 ICP (in-circuit programming)

To perform ICP the microcontroller must be switched to ICC (in-circuit communication) mode by an external controller or programming tool.

Depending on the ICP code downloaded in RAM, Flash memory programming can be fully customized (number of bytes to program, program locations, or selection serial communication interface for downloading).

When using an STMicroelectronics or third-party programming tool that supports ICP and the specific microcontroller device, the user needs only to implement the ICP hardware interface on the application board (see Figure 8). For more details on the pin locations, refer to the device pinout description.

### 4.6 IAP (in-application programming)

This mode uses a BootLoader program previously stored in Sector 0 by the user (in ICP mode or by plugging the device in a programming tool).
This mode is fully controlled by user software. This allows it to be adapted to the user application, (such as user-defined strategy for entering programming mode, choice of communications protocol used to fetch the data to be stored). For example, it is possible to download code from the SPI, SCI, USB or CAN interface and program it in the Flash. IAP mode can be used to program any of the Flash sectors except Sector 0, which is write/erase protected to allow recovery in case errors occur during the programming operation.

### 4.7 Related documentation

For details on Flash programming and ICC protocol, refer to the ST7 Flash Programming Reference Manual and to the ST7 ICC Protocol Reference Manual.

### 4.7.1 Flash Control/Status Register (FCSR)

This register is reserved for use by programming tool software. It controls the Flash programming and erasing operations.

FCSR Reset value:0000 0000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Table 5. Flash control/status register address and reset value

| Address (Hex) | Register label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0029 h | FCSR reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## 5 Central processing unit (CPU)

### 5.1 Introduction

This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8bit data manipulation.

### 5.2 Main features

- Enable executing 63 basic instructions
- Fast 8-bit by 8-bit multiply
- 17 main addressing modes (with indirect addressing mode)
- Two 8-bit index registers
- 16-bit stack pointer
- Low power Halt and Wait modes
- Priority maskable hardware interrupts
- Non-maskable software/hardware interrupts


### 5.3 CPU registers

The six CPU registers shown in Figure 9 are not present in the memory mapping and are accessed by specific instructions.

Figure 9. CPU registers


### 5.3.1 Accumulator (A)

The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data.

### 5.3.2 Index registers ( X and Y )

These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.)
The Y register is not affected by the interrupt automatic procedures.

### 5.3.3 Program counter (PC)

The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB).

### 5.3.4 Condition Code register (CC)

The 8-bit Condition Code register contains the interrupt masks and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions.

CC Reset value: 111x1xxx

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 11 | $H$ | 10 | $N$ | Z | C |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Table 6. Arithmetic management bits

| BIt | Name | Function |
| :--- | :--- | :--- |
| 4 | H | Half carry <br> This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU <br> during an ADD or ADC instructions. It is reset by hardware during the same <br> instructions. <br> 0: No half carry has occurred. <br> 1: A half carry has occurred. <br> This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD <br> arithmetic subroutines. |
| 2 | N | Negative <br> This bit is set and cleared by hardware. It is representative of the result sign of the last <br> arithmetic, logical or data manipulation. It is a copy of the result 7th bit. <br> 0: The result of the last operation is positive or null. <br> 1: The result of the last operation is negative (that is, the most significant bit is a logic <br> 1. <br> This bit is accessed by the JRMI and JRPL instructions. |

Table 6. Arithmetic management bits (continued)

| BIt | Name | Function |
| :---: | :---: | :--- |
| 1 | Z | Zero (Arithmetic Management bit) <br> This bit is set and cleared by hardware. This bit indicates that the result of the last <br> arithmetic, logical or data manipulation is zero. <br> 0: The result of the last operation is different from zero. <br> 1: The result of the last operation is zero. <br> This bit is accessed by the JREQ and JRNE test instructions. |
| 0 | C | Carry/borrow <br> This bit is set and cleared by hardware and software. It indicates an overflow or an <br> underflow has occurred during the last arithmetic operation. <br> 0: No overflow or underflow has occurred. <br> 1: An overflow or underflow has occurred. <br> This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC <br> instructions. It is also affected by the 'bit test and branch', shift and rotate instructions. |

Table 7. Software interrupt bits

| BIt | Name | Function |
| :---: | :---: | :--- |
| 5 | 11 | Software Interrupt Priority 1 <br> The combination of the I1 and IO bits determines the current interrupt software priority <br> (see Table 8). |
| 3 | 10 | Software Interrupt Priority 0 <br> The combination of the I1 and IO bits determines the current interrupt software priority <br> (see Table 8). |

Table 8. Interrupt software priority selection

| Interrupt software priority | Level | 11 | 10 |
| :---: | :---: | :---: | :---: |
| Level 0 (main) |  | 1 | 0 |
| Level 1 |  | 0 | 1 |
| Level 2 |  | 0 | 0 |
| Level 3 (= interrupt disable) |  | 1 | 1 |

These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (ISPRx). They can be also set/cleared by software with the RIM, SIM, IRET, HALT, WFI and PUSH/POP instructions.

See Section 7: Interrupts on page 41 for more details.

### 5.3.5 Stack Pointer register (SP)

| SP |  |  |  |  |  |  |  |  |  |  |  | Reset value: 01 FFh |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SPO |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 10).

Since the stack is 256 bytes deep, the 8 most significant bits are forced by hardware. Following an MCU reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address.

The least significant byte of the Stack Pointer (called S) can be directly accessed by an LD instruction.

Note: $\quad$ When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow.

The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 10.

- When an interrupt is received, the SP is decremented and the context is pushed on the stack.
- On return from interrupt, the SP is incremented and the context is popped from the stack.

A subroutine call occupies two locations and an interrupt five locations in the stack area.
Figure 10. Stack manipulation example


Stack Higher Address $=01$ FFh
Stack Lower Address = 0100h

## 6 Supply, reset and clock management

### 6.1 Introduction

The device includes a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. An overview is shown in Figure 12.

For more details, refer to dedicated parametric section.

## Main features

- Optional Phase Locked Loop (PLL) for multiplying the frequency by 2 (not to be used with internal RC oscillator in order to respect the max. operating frequency)
- Multi-Oscillator clock management (MO)
- 5 crystal/ceramic resonator oscillators
- 1 Internal RC oscillator
- Reset Sequence Manager (RSM)
- System Integrity management (SI)
- Main supply low voltage detection (LVD)
- Auxiliary voltage detector (AVD) with interrupt capability for monitoring the main supply


### 6.2 PLL (phase locked loop)

If the clock frequency input to the PLL is in the range 2 to 4 MHz , the PLL can be used to multiply the frequency by two to obtain an $\mathrm{f}_{\mathrm{OSC} 2}$ of 4 to 8 MHz . The PLL is enabled by option byte. If the PLL is disabled, then $\mathrm{f}_{\mathrm{OSC} 2}=\mathrm{f}_{\mathrm{OSC}} / 2$.

Caution: The PLL is not recommended for applications where timing accuracy is required. Furthermore, it must not be used with the internal RC oscillator.

Figure 11. PLL block diagram


Figure 12. Clock, reset and supply block diagram


### 6.3 Multi-oscillator (MO)

The main clock of the ST7 can be generated by three different source types coming from the multi-oscillator block:

- an external source
- 4 crystal or ceramic resonator oscillators
- an internal high frequency RC oscillator

Each oscillator is optimized for a given frequency range in terms of consumption and is selectable through the option byte. The associated hardware configurations are shown in Table 9. Refer to the electrical characteristics section for more details.

Caution: The OSC1 and/or OSC2 pins must not be left unconnected. For the purposes of Failure Mode and Effect Analysis, it should be noted that if the OSC1 and/or OSC2 pins are left unconnected, the ST7 main oscillator may start and, in this configuration, could generate an $\mathrm{f}_{\mathrm{OSC}}$ clock frequency in excess of the allowed maximum (> 16 MHz .), putting the ST7 in an unsafe/undefined state. The product behavior must therefore be considered undefined when the OSC pins are left unconnected.

### 6.3.1 External clock source

In this external clock mode, a clock signal (square, sinus or triangle) with $\sim 50 \%$ duty cycle has to drive the OSC1 pin while the OSC2 pin is tied to ground.

### 6.3.2 Crystal/ceramic oscillators

This family of oscillators has the advantage of producing a very accurate rate on the main clock of the ST7. The selection within a list of four oscillators with different frequency ranges has to be done by option byte in order to reduce consumption (refer to Section 14.1 on page 179 for more details on the frequency ranges). In this mode of the multi-oscillator, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator.

These oscillators are not stopped during the reset phase to avoid losing time in the oscillator start-up phase.

### 6.3.3 Internal RC oscillator

This oscillator allows a low cost solution for the main clock of the ST7 using only an internal resistor and capacitor. Internal RC oscillator mode has the drawback of a lower frequency accuracy and should not be used in applications that require accurate timing.

In this mode, the two oscillator pins have to be tied to ground.
In order not to exceed the maximum operating frequency, the internal RC oscillator must not be used with the PLL.

Table 9. ST7 clock sources

|  | Hardware configuration |
| :---: | :---: |
| $\begin{aligned} & \frac{V}{0} \\ & \frac{0}{0} \\ & \frac{1}{0} \\ & \stackrel{5}{0} \\ & \underset{\sim}{x} \end{aligned}$ |  |
|  |  |
|  |  |

### 6.4 Reset sequence manager (RSM)

The reset sequence manager includes three reset sources as shown in Figure 14:

- External reset source pulse
- Internal LVD reset
- Internal Watchdog reset

These sources act on the RESET pin and it is always kept low during the delay phase.
The reset service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map.

The basic reset sequence consists of three phases as shown in Figure 13:

- Active Phase depending on the reset source
- 256 or 4096 CPU clock cycle delay (selected by option byte)
- Reset vector fetch

Caution: When the ST7 is unprogrammed or fully erased, the Flash is blank and the RESET vector is not programmed. For this reason, it is recommended to keep the RESET pin in low state until programming mode is entered, in order to avoid unwanted behavior.

The 256 or 4096 CPU clock cycle delay allows the oscillator to stabilize and ensures that recovery has taken place from the reset state. The shorter or longer clock cycle delay should be selected by option byte to correspond to the stabilization time of the external oscillator used in the application.

The reset vector fetch phase duration is two clock cycles.
Figure 13. Reset sequence phases

| RESET |  |  |  |
| :---: | :---: | :---: | :---: |
| ACTIVE PHASE | INTERNAL RESET | FETCH |  |
| 256 or 4096 CLOCK CYCLES | VECTOR |  |  |

### 6.4.1 Asynchronous external RESET pin

The RESET pin is both an input and an open-drain output with integrated $\mathrm{R}_{\mathrm{ON}}$ weak pull-up resistor. This pull-up has no fixed value but varies in accordance with the input voltage. It can be pulled low by external circuitry to reset the device. See the Electrical characteristics section for more details.

A reset signal originating from an external source must have a duration of at least $t_{h(R S T L)}$ in in order to be recognized (see Figure 15). This detection is asynchronous and therefore the MCU can enter reset state even in Halt mode.

Figure 14. Reset block diagram


The $\overline{\operatorname{RESET}}$ pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, it is recommended to follow the guidelines mentioned in the electrical characteristics section.

## External power-on reset

If the LVD is disabled by option byte, to start up the microcontroller correctly, the user must ensure by means of an external reset circuit that the reset signal is held low until $\mathrm{V}_{\mathrm{DD}}$ is over the minimum level specified for the selected $\mathrm{f}_{\mathrm{OSC}}$ frequency.
A proper reset signal for a slow rising $\mathrm{V}_{\mathrm{DD}}$ supply can generally be provided by an external RC network connected to the RESET pin.

## Internal LVD reset

Two different reset sequences caused by the internal LVD circuitry can be distinguished:

- Power-On reset
- Voltage Drop reset

The device $\overline{\text { RESET }}$ pin acts as an output that is pulled low when $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\mathrm{IT}+}$ (rising edge) or $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\text {IT- }}$ (falling edge) as shown in Figure 15.
The LVD filters spikes on $V_{D D}$ larger than $\mathrm{t}_{\mathrm{g}(\mathrm{VDD})}$ to avoid parasitic resets.

## Internal Watchdog reset

The reset sequence generated by a internal Watchdog counter overflow is shown in Figure 15.
Starting from the Watchdog counter underflow, the device $\overline{\text { RESET }}$ pin acts as an output that is pulled low during at least $\mathrm{t}_{\mathrm{w}(\mathrm{RSTL}) \text { out }}$.

Figure 15. RESET sequences


### 6.5 System integrity management (SI)

The system integrity management block contains the LVD and auxiliary voltage detector (AVD) functions. It is managed by the SICSR register.

### 6.5.1 LVD (low voltage detector)

The LVD function generates a static reset when the $\mathrm{V}_{\text {DD }}$ supply voltage is below a $\mathrm{V}_{\text {IT- }}$ reference value. This means that it secures the power-up as well as the power-down keeping the ST7 in reset.

The $\mathrm{V}_{\text {IT- }}$ reference value for a voltage drop is lower than the $\mathrm{V}_{\text {IT+ }}$ reference value for poweron in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis).

The LVD reset circuitry generates a reset when $\mathrm{V}_{\mathrm{DD}}$ is below:

- $\quad \mathrm{V}_{\mathrm{IT}+}$ when $\mathrm{V}_{\mathrm{DD}}$ is rising
- $\quad \mathrm{V}_{\text {IT- }}$ when $\mathrm{V}_{\mathrm{DD}}$ is falling

The LVD function is illustrated in Figure 15.
The voltage threshold can be configured by option byte to be low, medium or high.

Provided the minimum $\mathrm{V}_{\mathrm{DD}}$ value (guaranteed for the oscillator frequency) is above $\mathrm{V}_{\mathrm{IT}}$, the MCU can only be in two modes:

- under full software control
- in static safe reset

In these conditions, secure operation is always ensured for the application without the need for external reset hardware.
During an LVD reset, the $\overline{\text { RESET }}$ pin is held low, thus permitting the MCU to reset other devices.

Note: 1 The LVD allows the device to be used without any external reset circuitry.
2 If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range. Below 3.8 V, device operation is not guaranteed.
3 The LVD is an optional function which can be selected by option byte.
4 It is recommended to make sure that the $V_{D D}$ supply voltage rises monotonously when the device is exiting from reset, to ensure the application functions properly.

Figure 16. Low voltage detector vs reset


### 6.5.2 AVD (auxiliary voltage detector)

The AVD is based on an analog comparison between a $V_{I T-(A V D)}$ and $V_{I T+(A V D)}$ reference value and the $V_{D D}$ main supply. The $V_{I T-}$ reference value for falling voltage is lower than the $\mathrm{V}_{\mathrm{IT}+}$ reference value for rising voltage in order to avoid parasitic detection (hysteresis).
The output of the AVD comparator is directly readable by the application software through a real-time status bit (AVDF) in the SICSR register. This bit is read only.
Caution: The AVD function is active only if the LVD is enabled through the option byte (see Section 14.1 on page 179).

## Monitoring the $V_{D D}$ main supply

The AVD voltage threshold value is relative to the selected LVD threshold configured by option byte (see Section 14.1 on page 179).
If the AVD interrupt is enabled, an interrupt is generated when the voltage crosses the $\mathrm{V}_{\mathrm{IT}+(\mathrm{AVD})}$ or $\mathrm{V}_{\mathrm{IT}-(\mathrm{AVD})}$ threshold (AVDF bit toggles).
In the case of a drop in voltage, the AVD interrupt acts as an early warning, allowing software to shut down safely before the LVD resets the microcontroller. See Figure 17.

The interrupt on the rising edge is used to inform the application that the $\mathrm{V}_{\mathrm{DD}}$ warning state is over.

If the voltage rise time $t_{r v}$ is less than 256 or 4096 CPU cycles (depending on the reset delay selected by option byte), no AVD interrupt will be generated when $\mathrm{V}_{\mathrm{IT}+(\mathrm{AVD})}$ is reached.

If $t_{r v}$ is greater than 256 or 4096 cycles then:

- If the AVD interrupt is enabled before the $\mathrm{V}_{\mathrm{IT+}+(\mathrm{AVD})}$ threshold is reached, then 2 AVD interrupts will be received: the first when the AVDIE bit is set, and the second when the threshold is reached.
- If the AVD interrupt is enabled after the $\mathrm{V}_{\mathrm{IT}+(\mathrm{AVD})}$ threshold is reached then only one AVD interrupt will occur.

Figure 17. Using the AVD to monitor $\mathrm{V}_{\mathrm{DD}}$


### 6.5.3 Low power modes

Table 10. Effect of low power modes on SI

| Mode | Description |
| :---: | :--- |
| Wait | No effect on SI. AVD interrupt causes the device to exit from Wait mode. |
| Halt | The CRSR register is frozen. |

### 6.5.4 Interrupts

The AVD interrupt event generates an interrupt if the AVDIE bit is set and the interrupt mask in the CC register is reset (RIM instruction).

Table 11. AVD interrupt control/wakeup capability

| Interrupt event | Event flag | Enable control bit | Exit from Wait | Exit from Halt |
| :---: | :---: | :---: | :---: | :---: |
| AVD event | AVDF | AVDIE | Yes | No |

### 6.6 SI registers

### 6.6.1 System integrity (SI) control/status register (SICSR)

SICSR Reset value: 000x 000x (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Res | AVDIE | AVDF | LVDRF | Reserved | WDGRF |  |  |
| R/W |  |  |  |  |  |  |  |

Table 12. SICSR register description

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7 | - | Reserved, must be kept cleared | \left\lvert\, \(\left.\begin{array}{l}AVDIE <br>

\hline 6 <br>
\hline Voltage detector interrupt enable <br>
This bit is set and cleared by software. It enables an interrupt to be generated <br>
when the AVDF flag changes (toggles). The pending interrupt information is <br>
automatically cleared when software enters the AVD interrupt routine <br>
0: AVD interrupt disabled <br>
1: AVD interrupt enabled\end{array}\right.\right]\)

Table 13. Reset source flags

| Reset sources | LVDRF | WDGRF |
| :---: | :---: | :---: |
| External $\overline{\text { RESET }}$ pin | 0 | 0 |
| Watchdog | 0 | 1 |
| LVD | 1 | X |

## Application notes

The LVDRF flag is not cleared when another reset type occurs (external or watchdog); the LVDRF flag remains set to keep trace of the original failure. In this case, a watchdog reset can be detected by software while an external reset cannot.

Caution: When the LVD is not activated with the associated option byte, the WDGRF flag can not be used in the application.

## 7 Interrupts

### 7.1 Introduction

The ST7 enhanced interrupt management provides the following features:

- Hardware interrupts
- Software interrupt (TRAP)
- Nested or concurrent interrupt management with flexible interrupt priority and level management:
- up to 4 software programmable nesting levels
- up to 16 interrupt vectors fixed by hardware
- 2 non-maskable events: reset, TRAP

This interrupt management is based on:

- Bit 5 and bit 3 of the CPU CC register (11:0)
- Interrupt software priority registers (ISPRx)
- Fixed interrupt vector addresses located at the high addresses of the memory map (FFEOh to FFFFh) sorted by hardware priority order

This enhanced interrupt controller guarantees full upward compatibility with the standard (not nested) ST7 interrupt controller.

### 7.2 Masking and processing flow

The interrupt masking is managed by the I1 and IO bits of the CC register and the ISPRx registers which give the interrupt software priority level of each interrupt vector (see Table 14). The processing flow is shown in Figure 18.

When an interrupt request has to be serviced:

- Normal processing is suspended at the end of the current instruction execution.
- The PC, X, A and CC registers are saved onto the stack.
- I1 and IO bits of CC register are set according to the corresponding values in the ISPRx registers of the serviced interrupt vector.
- The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to Table 25: Interrupt mapping for vector addresses).
The interrupt service routine should end with the IRET instruction which causes the contents of the saved registers to be recovered from the stack.

Note: $\quad$ As a consequence of the IRET instruction, the I1 and IO bits will be restored from the stack and the program in the previous level will resume.

Table 14. Interrupt software priority levels

| Interrupt software priority | Level | 11 | 10 |
| :---: | :---: | :---: | :---: |
| Level 0 (main) | Low | 1 | 0 |
| Level 1 | $\nabla$ | 0 | 1 |
| Level 2 |  | 0 | 0 |
| Level 3 (= interrupt disable) | High | 1 | 1 |

Figure 18. Interrupt processing flowchart


### 7.2.1 Servicing pending interrupts

As several interrupts can be pending at the same time, the interrupt to be taken into account is determined by the following two-step process:

- the highest software priority interrupt is serviced,
- if several interrupts have the same software priority then the interrupt with the highest hardware priority is serviced first.

Figure 19 describes this decision process.
Figure 19. Priority decision process flowchart


When an interrupt request is not serviced immediately, it is latched and then processed when its software priority combined with the hardware priority becomes the highest one.
Note: 1 The hardware priority is exclusive while the software one is not. This allows the previous process to succeed with only one interrupt.
2 Reset and TRAP can be considered as having the highest software priority in the decision process.

### 7.2.2 Different interrupt vector sources

Two interrupt source types are managed by the ST7 interrupt controller: the non-maskable type (reset, TRAP) and the maskable type (external or from internal peripherals).

### 7.2.3 Non-maskable sources

These sources are processed regardless of the state of the 11 and 10 bits of the CC register (see Figure 18). After stacking the PC, X, A and CC registers (except for reset), the corresponding vector is loaded in the PC register and the $I 1$ and $I 0$ bits of the CC are set to disable interrupts (level 3). These sources allow the processor to exit Halt mode.

## TRAP (non-maskable software interrupt)

This software interrupt is serviced when the TRAP instruction is executed. It will be serviced according to the flowchart in Figure 18.

## Reset

The reset source has the highest priority in the ST7. This means that the first current routine has the highest software priority (level 3 ) and the highest hardware priority.

See the reset chapter for more details.

### 7.2.4 Maskable sources

Maskable interrupt vector sources can be serviced if the corresponding interrupt is enabled and if its own interrupt software priority (in ISPRx registers) is higher than the one currently being serviced (I1 and IO in CC register). If any of these two conditions is false, the interrupt is latched and thus remains pending.

## External interrupts

External interrupts allow the processor to Exit from Halt low power mode. External interrupt sensitivity is software selectable through the External Interrupt Control register (EICR).
External interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine.

If several input pins of a group connected to the same interrupt line are selected simultaneously, these will be logically ORed.

## Peripheral interrupts

Usually the peripheral interrupts cause the MCU to Exit from Halt mode except those mentioned in Table 25: Interrupt mapping. A peripheral interrupt occurs when a specific flag is set in the peripheral status registers and if the corresponding enable bit is set in the

### 7.3 Interrupts and low power modes

All interrupts allow the processor to exit the Wait low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the Halt modes (see column Exit from Halt in Table 25: Interrupt mapping). When several pending interrupts are present while exiting Halt mode, the first one serviced can only be an interrupt with Exit from Halt mode capability and it is selected through the same decision process shown in Figure 19.

Note: If an interrupt, that is not able to exit from Halt mode, is pending with the highest priority when exiting Halt mode, this interrupt is serviced after the first one serviced.

### 7.4 Concurrent and nested management

Figure 20 and Figure 21 show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in Figure 21. The interrupt hardware priority is given in order from the lowest to the highest as follows: MAIN, IT4, IT3, IT2, IT1, IT0. Software priority is given for each interrupt.

## Warning: A stack overflow may occur without notifying the software of the failure.

Figure 20. Concurrent interrupt management


Figure 21. Nested interrupt management


### 7.5 Interrupt registers

### 7.5.1 CPU CC register interrupt bits

$$
\text { CPU CC } \quad \text { Reset value: } 111 \times 1010(\mathrm{xAh})
$$

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | I1 | H | $\mathbf{1 0}$ | N | Z | C |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Table 15. CPU CC register interrupt bits description

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| 5 | 11 | Software Interrupt Priority 1 |  |
| 3 | 10 | Software Interrupt Priority 0 |  |

Table 16. Interrupt software priority levels

| Interrupt software priority | Level | 11 | 10 |
| :---: | :---: | :---: | :---: |
| Level 0 (main) | Low | 1 | 0 |
| Level 1 | $\checkmark$ | 0 | 1 |
| Level 2 |  | 0 | 0 |
| Level 3 (= interrupt disable) ${ }^{(1)}$ | High | 1 | 1 |

1. TRAP and RESET events can interrupt a level 3 program.

These two bits indicate the current interrupt software priority (see Table 16) and are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (ISPRx).

They can be also set/cleared by software with the RIM, SIM, HALT, WFI, IRET and PUSH/POP instructions (see Table 18: Dedicated interrupt instruction set).

### 7.5.2 Interrupt software priority registers (ISPRx)

ISPRx Reset value: 11111111 (FFh)

|  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISPR0 | 11_3 | 10_3 | 11_2 | 10_2 | 11_1 | 10_1 | $11 \_0$ | 10_0 |
| ISPR1 | 11_7 | 10_7 | 11_6 | 10_6 | 11_5 | 10_5 | 11_4 | 10_4 |
| ISPR2 | 11_11 | 10_11 | 11_10 | 10_10 | 11_9 | 10_9 | 11_8 | 10_8 |
| R/W |  | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| ISPR3 | 1 | 1 | 1 | 1 | 11_13 | 10_13 | 11_12 | 10_12 |
|  | RO | RO | RO | RO | R/W | R/W | R/W | R/W |

These four registers contain the interrupt software priority of each interrupt vector.

- Each interrupt vector (except reset and TRAP) has corresponding bits in these registers where its own software priority is stored. This correspondence is shown in the following Table 17.

Table 17. ISPRx interrupt vector correspondence

| Vector address | ISPRx bits |
| :---: | :---: |
| FFFBh-FFFAh | I1_0 and IO_0 bits |
| FFF9h-FFF8h | I1_1 and IO_1 bits |
| $\ldots$ | $\ldots$ |
| FFE1h-FFE0h | I1_13 and IO_13 bits |

- Each I1_x and IO_x bit value in the ISPRx registers has the same meaning as the I1 and 10 bits in the CC register.
- Level 0 cannot be written ( $11 \_x=1,10 \_x=0$ ). In this case, the previously stored value is kept (for example, previous value $=$ CFh, write $=64 \mathrm{~h}$, result $=44 \mathrm{~h}$ ).

The reset, and TRAP vectors have no software priorities. When one is serviced, the I1 and 10 bits of the CC register are both set.
Caution: If the I1_x and IO_x bits are modified while the interrupt $x$ is executed the following behavior has to be considered: If the interrupt $x$ is still pending (new interrupt or flag not cleared) and the new software priority is higher than the previous one, the interrupt $x$ is re-entered.
Otherwise, the software priority stays unchanged up to the next interrupt request (after the IRET of the interrupt $x$ ).

Table 18. Dedicated interrupt instruction set ${ }^{(1)}$

| Instruction | New description | Function/example | $\mathbf{1 1}$ | $\mathbf{H}$ | $\mathbf{1 0}$ | $\mathbf{N}$ | $\mathbf{Z}$ | $\mathbf{C}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| HALT | Entering Halt mode |  | 1 |  | 0 |  |  |  |
| IRET | Interrupt routine return | POP CC, A, X, PC | I1 | H | 10 | N | Z | C |
| JRM | Jump if $11: 0=11$ (level 3) | I1:0=11? |  |  |  |  |  |  |
| JRNM | Jump if $11: 0<>11$ | $I 1: 0<>11 ?$ |  |  |  |  |  |  |

Table 18. Dedicated interrupt instruction set ${ }^{(1)}$ (continued)

| Instruction | New description | Function/example | $\mathbf{1 1}$ | $\mathbf{H}$ | $\mathbf{1 0}$ | $\mathbf{N}$ | $\mathbf{Z}$ | $\mathbf{C}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| POP CC | POP CC from the Stack | Mem => CC | $\mathbf{I 1}$ | H | $\mathbf{1 0}$ | N | Z | C |
| RIM | Enable interrupt (level 0 set) | Load 10 in I1:0 of CC | 1 |  | 0 |  |  |  |
| SIM | Disable interrupt (level 3 set) | Load 11 in I1:0 of CC | 1 |  | 1 |  |  |  |
| TRAP | Software TRAP | Software NMI | 1 |  | 1 |  |  |  |
| WFI | Wait for interrupt |  | 1 |  | 0 |  |  |  |

1. During the execution of an interrupt routine, the HALT, POP CC, RIM, SIM and WFI instructions change
the current software priority up to the next IRET instruction or one of the previously mentioned instructions the current software priority up to the next IRET instruction or one of the previously mentioned instructions.

### 7.6 External interrupts

### 7.6.1 I/O port interrupt sensitivity

The external interrupt sensitivity is controlled by the IPA, IPB and ISxx bits of the EICR register (Figure 22). This control allows up to four fully independent external interrupt source sensitivities.

Each external interrupt source can be generated on four (or five) different events on the pin:

- Falling edge
- Rising edge
- Falling and rising edge
- Falling edge and low level
- Rising edge and high level (only for ei0 and ei2)

To guarantee correct functionality, the sensitivity bits in the EICR register can be modified only when the I1 and IO bits of the CC register are both set to 1 (level 3). This means that interrupts must be disabled before changing sensitivity.
The pending interrupts are cleared by writing a different value in the ISx[1:0], IPA or IPB bits of the EICR.

Figure 22. External interrupt control bits


### 7.6.2 External interrupt control register (EICR)

EICR Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IS11 | IS10 | IPB | IS21 | IS20 | IPA | Reserved |
| R/W | R/W | R/W | R/W | R/W | R/W | - |

Table 19. EICR register description

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | IS1[1:0] | ei2 and ei3 sensitivity <br> The interrupt sensitivity, defined using the IS1[1:0] bits, is applied to the following external interrupts: <br> - ei2 for port B [3:0] (see Table 20) <br> - ei3 for port B4 (see Table 21) <br> Bits 7 and 6 can only be written when $I 1$ and $I 0$ of the CC register are both set to 1 (level 3). |
| 5 | IPB | Interrupt Polarity (for port B) <br> This bit is used to invert the sensitivity of port $\mathrm{B}[3: 0]$ external interrupts. It can be set and cleared by software only when I1 and IO of the CC register are both set to 1 (level 3). <br> 0 : No sensitivity inversion <br> 1: Sensitivity inversion |
| 4:3 | IS2[1:0] | ei0 and ei1 sensitivity <br> The interrupt sensitivity, defined using the IS2[1:0] bits, is applied to the following external interrupts: <br> - ei0 for port A[3:0] (see Table 22) <br> - ei1 for port F[2:0] (see Table 23) <br> Bits 4 and 3 can only be written when I1 and IO of the CC register are both set to 1 (level 3). |
| 2 | IPA | Interrupt Polarity (for port A) <br> This bit is used to invert the sensitivity of port A [3:0] external interrupts. It can be set and cleared by software only when I1 and IO of the CC register are both set to 1 (level 3). <br> 0 : No sensitivity inversion. <br> 1: Sensitivity inversion. |
| 1:0 | - | Reserved, must always be kept cleared |

Table 20. Interrupt sensitivity - ei2

| IS11 | IS10 | External interrupt sensitivity |  |
| :---: | :---: | :---: | :---: |
|  |  | IPB bit $=\mathbf{0}$ | IPB bit = 1 |
| 0 | 0 | Falling edge and low level | Rising edge and high level |
| 0 | 1 | Rising edge only | Falling edge only |
| 1 | 0 | Falling edge only | Rising edge only |
| 1 | 1 | Rising and falling edge |  |

Table 21. Interrupt sensitivity - ei3

| IS11 | IS10 | External interrupt sensitivity |
| :---: | :---: | :---: |
| 0 | 0 | Falling edge and low level |
| 0 | 1 | Rising edge only |
| 1 | 0 | Falling edge only |
| 1 | 1 | Rising and falling edge |

Table 22. Interrupt sensitivity - ei0

| IS21 | IS20 | External interrupt sensitivity |  |
| :---: | :---: | :---: | :---: |
|  |  | IPA bit = 0 | IPA bit = 1 |
| 0 | 0 | Falling edge and low level | Rising edge and high level |
| 0 | 1 | Rising edge only | Falling edge only |
| 1 | 0 | Falling edge only | Rising edge only |
| 1 | 1 | Rising and falling edge |  |

Table 23. Interrupt sensitivity - ei1

| IS21 | IS20 | External interrupt sensitivity |
| :---: | :---: | :---: |
| 0 | 0 | Falling edge and low level |
| 0 | 1 | Rising edge only |
| 1 | 0 | Falling edge only |
| 1 | 1 | Rising and falling edge |

Table 24. Nested interrupts register map and reset values

| Address (Hex.) | Register label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0024h | ISPRO reset value | ei1 |  | ei0 |  | MCC + SI |  |  |  |
|  |  | $\begin{gathered} \text { I1_3 } \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{IO} 3 \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{I} \_2 \\ 1 \end{gathered}$ | $\begin{gathered} 10 \_2 \\ 1 \end{gathered}$ | $\begin{gathered} \mid 1 \_1 \\ 1 \end{gathered}$ | $\begin{gathered} 10 \_1 \\ 1 \end{gathered}$ | 1 | 1 |
|  |  |  |  |  |  |  |  |  |  |
| 0025h | ISPR1 reset value | $\stackrel{\mid 1 \_7}{1}$ | $\begin{gathered} 10 \_7 \\ 1 \end{gathered}$ | $\begin{gathered} \text { I1_6 } \\ 1 \end{gathered}$ | $\begin{gathered} \text { IO_6 } \\ 1 \end{gathered}$ | $\begin{gathered} \mid 1 \_5 \\ 1 \end{gathered}$ | $\begin{gathered} \text { IO_5 } \\ 1 \end{gathered}$ | $\begin{gathered} \mid 1 \_4 \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{IO}-4 \\ 1 \end{gathered}$ |
|  |  |  |  |  |  | Tim | - B | Tim | A |
| 0026h | ISPR2 reset value | $\begin{gathered} 11 \_11 \\ 1 \end{gathered}$ | $10 \_11$ | $\begin{gathered} 11 \_10 \\ 1 \end{gathered}$ | $\begin{gathered} 10 \_10 \\ 1 \end{gathered}$ | $\begin{gathered} \text { I1_9 } \\ \hline \end{gathered}$ | $\begin{gathered} 10 \_9 \\ \hline \end{gathered}$ | $\begin{gathered} 11 \_8 \\ 1 \end{gathered}$ | $\begin{gathered} 10 \_8 \\ 1 \end{gathered}$ |
| 0027h | ISPR3 reset value | 1 | 1 | 1 | 1 | $\begin{aligned} & \text { I1_13 } \\ & \hline \end{aligned}$ | $10_{1} 13$ | $\begin{aligned} & 11_{-} 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \_12 \\ & \hline \end{aligned}$ |
| 0028h | EICR reset value | $\begin{gathered} \text { IS11 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IS10 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IPB } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IS21 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IS20 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IPA } \\ 0 \end{gathered}$ | 0 | 0 |

Table 25. Interrupt mapping

| No. | Source block | Description | Register label | Priority order | Exit from Halt/Active-halt | Address vector |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Reset | Reset | N/A |  | yes | FFFEh-FFFFh |
|  | TRAP | Software interrupt |  |  | no | FFFCh-FFFDh |
| 0 | Not used |  |  |  |  | FFFAh-FFFBh |
| 1 | MCC/RTC | Main clock controller time base interrupt | MCCSR | Higher priority | yes | FFF8h-FFF9h |
| 2 | ei0 | External interrupt port A3..0 | N/A |  | yes | FFF6h-FFF7h |
| 3 | ei1 | External interrupt port F2..0 |  |  | yes | FFF4h-FFF5h |
| 4 | ei2 | External interrupt port B3..0 |  |  | yes | FFF2h-FFF3h |
| 5 | ei3 | External interrupt port B7..4 |  |  | yes | FFFOh-FFF1h |
| 6 | Not used |  |  |  |  | FFEEh-FFEFh |
| 7 | SPI | SPI peripheral interrupts | SPICSR |  | yes | FFECh-FFEDh |
| 8 | Timer A | Timer A peripheral interrupts | TASR |  | no | FFEAh-FFEBh |
| 9 | Timer B | Timer B peripheral interrupts | TBSR | $\nabla$ | no | FFE8h-FFE9h |
| 10 | SCI | SCI peripheral interrupts | SCISR | Lower priority | no | FFE6h-FFE7h |
| 11 | AVD | Auxiliary voltage detector interrupt | SICSR |  | no | FFE4h-FFE5h |

## 8 Power saving modes

### 8.1 Introduction

To give a large measure of flexibility to the application in terms of power consumption, four main power saving modes are implemented in the ST7 (see Figure 23): Slow, Wait (Slow Wait), Active-halt and Halt.

After a reset the normal operating mode is selected by default (Run mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency divided or multiplied by 2 ( $f_{\mathrm{OSC}}$ ).

From Run mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status.

Figure 23. Power saving mode transitions
Slow Wait

### 8.2 Slow mode

This mode has two targets:

- To reduce power consumption by decreasing the internal clock in the device,
- To adapt the internal clock frequency ( $\mathrm{f}_{\mathrm{CPU}}$ ) to the available supply voltage.

Slow mode is controlled by three bits in the MCCSR register: the SMS bit which enables or disables Slow mode and two CPx bits which select the internal slow frequency ( $\mathrm{f}_{\mathrm{CPU}}$ ).
In this mode, the master clock frequency ( $\mathrm{f}_{\mathrm{OSC} 2}$ ) can be divided by 2, 4, 8 or 16. The CPU and peripherals are clocked at this lower frequency ( $\mathrm{f}_{\mathrm{CPU}}$ ).
Note: $\quad$ Slow-Wait mode is activated when entering the Wait mode while the device is already in Slow mode.

Figure 24. Slow mode clock transitions
(

### 8.3 Wait mode

Wait mode places the MCU in a low power consumption mode by stopping the CPU.
This power saving mode is selected by calling the 'WFl' instruction.
All peripherals remain active. During Wait mode, the I[1:0] bits of the CC register are forced to ' 10 ', to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in Wait mode until an interrupt or reset occurs, whereupon the Program Counter branches to the starting address of the interrupt or reset service routine. The MCU will remain in Wait mode until a reset or an interrupt occurs, causing it to wake up. Refer to Figure 25.

Figure 25. Wait mode flowchart


1. Before servicing an interrupt, the CC register is pushed on the stack. The $[$ [1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

### 8.4 Active-halt and Halt modes

Active-halt and Halt modes are the two lowest power consumption modes of the MCU. They are both entered by executing the 'HALT' instruction. The decision to enter either in Activehalt or Halt mode is given by the MCC/RTC interrupt enable flag (OIE bit in the MCCSR register).

Table 26. MCC/RTC low power mode selection

| MCCSR OIE bit | Power saving mode entered when HALT instruction is executed |
| :---: | :--- |
| 0 | Halt mode |
| 1 | Active-halt mode |

### 8.4.1 Active-halt mode

Active-halt mode is the lowest power consumption mode of the MCU with a real-time clock available. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is set (see Section 10.2: Main clock controller with realtime clock and beeper (MCC/RTC) on page 69 for more details on the MCCSR register).

The MCU can exit Active-halt mode on reception of either an MCC/RTC interrupt, a specific interrupt (see Table 25: Interrupt mapping) or a reset. When exiting Active-halt mode by means of an interrupt, no 256 or 4096 CPU cycle delay occurs. The CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 27).
When entering Active-halt mode, the I[1:0] bits in the CC register are forced to '10b' to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.

In Active-halt mode, only the main oscillator and its associated counter (MCC/RTC) are running to keep a wakeup time base. All other peripherals are not clocked except those which get their clock supply from another clock generator (such as external or auxiliary oscillator).

The safeguard against staying locked in Active-halt mode is provided by the oscillator interrupt.

Note: $\quad$ As soon as the interrupt capability of one of the oscillators is selected (MCCSR.OIE bit set), entering Active-halt mode while the Watchdog is active does not generate a reset. This means that the device cannot spend more than a defined delay in this power saving mode.

Caution: When exiting Active-halt mode following an interrupt, OIE bit of MCCSR register must not be cleared before $t_{\text {DELAY }}$ after the interrupt occurs ( $\mathrm{t}_{\text {DELAY }}=256$ or $4096 \mathrm{t}_{\mathrm{CPU}}$ delay depending on option byte). Otherwise, the ST7 enters Halt mode for the remaining $t_{\text {DELAY }}$ period.

Figure 26. Active-halt timing overview


1. This delay occurs only if the MCU exits Active-halt mode by means of a reset.

Figure 27. Active-halt mode flowchart


1. Peripheral clocked with an external clock source can still be active.
2. Only the MCC/RTC interrupt and some specific interrupts can exit the MCU from Active-halt mode (such as external interrupt). Refer to Table 25: Interrupt mapping on page 51 for more details.
3. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and restored when the CC register is popped.

### 8.4.2 Halt mode

The Halt mode is the lowest power consumption mode of the MCU. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is cleared (see Section 10.2: Main clock controller with real-time clock and beeper (MCC/RTC) on page 69 for more details on the MCCSR register).

The MCU can exit Halt mode on reception of either a specific interrupt (see Table 25: Interrupt mapping) or a reset. When exiting Halt mode by means of a reset or an interrupt, the oscillator is immediately turned on and the 256 or 4096 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 29).

When entering Halt mode, the I[1:0] bits in the CC register are forced to ' 10 b ' to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.

In Halt mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator).

The compatibility of Watchdog operation with Halt mode is configured by the "WDGHALT" option bit of the option byte. The HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog reset (see Section 14.1 on page 179) for more details.

Figure 28. Halt timing overview


Figure 29. Halt mode flowchart


1. WDGHALT is an option bit. See Section 14.1 on page 179 for more details.
2. Peripheral clocked with an external clock source can still be active.
3. Only some specific interrupts can exit the MCU from Halt mode (such as external interrupt). Refer to Table 25: Interrupt mapping for more details.
4. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

## Halt mode recommendations

- Make sure that an external event is available to wake up the microcontroller from Halt mode.
- When using an external interrupt to wake up the microcontroller, reinitialize the corresponding I/O as "Input Pull-up with Interrupt" before executing the HALT instruction. The main reason for this is that the I/O may be wrongly configured due to external interference or by an unforeseen logical condition.
- For the same reason, reinitialize the sensitivity level of each external interrupt as a precautionary measure.
- The opcode for the HALT instruction is $0 \times 8 \mathrm{E}$. To avoid an unexpected HALT instruction due to a program counter failure, it is advised to clear all occurrences of the data value $0 \times 8 \mathrm{E}$ from memory. For example, avoid defining a constant in ROM with the value $0 \times 8 \mathrm{E}$.
- As the HALT instruction clears the interrupt mask in the CC register to allow interrupts, the user may choose to clear all pending interrupt bits before executing the HALT instruction. This avoids entering other peripheral interrupt routines after executing the external interrupt routine corresponding to the wakeup event (reset or external interrupt).


## 9 I/O ports

### 9.1 Introduction

The I/O ports offer different functional modes:

- transfer of data through digital inputs and outputs,
and for specific pins:
- external interrupt generation,
- alternate signal input/output for the on-chip peripherals.

An I/O port contains up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output.

### 9.2 Functional description

Each port has two main registers:

- Data Register (DR)
- Data Direction Register (DDR)
and one optional register:
- Option Register (OR)

Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers: bit X corresponding to pin X of the port. The same correspondence is used for the DR register.

The following description takes into account the OR register, (for specific ports which do not provide this register refer to Section 9.3: I/O port implementation on page 62). The generic I/O block diagram is shown in Figure 30.

### 9.2.1 Input modes

The input configuration is selected by clearing the corresponding DDR register bit.
In this case, reading the DR register returns the digital value applied to the external I/O pin.
Different input modes can be selected by software through the OR register.
Note: 1 Writing the DR register modifies the latch value but does not affect the pin status.
2 When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output.

3 Do not use read/modify/write instructions (BSET or BRES) to modify the DR register as this might corrupt the DR content for I/Os configured as input.

## External interrupt function

When an I/O is configured as 'Input with Interrupt', an event on this I/O can generate an external interrupt request to the CPU.
Each pin can independently generate an interrupt request. The interrupt sensitivity is independently programmable using the sensitivity bits in the EICR register.

Each external interrupt vector is linked to a dedicated group of I/O port pins (see pinout description and interrupt section). If several input pins are selected simultaneously as interrupt sources, these are first detected according to the sensitivity bits in the EICR register and then logically ORed.

The external interrupts are hardware interrupts, which means that the request latch (not accessible directly by the application) is automatically cleared when the corresponding interrupt vector is fetched. To clear an unwanted pending interrupt by software, the sensitivity bits in the EICR register must be modified.

### 9.2.2 Output modes

The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value.

Two different output modes can be selected by software through the OR register: Output push-pull and open-drain.

Table 27. DR register value and output pin status

| DR | Push-pull | Open-drain |
| :---: | :---: | :---: |
| 0 | $\mathrm{~V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{SS}}$ |
| 1 | $\mathrm{~V}_{\mathrm{DD}}$ | Floating |

### 9.2.3 Alternate functions

When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming.

When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral).
When the signal is going to an on-chip peripheral, the I/O pin must be configured in input mode. In this case, the pin state is also digitally readable by addressing the DR register.

Note: Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input. When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode.

Figure 30. I/O port general block diagram


Table 28. I/O port mode options

| Configuration mode |  | Pull-up | P-buffer | Diodes |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | to $\mathrm{V}_{\mathrm{DD}}{ }^{(1)}$ |  | to $\mathrm{V}_{\mathrm{SS}}{ }^{(2)}$ |
| Input | Floating with/without Interrupt |  | Off ${ }^{(3)}$ | Off | On | On |
|  | Pull-up with/without Interrupt | $\mathrm{On}{ }^{(4)}$ |  |  |  |  |
| Output | Push-pull | Off | On |  |  |  |
|  | Open drain (logic level) |  | Off |  |  |  |
|  | True open drain | NI | NI | $\mathrm{N} \mathrm{I}^{(5)}$ |  |  |

1. The diode to $V_{D D}$ is not implemented in the true open drain pads.
2. A local protection between the pad and $\mathrm{V}_{\mathrm{SS}}$ is implemented to protect the device against positive stress.
3. $\mathrm{Off}=$ implemented not activated.
4. $\mathrm{On}=$ implemented and activated.
5. $\mathrm{NI}=$ not implemented

Table 29. I/O port configurations


1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register will read the alternate function output status.
2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content.

Caution: The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts.

## Analog alternate function

When the pin is used as an ADC input, the I/O must be configured as floating input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input.

It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin.

## Warning: The analog input voltage level must be within the limits stated in the absolute maximum ratings.

### 9.3 I/O port implementation

The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input or true open drain.

Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in Figure 31. Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation.

Figure 31. Interrupt I/O port state transitions
$\square$

### 9.4 Low power modes

Table 30. Effect of low power modes on I/O ports

| Mode | Description |
| :---: | :--- |
| Wait | No effect on I/O ports. External interrupts cause the device to exit from Wait mode. |
| Halt | No effect on I/O ports. External interrupts cause the device to exit from Halt mode. |

### 9.5 Interrupts

The external interrupt event generates an interrupt if the corresponding configuration is selected with DDR and OR registers and the interrupt mask in the CC register is not active (RIM instruction).

Table 31. I/O port interrupt control/wakeup capability

| Interrupt event | Event flag | Enable Control bit | Exit from Wait | Exit from Halt |
| :---: | :---: | :---: | :---: | :---: |
| External interrupt on selected <br> external event | - | DDRx, ORx | Yes | Yes |

### 9.5.1 I/O port implementation

The I/O port register configurations are summarized Table 32.
Table 32. Port configuration

| Port | Pin name | Input (DDR = 0) |  | Output (DDR = 1) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{OR}=0$ | $\mathrm{OR}=1$ | $\mathrm{OR}=0$ | OR=1 |
| Port A | PA7:6 | Floating |  | True open-drain (high sink) |  |
|  | PA5:4 | Floating | Pull-up | Open drain | Push-pull |
|  | PA3 | Floating | Floating interrupt | Open drain | Push-pull |
| Port B | PB3 | Floating | Floating interrupt | Open drain | Push-pull |
|  | PB4, PB2:0 | Floating | Pull-up | Open drain | Push-pull |
| Port C | PC7:0 | Floating | Pull-up | Open drain | Push-pull |
| Port D | PD5:0 | Floating | Pull-up | Open drain | Push-pull |
| Port E | PE1:0 | Floating | Pull-up | Open drain | Push-pull |
| Port F | PF7:6, 4 | Floating | Pull-up | Open drain | Push-pull |
|  | PF2:0 | Floating | Pull-up | Open drain | Push-pull |

Table 33. I/O port register map and reset values

| Address (Hex.) | Register label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reset value of all I/O port registers |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0000h | PADR | MSB |  |  |  |  |  |  |  |
| 0001h | PADDR |  |  |  |  |  |  |  | LSB |
| 0002h | PAOR |  |  |  |  |  |  |  |  |
| 0003h | PBDR | MSB |  |  |  |  |  |  |  |
| 0004h | PBDDR |  |  |  |  |  |  |  | LSB |
| 0005h | PBOR |  |  |  |  |  |  |  |  |
| 0006h | PCDR | MSB |  |  |  |  |  |  |  |
| 0007h | PCDDR |  |  |  |  |  |  |  | LSB |
| 0008h | PCOR |  |  |  |  |  |  |  |  |
| 0009h | PDDR | MSB |  |  |  |  |  |  |  |
| 000Ah | PDDDR |  |  |  |  |  |  |  | LSB |
| 000Bh | PDOR |  |  |  |  |  |  |  |  |

Table 33. I/O port register map and reset values


## 10 On-chip peripherals

### 10.1 Watchdog timer (WDG)

### 10.1.1 Introduction

The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared.

### 10.1.2 Main features

- Programmable free-running downcounter
- Programmable reset
- Reset (if Watchdog activated) when the T6 bit reaches zero
- Optional reset on HALT instruction (configurable by option byte)
- Hardware Watchdog selectable by option byte


### 10.1.3 Functional description

The counter value stored in the Watchdog Control register (WDGCR bits T[6:0]), is decremented every $16384 \mathrm{f}_{\mathrm{OSC}}$ cycles (approx.), and the length of the timeout period can be programmed by the user in 64 increments.

If the watchdog is activated (the WDGA bit is set) and when the 7 -bit timer (bits T[6:0]) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling low the reset pin for typically $30 \mu \mathrm{~s}$.

The application program must write in the WDGCR register at regular intervals during normal operation to prevent an MCU reset. This downcounter is free-running: it counts down even if the watchdog is disabled. The value to be stored in the WDGCR register must be between FFh and COh:

- The WDGA bit is set (Watchdog enabled)
- The T6 bit is set to prevent generating an immediate reset
- The T[5:0] bits contain the number of increments which represents the time delay before the Watchdog produces a reset (see Figure 33: Approximate timeout duration). The timing varies between a minimum and a maximum value due to the unknown status of the prescaler when writing to the WDGCR register (see Figure 34).

Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset.

The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared).

If the Watchdog is activated, the HALT instruction generates a reset.

Figure 32. Watchdog block diagram


### 10.1.4 How to program the Watchdog timeout

Figure 33 shows the linear relationship between the 6-bit value to be loaded in the Watchdog Counter (CNT) and the resulting timeout duration in milliseconds. This can be used for a quick calculation without taking the timing variations into account. If more precision is needed, use the formulae in Figure 34.

Caution: When writing to the WDGCR register, always write 1 in the T6 bit to avoid generating an immediate reset.

Figure 33. Approximate timeout duration


Figure 34. Exact timeout duration $\left(\mathrm{t}_{\min }\right.$ and $\mathrm{t}_{\max }$ )

## where:

$t_{\text {min } 0}=(L S B+128) \times 64 \times t_{\mathrm{OSC}}$
$\mathrm{t}_{\text {max0 }}=16384 \times \mathrm{t}_{\mathrm{OSC} 2}$
$\mathrm{t}_{\mathrm{OSC} 2}=125 \mathrm{~ns}$ if $\mathrm{f}_{\mathrm{OSC} 2}=8 \mathrm{MHz}$
CNT = value of T[5:0] bits in the WDGCR register (6 bits)
MSB and LSB are values from the table below depending on the timebase selected by the TB[1:0] bits in the MCCSR register

| TB1 bit <br> (MCCSR reg.) | TB0 bit <br> (MCCSR reg.) | Selected MCCSR timebase | MSB | LSB |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 2 ms | 4 | 59 |
| 0 | 1 | 4 ms | 8 | 53 |
| 1 | 0 | 10 ms | 20 | 35 |
| 1 | 1 | 25 ms | 49 | 54 |

To calculate the minimum Watchdog timeout $\left(\mathrm{t}_{\text {min }}\right)$ :

IF CNT $<\left[\frac{\mathrm{MSB}}{4}\right]$ THEN $\quad \mathrm{t}_{\min }=\mathrm{t}_{\min 0}+16384 \times \mathrm{CNT} \times \mathrm{t}_{\mathrm{osc} 2}$

ELSE $\mathrm{t}_{\text {min }}=\mathrm{t}_{\text {minO }^{+}}\left[16384 \times\left(\mathrm{CNT}-\left[\frac{4 \mathrm{CNT}}{\mathrm{MSB}}\right]\right)+(192+\mathrm{LSB}) \times 64 \times\left[\frac{4 \mathrm{CNT}}{\mathrm{MSB}}\right]\right] \times \mathrm{t}_{\mathrm{osc} 2}$
To calculate the maximum Watchdog timeout $\left(\mathrm{t}_{\max }\right)$ :

IF CNT $\leq\left[\frac{\mathrm{MSB}}{4}\right\rceil$ THEN $\mathrm{t}_{\max }=\mathrm{t}_{\operatorname{maxO}}+16384 \times \mathrm{CNT} \times \mathrm{t}_{\mathrm{osc} 2}$

ELSE $\mathrm{t}_{\text {max }}=\mathrm{t}_{\text {max }}{ }^{+}\left[16384 \times\left(\mathrm{CNT}-\left[\frac{4 \mathrm{CNT}}{\mathrm{MSB}}\right]\right)+(192+\mathrm{LSB}) \times 64 \times\left[\frac{4 \mathrm{CNT}}{\mathrm{MSB}}\right]\right] \times \mathrm{t}_{\mathrm{osc} 2}$

NOTE: In the above formulae, division results must be rounded down to the next integer value.
EXAMPLE: With 2 ms timeout selected in MCCSR register

| Value of $\mathrm{T}[5: 0]$ <br> bits in WDGCR register <br> (Hex.)Min. Watchdog timeout (ms) <br> $\mathbf{t}_{\mathbf{m i n}}$ | Max. Watchdog timeout (ms) <br> $\mathbf{t}_{\text {max }}$ |  |
| :---: | :---: | :---: |
| 00 | 1.496 | 2.048 |
| 3 F | 128 | 128.552 |

### 10.1.5 Low power modes

Table 34. Effect of lower power modes on Watchdog

| Mode | Description |  |  |
| :---: | :---: | :---: | :---: |
| Slow | No effect on Watchdog |  |  |
| Wait |  |  |  |
| Halt | OIE bit in MCCSR register | WDGHALT bit in option byte |  |
|  | 0 | 0 | No Watchdog reset is generated. The MCU enters Halt mode. The Watchdog counter is decremented once and then stops counting and is no longer able to generate a watchdog reset until the MCU receives an external interrupt or a reset. <br> If an external interrupt is received, the Watchdog restarts counting after 256 or 4096 CPU clocks. If a reset is generated, the Watchdog is disabled (reset state) unless Hardware Watchdog is selected by option byte. For application recommendations, see Section 10.1.7 below. |
|  | 0 | 1 | A reset is generated. |
|  | 1 | x | No reset is generated. The MCU enters Active-halt mode. The Watchdog counter is not decremented. It stop counting. When the MCU receives an oscillator interrupt or external interrupt, the Watchdog restarts counting immediately. When the MCU receives a reset the Watchdog restarts counting after 256 or 4096 CPU clocks. |

### 10.1.6 Hardware Watchdog option

If Hardware Watchdog is selected by option byte, the watchdog is always active and the WDGA bit in the WDGCR is not used. Refer to the option byte description in Section 14.1: Flash devices.

### 10.1.7 Using Halt mode with the WDG (WDGHALT option)

The following recommendation applies if Halt mode is used when the watchdog is enabled: Before executing the HALT instruction, refresh the WDG counter to avoid an unexpected WDG reset immediately after waking up the microcontroller.

### 10.1.8 Interrupts

None.

### 10.1.9 Control register (WDGCR)

WDGCR

| Reset value: 0111 1111 (7Fh) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| WDGA |  |  | T[6:0] |  |  |  |  |

Table 35. WDGCR register description

| Bit | Name | Function |
| :---: | :--- | :--- |
| 7 |  | Activation bit <br> This bit is set by software and only cleared by hardware after a reset. When <br> WDGA = 1, the watchdog can generate a reset. <br> 0: Watchdog disabled <br> 1: Watchdog enabled <br> Note: This bit is not used if the hardware watchdog option is enabled by option byte. |
| 6:0 | T[6:0]7-bit counter (MSB to LSB) <br> These bits contain the value of the Watchdog counter, which is decremented every <br> 16384 fosc2 cycles (approx.). A reset is produced when it rolls over from 40h to 3Fh <br> (T6 is cleared). |  |

Table 36. Watchdog timer register map and reset values

| Address (Hex.) | Register label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 002Ah | WDGCR <br> reset value | WDGA <br> 0 | T 6 <br> 1 | T 5 <br> 1 | T 4 <br> 1 | T 3 <br> 1 | T 2 <br> 1 | T 1 <br> 1 | T 0 <br> 1 |

### 10.2 Main clock controller with real-time clock and beeper (MCC/RTC)

The main clock controller consists of three different functions:

- a programmable CPU clock prescaler
- a clock-out signal to supply external devices
- a real-time clock timer with interrupt capability

Each function can be used independently and simultaneously.

### 10.2.1 Programmable CPU clock prescaler

The programmable CPU clock prescaler supplies the clock for the ST7 CPU and its internal peripherals. It manages Slow power saving mode (see Section 8.2: Slow mode on page 52 for more details).

The prescaler selects the $\mathrm{f}_{\mathrm{CPU}}$ main clock frequency and is controlled by three bits in the MCCSR register: CP[1:0] and SMS.

### 10.2.2 Clock-out capability

The clock-out capability is an alternate function of an $\mathrm{I} / \mathrm{O}$ port pin that outputs the $\mathrm{f}_{\mathrm{CPU}}$ clock to drive external devices. It is controlled by the MCO bit in the MCCSR register.

Caution: When selected, the clock out pin suspends the clock during Active-halt mode.

### 10.2.3 Real-time clock (RTC) timer

The counter of the real-time clock timer allows an interrupt to be generated based on an accurate real-time clock. Four different time bases depending directly on $\mathrm{f}_{\mathrm{OSC}}$ are available. The whole functionality is controlled by four bits of the MCCSR register: TB[1:0], OIE and OIF.

When the RTC interrupt is enabled (OIE bit set), the ST7 enters Active-halt mode when the HALT instruction is executed. See Section 8.4: Active-halt and Halt modes on page 54 for more details.

### 10.2.4 Beeper

The beep function is controlled by the MCCBCR register. It can output three selectable frequencies on the Beep pin (I/O port alternate function).

Figure 35. Main clock controller (MCC/RTC) block diagram


### 10.2.5 Low power modes

Table 37. Effect of low power modes on MCC/RTC

| Mode | Description |
| :---: | :--- |
| Wait | No effect on MCC/RTC peripheral. MCC/RTC interrupt causes the device to exit <br> from Wait mode. |
| Active-halt | No effect on MCC/RTC counter (OIE bit is set), the registers are frozen. <br> MCC/RTC interrupt causes the device to exit from Active-halt mode. |
| Halt | MCC/RTC counter and registers are frozen. MCC/RTC operation resumes when <br> the MCU is woken up by an interrupt with Exit from Halt capability. |

### 10.2.6 Interrupts

The MCC/RTC interrupt event generates an interrupt if the OIE bit of the MCCSR register is set and the interrupt mask in the CC register is not active (RIM instruction).

Table 38. MCC/RTC interrupt control/wakeup capability

| Interrupt event | Event flag | Enable control bit | Exit from Wait | Exit from Halt |
| :---: | :---: | :---: | :---: | :---: |
| Time base overflow event | OIF | OIE | Yes | $\mathrm{No}^{(1)}$ |

1. The MCC/RTC interrupt wakes up the MCU from Active-halt mode, not from Halt mode

### 10.2.7 MCC registers

## MCC control/status register (MCCSR)

$$
\text { MCCSR Reset value: } 00000000 \text { (00h) }
$$

| 7 | 6 | 4 | 3 | 2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 |  |  |  |  |  |
| MCO | CP[1:0] | SMS | TB[1:0] | OIE | OIF |
| R/W | R/W | R/W | R/W | R/W | R/W |

Table 39. MCCSR register description

| Bit | Name | Function |
| :--- | :--- | :--- |
|  |  | Main Clock Out selection <br> 7 <br> 7 |
| MCOThis bit enables the MCO alternate function on the PFO I/O port. It is set and <br> cleared by software. <br> O: MCO alternate function disabled (I/O pin free for general-purpose I/O). <br> 1: MCO alternate function enabled (fCPU On I/O port). <br> Note: To reduce power consumption, the MCO function is not active in Active-halt <br> mode. |  |  |

Table 39. MCCSR register description (continued)

| Bit | Name | Function |
| :---: | :---: | :---: |
| 6:5 | CP[1:0] | CPU Clock Prescaler <br> These bits select the CPU clock prescaler which is applied in different slow modes. Their action is conditioned by the setting of the SMS bit. These two bits are set and cleared by software: <br> 00: $\mathrm{f}_{\mathrm{CPU}}$ in Slow mode $=\mathrm{f}_{\mathrm{OSC} 2} / 2$ <br> 01: $\mathrm{f}_{\mathrm{CPU}}$ in Slow mode $=\mathrm{f}_{\mathrm{OSC} 2} / 4$ <br> 10: $\mathrm{f}_{\mathrm{CPU}}$ in Slow mode $=\mathrm{f}_{\mathrm{OSC} 2} / 8$ <br> 11: $\mathrm{f}_{\mathrm{CPU}}$ in Slow mode $=\mathrm{f}_{\mathrm{OSC}} / 16$ |
| 4 | SMS | Slow Mode Select <br> This bit is set and cleared by software. <br> 0 : Normal mode. $\mathrm{f}_{\mathrm{CPU}}=\mathrm{f}_{\mathrm{OSC}}$. <br> 1: Slow mode. $\mathrm{f}_{\mathrm{CPU}}$ is given by CP1, CP0. <br> See Section 8.2: Slow mode and Section 10.2: Main clock controller with real-time clock and beeper (MCC/RTC) for more details. |
| 3:2 | TB[1:0] | Time Base control <br> These bits select the programmable divider time base. They are set and cleared by software (see Table 40). A modification of the time base is taken into account at the end of the current period (previously set) to avoid an unwanted time shift. This allows to use this time base as a real-time clock. |
| 1 | OIE | Oscillator interrupt Enable <br> This bit set and cleared by software. <br> 0 : Oscillator interrupt disabled <br> 1: Oscillator interrupt enabled <br> This interrupt can be used to exit from Active-halt mode. When this bit is set, calling the ST7 software HALT instruction enters the Active-halt power saving mode |
| 0 | OIF | Oscillator interrupt Flag <br> This bit is set by hardware and cleared by software reading the MCCSR register. It indicates when set that the main oscillator has reached the selected elapsed time (TB1:0). <br> 0 : Timeout not reached <br> 1: Timeout reached <br> Caution: The BRES and BSET instructions must not be used on the MCCSR register to avoid unintentionally clearing the OIF bit. |

Table 40. Time base selection

| Counter prescaler | Time base |  | TB1 | TB0 |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{f}_{\mathrm{OSC2}}=\mathbf{4} \mathbf{~ M H z}$ | $\mathbf{f}_{\mathrm{OSC} 2}=\mathbf{8} \mathbf{~ M H z}$ |  |  |
| 16000 | 4 ms | 2 ms | 0 | 0 |
| 32000 | 8 ms | 4 ms | 0 | 1 |
| 80000 | 20 ms | 10 ms | 1 | 0 |
| 200000 | 50 ms | 25 ms | 1 | 1 |

## MCC beep control register (MCCBCR)

| MCCBCR |  |  |  |  | Reset value: 00000000 (00h) |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 |  | 0 |
| Reserved |  |  |  |  |  | BC[1:0] |  |  |

Table 41. MCCBCR register description

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 2$ | - | Reserved, must be kept cleared |
| $1: 0$ | $B C[1: 0]$ | Beep Control <br> These 2 bits select the PF1 pin beep capability (see Table 42). The beep output <br> signal is available in Active-halt mode but has to be disabled to reduce the <br> consumption. |

Table 42. Beep frequency selection

| BC1 | BCO | Beep mode with $\mathrm{f}_{\text {OSC2 }}=8 \mathrm{MHz}$ |  |
| :---: | :---: | :---: | :---: |
| 0 | 0 | Off |  |
| 0 | 1 | $\sim 2 \mathrm{kHz}$ | Output <br> Beep signal $\sim 50 \%$ duty cycle |
| 1 | 0 | $\sim 1 \mathrm{kHz}$ |  |
| 1 | 1 | $\sim 500 \mathrm{~Hz}$ |  |

Table 43. Main clock controller register map and reset values

| Address <br> (Hex.) | Register label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 002 Bh | SICSR <br> Reset value | 0 | AVDIE <br> 0 | AVDF <br> 0 | LVDRF <br> x | 0 | 0 | 0 | WDGRF <br> x |
| 002 Ch | MCCSR <br> Reset value | MCO <br> 0 | CP1 <br> 0 | CP0 <br> 0 | SMS <br> 0 | TB1 <br> 0 | TB0 <br> 0 | OIE <br> 0 | OIF <br> 0 |
| 002Dh | MCCBCR <br> Reset value | 0 | 0 | 0 | 0 | 0 | 0 | BC1 <br> 0 | BC0 <br> 0 |

### 10.3 16-bit timer

### 10.3.1 Introduction

The timer consists of a 16-bit free-running counter driven by a programmable prescaler.
It may be used for a variety of purposes, including pulse length measurement of up to two input signals (input capture) or generation of up to two output waveforms (output compare and PWM).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler.

Some ST7 devices have two on-chip 16-bit timers. They are completely independent, and do not share any resources. They are synchronized after a MCU reset as long as the timer clock frequencies are not modified.

This description covers one or two 16-bit timers. In ST7 devices with two timers, register names are prefixed with TA (Timer A) or TB (Timer B).

### 10.3.2 Main features

- Programmable prescaler: $f_{\mathrm{CPU}}$ divided by 2,4 or 8
- Overflow status flag and maskable interrupt
- External clock input (must be at least four times slower than the CPU clock speed) with the choice of active edge
- 1 or 2 output compare functions each with:
- 2 dedicated 16-bit registers
- 2 dedicated programmable signals
- 2 dedicated status flags
- 1 dedicated maskable interrupt
- 1 or 2 input capture functions each with:
- 2 dedicated 16-bit registers
- 2 dedicated active edge selection signals
- 2 dedicated status flags
- 1 dedicated maskable interrupt
- Pulse width modulation mode (PWM)
- One pulse mode
- Reduced power mode
- 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK) ${ }^{(\mathrm{c})}$

The timer block diagram is shown in Figure 36.

[^0]
### 10.3.3 Functional description

## Counter

The main block of the programmable timer is a 16-bit free running upcounter and its associated 16 -bit registers. The 16 -bit registers are made up of two 8 -bit registers called high and low.

- Counter Register (CR)
- Counter High Register (CHR) is the most significant byte (MSB)
- Counter Low Register (CLR) is the least significant byte (LSB)
- Alternate Counter Register (ACR)
- Alternate Counter High Register (ACHR) is the most significant byte (MSB)
- Alternate Counter Low Register (ACLR) is the least significant byte (LSB)

These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (timer overflow flag), located in the Status register (SR) (see note at the end of paragraph entitled 16-bit read sequence).

Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value. Both counters have a reset value of FFFCh (this is the only value which is reloaded in the 16 -bit timer). The reset value of both counters is also FFFCh in one pulse mode and PWM mode.

The timer clock depends on the clock control bits of the CR2 register, as illustrated in Table 50. The value in the counter register repeats every 131072, 262144 or 524288 CPU clock cycles depending on the $\mathrm{CC}[1: 0]$ bits. The timer frequency can be $\mathrm{f}_{\mathrm{CPU}} / 2, \mathrm{f}_{\mathrm{CPU}} / 4$, $\mathrm{f}_{\mathrm{CPU}} / 8$ or an external frequency.

Figure 36. Timer block diagram


1. If IC, OC and TO interrupt requests have separate vectors then the last OR is not present (see Table 25: Interrupt mapping on page 51).

## 16-bit read sequence

The 16-bit read sequence (from either the Counter register or the Alternate Counter register) is illustrated in the following Figure 37.

Figure 37. 16-bit read sequence


The user must first read the MSB, afterwhich the LSB value is automatically buffered.
This buffered value remains unchanged until the 16 -bit read sequence is completed, even if the user reads the MSB several times.
After a complete reading sequence, if only the CLR register or ACLR register are read, they return the LSB of the count value at the time of the read.

Whatever the timer mode used (input capture, output compare, one pulse mode or PWM mode) an overflow occurs when the counter rolls over from FFFFh to 0000h then:

- The TOF bit of the SR register is set.
- A timer interrupt is generated if:
- TOIE bit of the CR1 register is set and
- I bit of the CC register is cleared.

If one of these conditions is false, the interrupt remains pending to be issued as soon as they are both true.
Clearing the overflow interrupt request is done in two steps:

1. Reading the SR register while the TOF bit is set.
2. An access (read or write) to the CLR register.

Note: $\quad$ The TOF bit is not cleared by access to the ACLR register. The advantage of accessing the ACLR register rather than the CLR register is that it allows simultaneous use of the overflow function and reading the free running counter at random times (for example, to measure elapsed time) without the risk of clearing the TOF bit erroneously.

The timer is not affected by Wait mode.
In Halt mode, the counter stops counting until the mode is exited. Counting then resumes from the previous count (MCU awakened by an interrupt) or from the reset count (MCU awakened by a reset).

## External clock

The external clock (where available) is selected if $C C 0=1$ and $C C 1=1$ in the CR2 register.
The status of the EXEDG bit in the CR2 register determines the type of level transition on the external clock pin EXTCLK that will trigger the free running counter.

The counter is synchronized with the falling edge of the internal CPU clock.
A minimum of four falling edges of the CPU clock must occur between two consecutive active edges of the external clock; thus the external clock frequency must be less than a quarter of the CPU clock frequency.

Figure 38. Counter timing diagram, internal clock divided by 2


Figure 39. Counter timing diagram, internal clock divided by 4


Figure 40. Counter timing diagram, internal clock divided by 8


Note: $\quad$ The MCU is in reset state when the internal reset signal is high, when it is low the MCU is running.

## Input capture

In this section, the index, $i$, may be 1 or 2 because there are two input capture functions in the 16 -bit timer.

The two 16-bit input capture registers (IC1R/IC2R) are used to latch the value of the free running counter after a transition is detected on the ICAPi pin (see Figure 42).

Table 44. Input capture byte distribution

| Register | MS byte | LS byte |
| :---: | :---: | :---: |
| ICiR | ICHR | ICMR |

The ICiR registers are read-only registers.
The active transition is software programmable through the IEDGi bit of Control Registers (CRI).

Timing resolution is one count of the free running counter: (f $\mathrm{CPU} / \mathrm{CC}[1: 0]$ ).

## Procedure

To use the input capture function select the following in the CR2 register:

- $\quad$ Select the timer clock (CC[1:0]) (see Table 50).
- Select the edge of the active transition on the ICAP2 pin with the IEDG2 bit (the ICAP2 pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).

Select the following in the CR1 register:

- Set the ICIE bit to generate an interrupt after an input capture coming from either the ICAP1 pin or the ICAP2 pin
- $\quad$ Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).

When an input capture occurs:

- ICFibit is set.
- The ICiR register contains the value of the free running counter on the active transition on the ICAPi pin (see Figure 42).
- A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true.

Clearing the Input Capture interrupt request (that is, clearing the ICFi bit) is done in two steps:

1. Reading the SR register while the ICFi bit is set
2. An access (read or write) to the ICiLR register

Note: 1 After reading the ICiHR register, transfer of input capture data is inhibited and ICFi will never be set until the ICiLR register is also read.

2 The ICiR register contains the free running counter value which corresponds to the most recent input capture.
3 The two input capture functions can be used together even if the timer also uses the two output compare functions.
4 In One pulse mode and PWM mode only Input Capture 2 can be used.
5 The alternate inputs (ICAP1 and ICAP2) are always directly connected to the timer. So any transitions on these pins activates the input capture function.
Moreover if one of the ICAPi pins is configured as an input and the second one as an output, an interrupt can be generated if the user toggles the output pin and if the ICIE bit is set. This can be avoided if the input capture function i is disabled by reading the ICiHR (see note 1).
6 The TOF bit can be used with interrupt generation in order to measure events that go beyond the timer range (FFFFh).

Figure 41. Input capture block diagram


Figure 42. Input capture timing diagram


## Output compare

In this section, the index, $i$, may be 1 or 2 because there are two output compare functions in the 16 -bit timer.

This function can be used to control an output waveform or indicate when a period of time has elapsed.

When a match is found between the Output Compare register and the free running counter, the output compare function:

- Assigns pins with a programmable value if the OCIE bit is set
- $\quad$ Sets a flag in the status register
- Generates an interrupt if enabled

Two 16-bit registers Output Compare register 1 (OC1R) and Output Compare register 2 (OC2R) contain the value to be compared to the counter register each timer clock cycle.

Table 45. Output compare byte distribution

| Register | MS byte | LS byte |
| :---: | :---: | :---: |
| OCiR | OCHR | OCiLR |

These registers are readable and witable and are not affected by the timer hardware. A reset event changes the OCiR value to 8000h.

Timing resolution is one count of the free running counter: ( $\mathrm{f}_{\mathrm{CPU}} / \mathrm{CC}[1: 0]$ ).

## Procedure

To use the Output Compare function, select the following in the CR2 register:

- Set the OCIE bit if an output is needed then the OCMPi pin is dedicated to the output compare $i$ signal.
- $\quad$ Select the timer clock (CC[1:0]) (see Table 50).

And select the following in the CR1 register:

- Select the OLVLi bit to applied to the OCMPi pins after the match occurs.
- Set the OCIE bit to generate an interrupt if it is needed.

When a match is found between OCRi register and CR register:

- OCFibit is set
- The OCMPi pin takes OLVLi bit value (OCMPi pin latch is forced low during reset)
- A timer interrupt is generated if the OCIE bit is set in the CR1 register and the I bit is cleared in the CC register (CC).

The $O C i R$ register value required for a specific timing application can be calculated using the following formula:

$$
\Delta \mathrm{OCiR}=\frac{\Delta \mathrm{t} * \mathrm{f}_{\mathrm{CPU}}}{\mathrm{PRESC}}
$$

Where:
$\Delta t \quad=$ Output compare period (in seconds)
$\mathrm{f}_{\mathrm{CPU}}=$ CPU clock frequency (in hertz)
PRESC $=$ Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits; see Table 50)

If the timer clock is an external clock, the formula is:

$$
\Delta \mathrm{OCiR}=\Delta \mathrm{t} * \mathrm{f}_{\mathrm{EXT}}
$$

Where:
$\Delta \mathrm{t} \quad=$ Output compare period (in seconds)
$\mathrm{f}_{\mathrm{EXT}}=$ External timer clock frequency (in hertz)

Clearing the output compare interrupt request (that is, clearing the OCFi bit) is done by:

1. Reading the SR register while the OCF $i$ bit is set.
2. An access (read or write) to the OCLLR register.

The following procedure is recommended to prevent the OCFi bit from being set between the time it is read and the write to the OCRR register:

- Write to the OCHRR register (further compares are inhibited).
- Read the SR register (first step of the clearance of the OCFi bit, which may be already set).
- Write to the OCILR register (enables the output compare function and clears the OCF $i$ bit).
Note: 1 After a processor write cycle to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written.
2 If the OCiE bit is not set, the OCMPi pin is a general I/O port and the OLVLi bit will not appear when a match is found but an interrupt could be generated if the OCIE bit is set.
3 In both internal and external clock modes, OCFi and OCMPi are set while the counter value equals the OCiR register value (see Figure 44 on page 83 for an example with $f_{C P D} / 2$ and Figure 45 on page 83 for an example with $f_{C P U} / 4$ ). This behavior is the same in OPM or PWM mode.
4 The output compare functions can be used both for generating external events on the OCMPi pins even if the input capture mode is also used.
5 The value in the 16-bit OCiR register and the OLVi bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout.


## Forced output compare capability

When the FOLVi bit is set by software, the OLVLi bit is copied to the OCMPi pin. The OLVi bit has to be toggled in order to toggle the OCMP $i$ pin when it is enabled (OCIE bit = 1). The OCFi bit is then not set by hardware, and thus no interrupt request is generated.
The FOLVLi bits have no effect in both one pulse mode and PWM mode.

Figure 43. Output compare block diagram


Figure 44. Output compare timing diagram, $\mathrm{f}_{\text {TIMER }}=\mathrm{f}_{\mathrm{CPU}} / 2$


Figure 45. Output compare timing diagram, $\mathrm{f}_{\text {TIMER }}=\mathrm{f}_{\mathrm{CPU}} / 4$


## One Pulse mode

One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register.
The one pulse mode uses the Input Capture1 function and the Output Compare1 function.

## Procedure

To use One Pulse mode:

1. Load the OC1R register with the value corresponding to the length of the pulse (see the formula below).
2. Select the following in the CR1 register:

- Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse.
- Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse.
- $\quad$ Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as floating input).

3. Select the following in the CR2 register:

- $\quad$ Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function.
- $\quad$ Set the OPM bit.
- $\quad$ Select the timer clock CC[1:0] (see Table 50).

Figure 46. One pulse mode cycle


Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and OLVL2 bit is loaded on the OCMP1 pin, the ICF1 bit is set and the value FFFDh is loaded in the IC1R register.
Because the ICF1 bit is set when an active edge occurs, an interrupt can be generated if the ICIE bit is set.

Clearing the Input Capture interrupt request (that is, clearing the ICFi bit) is done in two steps:

1. Reading the SR register while the ICFi bit is set.
2. An access (read or write) to the ICiLR register.

The OC1R register value required for a specific timing application can be calculated using the following formula:

$$
\mathrm{OCiR} \text { value }=\frac{\mathrm{t} * \mathrm{f}_{\mathrm{CPU}}}{\mathrm{PRESC}}-5
$$

Where:
t $\quad=$ Pulse period (in seconds)
$\mathrm{f}_{\mathrm{CPU}}=$ CPU clock frequnency (in hertz)
PRESC $=$ Timer prescaler factor (2, 4 or 8 depending on the CC[1:0] bits; see Table 50)
If the timer clock is an external clock the formula is:

$$
\mathrm{OC} / \mathrm{R}=\mathrm{t} * \mathrm{f}_{\mathrm{EXT}}-5
$$

Where:
$\mathrm{t} \quad=$ Pulse period (in seconds)
$\mathrm{f}_{\mathrm{EXT}} \quad=$ External timer clock frequency (in hertz)
When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin (see Figure 47).

Note: 1 The OCF1 bit cannot be set by hardware in one pulse mode but the OCF2 bit can generate an Output Compare interrupt.
2 When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one.

3 If OLVL1 = OLVL2 a continuous signal will be seen on the OCMP1 pin.
4 The ICAP1 pin can not be used to perform input capture. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each time a valid edge occurs on the ICAP1 pin and ICF1 can also generates interrupt if ICIE is set.
5 When one pulse mode is used OC1R is dedicated to this mode. Nevertheless OC2R and OCF2 can be used to indicate a period of time has been elapsed but cannot generate an output waveform because the level OLVL2 is dedicated to the one pulse mode.

Figure 47. One Pulse mode timing example ${ }^{(1)}$


[^1]Figure 48. Pulse width modulation mode timing example with two output compare functions ${ }^{(1)(2)}$


1. $O C 1 R=2 E D 0 h, O C 2 R=34 E 2, O L V L 1=0, O L V L 2=1$
2. On timers with only one Output Compare register, a fixed frequency PWM signal can be generated using the output compare and the counter overflow to define the pulse length.

## Pulse Width Modulation mode

Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers.

Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so this functionality can not be used when PWM mode is activated.

In PWM mode, double buffering is implemented on the output compare registers. Any new values written in the OC1R and OC2R registers are taken into account only at the end of the PWM period (OC2) to avoid spikes on the PWM output pin (OCMP1).

## Procedure

To use Pulse Width Modulation mode:

1. Load the OC2R register with the value corresponding to the period of the signal using the formula below.
2. Load the OC1R register with the value corresponding to the period of the pulse if (OLVL1 $=0$ and OLVL2 $=1$ ) using the formula in the opposite column.
3. Select the following in the CR1 register:

- Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC1R register.
- Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC2R register.

4. Select the following in the CR2 register:

- $\quad$ Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function.
- $\quad$ Set the PWM bit.
- $\quad$ Select the timer clock (CC[1:0]) (see Table 50).

Figure 49. Pulse width modulation cycle


If OLVL1 $=1$ and OLVL2 $=0$, the length of the positive pulse is the difference between the OC2R and OC1R registers.
If OLVL1 = OLVL2, a continuous signal will be seen on the OCMP1 pin.
The OC1R register value required for a specific timing application can be calculated using the following formula:

$$
\mathrm{OC} / \mathrm{R} \text { value }=\frac{\mathrm{t} * \mathrm{f}_{\mathrm{CPU}}}{\text { PRESC }}-5
$$

Where:
t $\quad=$ Signal or pulse period (in seconds)
$\mathrm{f}_{\mathrm{CPU}}=\mathrm{CPU}$ clock frequnency (in Hertz)
PRESC $=$ Timer prescaler factor (2, 4 or 8 depending on the CC[1:0] bits; see Table 50 )
If the timer clock is an external clock the formula is:

$$
\mathrm{OC} / \mathrm{R}=\mathrm{t} * \mathrm{f}_{\mathrm{EXT}}-5
$$

Where:
t = Signal or pulse period (in seconds)
$\mathrm{f}_{\mathrm{EXT}}=$ External timer clock frequency (in Hertz)
The Output Compare 2 event causes the counter to be initialized to FFFCh (see Figure 48).
Note: 1 After a write instruction to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written.
2 The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the Output Compare interrupt is inhibited.
3 The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared.
4 In PWM mode the ICAP1 pin can not be used to perform input capture because it is disconnected to the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each period and ICF1 can also generates interrupt if ICIE is set.
5 When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one.

### 10.3.4 Low power modes

Table 46. Effect of low power modes on 16-bit timer

| Mode | $\quad$ Description |
| :---: | :--- |
| Wait | No effect on 16-bit timer. <br> Timer interrupts cause the device to exit from Wait mode. |
| Halt | 16-bit timer registers are frozen. <br> In Halt mode, the counter stops counting until Halt mode is exited. Counting resumes <br> from the previous count when the MCU is woken up by an interrupt with Exit from Halt <br> mode capability or from the counter reset value when the MCU is woken up by a reset. <br> If an input capture event occurs on the ICAP i pin, the input capture detection circuitry is <br> armed. Consequently, when the MCU is woken up by an interrupt with Exit from Halt <br> mode capability, the ICFi bit is set, and the counter value present when exiting from Halt <br> mode is captured into the ICR register. |

### 10.3.5 Interrupts

Table 47. 16 -bit timer interrupt control/wakeup capability ${ }^{(1)}$

| Interrupt event | Event flag | Enable Control bit | Exit from Wait | Exit from Halt |
| :--- | :---: | :---: | :---: | :---: |
| Input Capture 1 event/counter <br> reset in PWM mode | ICF1 | ICIE |  |  |
| Input Capture 2 event | ICF2 |  |  |  |
| Output Compare 1 event <br> (not available in PWM mode) | OCF1 | OCIE | Yes | No |
| Output Compare 2 event <br> (not available in PWM mode) | OCF2 |  |  |  |
| Timer Overflow event | TOF | TOIE |  |  |

[^2]
### 10.3.6 Summary of timer modes

Table 48. Summary of timer modes

| Mode | Timer resources |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Input Capture 1 | Input Capture 2 | Output Compare 1 | Output Compare 2 |
| Input Capture (1 and/or 2) | Yes | Yes | Yes | Yes |
| Output Compare (1 and/or 2) |  |  |  |  |
| One Pulse mode | No | Not recommended ${ }^{(1)}$ | No | Partially ${ }^{(2)}$ |
| PWM mode |  | Not recommended ${ }^{(3)}$ |  | No |

1. See note 4 in One Pulse mode on page 84.
2. See note 5 in One Pulse mode on page 84.
3. See note 4 in Pulse Width Modulation mode on page 86.

### 10.3.7 16-bit timer registers

Each timer is associated with three control and status registers, and with six pairs of data registers (16-bit values) relating to the two input captures, the two output compares, the counter and the alternate counter.

## Control Register 1 (CR1)

CR1 Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICIE | OCIE | TOIE | FOLV2 | FOLV1 | OLVL2 | IEDG1 | OLVL1 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Table 49. CR1 register description

| Bit | Name | Function |
| :--- | :--- | :--- |
| 7 | ICIE | Input Capture Interrupt Enable <br> 0: Interrupt is inhibited. <br> 1: A timer interrupt is generated whenever the ICF1 or ICF2 bit of the SR register is <br> set. |
| 6 | OCIE | Output Compare Interrupt Enable <br> 0: Interrupt is inhibited. <br> 1: A timer interrupt is generated whenever the OCF1 or OCF2 bit of the SR register <br> is set. |
| 5 | TOIE | Timer Overflow Interrupt Enable <br> 0: Interrupt is inhibited. <br> 1: A timer interrupt is enabled whenever the TOF bit of the SR register is set. |

Table 49. CR1 register description (continued)

| Bit | Name | Function |
| :--- | :--- | :--- |
| 4 | FOLV2 | Forced Output compare 2 <br> This bit is set and cleared by software. <br> O: No effect on the OCMP2 pin. <br> 1: Forces the OLVL2 bit to be copied to the OCMP2 pin, if the OC2E bit is set and <br> even if there is no successful comparison. |
| 3 | FOLV1Forced Output compare 1 <br> This bit is set and cleared by software. <br> 0: No effect on the OCMP1 pin. <br> 1: Forces OLVL1 to be copied to the OCMP1 pin, if the OC1E bit is set and even if <br> there is no successful comparison. |  |
| 2 | OLVL2Output Level 2 <br> This bit is copied to the OCMP2 pin whenever a successful comparison occurs with <br> the OC2R register and OCxE is set in the CR2 register. This value is copied to the <br> OCMP1 pin in One Pulse mode and Pulse Width modulation mode. <br> 1IEDG1Input Edge 1 <br> This bit determines which type of level transition on the ICAP1 pin will trigger the <br> capture. <br> 0: A falling edge triggers the capture. <br> 1: A rising edge triggers the capture. |  |
| 0 | OLVL1Output Level 1 <br> The OLVL1 bit is copied to the OCMP1 pin whenever a successful comparison <br> occurs with the OC1R register and the OC1E bit is set in the CR2 register. |  |

## Control Register 2 (CR2)

## CR2 Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OC1E | OC2E | OPM | PWM | CC[1:0] | IEDG2 | EXEDG |  |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |

Table 50. CR2 register description

| Bit | Name | Function |
| :--- | :--- | :--- |
| 7 | OCIE | Output compare 1 pin enable <br> This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in <br> Output Compare mode, both OLV1 and OLV2 in PWM and One-Pulse mode). <br> Whatever the value of the OC1E bit, the Output Compare 1 function of the timer <br> remains active. <br> 0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O). <br> 1: OCMP1 pin alternate function enabled. |
| 6 | OC2E | Output compare 2 pin enable <br> This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in <br> function of the timer remains active. <br> 0: OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O). <br> 1: OCMP2 pin alternate function enabled. |

Table 50. CR2 register description (continued)

| Bit | Name | Function |
| :---: | :---: | :---: |
| 5 | OPM | One Pulse mode <br> 0 : One Pulse mode is not active. <br> 1: One Pulse mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register. |
| 4 | PWM | Pulse width modulation <br> 0 : PWM mode is not active. <br> 1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register. |
| 3:2 | CC[1:0] | Clock control <br> The timer clock mode depends on these bits. <br> 00: Timer clock $=\mathrm{f}_{\mathrm{CPU}} / 4$ <br> 01: Timer clock $=\mathrm{f}_{\mathrm{CPU}} / 2$ <br> 10: Timer clock $=\mathrm{f}_{\mathrm{CPU}} / 8$ <br> 11: Timer clock = external clock (where available) <br> Note: If the external clock pin is not available, programming the external clock configuration stops the counter. |
| 1 | IEDG2 | Input edge 2 <br> This bit determines which type of level transition on the ICAP2 pin will trigger the capture. <br> 0 : A falling edge triggers the capture. <br> 1: A rising edge triggers the capture. |
| 0 | EXEDG | External clock edge <br> This bit determines which type of level transition on the external clock pin EXTCLK will trigger the counter register. <br> 0 : A falling edge triggers the counter register. <br> 1: A rising edge triggers the counter register. |

## Control/Status Register (CSR)



| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICF1 | OCF1 | TOF | ICF2 | OCF2 | TIMD | Reserved |
| RO | RO | RO | RO | RO | R/W | - |

Table 51. CSR register description

| Bit | Name | Function |
| :--- | :--- | :--- |
| 7 |  | Input capture flag 1 <br> 0: No input capture (reset value). |
| ICF1 | 1: An input capture has occurred on the ICAP1 pin or the counter has reached the <br> OC2R value in PWM mode. To clear this bit, first read the SR register, then read or <br> write the low byte of the IC1R (IC1LR) register. |  |

Table 51. CSR register description (continued)

| Bit | Name | Function |
| :--- | :--- | :--- |
| 6 | OCF1Output compare flag 1 <br> 0: No match (reset value). <br> 1: The content of the free running counter has matched the content of the OC1R <br> register. To clear this bit, first read the SR register, then read or write the low byte of <br> the OC1R (OC1LR) register. |  |
| 5 | TOFTimer overflow flag <br> 0: No timer overflow (reset value). <br> 1: The free running counter rolled over from FFFFh to 0000h. To clear this bit, first <br> read the SR register, then read or write the low byte of the CR (CLR) register. <br> Note: Reading or writing the ACLR register does not clear TOF. |  |
| 4 | ICF2Input capture flag 2 <br> 0: No input capture (reset value). <br> 1: An Input Capture has occurred on the ICAP2 pin. To clear this bit, first read the SR <br> register, then read or write the low byte of the IC2R (IC2LR) register. |  |
| 3 | OCF2Output compare flag 2 <br> 0: No match (reset value). <br> 1: The content of the free running counter has matched the content of the OC2R <br> register. To clear this bit, first read the SR register, then read or write the low byte of <br> the OC2R (OC2LR) register. |  |
| 2 | Timer disable <br> This bit is set and cleared by software. When set, it freezes the timer prescaler and <br> counter and disabled the output functions (OCMP1 and OCMP2 pins) to reduce <br> power consumption. Access to the timer registers is still available, allowing the timer <br> configuration to be changed, or the counter reset, while it is disabled. <br> 0: Timer enabled. <br> 1: Timer prescaler, counter and outputs disabled. |  |
| T:0 -Reserved, must be kept cleared. |  |  |

## Input capture 1 high register (IC1HR)

This is an 8-bit register that contains the high part of the counter value (transferred by the input capture 1 event).


## Input capture 1 low register (IC1LR)

This is an 8-bit register that contains the low part of the counter value (transferred by the input capture 1 event).


## Output compare 1 high register (OC1HR)

This is an 8-bit register that contains the high part of the value to be compared to the CHR register.

$$
\text { OC1HR Reset value: } 10000000 \text { (80h) }
$$

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB |  |  |  |  |  |  | LSB |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

## Output compare 1 low register (OC1LR)

This is an 8-bit register that contains the low part of the value to be compared to the CLR register.

$$
\text { OC1LR Reset value: } 00000000 \text { (00h) }
$$



## Output compare 2 high register (OC2HR)

This is an 8-bit register that contains the high part of the value to be compared to the CHR register.


## Output compare 2 low register (OC2LR)

This is an 8-bit register that contains the low part of the value to be compared to the CLR register.

OC2LR Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB |  |  |  |  |  |  | LSB |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

## Counter high register (CHR)

This is an 8-bit register that contains the high part of the counter value.


## Counter low register (CLR)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the CSR register clears the TOF bit.


## Alternate counter high register (ACHR)

This is an 8-bit register that contains the high part of the counter value.


## Alternate counter low register (ACLR)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to CSR register does not clear the TOF bit in the CSR register.

ACLR
Reset value: 11111100 (FCh)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB |  |  |  |  |  |  | LSB |

RO RO RO RO RO RO RO

## Input capture $\mathbf{2}$ high register (IC2HR)

This is an 8-bit register that contains the high part of the counter value (transferred by the Input Capture 2 event).

1C2HR Reset value: undefined

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB |  |  |  |  |  |  | LSB |
| RO | RO | RO | RO | RO | RO | RO | RO |

## Input capture 2 low register (IC2LR)

This is an 8-bit register that contains the low part of the counter value (transferred by the Input Capture 2 event).

1C2LR
Reset value: undefined

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB |  |  |  |  |  |  | LSB |
| RO | RO | RO | RO | RO | RO | RO | RO |

Table 52. 16-bit timer register map and reset values

| Address (Hex.) | Register label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timer A: 32 <br> Timer B: 42 | CR1 <br> Reset value | $\begin{gathered} \text { ICIE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OCIE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { TOIE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { FOLV2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { FOLV1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OLVL2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IEDG1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OLVL1 } \\ 0 \end{gathered}$ |
| Timer A: 31 <br> Timer B: 41 | CR2 <br> Reset value | $\begin{gathered} \text { OC1E } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OC2E } \\ 0 \end{gathered}$ | $\begin{gathered} \text { OPM } \\ 0 \end{gathered}$ | $\begin{gathered} \text { PWM } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CC1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { CC0 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { IEDG2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { EXEDG } \\ 0 \end{gathered}$ |
| Timer A: 33 <br> Timer B: 43 | CSR <br> Reset value | $\begin{gathered} \text { ICF1 } \\ x \end{gathered}$ | $\begin{gathered} \text { OCF1 } \\ x \end{gathered}$ | $\begin{gathered} \text { TOF } \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \text { ICF2 } \\ x \end{gathered}$ | $\begin{gathered} \text { OCF2 } \\ x \end{gathered}$ | $\begin{gathered} \text { TIMD } \\ 0 \end{gathered}$ | $\bar{x}$ | x |
| Timer A: 34 <br> Timer B: 44 | IC1HR <br> Reset value | $\begin{gathered} \text { MSB } \\ \mathrm{x} \end{gathered}$ | x | x | x | x | x | x | $\begin{gathered} \text { LSB } \\ \mathrm{x} \end{gathered}$ |
| Timer A: 35 <br> Timer B: 45 | IC1LR <br> Reset value | $\begin{gathered} \text { MSB } \\ \mathrm{x} \end{gathered}$ | x | x | x | x | x | x | $\begin{gathered} \text { LSB } \\ \mathrm{x} \end{gathered}$ |

Table 52. 16-bit timer register map and reset values (continued)

| Address <br> (Hex.) | Register <br> label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timer A: 36 <br> Timer B: 46 | OC1HR <br> Reset value | MSB <br> 1 | 0 | 0 | 0 | 0 | 0 | 0 | LSB <br> 0 |
| Timer A: 37 <br> Timer B: 47 | OC1LR <br> Reset value | MSB <br> 0 | 0 | 0 | 0 | 0 | 0 | 0 | LSB <br> 0 |
| Timer A: 3E <br> Timer B: 4E | OC2HR <br> Reset value | MSB <br> 1 | 0 | 0 | 0 | 0 | 0 | 0 | LSB <br> 0 |
| Timer A: 3F <br> Timer B: 4F | OC2LR <br> Reset value | MSB <br> 0 | 0 | 0 | 0 | 0 | 0 | 0 | LSB <br> 0 |
| Timer A: 38 <br> Timer B: 48 | CHR <br> Reset value | MSB <br> 1 | 1 | 1 | 1 | 1 | 1 | 1 | LSB <br> 1 |
| Timer A: 39 <br> Timer B: 49 | CLR <br> Reset value | MSB <br> 1 | 1 | 1 | 1 | 1 | 1 | 0 | LSB <br> 0 |
| Timer A: 3A <br> Timer B: 4A | ACHR <br> Reset value | MSB <br> 1 | 1 | 1 | 1 | 1 | 1 | 1 | LSB <br> 1 |
| Timer A: 3B <br> Timer B: 4B | ACLR <br> Reset value | MSB <br> 1 | 1 | 1 | 1 | 1 | 1 | 0 | LSB <br> 0 |
| Timer A: 3C <br> Timer B: 4C | IC2HR <br> Reset value | MSB <br> x | x | x | x | x | x | x | x <br> x |
| Timer A: 3D <br> Timer B: 4D | IC2LR <br> Reset value | MSB <br> x | x | x | x | x | x | x | LSB <br> x |

### 10.4 Serial peripheral interface (SPI)

### 10.4.1 Introduction

The serial peripheral interface (SPI) allows full-duplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves. However, the SPI interface can not be a master in a multi-master system.

### 10.4.2 Main features

- Full duplex synchronous transfers (on 3 lines)
- Simplex synchronous transfers (on 2 lines)
- Master or slave operation
- 6 master mode frequencies (f $\mathrm{f}_{\mathrm{CPU}} / 4$ max.)
- $\mathrm{f}_{\mathrm{CPU}} / 2$ max. slave mode frequency (see note)
- $\overline{\mathrm{SS}}$ Management by software or hardware
- Programmable clock polarity and phase
- End of transfer interrupt flag
- Write collision, Master mode fault and Overrun flags

Note: In slave mode, continuous transmission is not possible at maximum frequency due to the software overhead for clearing status flags and to initiate the next transmission sequence.

### 10.4.3 General description

Figure 50 shows the serial peripheral interface (SPI) block diagram. The SPI has three registers:

- SPI Control Register (SPICR)
- SPI Control/Status Register (SPICSR)
- SPI Data Register (SPIDR)

The SPI is connected to external devices through four pins:

- MISO: Master In / Slave Out data
- MOSI: Master Out / Slave In data
- SCK: Serial Clock out by SPI masters and input by SPI slaves
- $\overline{\mathrm{SS}}$ : Slave select: This input signal acts as a 'chip select' to let the SPI master communicate with slaves individually and to avoid contention on the data lines. Slave $\overline{\mathrm{SS}}$ inputs can be driven by standard I/O ports on the master MCU.

Figure 50. Serial peripheral interface block diagram


## Functional description

A basic example of interconnections between a single master and a single slave is illustrated in Figure 51.

The MOSI pins are connected together and the MISO pins are connected together. In this way data is transferred serially between master and slave (most significant bit first).

The communication is always initiated by the master. When the master device transmits data to a slave device via MOSI pin, the slave device responds by sending data to the master device via the MISO pin. This implies full duplex communication with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin).

To use a single data line, the MISO and MOSI pins must be connected at each node (in this case only simplex communication is possible).
Four possible data/clock timing relationships may be chosen (see Figure 54) but master and slave must be programmed with the same timing mode.

Figure 51. Single master/single slave application


## Slave select management

As an alternative to using the $\overline{\mathrm{SS}}$ pin to control the Slave Select signal, the application can choose to manage the Slave Select signal by software. This is configured by the SSM bit in the SPICSR register (see Figure 53).

In software management, the external $\overline{\mathrm{SS}}$ pin is free for other application uses and the internal $\overline{\mathrm{SS}}$ signal level is driven by writing to the SSI bit in the SPICSR register.

In Master mode:

- $\overline{\mathrm{SS}}$ internal must be held high continuously

Depending on the data/clock timing relationship, there are two cases in Slave mode (see Figure 52):
If CPHA = 1 (data latched on second clock edge):

- $\overline{\mathrm{SS}}$ internal must be held low during the entire transmission. This implies that in single slave applications the $\overline{S S}$ pin either can be tied to $V_{S S}$, or made free for standard I/O by managing the $\overline{S S}$ function by software (SSM = 1 and $\mathrm{SSI}=0$ in the in the SPICSR register)

If $\mathrm{CPHA}=0$ (data latched on first clock edge):

- $\overline{\mathrm{SS}}$ internal must be held low during byte transmission and pulled high between each byte to allow the slave to write to the shift register. If $\overline{S S}$ is not pulled high, a Write Collision error will occur when the slave writes to the shift register (see Write collision error (WCOL) on page 102).

Figure 52. Generic $\overline{\mathbf{S S}}$ timing diagram


Figure 53. Hardware/software slave select management


## Master mode operation

In master mode, the serial clock is output on the SCK pin. The clock frequency, polarity and phase are configured by software (refer to the description of the SPICSR register).
Note: $\quad$ The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if $C P O L=1$ or pulling down SCK if $C P O L=0$ ).
How to operate the SPI in master mode
To operate the SPI in master mode, perform the following steps in order:

1. Write to the SPICR register:

- Select the clock frequency by configuring the SPR[2:0] bits.
- Select the clock polarity and clock phase by configuring the CPOL and CPHA bits. Figure 54 shows the four possible configurations. Note: The slave must have the same CPOL and CPHA settings as the master.

2. Write to the SPICSR register:

- Either set the SSM bit and set the SSI bit or clear the SSM bit and tie the $\overline{\text { SS }}$ pin high for the complete byte transmit sequence.

3. Write to the SPICR register:

- Set the MSTR and SPE bits.

Note: MSTR and SPE bits remain set only if $\overline{S S}$ is high.
Caution: If the SPICSR register is not written first, the SPICR register setting (MSTR bit) might not be taken into account.
The transmit sequence begins when software writes a byte in the SPIDR register.

## Master mode transmit sequence

When software writes to the SPIDR register, the data byte is loaded into the 8 -bit shift register and then shifted out serially to the MOSI pin most significant bit first.
When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if the SPIE bit is set and the interrupt mask in the CCR register is cleared.
Clearing the SPIF bit is performed by the following software sequence:

1. An access to the SPICSR register while the SPIF bit is set.
2. A read to the SPIDR register.

Note: $\quad$ While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

## Slave mode operation

In slave mode, the serial clock is received on the SCK pin from the master device.
To operate the SPI in slave mode:

1. Write to the SPICSR register to perform the following actions:

- $\quad$ Select the clock polarity and clock phase by configuring the CPOL and CPHA bits (see Figure 54). The slave must have the same CPOL and CPHA settings as the master.
- Manage the $\overline{\mathrm{SS}}$ pin as described in Slave select management on page 98 and Figure 52. If $\mathrm{CPHA}=1, \overline{\mathrm{SS}}$ must be held low continuously. If $\mathrm{CPHA}=0, \overline{\mathrm{SS}}$ must be held low during byte transmission and pulled up between each byte to let the slave write in the shift register.

2. Write to the SPICR register to clear the MSTR bit and set the SPE bit to enable the SPI I/O functions.

## Slave mode transmit sequence

When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MISO pin most significant bit first.

The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin.

When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if SPIE bit is set and interrupt mask in the CCR register is cleared.
Clearing the SPIF bit is performed by the following software sequence:

1. An access to the SPICSR register while the SPIF bit is set.
2. A write or a read to the SPIDR register.

Note: $\quad$ While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an Overrun condition (see Overrun condition (OVR) on page 102).

### 10.4.4 Clock phase and clock polarity

Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (see Figure 54).

Note: $\quad$ The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL $=1$ or pulling down SCK if $C P O L=0$ ).

The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge

Figure 54 shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK, MISO and MOSI pins are directly connected between the master and the slave device.
Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.

Figure 54. Data clock timing diagram ${ }^{(1)}$


1. This figure should not be used as a replacement for parametric information. Refer to the Electrical Characteristics chapter.

### 10.4.5 Error flags

## Master mode fault (MODF)

Master mode fault occurs when the master device has its $\overline{\mathrm{SS}}$ pin pulled low.
When a Master mode fault occurs:

- The MODF bit is set and an SPI interrupt request is generated if the SPIE bit is set.
- The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral.
- The MSTR bit is reset, thus forcing the device into slave mode.

Clearing the MODF bit is done through a software sequence:

1. A read access to the SPICSR register while the MODF bit is set.
2. A write to the SPICR register.

Note: $\quad$ To avoid any conflicts in an application with multiple slaves, the $\overline{S S}$ pin must be pulled high during the MODF bit clearing sequence. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence.

Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence.

## Overrun condition (OVR)

An overrun condition occurs, when the master device has sent a data byte and the slave device has not cleared the SPIF bit issued from the previously transmitted byte.

When an Overrun occurs the OVR bit is set and an interrupt request is generated if the SPIE bit is set.

In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the SPIDR register returns this byte. All other bytes are lost.

The OVR bit is cleared by reading the SPICSR register.

## Write collision error (WCOL)

A write collision occurs when the software tries to write to the SPIDR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted and the software write is unsuccessful.

Write collisions can occur both in master and slave mode. See also Slave select management on page 98.

Note: $\quad$ A read collision will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation.

The WCOL bit in the SPICSR register is set if a write collision occurs.
No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only).
A software sequence clears the WCOL bit (see Figure 55).

Figure 55. Clearing the WCOL bit (Write collision flag) software sequence


## Single master systems

A typical single master system may be configured, using an MCU as the master and four MCUs as slaves (see Figure 56).

The master device selects the individual slave devices by using four pins of a parallel port to control the four $\overline{\mathrm{SS}}$ pins of the slave devices.

The $\overline{\mathrm{SS}}$ pins are pulled high during reset since the master device ports will be forced to be inputs at that time, thus disabling the slave devices.

Note: To prevent a bus conflict on the MISO line the master allows only one active slave device during a transmission.

For more security, the slave device may respond to the master with the received data byte. Then the master will receive the previous byte back from the slave device if all MISO and MOSI pins are connected and the slave has not written to its SPIDR register.

Other transmission security methods can use ports for handshake lines or data bytes with command fields.

Figure 56. Single master/multiple slave configuration


### 10.4.6 Low power modes

Table 53. Effect of low power modes on SPI

| Mode | Description |
| :---: | :--- |
| Wait | No effect on SPI. <br> SPI interrupt events cause the device to exit from Wait mode. |
| Halt | SPI registers are frozen. <br> In Halt mode, the SPI is inactive. SPI operation resumes when the MCU is woken up by an <br> interrupt with Exit from Halt mode capability. The data received is subsequently read from <br> the SPIDR register when the software is running (interrupt vector fetching). If several data <br> are received before the wakeup event, then an overrun error is generated. This error can <br> be detected after the fetch of the interrupt routine that woke up the device. |

## Using the SPI to wake up the MCU from Halt mode

In slave configuration, the SPI is able to wake up the ST7 device from Halt mode through a SPIF interrupt. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetch). If multiple data transfers have been performed before software clears the SPIF bit, then the OVR bit is set by hardware.

Note: $\quad$ When waking up from Halt mode, if the SPI remains in Slave mode, it is recommended to perform an extra communications cycle to bring the SPI from Halt mode state to normal state. If the SPI exits from Slave mode, it returns to normal state immediately.
Caution: The SPI can wake up the ST7 from Halt mode only if the Slave Select signal (external $\overline{\text { SS }}$ pin or the SSI bit in the SPICSR register) is low when the ST7 enters Halt mode. Therefore, if Slave selection is configured as external (see Slave select management on page 98), make sure the master drives a low level on the $\overline{\mathrm{SS}}$ pin when the slave enters Halt mode.

### 10.4.7 Interrupts

Table 54. SPI interrupt control/wakeup capability ${ }^{(1)}$

| Interrupt event | Event flag | Enable control bit | Exit from Wait | Exit from Halt |
| :--- | :---: | :---: | :---: | :---: |
| SPI end of transfer event | SPIF |  | Yes | Yes |
| Master mode fault event | MODF | SPIE |  |  |
| Overrun error | OVR |  |  |  |

1. The SPI interrupt events are connected to the same interrupt vector (see Section 7: Interrupts). They generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).

### 10.4.8 SPI registers

## SPI control register (SPICR)

| SPICR |
| :---: |
|  |
|  |
| 7 |

Table 55. SPICR register description

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | SPIE | Serial Peripheral Interrupt Enable <br> This bit is set and cleared by software. <br> 0 : Interrupt is inhibited. <br> 1: An SPI interrupt is generated whenever SPIF = $1, \mathrm{MODF}=1$ or OVR $=1$ in the SPICSR register. |
| 6 | SPE | Serial Peripheral Output Enable <br> This bit is set and cleared by software. It is also cleared by hardware when, in master mode, $\overline{\mathrm{SS}}=0$ (see Master mode fault (MODF) on page 102). The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins. <br> 0 : I/O pins free for general purpose I/O <br> 1: SPI I/O pin alternate functions enabled |
| 5 | SPR2 | Divider Enable <br> This bit is set and cleared by software and is cleared by reset. It is used with the SPR[1:0] bits to set the baud rate. Refer to Table 56: SPI master mode SCK frequency. <br> 0 : Divider by 2 enabled <br> 1: Divider by 2 disabled <br> Note: This bit has no effect in slave mode. |
| 4 | MSTR | Master mode <br> This bit is set and cleared by software. It is also cleared by hardware when, in master mode, $\overline{\mathrm{SS}}=0$ (see Master mode fault (MODF) on page 102). <br> 0 : Slave mode <br> 1: Master mode. The function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed. |
| 3 | CPOL | Clock Polarity <br> This bit is set and cleared by software. This bit determines the idle state of the serial Clock. The CPOL bit affects both the master and slave modes. <br> 0: SCK pin has a low level idle state <br> 1: SCK pin has a high level idle state <br> Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit. |
| 2 | CPHA | Clock Phase <br> This bit is set and cleared by software. <br> 0 : The first clock transition is the first data capture edge. <br> 1: The second clock transition is the first capture edge. <br> Note: The slave must have the same CPOL and CPHA settings as the master. |
| 1:0 | SPR[1:0] | Serial clock frequency <br> These bits are set and cleared by software. Used with the SPR2 bit, they select the baud rate of the SPI serial clock SCK output by the SPI in master mode (see Table 56). <br> Note: These 2 bits have no effect in slave mode. |

Table 56. SPI master mode SCK frequency

| Serial clock | SPR2 | SPR1 | SPR0 |
| :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{CPU}} / 4$ | 1 | 0 | 0 |
| $\mathrm{f}_{\mathrm{CPU}} / 8$ | 0 | 0 | 0 |

Table 56. SPI master mode SCK frequency (continued)

| Serial clock | SPR2 | SPR1 | SPR0 |
| :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{CPU}} / 16$ | 0 | 0 | 1 |
| $\mathrm{f}_{\mathrm{CPU}} / 32$ | 1 | 1 | 0 |
| $\mathrm{f}_{\mathrm{CPU}} / 64$ | 0 | 1 | 0 |
| $\mathrm{f}_{\mathrm{CPU}} / 128$ | 0 | 1 | 1 |

## SPI control/status register (SPICSR)

SPICSR Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPIF | WCOL | OVR | MODF | Reserved | SOD | SSM | SSI |
| RO | RO | RO | RO | - | R/W | R/W | R/W |

Table 57. SPICSR register description

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | SPIF | Serial peripheral data transfer flag <br> This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE $=1$ in the SPICR register. It is cleared by a software sequence (an access to the SPICSR register followed by a write or a read to the SPIDR register). <br> 0: Data transfer is in progress or the flag has been cleared <br> 1: Data transfer between the device and an external device has been completed. Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. |
| 6 | WCOL | Write collision status <br> This bit is set by hardware when a write to the SPIDR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 55). <br> 0 : No write collision occurred <br> 1: A write collision has been detected. |
| 5 | OVR | SPI Overrun error <br> This bit is set by hardware when the byte currently being received in the shift register is ready to be transferred into the SPIDR register while SPIF = 1 (see Overrun condition (OVR) on page 102). An interrupt is generated if SPIE $=1$ in SPICR register. The OVR bit is cleared by software reading the SPICSR register. <br> 0 : No overrun error <br> 1: Overrun error detected |
| 4 | MODF | Mode fault flag <br> This bit is set by hardware when the $\overline{\mathrm{SS}}$ pin is pulled low in master mode (see Master mode fault (MODF) on page 102). An SPI interrupt can be generated if SPIE $=1$ in the SPICSR register. This bit is cleared by a software sequence (An access to the SPICR register while MODF $=1$ followed by a write to the SPICR register). <br> 0: No master mode fault detected <br> 1: A fault in master mode has been detected. |
| 3 | - | Reserved, must be kept cleared. |

Table 57. SPICSR register description (continued)

| Bit | Name | Function |
| :---: | :---: | :---: |
| 2 | SOD | SPI output disable <br> This bit is set and cleared by software. When set, it disables the alternate function of the SPI output (MOSI in master mode / MISO in slave mode). <br> 0 : SPI output enabled (if SPE $=1$ ). <br> 1: SPI output disabled. |
| 1 | SSM | $\overline{\mathrm{SS}}$ management <br> This bit is set and cleared by software. When set, it disables the alternate function of the SPI SS pin and uses the SSI bit value instead. See Slave select management on page 98. <br> 0 : Hardware management ( $\overline{\mathrm{SS}}$ managed by external pin). <br> 1: Software management (internal $\overline{\mathrm{SS}}$ signal controlled by SSI bit. External $\overline{\mathrm{SS}}$ pin free for general-purpose I/O). |
| 0 | SSI | $\overline{\mathrm{SS}}$ Internal mode <br> This bit is set and cleared by software. It acts as a 'chip select' by controlling the level of the $\overline{\mathrm{SS}}$ slave select signal when the SSM bit is set. <br> 0: Slave selected. <br> 1: Slave deselected. |

## SPI data I/O register (SPIDR)

SPIDR Reset value: undefined

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

The SPIDR register is used to transmit and receive data on the serial bus. In a master device, a write to this register will initiate transmission/reception of another byte.

Note: $\quad$ During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read.
While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

## Warning: A write to the SPIDR register places data directly into the shift register for transmission.

A read to the SPIDR register returns the value located in the buffer and not the content of the shift register (see Figure 50).

Table 58. SPI register map and reset values

| Address (Hex.) | Register label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0021 h | SPIDR <br> Reset value | MSB <br> x | x | x | x | x | x | x | LSB <br> x |
|  | SPICR <br> Reset value | SPIE <br> 0 | SPE <br> 0 | SPR2 <br> 0 | MSTR <br> 0 | CPOL <br> x | CPHA <br> x | SPR1 1 <br> x | SPR0 <br> x |
| 0023 h | SPICSR <br> Reset value | SPIF <br> 0 | WCOL <br> 0 | OVR <br> 0 | MODF <br> 0 | 0 | SOD <br> 0 | SSM <br> 0 | SSI <br> 0 |

### 10.5 Serial communications interface (SCI)

### 10.5.1 Introduction

The serial communications interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCl offers a very wide range of baud rates using two baud rate generator systems.

### 10.5.2 Main features

- Full duplex, asynchronous communications
- NRZ standard format (mark/space)
- Dual baud rate generator systems
- Independently programmable transmit and receive baud rates up to 500 K baud.
- Programmable data word length (8 or 9 bits)
- Receive buffer full, Transmit buffer empty and End of Transmission flags
- 2 receiver wakeup modes
- Address bit (MSB)
- Idle line
- Muting function for multiprocessor configurations
- Separate enable bits for Transmitter and Receiver
- 4 error detection flags
- Overrun error
- Noise error
- Frame error
- Parity error
- 5 interrupt sources with flags
- Transmit data register empty
- Transmission complete
- Receive data register full
- Idle line received
- Overrun error detected
- Parity control
- Transmits parity bit
- Checks parity of received data byte
- Reduced power consumption mode


### 10.5.3 General description

The interface is externally connected to another device by two pins (see Figure 58):

- TDO: Transmit Data Output. When the transmitter and the receiver are disabled, the output pin returns to its I/O port configuration. When the transmitter and/or the receiver are enabled and nothing is to be transmitted, the TDO pin is at high level.
- RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise.
Through these pins, serial data is transmitted and received as frames comprising:
- an Idle Line prior to transmission or reception
- a start bit
- a data word (8 or 9 bits) least significant bit first
- a Stop bit indicating that the frame is complete

This interface uses two types of baud rate generator:

- a conventional type for commonly-used baud rates
- an extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies

Figure 57. SCI block diagram


### 10.5.4 Functional description

The block diagram of the serial control interface is shown in Figure 57. It contains six dedicated registers:

- 2 control registers (SCICR1 and SCICR2)
- a status register (SCISR)
- a baud rate register (SCIBRR)
- an extended prescaler receiver register (SCIERPR)
- an extended prescaler transmitter register (SCIETPR)

Refer to the register descriptions in Section 10.5.7 for the definitions of each bit.

## Serial data format

Word length may be selected as being either 8 or 9 bits by programming the M bit in the SCICR1 register (see Figure 57).

The TDO pin is in low state during the start bit.
The TDO pin is in high state during the stop bit.
An Idle character is interpreted as an entire frame of ' 1 's followed by the start bit of the next frame which contains data.

A Break character is interpreted on receiving ' 0 's for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra ' 1 ' bit to acknowledge the start bit.

Transmission and reception are driven by their own baud rate generator.
Figure 58. Word length programming


## Transmitter

The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the $M$ bit is set, word length is 9 bits and the 9 th bit (the MSB) has to be stored in the T8 bit in the SCICR1 register.

## Character transmission

During an SCI transmission, data shifts out LSB first on the TDO pin. In this mode, the SCIDR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 57).

## Procedure

1. Select the $M$ bit to define the word length.
2. Select the desired baud rate using the SCIBRR and the SCIETPR registers.
3. Set the TE bit to assign the TDO pin to the alternate function and to send a idle frame as first transmission.
4. Access the SCISR register and write the data to send in the SCIDR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted.

Clearing the TDRE bit is always performed by the following software sequence:

1. An access to the SCISR register
2. A write to the SCIDR register

The TDRE bit is set by hardware and it indicates:

- The TDR register is empty.
- The data transfer is beginning.
- The next data can be written in the SCIDR register without overwriting the previous data.
This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register.

When a transmission is taking place, a write instruction to the SCIDR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission.
When no transmission is taking place, a write instruction to the SCIDR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set.

When a frame transmission is complete (after the stop bit) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CCR register.
Clearing the TC bit is performed by the following software sequence:

1. An access to the SCISR register
2. A write to the SCIDR register

Note: $\quad$ The TDRE and TC bits are cleared by the same software sequence.

## Break characters

Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see Figure 58).

As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame.

## Idle characters

Setting the TE bit drives the SCI to send an idle frame before the first data frame.
Clearing and then setting the TE bit during a transmission sends an idle frame after the current word.
Note: $\quad$ Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore, the best time to toggle the TE bit is when the TDRE bit is set, that is, before writing the next byte in the SCIDR.

## Receiver

The SCl can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the SCICR1 register.

## Character reception

During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, the SCIDR register consists or a buffer (RDR) between the internal bus and the received shift register (see Figure 57).

## Procedure

1. Select the $M$ bit to define the word length.
2. Select the desired baud rate using the SCIBRR and the SCIERPR registers.
3. Set the RE bit, this enables the receiver which begins searching for a start bit.

When a character is received:

- The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register.
- The error flags can be set if a frame error, noise or an overrun error has been detected during reception.

Clearing the RDRF bit is performed by the following software sequence done by:

1. An access to the SCISR register
2. A read to the SCIDR register.

The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error.

## Break character

When a break character is received, the SCI handles it as a framing error.

## Idle character

When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register.

## Overrun error

An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the RDR register as long as the RDRF bit is not cleared.

When a overrun error occurs:

- The OR bit is set.
- The RDR content will not be lost.
- The shift register will be overwritten.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register.

The OR bit is reset by an access to the SCISR register followed by a SCIDR register read operation.

## Noise error

Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Normal data bits are considered valid if three consecutive samples (8th, 9th, 10th) have the same bit value, otherwise the NF flag is set. In the case of start bit detection, the NF flag is set on the basis of an algorithm combining both valid edge detection and three samples (8th, 9th, 10th). Therefore, to prevent the NF flag from being set during start bit reception, there should be a valid edge detection as well as three valid samples.

When noise is detected in a frame:

- The NF flag is set at the rising edge of the RDRF bit.
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The NF flag is reset by a SCISR register read operation followed by a SCIDR register read operation.

During reception, if a false start bit is detected (for example, 8th, 9th, 10th samples are $011,101,110$ ), the frame is discarded and the receiving sequence is not started for this frame. There is no RDRF bit set for this frame and the NF flag is set internally (not accessible to the user). This NF flag is accessible along with the RDRF bit when a next valid frame is received.

Note: If the application Start bit is not long enough to match the above requirements, then the NF Flag may get set due to the short Start bit. In this case, the NF flag may be ignored by the application software when the first valid byte is received.

See also Noise error causes on page 119.

Figure 59. SCI baud rate and extended prescaler block diagram


## Framing error

A framing error is detected when:

- The stop bit is not recognized on reception at the expected time, following either a desynchronization or excessive noise.
- A break is received.

When the framing error is detected:

- the FE bit is set by hardware
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.
The FE bit is reset by a SCISR register read operation followed by a SCIDR register read operation.


## Conventional baud rate generation

The baud rate for the receiver and transmitter ( $R x$ and $T x$ ) are set independently and calculated as follows:

$$
T x=\frac{f_{\mathrm{CPU}}}{(16 * P R) * T R} \quad R x=\frac{f_{\mathrm{CPU}}}{(16 * P R) * R R}
$$

with:
PR = 1, 3, 4 or 13 (see SCP[1:0] bits)
$\mathrm{TR}=1,2,4,8,16,32,64,128$
(see SCT[2:0] bits)
$R R=1,2,4,8,16,32,64,128$
(see SCR[2:0] bits)
All these bits are in the SCI baud rate register (SCIBRR) on page 125.
Example: If $\mathrm{f}_{\mathrm{CPU}}$ is 8 MHz (normal mode) and if $\mathrm{PR}=13$ and $\mathrm{TR}=\mathrm{RR}=1$, the transmit and receive baud rates are 38400 baud.

Note: $\quad$ The baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled.

## Extended baud rate generation

The extended prescaler option gives a very fine tuning on the baud rate, using a 255 value prescaler, whereas the conventional baud rate generator retains industry standard software compatibility.

The extended baud rate generator block diagram is described in Figure 59.
The output clock rate sent to the transmitter or to the receiver will be the output from the 16 divider divided by a factor ranging from 1 to 255 set in the SCIERPR or the SCIETPR register.

The extended prescaler is activated by setting the SCIETPR or SCIERPR register to a value other than zero. The baud rates are calculated as follows:

$$
\mathrm{Tx}=\frac{\mathrm{f}_{\mathrm{CPU}}}{16 * \mathrm{ETPR}^{\star}\left(\mathrm{PR}^{\star} \mathrm{TR}\right)} \quad \mathrm{Rx}=\frac{\mathrm{f}_{\mathrm{CPU}}}{16 * \mathrm{ERPR}^{\star}\left(\mathrm{PR}^{\star} \mathrm{RR}\right)}
$$

with:
ETPR $=1, . ., 255$, see SCI extended transmit prescaler division register (SCIETPR) on page 126.

ERPR $=1, . .255$, see $S C I$ extended receive prescaler division register (SCIERPR) on page 125.

## Receiver muting and wakeup feature

In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCl service overhead for all non-addressed receivers.

The non-addressed devices may be placed in sleep mode by means of the muting function.
Setting the RWU bit by software puts the SCI in sleep mode:
All the reception status bits cannot be set.
All the receive interrupts are inhibited.
A muted receiver may be awakened by one of the following two ways:

- by Idle Line detection if the Wake bit is reset,
- by Address Mark detection if the Wake bit is set.

A receiver wakes up by Idle Line detection when the Receive line has recognized an Idle Frame. Then the RWU bit is reset by hardware but the Idle bit is not set.

A receiver wakes up by Address Mark detection when it received a ' 1 ' as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, resets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word.
Caution: In Mute mode, do not write to the SCICR2 register. If the SCI is in Mute mode during the read operation (RWU $=1$ ) and an address mark wakeup event occurs (RWU is reset) before the write operation, the RWU bit will be set again by this write operation. Consequently the address byte is lost and the SCl is not woken up from Mute mode.

## Parity control

Parity control (generation of parity bit in transmission and parity checking in reception) can be enabled by setting the PCE bit in the SCICR1 register. Depending on the frame length defined by the M bit, the possible SCl frame formats are as listed in Table 59.

Table 59. Frame formats ${ }^{(1)(2)}$

| M bit | PCE bit | SCI frame |
| :---: | :---: | :--- |
| 0 | 0 | I SB \| 8 bit data | STB | |
| 0 | 1 | I SB \| 7-bit data | PB | STB | |
| 1 | 0 | I SB \| 9-bit data | STB | |
| 1 | 1 | I SB \| 8-bit data PB | STB | |

1. $\mathrm{SB}=$ Start bit, $\mathrm{STB}=$ Stop bit, and $\mathrm{PB}=$ Parity bit.
2. In case of wakeup by an address mark, the MSB bit of the data is taken into account and not the Parity bit.

## Even parity

The parity bit is calculated to obtain an even number of ' 1 's inside the frame made of the 7 or 8 LSB bits (depending on whether $M$ is equal to 0 or 1 ) and the parity bit, for example, data $=00110101$; 4 bits set $=>$ Parity bit will be 0 if Even parity is selected ( PS bit $=0$ ).

## Odd parity

The parity bit is calculated to obtain an odd number of ' 1 's inside the frame made of the 7 or 8 LSB bits (depending on whether $M$ is equal to 0 or 1 ) and the parity bit, for example, data $=00110101 ; 4$ bits set $=>$ Parity bit will be 1 if Odd parity is selected (PS bit =1).

## Transmission mode

If the PCE bit is set then the MSB bit of the data written in the data register is not transmitted but is changed by the parity bit.

## Reception mode

If the PCE bit is set then the interface checks if the received data byte has an even number of ' 1 's if even parity is selected ( $\mathrm{PS}=0$ ) or an odd number of ' 1 's if odd parity is selected ( $\mathrm{PS}=1$ ). If the parity check fails, the PE flag is set in the SCISR register and an interrupt is generated if PIE is set in the SCICR1 register.

## SCI clock tolerance

During reception, each bit is sampled 16 times. The majority of the 8th, 9th and 10th samples is considered as the bit value. For a valid bit detection, all the three samples should have the same value otherwise the noise flag (NF) is set. For example: If the 8th, 9th and 10th samples are 0,1 and 1 respectively, then the bit value will be ' 1 ', but the Noise flag bit is set because the three samples values are not the same.

Consequently, the bit length must be long enough so that the 8th, 9th and 10th samples have the desired bit value. This means the clock frequency should not vary more than 6/16 $(37.5 \%)$ within one bit. The sampling clock is resynchronized at each start bit, so that when receiving 10 bits (one start bit, 1 data byte, 1 stop bit), the clock deviation must not exceed 3.75\%.

Note: $\quad$ The internal sampling clock of the microcontroller samples the pin value on every falling edge. Therefore, the internal sampling clock and the time the application expects the sampling to take place may be out of sync. For example: If the baud rate is 15.625 kbaud (bit length is $64 \mu \mathrm{~s}$ ), then the 8th, 9th and 10th samples will be at $28 \mu \mathrm{~s}, 32 \mu \mathrm{~s}$ and $36 \mu \mathrm{~s}$ respectively (the first sample starting ideally at $0 \mu \mathrm{~s}$ ). But if the falling edge of the internal clock occurs just before the pin value changes, the samples would then be out of sync by $\sim 4 \mu \mathrm{~s}$. This means the entire bit length must be at least $40 \mu \mathrm{~s}(36 \mu \mathrm{~s}$ for the 10 th sample + $4 \mu$ s for synchronization with the internal sampling clock).

## Clock deviation causes

The causes which contribute to the total deviation are:

- $\quad D_{\text {TRA }}$ : Deviation due to transmitter error (local oscillator error of the transmitter or the transmitter is transmitting at a different baud rate).
- $\quad D_{\text {QUANT }}$ : Error due to the baud rate quantization of the receiver.
- $\quad D_{\text {REC }}$ : Deviation of the local oscillator of the receiver: This deviation can occur during the reception of one complete SCl message assuming that the deviation has been compensated at the beginning of the message.
- $\quad \mathrm{D}_{\mathrm{TCL}}$ : Deviation due to the transmission line (generally due to the transceivers)

All the deviations of the system should be added and compared to the SCl clock tolerance:

$$
\mathrm{D}_{\text {TRA }}+\mathrm{D}_{\text {QUANT }}+\mathrm{D}_{\text {REC }}+\mathrm{D}_{\text {TCL }}<3.75 \%
$$

## Noise error causes

See also the description of Noise error in Receiver on page 113.

## Start bit

The Noise Flag (NF) is set during start bit reception if one of the following conditions occurs:

1. A valid falling edge is not detected. A falling edge is considered to be valid if the three consecutive samples before the falling edge occurs are detected as ' 1 ' and, after the falling edge occurs, during the sampling of the 16 samples, if one of the samples numbered 3 , 5 or 7 is detected as a ' 1 '.
2. During sampling of the 16 samples, if one of the samples numbered 8,9 or 10 is detected as a ' 1 '.

Therefore, a valid Start bit must satisfy both the above conditions to prevent the Noise Flag from being set.

## Data bits

The Noise Flag (NF) is set during normal data bit reception if the following condition occurs: During the sampling of 16 samples, if all three samples numbered 8,9 and10 are not the same. The majority of the 8 th, 9th and 10th samples is considered as the bit value.

Therefore, a valid Data bit must have samples 8,9 and 10 at the same value to prevent the Noise Flag from being set.

Figure 60. Bit sampling in Reception mode


### 10.5.5 Low power modes

Table 60. Effect of low power modes on SCI

| Mode | Description |
| :---: | :--- |
| Wait | No effect on SCI. <br> SCI interrupts cause the device to exit from Wait mode. |
| Halt | SCI registers are frozen. <br> In Halt mode, the SCI stops transmitting/receiving until Halt mode is exited. |

### 10.5.6 Interrupts

The SCI interrupt events are connected to the same interrupt vector.
These events generate an interrupt if the corresponding Enable Control bit is set and the interrupt mask in the CC register is reset (RIM instruction).

Table 61. SCI interrupt control/wakeup capability

| Interrupt event | Event flag | Enable control bit | Exit from Wait | Exit from Halt |
| :---: | :---: | :---: | :---: | :---: |
| Transmit data register empty | TDRE | TIE | Yes | No |
| Transmission complete | TC | TCIE | Yes | No |
| Received data ready to be read | RDRF | RIE | Yes | No |
| Overrun error detected | OR |  | Yes | No |
| Idle line detected | IDLE | ILIE | Yes | No |
| Parity error | PE | PIE | Yes | No |

### 10.5.7 SCI registers

## SCI status register (SCISR)

## SCISR Reset value: 11000000 (C0h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TDRE | TC | RDRF | IDLE | OR | NF | FE | PE |
| RO | RO | RO | RO | RO | RO | RO | RO |

Table 62. SCISR register description

| Bit | Name | Function |
| :--- | :--- | :--- |
| 7 | TDRE | Transmit Data Register Empty <br> This bit is set by hardware when the content of the TDR register has been transferred <br> into the shift register. An interrupt is generated if the TIE bit = 1 in the SCICR2 <br> register. It is cleared by a software sequence (an access to the SCISR register <br> followed by a write to the SCIDR register). <br> 0: Data is not transferred to the shift register. <br> 1: Data is transferred to the shift register. <br> Note: Data will not be transferred to the shift register unless the TDRE bit is cleared. |

Table 62. SCISR register description (continued)

| Bit | Name | Function |
| :---: | :---: | :---: |
| 6 | TC | Transmission complete <br> This bit is set by hardware when transmission of a frame containing data is complete. An interrupt is generated if TCIE $=1$ in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a write to the SCIDR register). <br> 0 : Transmission is not complete <br> 1: Transmission is complete <br> Note: TC is not set after the transmission of a Preamble or a Break. |
| 5 | RDRF | Received data ready flag <br> This bit is set by hardware when the content of the RDR register has been transferred to the SCIDR register. An interrupt is generated if RIE $=1$ in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). <br> 0 : Data is not received <br> 1: Received data is ready to be read |
| 4 | IDLE | Idle line detect <br> This bit is set by hardware when a Idle Line is detected. An interrupt is generated if the ILIE $=1$ in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). <br> 0 : No idle line is detected <br> 1: Idle line is detected <br> Note: The IDLE bit is not reset until the RDRF bit has itself been set (that is, a new idle line occurs). |
| 3 | OR | Overrun error <br> This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF $=1$. An interrupt is generated if RIE $=1$ in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). <br> 0 : No overrun error <br> 1: Overrun error is detected <br> Note: When this bit is set RDR register content is not lost but the shift register is overwritten. |
| 2 | NF | Noise flag <br> This bit is set by hardware when noise is detected on a received frame. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). <br> 0 : No noise is detected <br> 1: Noise is detected <br> Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. |
| 1 | FE | Framing error <br> This bit is set by hardware when a desynchronization, excessive noise or a break character is detected. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). <br> 0 : No framing error is detected <br> 1: Framing error or break character is detected <br> Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both Frame Error and Overrun error, it is transferred and only the OR bit will be set. |

Table 62. SCISR register description (continued)

| Bit | Name | Function |
| :--- | :--- | :--- |
| 0 | PE | Parity error <br> This bit is set by hardware when a parity error occurs in receiver mode. It is cleared <br> by a software sequence (a read to the status register followed by an access to the <br> SCIDR data register). An interrupt is generated if PIE = 1 in the SCICR1 register. <br> 0: No parity error <br> 1: Parity error |

## SCI Control Register 1 (SCICR1)

SCICR1 Reset value: x000 0000 (x0h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R8 | T8 | SCID | M | WAKE | PCE | PS | PIE |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Table 63. SCICR1 register description

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | R8 | Receive data bit 8 <br> This bit is used to store the 9th bit of the received word when $\mathrm{M}=1$. |
| 6 | T8 | Transmit data bit 8 <br> This bit is used to store the 9th bit of the transmitted word when $\mathrm{M}=1$. |
| 5 | SCID | Disabled for low power consumption <br> When this bit is set the SCI prescalers and outputs are stopped and the end of the current byte transfer in order to reduce power consumption. This bit is set and cleared by software. <br> 0: SCI enabled <br> 1: SCI prescaler and outputs disabled |
| 4 | M | Word length <br> This bit determines the word length. It is set or cleared by software. <br> 0: 1 Start bit, 8 data bits, 1 Stop bit <br> 1: 1 Start bit, 9 data bits, 1 Stop bit <br> Note: The $M$ bit must not be modified during a data transfer (both transmission and reception). |
| 3 | WAKE | Wakeup method <br> This bit determines the SCI wakeup method, it is set or cleared by software. <br> 0 : Idle line <br> 1: Address mark |
| 2 | PCE | Parity control enable <br> This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if $M=1$; 8 th bit if $M=0$ ) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission). <br> 0 : Parity control disabled <br> 1: Parity control enabled |

Table 63. SCICR1 register description (continued)

| Bit | Name | Function |
| :--- | :--- | :--- |
| 1 | PS | Parity selection <br> This bit selects the odd or even parity when the parity generation/detection is <br> enabled (PCE bit set). It is set and cleared by software. The parity will be selected <br> after the current byte. <br> : Even parity <br> 1: Odd parity |
| 0 | PIE | Parity interrupt enable <br> This bit enables the interrupt capability of the hardware parity control when a parity <br> error is detected (PE bit set). It is set and cleared by software. <br> 0: Parity error interrupt disabled <br> 1: Parity error interrupt enabled |

## SCI control register 2 (SCICR2)

SCICR2 Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Table 64. SCICR2 register description

| Bit | Name | Function |
| :--- | :--- | :--- |
| 7 | TIE | Transmitter interrupt enable <br> This bit is set and cleared by software. <br> 0: Interrupt is inhibited <br> 1: An SCI interrupt is generated whenever TDRE $=1$ in the SCISR register. |
| 6 | TCIE | Transmission complete interrupt enable <br> This bit is set and cleared by software. <br> 0: Interrupt is inhibited <br> 1: An SCI interrupt is generated whenever TC $=1$ in the SCISR register. |
| 5 | RIEReceiver interrupt enable <br> This bit is set and cleared by software. <br> 0: Interrupt is inhibited <br> 1: An SCI interrupt is generated whenever OR $=1$ or RDRF $=1$ in the SCISR <br> register. |  |
| 4 | ILIEIdle line interrupt enable <br> This bit is set and cleared by software. <br> 0: Interrupt is inhibited <br> 1: An SCI interrupt is generated whenever IDLE $=1$ in the SCISR register. |  |

Table 64. SCICR2 register description (continued)

| Bit | Name | Function |
| :--- | :--- | :--- |
| 3 | TE | Transmitter enable <br> This bit enables the transmitter. It is set and cleared by software. <br> 0: Transmitter is disabled <br> 1: Transmitter is enabled <br> Notes: <br> - During transmission, a '0' pulse on the TE bit ('0' followed by '1') sends a preamble <br> (Idle line) after the current word. <br> - When TE is set there is a 1 bit-time delay before the transmission starts. <br> Caution: The TDO pin is free for general purpose I/O only when the TE and RE bits <br> are both cleared (or if TE is never set). |
| 2 | REReceiver enable <br> This bit enables the receiver. It is set and cleared by software. <br> 0: Receiver is disabled <br> 1: Receiver is enabled and begins searching for a start bit <br> Note: Before selecting Mute mode (setting the RWU bit), the SCI must first receive <br> some data, otherwise it cannot function in Mute mode with wakeup by Idle line <br> detection. |  |
| 1 | RWUReceiver wakeup <br> This bit determines if the SCI is in mute mode or not. It is set and cleared by <br> software and can be cleared by hardware when a wakeup sequence is recognized. <br> 0: Receiver in Active mode <br> 1: Receiver in Mute mode |  |
| SBKSend break <br> This bit set is used to send break characters. It is set and cleared by software. <br> 0: No break character is transmitted. <br> 1: Break characters are transmitted. <br> Note: If the SBK bit is set to '1' and then to '0', the transmitter will send a Break word <br> at the end of the current word. |  |  |

## SCI data register (SCIDR)

This register contains the received or transmitted data character, depending on whether it is read from or written to.
SCIDR Reset value: undefined

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR).
The TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 57). The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 57).

## SCI baud rate register (SCIBRR)

SCIBRR Reset value: 00000000 (00h)

| 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |

Table 65. SCIBRR register description

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | SCP[1:0] | First SCI prescaler <br> These 2 prescaling bits allow several standard clock division ranges. <br> $00: \mathrm{PR}$ prescaling factor $=1$ <br> 01: PR prescaling factor $=3$ <br> 10: PR prescaling factor $=4$ <br> 11: PR prescaling factor $=13$ |
| 5:3 | SCT[2:0] | SCI Transmitter rate divisor <br> These 3 bits, in conjunction with the SCP1 and SCPO bits, define the total division applied to the bus clock to yield the transmit rate clock in conventional baud rate generator mode. <br> 000: TR dividing factor $=1$ <br> 001: TR dividing factor $=2$ <br> 010: TR dividing factor $=4$ <br> 011: TR dividing factor $=8$ <br> 100: TR dividing factor $=16$ <br> 101: TR dividing factor $=32$ <br> 110: TR dividing factor $=64$ <br> 111: TR dividing factor $=128$ |
| 2:0 | SCR[2:0] | SCI Receiver rate divisor <br> These 3 bits, in conjunction with the SCP[1:0] bits, define the total division applied to the bus clock to yield the receive rate clock in conventional baud rate generator mode. <br> 000: RR dividing factor $=1$ <br> 001: RR dividing factor $=2$ <br> 010: RR dividing factor $=4$ <br> 011: RR dividing factor $=8$ <br> 100: RR dividing factor $=16$ <br> 101: RR dividing factor $=32$ <br> 110: RR dividing factor $=64$ <br> 111: RR dividing factor $=128$ |

SCI extended receive prescaler division register (SCIERPR)
This register is used to set the Extended Prescaler rate division factor for the receive circuit.

SCIERPR Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Table 66. SCIERPR register description

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7:0 | ERPR[7:0] | 8-bit extended receive prescaler register <br> The extended baud rate generator is activated when a value different from 00h <br> is stored in this register. Therefore the clock frequency issued from the 16 <br> divider (see Figure 59) is divided by the binary factor set in the SCIERPR <br> register (in the range 1 to 255). <br> The extended baud rate generator is not used after a reset. |

## SCI extended transmit prescaler division register (SCIETPR)

This register is used to set the External Prescaler rate division factor for the transmit circuit.

## SCIETPR

Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 67. SCIETPR register description

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7:0 | ETPR[7:0] | 8-bit Extended Transmit Prescaler Register <br> The extended baud rate generator is activated when a value different from 00h <br> is stored in this register. Therefore the clock frequency issued from the 16 <br> divider (see Figure 59) is divided by the binary factor set in the SCIETPR <br> register (in the range 1 to 255). <br> The extended baud rate generator is not used after a reset. |

Table 68. Baud rate selection

| Symbol | Parameter | Conditions |  |  | Standard | Baud rate | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{f}_{\mathrm{CPU}}$ | Accuracy vs. Standard | Prescaler |  |  |  |
| $\begin{aligned} & { }^{{ }_{\mathrm{f}}^{\mathrm{Tx}}} \\ & \mathrm{f}_{\mathrm{Rx}} \end{aligned}$ | Communication frequency | 8 MHz | ~0.16\% | $\begin{array}{\|l} \hline \text { Conventional mode } \\ T R(\text { or } R R)=128, P R=13 \\ T R(\text { or } R R)=32, P R=13 \\ T R(\text { or } R R)=16, P R=13 \\ T R(o r R R)=8, P R=13 \\ T R(o r R R)=4, P R=13 \\ T R(\text { or RR) }=16, P R=3 \\ T R(o r R R)=2, P R=13 \\ T R(o r R R)=1, P R=13 \end{array}$ | $\begin{gathered} 300 \\ 1200 \\ 2400 \\ 4800 \\ 9600 \\ 10400 \\ 19200 \\ 38400 \end{gathered}$ | $\begin{gathered} \sim 300.48 \\ \sim 1201.92 \\ \sim 2403.84 \\ \sim 4807.69 \\ \sim 9615.38 \\ \sim 10416.67 \\ \sim 19230.77 \\ \sim 38461.54 \end{gathered}$ | Hz |
|  |  |  | ~0.79\% | Extended mode <br> ETPR (or ERPR) $=35$, <br> $T R($ or $R R)=1, P R=1$ | 14400 | $\sim 14285.71$ |  |

Table 69. SCI register map and reset values

| Address (Hex.) | Register label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0050h | SCISR <br> Reset value | $\begin{gathered} \text { TDRE } \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{TC} \\ 1 \end{gathered}$ | $\begin{gathered} \text { RDRF } \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { IDLE } \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{OR} \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{NF} \\ 0 \end{gathered}$ | $\begin{gathered} \hline \text { FE } \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{PE} \\ 0 \end{gathered}$ |
| 0051h | SCIDR <br> Reset value | $\begin{gathered} \text { MSB } \\ \mathrm{x} \end{gathered}$ | x | x | x | x | x | x | $\begin{gathered} \text { LSB } \\ \mathrm{x} \end{gathered}$ |
| 0052h | SCIBRR <br> Reset value | $\begin{gathered} \text { SCP1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SCPO } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SCT2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SCT1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SCTO } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SCR2 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SCR1 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SCRO } \\ 0 \end{gathered}$ |
| 0053h | SCICR1 <br> Reset value | $\begin{gathered} \mathrm{R} 8 \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \hline \text { T8 } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SCID } \\ 0 \end{gathered}$ | $\begin{gathered} M \\ 0 \end{gathered}$ | $\begin{gathered} \text { WAKE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { PCE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { PS } \\ 0 \end{gathered}$ | $\begin{gathered} \text { PIE } \\ 0 \end{gathered}$ |
| 0054h | SCICR2 <br> Reset value | $\begin{gathered} \text { TIE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { TCIE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { RIE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { ILIE } \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{TE} \\ 0 \end{gathered}$ | $\begin{gathered} \text { RE } \\ 0 \end{gathered}$ | $\begin{gathered} \text { RWU } \\ 0 \end{gathered}$ | $\begin{gathered} \text { SBK } \\ 0 \end{gathered}$ |
| 0055h | SCIERPR <br> Reset value | $\begin{gathered} \text { MSB } \\ 0 \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { LSB } \\ 0 \end{gathered}$ |
| 0057h | SCIPETPR <br> Reset value | $\begin{gathered} \text { MSB } \\ 0 \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { LSB } \\ 0 \end{gathered}$ |

### 10.6 10-bit A/D converter (ADC)

### 10.6.1 Introduction

The on-chip analog-to-digital converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 16 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 16 different sources.

The result of the conversion is stored in a 10-bit Data Register. The A/D converter is controlled through a Control/Status Register.

### 10.6.2 Main features

- 10-bit conversion
- Up to 16 channels with multiplexed input
- Linear successive approximation
- Data register (DR) which contains the results
- Conversion complete status flag
- On/off bit (to reduce consumption)

The block diagram is shown in Figure 61.
Figure 61. ADC block diagram


### 10.6.3 Functional description

The conversion is monotonic, meaning that the result never decreases if the analog input does not increase.

If the input voltage $\left(\mathrm{V}_{\text {AIN }}\right)$ is greater than $\mathrm{V}_{\text {AREF }}$ (high-level voltage reference) then the conversion result is FFh in the ADCDRH register and 03h in the ADCDRL register (without overflow indication).

If the input voltage $\left(\mathrm{V}_{\text {AIN }}\right)$ is lower than $\mathrm{V}_{\text {SSA }}$ (low-level voltage reference) then the conversion result in the ADCDRH and ADCDRL registers is 0000 h .

The A/D converter is linear and the digital result of the conversion is stored in the ADCDRH and ADCDRL registers. The accuracy of the conversion is described in the Electrical Characteristics Section.
$\mathrm{R}_{\text {AIN }}$ is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the allotted time.

## A/D converter configuration

The analog input ports must be configured as input, no pull-up, no interrupt. Refer to Section 9: I/O ports. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input.

In the ADCCSR register:
Select the CS[3:0] bits to assign the analog channel to convert.

## Starting the conversion

In the ADCCSR register:
Set the ADON bit to enable the A/D converter and to start the conversion. From this time on, the ADC performs a continuous conversion of the selected channel.

When a conversion is complete:

- the EOC bit is set by hardware
- the result is in the ADCDR registers

A read to the ADCDRH or a write to any bit of the ADCCSR register resets the EOC bit.
To read the 10 bits, perform the following steps:

1. Poll the EOC bit.
2. Read the ADCDRL register
3. Read the ADCDRH register. This clears EOC automatically.

Note: $\quad$ The data is not latched, so both the low and the high data register must be read before the next conversion is complete. Therefore, it is recommended to disable interrupts while reading the conversion result.

To read only 8 bits, perform the following steps:

1. Poll the EOC bit.
2. Read the ADCDRH register. This clears EOC automatically.

## Changing the conversion channel

The application can change channels during conversion. When software modifies the $\mathrm{CH}[3: 0]$ bits in the ADCCSR register, the current conversion is stopped, the EOC bit is cleared, and the A/D converter starts converting the newly selected channel.

### 10.6.4 Low power modes

Note: $\quad$ The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed.

Table 70. Effect of low power modes on ADC

| Mode | Description |
| :---: | :--- |
| Wait | No effect on A/D converter. |
| Halt | A/D converter disabled. <br> After wakeup from Halt mode, the A/D converter requires a stabilization time $\mathrm{t}_{\text {STAB }}$ <br> (see Section 12: Electrical characteristics) before accurate conversions can be <br> performed. |

### 10.6.5 Interrupts

None.

### 10.6.6 ADC registers <br> ADC control/status register (ADCCSR)

| ADCCSR |  |  |  |  | Reset value: 00000000 (00h) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| EOC | SPEED | ADON | Reserved |  | $\mathrm{CH}[3: 0]$ |  |  |

Table 71. ADCCSR register description

| Bit | Name | Function |
| :--- | :--- | :--- |
| 7 | EOC | End of Conversion <br> This bit is set by hardware. It is cleared by hardware when software reads the <br> ADCDRH register or writes to any bit of the ADCCSR register. <br> 0: Conversion is not complete <br> 1: Conversion complete |
| 6 | SPEED | ADC clock selection <br> This bit is set and cleared by software. <br> 0: $\mathrm{f}_{\text {ADC }}=\mathrm{f}_{\mathrm{CPU}} / 4$ <br> 1: $\mathrm{f}_{\mathrm{ADC}}=\mathrm{f}_{\mathrm{CPU}} / 2$ |
| 5 | ADON | A/D Converter on <br> This bit is set and cleared by software. <br> 0: Disable ADC and stop conversion <br> 1: Enable ADC and start conversion |

Table 71. ADCCSR register description (continued)

| Bit | Name | Function |
| :---: | :---: | :---: |
| 4 | - | Reserved, must be kept cleared. |
| 3:0 | $\mathrm{CH}[3: 0]$ | Channel selection <br> These bits are set and cleared by software. They select the analog input to convert. <br> 0000: Channel pin = AINO <br> 0001: Channel pin = AIN1 <br> 0010: Channel pin = AIN2 <br> 0011: Channel pin = AIN3 <br> 0100: Channel pin = AIN4 <br> 0101: Channel pin = AIN5 <br> 0110: Channel pin = AIN6 <br> 0111: Channel pin = AIN7 <br> 1000: Channel pin = AIN8 <br> 1001: Channel pin = AIN9 <br> 1010: Channel pin = AIN10 <br> 1011: Channel pin = AIN11 <br> 1100: Channel pin = AIN12 <br> 1101: Channel pin = AIN13 <br> 1110: Channel pin = AIN14 <br> 1111: Channel pin = AIN15 <br> Note: The number of channels is device dependent. Refer to Section 2: Pin description. |

## ADC data register high (ADCDRH)



Table 72. ADCDRH register description

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | $\mathrm{D}[9: 2]$ | MSB of converted analog value |  |

## ADC data register low (ADCDRL)

ADCDRL
Reset value: 00000000 (00h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | 00

RO

Table 73. ADCDRL register description

| Bit | Name |  |
| :---: | :---: | :--- |
| $7: 2$ | - | Reserved. Forced by hardware to 0. |
| $1: 0$ | D[1:0] | LSB of converted analog value |

Table 74. ADC register map and reset values

| Address (Hex.) | Register label | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0070 h | ADCCSR <br> Reset value | EOC <br> 0 | SPEED <br> 0 | ADON <br> 0 | 0 | CH 3 <br> 0 | CH 2 <br> 0 | CH 1 <br> 0 | CH 0 <br> 0 |
|  | ADCDRH <br> Reset value | D 9 <br> 0 | D 8 <br> 0 | D 7 <br> 0 | D 6 <br> 0 | D 5 <br> 0 | D 4 <br> 0 | D 3 <br> 0 | D 2 <br> 0 |
| 0072 h | ADCDRL <br> Reset value | 0 | 0 | 0 | 0 | 0 | 0 | D 1 <br> 0 | D 0 <br> 0 |

## 11 Instruction set

### 11.1 CPU addressing modes

The CPU features 17 different addressing modes which can be classified in 7 main groups (see Table 75).

Table 75. Addressing mode groups

| Addressing mode | Example |
| :--- | :--- |
| Inherent | nop |
| Immediate | Id A,\#\$55 |
| Direct | Id A,\$55 |
| Indexed | Id A,(\$55,X) |
| Indirect | Id A,([\$55],X) |
| Relative | jrne loop |
| Bit operation | bset byte,\#5 |

The CPU Instruction Set is designed to minimize the number of bytes required per instruction: To do so, most of the addressing modes may be divided in two submodes called long and short:

- Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles.
- Short addressing mode is less powerful because it can generally only access page zero (0000h - 00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP)

The ST7 Assembler optimizes the use of long and short addressing modes.
Table 76. CPU addressing mode overview

| Mode |  |  | Syntax | Destination | Pointer address (Hex.) | Pointer size (Hex.) | Length (bytes) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inherent |  |  | nop |  |  |  | + 0 |
| Immediate |  |  | Id A,\#\$55 |  |  |  | $+1$ |
| Short | Direct |  | Id A,\$10 | 00..FF |  |  | +1 |
| Long | Direct |  | Id A,\$1000 | 0000..FFFF |  |  | $+2$ |
| No offset | Direct | Indexed | Id $\mathrm{A},(\mathrm{X})$ | 00..FF |  |  | $+0$ |
| Short | Direct | Indexed | Id $\mathrm{A},(\$ 10, \mathrm{X})$ | 00..1FE |  |  | +1 |
| Long | Direct | Indexed | Id A,(\$1000, X) | 0000..FFFF |  |  | $+2$ |
| Short | Indirect |  | Id A,[\$10] | 00..FF | 00..FF | byte | +2 |
| Long | Indirect |  | Id A,[\$10.w] | 0000..FFFF | 00..FF | word | $+2$ |
| Short | Indirect | Indexed | Id A,([\$10],X) | 00..1FE | 00..FF | byte | $+2$ |
| Long | Indirect | Indexed | Id A,([\$10.w],X) | 0000..FFFF | 00..FF | word | $+2$ |

Table 76. CPU addressing mode overview (continued)

| Relative | Direct |  | jrne loop | PC+/-127 |  |  | +1 |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| Relative | Indirect |  | jrne [\$10] | PC+/-127 | $00 .$. FF | byte | +2 |
| Bit | Direct |  | bset $\$ 10, \# 7$ | $00 . . F F$ |  |  | +1 |
| Bit | Indirect |  | bset [\$10],\#7 | $00 . . \mathrm{FF}$ | $00 . . \mathrm{FF}$ | byte | +2 |
| Bit | Direct | Relative | btjt $\$ 10, \# 7$, skip | $00 . . \mathrm{FF}$ |  |  | +2 |
| Bit | Indirect | Relative | btjt [\$10],\#7,skip | $00 . . \mathrm{FF}$ | $00 . . \mathrm{FF}$ | byte | +3 |

### 11.1.1 Inherent

All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation.

Table 77. Inherent instructions

| Instruction | Function |
| :--- | :--- |
| NOP | No operation |
| TRAP | S/W interrupt |
| WFI | Wait for interrupt (low power mode) |
| HALT | Halt oscillator (lowest power mode) |
| RET | Sub-routine return |
| IRET | Interrupt sub-routine return |
| SIM | Set interrupt mask (level 3) |
| RIM | Reset interrupt mask (level 0) |
| SCF | Set carry flag |
| RCF | Reset carry flag |
| RSP | Reset stack pointer |
| LD | Load |
| CLR | Clear |
| PUSH/POP | Push/Pop to/from the stack |
| INC/DEC | Increment/decrement |
| TNZ | Test negative or zero |
| CPL, NEG | 1 or 2 complement |
| MUL | Byte multiplication |
| SLL, SRL, SRA, RLC, RRC | Shift and rotate operations |
| SWAP | Swap nibbles |

### 11.1.2 Immediate

Immediate instructions have two bytes: The first byte contains the opcode and the second byte contains the operand value.

Table 78. Immediate instructions

| Instruction | Function |
| :--- | :--- |
| LD | Load |
| CP | Compare |
| BCP | Bit compare |
| AND, OR, XOR | Logical operations |
| ADC, ADD, SUB, SBC | Arithmetic operations |

### 11.1.3 Direct

In Direct instructions, the operands are referenced by their memory address. The direct addressing mode consists of two submodes:

## Direct (short)

The address is a byte, thus requiring only one byte after the opcode, but only allows 00 - FF addressing space.

## Direct (long)

The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode.

### 11.1.4 Indexed (no offset, short, long)

In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register ( X or Y ) with an offset.
The indexed addressing mode consists of three submodes:

## Indexed (no offset)

There is no offset, (no extra byte after the opcode), and it allows 00 - FF addressing space.

## Indexed (short)

The offset is a byte, thus requiring only one byte after the opcode and allows 00-1FE addressing space.

## Indexed (long)

The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode.

### 11.1.5 Indirect (short, long)

The required data byte to do the operation is found by its memory address, located in memory (pointer).

The pointer address follows the opcode. The indirect addressing mode consists of two submodes:

## Indirect (short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode.

## Indirect (long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

### 11.1.6 Indirect indexed (short, long)

This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value ( X or Y ) with a pointer value located in memory. The pointer address follows the opcode.

The indirect indexed addressing mode consists of two submodes:

## Indirect indexed (short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00-1FE addressing space, and requires 1 byte after the opcode.

## Indirect indexed (long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

Table 79. Instructions supporting direct, indexed, indirect and indirect indexed addressing modes

| Instructions |  |  |  | Function |
| :--- | :--- | :--- | :---: | :---: |
| Long and short | LD | Load |  |  |
|  | CP | Compare |  |  |
|  | AND, OR, XOR | Logical operations |  |  |
|  | ADC, ADD, SUB, SBC | Arithmetic additions/subtractions operations |  |  |
|  | BCP | Bit Compare |  |  |
|  | CLR | Clear |  |  |
|  | INC, DEC | TNZ |  |  |
|  | CPL, NEG | Increment/decrement |  |  |
|  | BSET, BRES | Test negative or zero |  |  |
|  | BTJT, BTJF | 1 or 2 complement |  |  |
|  | SLL, SRL, SRA, RLC, RRC | Shit aperations |  |  |
|  | SWAP | Swap nibbles |  |  |
|  | CALL, JP | Call or jump sub-routine |  |  |

### 11.1.7 Relative mode (direct, indirect)

This addressing mode is used to modify the PC register value, by adding an 8-bit signed offset to it.

Table 80. Relative direct and indirect instructions and functions

| Available relative direct/indirect instructions | Function |
| :--- | :--- |
| JRxx | Conditional Jump |
| CALLR | Call Relative |

The relative addressing mode consists of two submodes:

## Relative (direct)

The offset follows the opcode.

## Relative (indirect)

The offset is defined in the memory, the address of which follows the opcode.

### 11.2 Instruction groups

The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following table:

Table 81. Instruction groups

| Group | Instructions |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Load and transfer | LD | CLR |  |  |  |  |  |  |
| Stack operation | PUSH | POP | RSP |  |  |  |  |  |
| Increment/decrement | INC | DEC |  |  |  |  |  |  |
| Compare and tests | CP | TNZ | BCP |  |  |  |  |  |
| Logical operations | AND | OR | XOR | CPL | NEG |  |  |  |
| Bit operation | BSET | BRES |  |  |  |  |  |  |
| Conditional bit test and branch | BTJT | BTJF |  |  |  |  |  |  |
| Arithmetic operations | ADC | ADD | SUB | SBC | MUL |  |  |  |
| Shift and rotates | SLL | SRL | SRA | RLC | RRC | SWAP | SLA |  |
| Unconditional jump or call | JRA | JRT | JRF | JP | CALL | CALLR | NOP | RET |
| Conditional branch | JRxx |  |  |  |  |  |  |  |
| Interruption management | TRAP | WFI | HALT | IRET |  |  |  |  |
| Condition code flag modification | SIM | RIM | SCF | RCF |  |  |  |  |

## Using a prebyte

The instructions are described with one to four opcodes.
In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede.

The whole instruction becomes:
PC-2 End of previous instruction
PC-1 Prebyte
PC Opcode
PC+1 Additional word (0 to 2 ) according to the number of bytes required to compute the effective address

These prebytes enable the instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are:
PDY 90 Replace an $X$ based instruction using immediate, direct, indexed, or inherent addressing mode by a $Y$ one.

PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode.
It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode.

PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one.

Table 82. Instruction set overview

| Mnemo | Description | Function/example | Dst | Src |
| :---: | :---: | :---: | :---: | :---: |
| ADC | Add with Carry | $A=A+M+C$ | A | M |
| ADD | Addition | $A=A+M$ | A | M |
| AND | Logical And | $\mathrm{A}=\mathrm{A} . \mathrm{M}$ | A | M |
| BCP | Bit compare A, memory | tst (A. M) | A | M |
| BRES | Bit reset | bres Byte, \#3 | M |  |
| BSET | Bit set | bset Byte, \#3 | M |  |
| BTJF | Jump if bit is false (0) | btjf Byte, \#3, Jmp1 | M |  |
| BTJT | Jump if bit is true (1) | btjt Byte, \#3, Jmp1 | M |  |
| CALL | Call sub-routine |  |  |  |
| CALLR | Call sub-routine relative |  |  |  |
| CLR | Clear |  | reg, M |  |
| CP | Arithmetic Compare | tst(Reg - M) | reg | M |
| CPL | One Complement | A $=\mathrm{FFH}-\mathrm{A}$ | reg, M |  |
| DEC | Decrement | $\operatorname{dec} Y$ | reg, M |  |
| HALT | Halt |  |  |  |
| IRET | Interrupt routine return | Pop CC, A, X, PC |  |  |
| INC | Increment | inc $X$ | reg, M |  |
| JP | Absolute Jump | jp [TBL.w] |  |  |
| JRA | Jump relative always |  |  |  |
| JRT | Jump relative |  |  |  |
| JRF | Never jump | jrf * |  |  |
| JRIH | Jump if ext. INT pin = 1 | (ext. INT pin high) |  |  |
| JRIL | Jump if ext. INT pin $=0$ | (ext. INT pin low) |  |  |
| JRH | Jump if $\mathrm{H}=1$ | $\mathrm{H}=1$ ? |  |  |
| JRNH | Jump if $\mathrm{H}=0$ | $\mathrm{H}=0$ ? |  |  |
| JRM | Jump if $11: 0=11$ | $11: 0=11$ ? |  |  |
| JRNM | Jump if 11:0 <> 11 | 11:0 <> 11? |  |  |
| JRMI | Jump if $\mathrm{N}=1$ (minus) | $\mathrm{N}=1$ ? |  |  |
| JRPL | Jump if $\mathrm{N}=0$ (plus) | $\mathrm{N}=0$ ? |  |  |
| JREQ | Jump if $Z=1$ (equal) | $Z=1$ ? |  |  |
| JRNE | Jump if $\mathrm{Z}=0$ (not equal) | $\mathrm{Z}=0$ ? |  |  |
| JRC | Jump if $C=1$ | $\mathrm{C}=1$ ? |  |  |
| JRNC | Jump if $\mathrm{C}=0$ | $\mathrm{C}=0$ ? |  |  |
| JRULT | Jump if $\mathrm{C}=1$ | Unsigned < |  |  |
| JRUGE | Jump if $\mathrm{C}=0$ | Jmp if unsigned >= |  |  |


| 11 | H | 10 | N | Z | C |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | H |  | N | Z | C |
|  | H |  | N | Z | C |
|  |  |  | N | Z |  |
|  |  |  | N | Z |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  | C |
|  |  |  |  |  | C |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  | 0 | 1 |  |
|  |  |  | N | Z | C |
|  |  |  | N | Z | 1 |
|  |  |  | N | Z |  |
| 1 |  | 0 |  |  |  |
| 11 | H | 10 | N | Z | C |
|  |  |  | N | Z |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |

Table 82. Instruction set overview (continued)

| Mnemo | Description | Function/example | Dst | Src |
| :---: | :---: | :---: | :---: | :---: |
| JRUGT | Jump if ( $C+Z=0$ ) | Unsigned > |  |  |
| JRULE | Jump if ( $C+Z=1$ ) | Unsigned <= |  |  |
| LD | Load | dst $<=$ src | reg, M | M, reg |
| MUL | Multiply | $\mathrm{X}, \mathrm{A}=\mathrm{X}$ * A | A, X, Y | X, Y, A |
| NEG | Negate (2's compl) | neg \$10 | reg, M |  |
| NOP | No Operation |  |  |  |
| OR | OR operation | $A=A+M$ | A | M |
| POP | Pop from the Stack | pop reg | reg | M |
|  |  | pop CC | CC | M |
| PUSH | Push onto the Stack | push Y | M | reg, CC |
| RCF | Reset carry flag | $\mathrm{C}=0$ |  |  |
| RIM | Enable Interrupts | 11:0 = 10 (level 0) |  |  |
| RLC | Rotate Left true C | $\mathrm{C}<=\mathrm{A}<=C$ | reg, M |  |
| RRC | Rotate Right true C | $C \Rightarrow A \Rightarrow C$ | reg, M |  |
| RSP | Reset Stack Pointer | $S=$ Max allowed |  |  |
| SBC | Subtract with Carry | A $=\mathrm{A}-\mathrm{M}-\mathrm{C}$ | A | M |
| SCF | Set CARRY FLAG | $\mathrm{C}=1$ |  |  |
| SIM | Disable Interrupts | 11:0 = 11 (level 3) |  |  |
| SLA | Shift Left Arithmetic | $\mathrm{C}<=\mathrm{A}<=0$ | reg, M |  |
| SLL | Shift Left Logic | $\mathrm{C}<=\mathrm{A}<=0$ | reg, M |  |
| SRL | Shift Right Logic | $0 \Rightarrow$ A $\Rightarrow$ C | reg, M |  |
| SRA | Shift Right Arithmetic | A7 $\Rightarrow>A \Rightarrow C$ | reg, M |  |
| SUB | Subtraction | $\mathrm{A}=\mathrm{A}-\mathrm{M}$ | A | M |
| SWAP | SWAP nibbles | A7-A4 <=> A3-A0 | reg, M |  |
| TNZ | Test for Neg and Zero | tnz lbl1 |  |  |
| TRAP | S/W TRAP | S/W interrupt |  |  |
| WFI | Wait for Interrupt |  |  |  |
| XOR | Exclusive OR | A = A XOR M | A | M |


| $\mathbf{I I}$ | $\mathbf{H}$ | $\mathbf{1 0}$ | $\mathbf{N}$ | $\mathbf{Z}$ | $\mathbf{C}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  | N | Z |  |
|  | 0 |  |  |  | 0 |
|  |  |  | N | Z | C |
|  |  |  |  |  |  |
|  |  |  | N | Z |  |
|  |  |  |  |  |  |
| I1 | H | IO | N | Z | C |
|  |  |  |  |  |  |
|  |  |  |  |  | 0 |
| 1 |  | 0 |  |  |  |
|  |  |  | N | Z | C |
|  |  |  | N | Z | C |
|  |  |  |  |  |  |
|  |  |  | N | Z | C |
|  |  |  |  |  | 1 |
| 1 |  | 1 |  |  |  |
|  |  |  | N | Z | C |
|  |  |  | N | Z | C |
|  |  |  | 0 | Z | C |
|  |  |  | N | Z | C |
|  |  |  | N | Z | C |
|  |  |  | N | Z |  |
|  |  |  | N | Z |  |
| 1 |  | 1 |  |  |  |
| 1 |  | 0 |  |  |  |
|  |  |  | N | Z |  |

## 12 Electrical characteristics

### 12.1 Parameter conditions

Unless otherwise specified, all voltages are referred to $\mathrm{V}_{\mathrm{SS}}$.

### 12.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on $100 \%$ of the devices with an ambient temperature at $T_{A}=25^{\circ} \mathrm{C}$ and $T_{A}=T_{A}$ max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3 \Sigma$ ).

### 12.1.2 Typical values

Unless otherwise specified, typical data are based on $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$. They are given only as design guidelines and are not tested.

### 12.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 12.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 62.
Figure 62. Pin loading conditions


### 12.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 63.
Figure 63. Pin input voltage
(minic|

### 12.2 Absolute maximum ratings

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 12.2.1 Voltage characteristics

Table 83. Voltage characteristics

| Symbol | Ratings | Maximum value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$ | Supply voltage | 6.5 | V |
| $\mathrm{V}_{\mathrm{PP}}-\mathrm{V}_{\text {S }}$ | Programming voltage | 13 |  |
| $\mathrm{V}_{\text {IN }}{ }^{(1)(2)}$ | Input voltage on true open drain pin | $\mathrm{V}_{\text {SS }}-0.3$ to 6.5 |  |
|  | Input voltage on any other pin | $\begin{aligned} & \mathrm{V}_{S S}-0.3 \text { to } \\ & \mathrm{V}_{\mathrm{DD}}+0.3 \end{aligned}$ |  |
| $\left\|\Delta V_{\text {DDx }}\right\|$ and $\left\|\Delta \mathrm{V}_{\text {SSx }}\right\|$ | Variations between different digital power pins | 50 | mV |
| $\mathrm{IV}_{\text {SSA }}-\mathrm{V}_{\text {SSx }} \mathrm{l}$ | Variations between digital and analog ground pins | 50 |  |
| $\mathrm{V}_{\text {ESD (HBM) }}$ | Electrostatic discharge voltage (human body model) | see Section 12.8.3 on page 157 |  |
| $\mathrm{V}_{\text {ESD (MM) }}$ | Electrostatic discharge voltage (machine model) |  |  |  |

1. Directly connecting the RESET and $\mathrm{I} / \mathrm{O}$ pins to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: $4.7 \mathrm{k} \Omega$ for RESET, $10 \mathrm{k} \Omega$ for I/Os). For the same reason, unused I/O pins must not be directly tied to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$.
2. $I_{I N J(P I N)}$ must never be exceeded. This is implicitly ensured if $\mathrm{V}_{\text {IN }}$ maximum is respected. If $\mathrm{V}_{\text {IN }}$ maximum cannot be respected, the injection current must be limited externally to the $I_{\operatorname{INJ}(P / N)}$ value. A positive injection is induced by $\mathrm{V}_{I N}>\mathrm{V}_{\mathrm{DD}}$ while a negative injection is induced by $\mathrm{V}_{I N}<\mathrm{V}_{S S}$. For true open-drain pads, there is no positive injection current, and the corresponding $\mathrm{V}_{\mathrm{IN}}$ maximum must always be respected.

### 12.2.2 Current characteristics

Table 84. Current characteristics

| Symbol | Ratings |  | Max value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{VDD}}$ | Total current into $\mathrm{V}_{\mathrm{DD}}$ power lines (source) ${ }^{(1)}$ | 32-pin devices | 75 | mA |
|  |  | $44-\mathrm{pin}$ devices | 150 |  |
| Ivss | Total current out of $\mathrm{V}_{\text {SS }}$ ground lines (sink) ${ }^{(1)}$ | 32-pin devices | 75 |  |
|  |  | 44-pin devices | 150 |  |
| 10 | Output current sunk by any standard I/O and control pin |  | 20 |  |
|  | Output current sunk by any high sink I/O pin |  | 40 |  |
|  | Output current source by any I/Os and control pin |  | -25 |  |
| $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})^{(2)(3)}}$ | Injected current on $\mathrm{V}_{\text {PP }}$ pin |  | $\pm 5$ |  |
|  | Injected current on RESET pin |  | $\pm 5$ |  |
|  | Injected current on OSC1 and OSC2 pins |  | $\pm 5$ |  |
|  | Injected current on ROM and 32 Kbyte Flash devices PB0 pin |  | $\pm 5$ |  |
|  | Injected current on 8/16 Kbyte Flash devices PB0 pin |  | + 5 |  |
|  | Injected current on any other pin ${ }^{(4)(5)}$ |  | $\pm 5$ |  |
| $\Sigma l_{\text {INJ(PIN) }}{ }^{(2)}$ | Total injected current (sum of all I/O and control pins) ${ }^{(4)}$ |  | $\pm 25$ |  |

1. All power $\left(\mathrm{V}_{\mathrm{DD}}\right)$ and ground $\left(\mathrm{V}_{\mathrm{SS}}\right)$ lines must always be connected to the external supply.
2. $I_{\mathbb{I N J ( P I N )}}$ must never be exceeded. This is implicitly insured if $\mathrm{V}_{\mathbb{I N}}$ maximum is respected. If $\mathrm{V}_{\mathbb{I N}}$ maximum cannot be respected, the injection current must be limited externally to the $I_{\mathbb{I N J}(\mathrm{P} / \mathrm{N})}$ value. A positive injection is induced by $V_{I N}>V_{D D}$ while a negative injection is induced by $V_{\text {IN }}<V_{S S}$. For true open-drain pads, there is no positive injection current, and the corresponding $\mathrm{V}_{\text {IN }}$ maximum must always be respected.
3. Negative injection degrades the analog performance of the device. See note in Section 12.13.3: ADC accuracy on page 171. If the current injection limits given in Table 106: General characteristics on page 158 are exceeded, general device malfunction may result.
4. When several inputs are submitted to a current injection, the maximum $\mathrm{SI}_{\left.\mathrm{INSIXIN}_{(P I N}\right)}$ is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with $\mathrm{SI}_{\mathrm{INJ}(\text { PIN })}$ maximum current injection on four I/O port pins of the device.
5. True open drain I/O port pins do not accept positive injection.

### 12.2.3 Thermal characteristics

Table 85. Thermal characteristics

| Symbol | Ratings | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}}$ | Maximum junction temperature (see Section 13.3: Thermal characteristics) |  |  |

### 12.3 Operating conditions

Table 86. Operating conditions

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{CPU}}$ | Internal clock frequency |  | 0 | 8 | MHz |
| $\mathrm{V}_{\mathrm{DD}}$ | Operating voltage (except Flash Write/Erase) |  | 3.8 | 5.5 | V |
|  | Operating Voltage for Flash Write/Erase | $\mathrm{V}_{\mathrm{PP}}=11.4$ to 12.6 V | 4.5 | 5.5 |  |
| $\mathrm{T}_{\text {A }}$ | Ambient temperature range | 1-suffix version | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
|  |  | 5-suffix version | -10 | 85 |  |
|  |  | 6-suffix version | -40 | 85 |  |
|  |  | 7-suffix version | -40 | 105 |  |
|  |  | 3 -suffix version | -40 | 125 |  |

Figure 64. $f_{C P U}$ max versus $V_{D D}$


Note: $\quad$ Some temperature ranges are only available with a specific package and memory size. Refer to Section 14: Device configuration and ordering information.

Warning: Do not connect 12 V to $\mathrm{V}_{\mathrm{PP}}$ before $\mathrm{V}_{\mathrm{DD}}$ is powered on, as this may damage the device.

### 12.4 LVD/AVD characteristics

### 12.4.1 Operating conditions with LVD

Subject to general operating conditions for $T_{A}$.
Table 87. Operating conditions with LVD

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IT+(LVD) }}$ | Reset release threshold (VD ${ }_{\text {DD }}$ rise) | VD level = high in option byte | $4.0{ }^{(1)}$ | 4.2 | 4.5 | V |
|  |  | VD level = med. in option byte ${ }^{(2)}$ | $3.55{ }^{(1)}$ | 3.75 | $4.0{ }^{(1)}$ |  |
|  |  | VD level = low in option byte ${ }^{(2)}$ | $2.95{ }^{(1)}$ | 3.15 | $3.35{ }^{(1)}$ |  |
| $\mathrm{V}_{\text {IT-(LVD) }}$ | Reset generation threshold ( $\mathrm{V}_{\mathrm{DD}}$ fall) | VD level = high in option byte | 3.8 | 4.0 | $4.25{ }^{(1)}$ |  |
|  |  | VD level = med. in option byte ${ }^{(2)}$ | $3.35{ }^{(1)}$ | 3.55 | $3.75{ }^{(1)}$ |  |
|  |  | VD level = low in option byte ${ }^{(2)}$ | $2.8{ }^{(1)}$ | 3.0 | $3.15{ }^{(1)}$ |  |
| $\mathrm{V}_{\text {hys(LVD) }}$ | LVD voltage threshold hysteresis ${ }^{(1)}$ | $\mathrm{V}_{\text {IT+(LVD) }} \mathrm{V}_{\text {IT-(LVD) }}$ | 150 | 200 | 250 | mV |
| Vt POR | $V_{D D}$ rise time ${ }^{(1)}$ | Flash devices | $6 \mu \mathrm{~s} / \mathrm{V}$ |  | $100 \mathrm{~ms} / \mathrm{V}$ |  |
|  |  | 8/16 Kbyte ROM devices |  |  | $20 \mathrm{~ms} / \mathrm{V}$ |  |
|  |  | 32 Kbyte ROM devices |  |  | $\propto \mathrm{ms} / \mathrm{V}$ |  |
| $\mathrm{t}_{\mathrm{g} \text { (VDD) }}$ | Filtered glitch delay on $\mathrm{V}_{\mathrm{DD}}{ }^{(1)}$ | Not detected by the LVD |  |  | 40 | ns |

1. Data based on characterization results, tested in production for ROM devices only.
2. If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range.

### 12.4.2 Auxiliary voltage detector (AVD) thresholds

Subject to general operating conditions for $\mathrm{T}_{\mathrm{A}}$.
Table 88. AVD thresholds

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IT+(AVD) }}$ | $1 \Rightarrow 0$ AVDF flag toggle threshold ( $V_{D D}$ rise) | VD level = high in option byte | $4.4{ }^{(1)}$ | 4.6 | 4.9 | V |
|  |  | VD level = med. in option byte | $3.95{ }^{(1)}$ | 4.15 | $4.4{ }^{(1)}$ |  |
|  |  | VD level = low in option byte | $3.4{ }^{(1)}$ | 3.6 | $3.8{ }^{(1)}$ |  |
| $\mathrm{V}_{\text {IT-(AVD) }}$ | $0 \Rightarrow 1$ AVDF flag toggle threshold ( $V_{D D}$ fall) | VD level = high in option byte | 4.2 | 4.4 | $4.65{ }^{(1)}$ |  |
|  |  | VD level = med. in option byte | $3.75{ }^{(1)}$ | 4.0 | $4.2{ }^{(1)}$ |  |
|  |  | VD level = low in option byte | $3.2{ }^{(1)}$ | 3.4 | $3.6{ }^{(1)}$ |  |
| $\mathrm{V}_{\text {hys(AVD) }}$ | AVD voltage threshold hysteresis | $\mathrm{V}_{\text {IT+(AVD) }}{ }^{-\mathrm{V}_{\text {IT-(AVD }}}$ |  | 200 |  | mV |
| $\Delta \mathrm{V}_{\text {IT }}$ | Voltage drop between AVD flag set and LVD reset activated | $\mathrm{V}_{\text {IT-(AVD) }}-\mathrm{V}_{\text {IT-(LVD) }}$ |  | 450 |  |  |

1. Data based on characterization results, tested in production for ROM devices only.

### 12.5 Supply current characteristics

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To obtain the total device consumption, the two current values must be added (except for Halt mode for which the clock is stopped).

### 12.5.1 ROM current consumption

Table 89. ROM current consumption

| Symbol | Parameter | Conditions | 32 Kbyte ROM devices |  | 16/8 Kbyte ROM devices |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Max ${ }^{(1)}$ | Typ | Max ${ }^{(1)}$ |  |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply current in Run mode ${ }^{(2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=1 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 0.55 \\ & 1.10 \\ & 2.20 \\ & 4.38 \end{aligned}$ | $\begin{gathered} 0.87 \\ 1.75 \\ 3.5 \\ 7.0 \end{gathered}$ | $\begin{gathered} \hline 0.46 \\ 0.93 \\ 1.9 \\ 3.7 \end{gathered}$ | $\begin{gathered} 0.69 \\ 1.4 \\ 2.7 \\ 5.5 \end{gathered}$ | mA |
|  | Supply current in Slow mode ${ }^{(2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=62.5 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=125 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=250 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=500 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 53 \\ 100 \\ 194 \\ 380 \end{gathered}$ | $\begin{gathered} 87 \\ 175 \\ 350 \\ 700 \end{gathered}$ | $\begin{gathered} 30 \\ 70 \\ 150 \\ 310 \end{gathered}$ | $\begin{gathered} 60 \\ 120 \\ 250 \\ 500 \end{gathered}$ | $\mu \mathrm{A}$ |
|  | Supply current in Wait mode ${ }^{(2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=1 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & \hline 0.31 \\ & 0.61 \\ & 1.22 \\ & 2.44 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 1.0 \\ & 2.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & \hline 0.22 \\ & 0.45 \\ & 0.91 \\ & 1.82 \end{aligned}$ | $\begin{gathered} 0.37 \\ 0.75 \\ 1.5 \\ 3 \end{gathered}$ | mA |
|  | Supply current in Slow Wait mode ${ }^{(2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=62.5 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=125 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=250 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=500 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 36 \\ 69 \\ 133 \\ 260 \end{gathered}$ | $\begin{gathered} 63 \\ 125 \\ 250 \\ 500 \end{gathered}$ | $\begin{gathered} 20 \\ 40 \\ 90 \\ 190 \end{gathered}$ | $\begin{gathered} 40 \\ 90 \\ 180 \\ 350 \end{gathered}$ | A |
|  | Supply current in Halt mode ${ }^{(3)}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ | <1 | 10 | <1 | 10 |  |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | <1 | 50 | <1 | 50 |  |
|  | Supply current in Active-halt mode ${ }^{(4)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz} \end{aligned}$ | $\begin{gathered} 15 \\ 28 \\ 55 \\ 107 \end{gathered}$ | $\begin{gathered} 20 \\ 38 \\ 75 \\ 200 \end{gathered}$ | $\begin{aligned} & 11 \\ & 22 \\ & 43 \\ & 85 \end{aligned}$ | $\begin{gathered} 15 \\ 30 \\ 60 \\ 150 \end{gathered}$ |  |

1. Data based on characterization results, tested in production at $V_{D D}$ max. and $f_{C P U} \max$.
2. Measurements are done in the following conditions:

- Program executed from RAM, CPU running with RAM access. The increase in consumption when executing from Flash is 50\%
- All I/O pins in input mode with a static value at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (no load)
- All peripherals in reset state
- LVD disabled.
- Clock input (OSC1) driven by external square wave
- In Slow and Slow Wait modes, $\mathrm{f}_{\mathrm{CP}}$ is based on $\mathrm{f}_{\mathrm{OS}}$ divided by 32

To obtain the total current consumption of the device, add the clock source (Section 12.6.3) and the peripheral power consumption (Section 12.5.4).
3. All I/O pins in push-pull 0 mode (when applicable) with a static value at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (no load), LVD disabled. Data based on characterization results, tested in production at $\mathrm{V}_{\mathrm{DD}} \max$. and $\mathrm{f}_{\mathrm{CPU}}$ max.
4. Data based on characterization results, not tested in production. All I/O pins in push-pull 0 mode (when applicable) with a static value at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (no load); clock input (OSC1) driven by external square wave, LVD disabled. To obtain the total current consumption of the device, add the clock source consumption (Section 12.6.3).

### 12.5.2 Flash current consumption

Table 90. Flash current consumption

| Symbol | Parameter | Conditions | 32 Kbyte Flash |  | 16/8 Kbyte Flash |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Max ${ }^{(1)}$ | Typ | Max ${ }^{(1)}$ |  |
| IDD | Supply current in Run mode ${ }^{(2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=1 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OS}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 1.3 \\ & 2.0 \\ & 3.6 \\ & 7.1 \end{aligned}$ | $\begin{gathered} \hline 3.0 \\ 5.0 \\ 8.0 \\ 15.0 \end{gathered}$ | $\begin{gathered} 1 \\ 1.4 \\ 2.4 \\ 4.4 \end{gathered}$ | $\begin{aligned} & 2.3 \\ & 3.5 \\ & 5.3 \\ & 7.0 \end{aligned}$ | mA |
|  | Supply current in Slow mode ${ }^{(2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=62.5 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=125 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=250 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=500 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.7 \\ & 0.8 \\ & 1.1 \end{aligned}$ | $\begin{aligned} & 2.7 \\ & 3.0 \\ & 3.6 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 0.48 \\ & 0.53 \\ & 0.63 \\ & 0.80 \end{aligned}$ | $\begin{gathered} 1 \\ 1.1 \\ 1.2 \\ 1.4 \end{gathered}$ |  |
|  | Supply current in Wait mode ${ }^{(2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=1 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 1.2 \\ & 2.0 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 4.0 \\ & 5.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.9 \\ & 1.3 \\ & 2.3 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 2.2 \\ & 2.6 \\ & 3.6 \end{aligned}$ |  |
|  | Supply current in Slow Wait mode ${ }^{(2)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=62.5 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=125 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=250 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz}, \mathrm{f}_{\mathrm{CPU}}=500 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 580 \\ 650 \\ 770 \\ 1050 \end{gathered}$ | $\begin{aligned} & 1200 \\ & 1300 \\ & 1800 \\ & 2000 \end{aligned}$ | $\begin{aligned} & 430 \\ & 470 \\ & 530 \\ & 660 \end{aligned}$ | $\begin{gathered} 950 \\ 1000 \\ 1050 \\ 1200 \end{gathered}$ | $\mu \mathrm{A}$ |
|  | Supply current in Halt mode ${ }^{(3)}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ | <1 | 10 | <1 | 10 |  |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 5 | 50 | <1 | 50 |  |
|  | Supply current in Active-halt mode ${ }^{(4)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{OSC}}=16 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 365 \\ & 380 \\ & 410 \\ & 500 \end{aligned}$ | $\begin{aligned} & 475 \\ & 500 \\ & 550 \\ & 650 \end{aligned}$ | $\begin{aligned} & 315 \\ & 330 \\ & 360 \\ & 460 \end{aligned}$ | $\begin{aligned} & 425 \\ & 450 \\ & 500 \\ & 600 \end{aligned}$ |  |

1. Data based on characterization results, tested in production at $V_{D D}$ max. and $f_{C P U}$ max.
2. Measurements are done in the following conditions:

- Program executed from RAM, CPU running with RAM access. The increase in consumption when executing from Flash is 50\%.
- All I/O pins in input mode with a static value at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (no load)
- All peripherals in reset state
- LVD disabled
- Clock input (OSC1) driven by external square wave
- In Slow and Slow Wait modes, $\mathrm{f}_{\mathrm{CP}}$ is based on $\mathrm{f}_{\mathrm{OSC}}$ divided by 32
- To obtain the total current consumption of the device, add the clock source (Section 12.6.3) and the peripheral power consumption (Section 12.5.4).

3. All I/O pins in push-pull 0 mode (when applicable) with a static value at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (no load), LVD disabled. Data based on characterization results, tested in production at $V_{D D}$ max. and $f_{C P U}$ max.
4. Data based on characterization results, not tested in production. All I/O pins in push-pull 0 mode (when applicable) with a static value at $V_{D D}$ or $V_{S S}$ (no load); clock input (OSC1) driven by external square wave, LVD disabled. To obtain the total current consumption of the device, add the clock source consumption (Section 12.6.3).

### 12.5.3 Supply and clock managers

The previous current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To obtain the total device consumption, the two current values must be added (except for Halt mode).

Table 91. Oscillators, PLL and LVD current consumption

| Symbol | Parameter | Conditions | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{RCINT})}$ | Supply current of internal RC oscillator |  | 625 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD} \text { (RES) }}$ | Supply current of resonator oscillator ${ }^{(1)(2)}$ |  | see Section 12.6.3 on page 150 |  |  |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{PLL})}$ | PLL supply current | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 360 |  |  |
| $\mathrm{I}_{\mathrm{DD}(\text { LVD })}$ | LVD supply current |  | 150 | 300 |  |

1. Data based on characterization results done with the external components specified in Section 12.6.3, not tested in production.
2. As the oscillator is based on a current source, the consumption does not depend on the voltage.

### 12.5.4 On-chip peripherals

Table 92. On-chip peripherals current consumption

| Symbol | Parameter | Conditions | Typ | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD} \text { (TIM) }}$ | 16-bit timer supply current ${ }^{(1)}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{CPU}}=4 \mathrm{MHz}, \\ & \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V} \end{aligned}$ | 50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD} \text { (SPI) }}$ | SPI supply current ${ }^{(2)}$ |  | 400 |  |
| $\mathrm{I}_{\text {DD(SCl) }}$ | SCI supply current ${ }^{(3)}$ |  |  |  |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{ADC})}$ | ADC supply current when converting ${ }^{(4)}$ |  |  |  |

[^3]
### 12.6 Clock and timing characteristics

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$.

### 12.6.1 General timings

Table 93. General timings

| Symbol | Parameter | Conditions | Min | Typ ${ }^{(1)}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {c(INST) }}$ | Instruction cycle time |  | 2 | 3 | 12 | $\mathrm{t}_{\mathrm{CPU}}$ |
|  |  | $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | 250 | 375 | 1500 | ns |
| $\mathrm{t}_{\mathrm{v} \text { (IT) }}$ | Interrupt reaction time $\mathrm{t}_{\mathrm{v}(\mathrm{IT})}=\Delta \mathrm{t}_{\mathrm{c}(\text { INST })}+10^{(2)}$ |  | 10 |  | 22 | $\mathrm{t}_{\mathrm{CPU}}$ |
|  |  | $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | 1.25 |  | 2.75 | $\mu \mathrm{s}$ |

1. Data based on typical application software
2. Time measured between interrupt event and interrupt vector fetch. $\Delta \mathrm{t}_{\mathrm{C}(\mathrm{INST})}$ is the number of $\mathrm{t}_{\mathrm{CPU}}$ cycles needed to finish the current instruction execution.

### 12.6.2 External clock source

Table 94. External clock source

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OSC1H }}$ | OSC1 input pin high level voltage | See Figure 65. | $\mathrm{V}_{\mathrm{DD}}{ }^{-1}$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\text {OSC1L }}$ | OSC1 input pin low level voltage |  | $\mathrm{V}_{\text {SS }}$ |  | $\mathrm{V}_{\text {SS }}+1$ |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{w}(\mathrm{OSC} 1 \mathrm{H})} \\ & \mathrm{t}_{\mathrm{w}(\mathrm{OSC} 1 \mathrm{~L})} \end{aligned}$ | OSC1 high or low time ${ }^{(1)}$ |  | 5 |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{r}(\mathrm{OSC} 1)} \\ & \mathrm{t}_{\mathrm{f}(\text { OSC } 1)} \end{aligned}$ | OSC1 rise or fall time ${ }^{(1)}$ |  |  |  | 15 |  |
| $\mathrm{I}_{\mathrm{lkg}}$ | OSC1 input leakage current | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |

1. Data based on design simulation and/or technology characteristics, not tested in production.

Figure 65. Typical application with an external clock source


### 12.6.3 Crystal and ceramic resonator oscillators

The ST7 internal clock can be supplied with four different crystal/ceramic resonator oscillators. All the information given in this paragraph are based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal/ceramic resonator manufacturer for more details (frequency, package, accuracy...).

## 8/16 Kbyte Flash and ROM devices

Table 95. Crystal and ceramic resonator oscillators (8/16 Kbyte Flash and ROM devices)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {OSc }}$ | Oscillator frequency ${ }^{(1)}$ | LP: Iow power oscillator MP: medium power oscillator MS: medium speed oscillator HS: high speed oscillator | $\begin{gathered} 1 \\ >2 \\ >4 \\ >8 \end{gathered}$ |  | $\begin{gathered} 2 \\ 4 \\ 8 \\ 16 \end{gathered}$ | MHz |
| $\mathrm{R}_{\mathrm{F}}$ | Feedback resistor ${ }^{(2)}$ |  | 20 |  | 40 | $\mathrm{k} \Omega$ |
| $\begin{aligned} & \mathrm{C}_{\mathrm{L} 1} \\ & \mathrm{C}_{\mathrm{L} 2} \end{aligned}$ | Recommended load capacitance versus equivalent serial resistance of the crystal or ceramic resonator $\left(\mathrm{R}_{\mathrm{S}}\right)^{(3)}$ | $R_{S}=200 \Omega$ LP oscillator <br> $R_{S}=200 \Omega$ MP oscillator <br> $R_{S}=200 \Omega$ MS oscillator <br> $R_{S}=100 \Omega$ HS oscillator | $\begin{aligned} & 22 \\ & 22 \\ & 18 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & 56 \\ & 46 \\ & 33 \\ & 33 \end{aligned}$ | pF |
| $\mathrm{i}_{2}$ | OSC2 driving current | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ <br> LP oscillator MP oscillator MS oscillator HS oscillator |  | $\begin{gathered} 80 \\ 160 \\ 310 \\ 610 \end{gathered}$ | $\begin{aligned} & 150 \\ & 250 \\ & 460 \\ & 910 \end{aligned}$ | $\mu \mathrm{A}$ |

1. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small $R_{S}$ value. Refer to crystal/ceramic resonator manufacturer for more details.
2. Data based on characterization results, not tested in production. The relatively low value of the RF resistor, offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the microcontroller is used in tough humidity conditions.
3. For $\mathrm{C}_{\mathrm{L}_{1}}$ and $\mathrm{C}_{\mathrm{L}_{2}}$ it is recommended to use high-quality ceramic capacitors in the 5 pF to 25 pF range (typ.) designed for high-frequency applications and selected to match the requirements of the crystal or resonator. $C_{L 1}$ and $C_{L 2}$, are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$. PCB and MCU pin capacitance must be included when sizing $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$ ( 10 pF can be used as a rough estimate of the combined pin and board capacitance).

Figure 66. Typical application with a crystal or ceramic resonator (8/16 Kbyte Flash and ROM devices)


## 32 Kbyte Flash and ROM devices

Table 96. Crystal and ceramic resonator oscillators (32 Kbyte Flash and ROM devices)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {OSC }}$ | Oscillator frequency ${ }^{(1)}$ |  | 1 |  | 16 | MHz |
| $\mathrm{R}_{\mathrm{F}}$ | Feedback resistor ${ }^{(2)}$ |  | 20 |  | 40 | $\mathrm{k} \Omega$ |
| $\begin{aligned} & \mathrm{C}_{\mathrm{L} 1} \\ & \mathrm{C}_{\mathrm{L} 2} \end{aligned}$ | Recommended load capacitance versus equivalent serial resistance of the crystal or ceramic resonator $\left(\mathrm{R}_{\mathrm{S}}\right)^{(3)}$ | $\begin{aligned} & \mathrm{f} \text { fosc }=1 \text { to } 2 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{osc}}=2 \text { to } 4 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{osc}}=4 \text { to } 8 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{osc}}=8 \text { to } 16 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 20 \\ & 20 \\ & 15 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 50 \\ & 35 \\ & 35 \end{aligned}$ | pF |
| $\mathrm{i}_{2}$ | OSC2 driving current | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ <br> LP oscillator MP oscillator MS oscillator HS oscillator |  | $\begin{gathered} 80 \\ 160 \\ 310 \\ 610 \end{gathered}$ | $\begin{aligned} & 150 \\ & 250 \\ & 460 \\ & 910 \end{aligned}$ | $\mu \mathrm{A}$ |

1. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small RS value. Refer to crystal/ceramic resonator manufacturer for more details.
2. Data based on characterization results, not tested in production. The relatively low value of the RF resistor, offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the microcontroller is used in tough humidity conditions.
3. For $C_{L 1}$ and $C_{L_{2}}$ it is recommended to use high-quality ceramic capacitors in the $5-\mathrm{pF}$ to $25-\mathrm{pF}$ range (typ.) designed for high-frequency applications and selected to match the requirements of the crystal or resonator. $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$, are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$. PCB and MCU pin capacitance must be included when sizing $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}(10 \mathrm{pF}$ can be used as a rough estimate of the combined pin and board capacitance).

Figure 67. Typical application with a crystal or ceramic resonator (32 Kbyte Flash and ROM devices)


Table 97. OSCRANGE selection for typical resonators

| Supplier | fosc <br> $(\mathbf{M H z})$ | Typical ceramic resonators ${ }^{(1)}$ |  |
| :---: | :---: | :--- | :---: |
|  |  | Recommended OSCRANGE <br> option bit configuration |  |
|  | 2 | CSTCC2M00G56A-R0 | MP mode ${ }^{(2)}$ |
|  | 4 | CSTCR4M00G55B-R0 | MS mode |
|  | 8 | CSTCE8M00G52A-R0 | HS mode |
|  | 16 | CSTCE16M0V51A-R0 | HS mode |

1. Resonator characteristics given by the ceramic resonator manufacturer.
2. LP mode is not recommended for 2 MHz resonator because the peak to peak amplitude is too small ( $>0.8 \mathrm{~V}$ ). For more information on these resonators, please consult www.murata.com.

### 12.6.4 RC oscillators

Table 98. RC oscillators

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC}}$ (RCINT) | Internal RC oscillator frequency <br> (see Figure 68) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, <br> $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 2 | 3.5 | 5.6 | MHz |

Figure 68. Typical $\mathrm{f}_{\mathrm{OSC}(\mathrm{RCINT})}$ vs $\mathrm{T}_{\mathrm{A}}$


Note: To reduce disturbance to the RC oscillator, it is recommended to place decoupling capacitors between $V_{D D}$ and $V_{S S}$ as shown in Figure 87 on page 170.

### 12.6.5 PLL characteristics

Table 99. PLL characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC}}$ | PLL input frequency range |  | 2 |  | 4 | MHz |
| $\Delta \mathrm{f}_{\mathrm{CPU}} / \mathrm{f}_{\mathrm{CPU}}$ | Instantaneous PLL jitter ${ }^{(1)}$ | $\mathrm{f}_{\mathrm{OSC}}=4 \mathrm{MHz}$ |  | 0.7 | 2 | $\%$ |

1. Data characterized but not tested

The user must take the PLL jitter into account in the application (for example in serial communication or sampling of high frequency signals). The PLL jitter is a periodic effect, which is integrated over several CPU cycles. Therefore the longer the period of the application signal, the less it will be impacted by the PLL jitter.

Figure 69 shows the PLL jitter integrated on application signals in the range 125 kHz to 2 MHz . At frequencies of less than 125 kHz , the jitter is negligible.

Figure 69. Integrated PLL jitter vs signal frequency ${ }^{(1)}$


1. Measurement conditions: $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$

### 12.7 Memory characteristics

### 12.7.1 RAM and hardware registers

Table 100. RAM and hardware registers

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{RM}}$ | Data retention mode ${ }^{(1)}$ | Halt mode (or reset) | 1.6 |  |  | V |

1. Minimum $\mathrm{V}_{\mathrm{DD}}$ supply voltage without losing data stored in RAM (in Halt mode or under reset) or in hardware registers (only in Halt mode). Not tested in production.

### 12.7.2 Flash memory

Table 101. Dual voltage HDFlash memory

| Symbol | Parameter | Conditions | Min ${ }^{(1)}$ | Typ | Max ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{CPU}}$ | Operating frequency | Read mode | 0 |  | 8 | MHz |
|  |  | Write/Erase mode | 1 |  | 8 |  |
| $\mathrm{V}_{\text {PP }}$ | Programming voltage ${ }^{(2)}$ | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ | 11.4 |  | 12.6 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply current ${ }^{(3)}$ | Write/Erase |  | <10 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {PP }}$ | $\mathrm{V}_{\mathrm{PP}}$ current ${ }^{(3)}$ | Read (VPP = 12 V ) |  |  | 200 | $\mu \mathrm{A}$ |
|  |  | Write/Erase |  |  | 30 | mA |
| $\mathrm{t}_{\mathrm{VPP}}$ | Internal $\mathrm{V}_{\text {PP }}$ stabilization time |  |  | 10 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {RET }}$ | Data retention | $\mathrm{T}_{\mathrm{A}}=85{ }^{\circ} \mathrm{C}$ | 40 |  |  | years |
|  |  | $\mathrm{T}_{\mathrm{A}}=105^{\circ} \mathrm{C}$ | 15 |  |  |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ | 7 |  |  |  |
| $\mathrm{N}_{\mathrm{RW}}$ | Write erase cycles | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | 100 |  |  | cycles |
|  |  | $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ | 1000 |  |  | cycles |
| TPROG <br> TERASE | Programming or erasing temperature range |  | -40 | 25 | 85 | ${ }^{\circ} \mathrm{C}$ |

1. Data based on characterization results, not tested in production.
2. $\mathrm{V}_{\mathrm{PP}}$ must be applied only during the programming or erasing operation and not permanently for reliability reasons.
3. Data based on simulation results, not tested in production.

### 12.8 EMC characteristics

Susceptibility tests are performed on a sample basis during product characterization.

### 12.8.1 Functional electromagnetic susceptibility (EMS)

Based on a simple running application on the product (toggling two LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs).

- ESD: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{S S}$ through a 100 pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard.

A device reset allows normal operations to be resumed. The test results given in Table 102 on page 156 are based on the EMS levels and classes defined in application note AN1709.

## Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

## Software recommendations

The software flowchart must include the management of runaway conditions such as:

- corrupted program counter
- unexpected reset
- critical data corruption (control registers...)


## Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

Table 102. EMS test results

| Symbol | Parameter | Conditions | Level/class |
| :---: | :---: | :---: | :---: |
| $V_{\text {FESD }}$ | Voltage limits to be applied on any I/O pin to induce a functional disturbance | 32 Kbyte Flash or ROM device: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}$ conforms to IEC 1000-4-2 | 3B |
|  |  | 8 or 16 Kbyte ROM device: <br> $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}$ conforms to IEC 1000-4-2 | 4A |
|  |  | 8 or 16 Kbyte Flash device: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}$ <br> conforms to IEC 1000-4-2 | 4B |
| $\mathrm{V}_{\text {FFTB }}$ | Fast transient voltage burst limits to be applied through 100 pF on $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{DD}}$ pins to induce a functional disturbance | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{OSC}}=8 \mathrm{MHz}$ conforms to IEC 1000-4-4 | 4A |

### 12.8.2 Electromagnetic interference (EMI)

Based on a simple application running on the product (toggling two LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE $J$ 1752/3 which specifies the board and the loading of each pin.

Table 103. EMI emissions

| Symbol | Parameter | Conditions | Device/package ${ }^{(1)}$ | Monitored frequency band | Max vs [ $\mathrm{f}_{\text {OSC }} / \mathrm{ff}_{\text {cpu }}$ ] |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | 8/4 MHz | $16 / 8 \mathrm{MHz}$ |  |
| $\mathrm{S}_{\text {EMI }}$ | Peak level ${ }^{(2)}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ <br> conforming to <br> SAE J 1752/3 | 8/16 Kbyte Flash <br> LQFP32 and LQFP44 | 0.1 MHz to 30 MHz | 12 | 18 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  |  | 30 MHz to 130 MHz | 19 | 25 |  |
|  |  |  |  | 130 MHz to 1 GHz | 15 | 22 |  |
|  |  |  |  | SAE EMI Level | 3 | 3.5 | - |
|  |  |  |  | 0.1 MHz to 30 MHz | 13 | 14 |  |
|  |  |  | 32 Kbyte Flash | 30 MHz to 130 MHz | 20 | 25 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | LQFP32 and LQFP44 | 130 MHz to 1 GHz | 16 | 21 |  |
|  |  |  |  | SAE EMI Level | 3.0 | 3.5 | - |
|  |  |  |  | 0.1 MHz to 30 MHz | 12 | 15 |  |
|  |  |  | 8/16 Kbyte ROM | 30 MHz to 130 MHz | 23 | 26 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | LQFP32 and LQFP44 | 130 MHz to 1 GHz | 15 | 20 |  |
|  |  |  |  | SAE EMI Level | 3.0 | 3.5 | - |
|  |  |  |  | 0.1 MHz to 30 MHz | 17 | 21 |  |
|  |  |  | 32 Kbyte ROM | 30 MHz to 130 MHz | 24 | 30 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | LQFP32 and LQFP44 | 130 MHz to 1 GHz | 18 | 23 |  |
|  |  |  |  | SAE EMI Level | 3.0 | 3.5 | - |

1. Refer to application note AN1709 for data on other package types.
2. Not tested in production.

### 12.8.3 Absolute maximum ratings (electrical sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

## Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts*( $n+1$ ) supply pin). Two models can be simulated: human body model and machine model. This test conforms to the JESD22-A114A/A115A standard.

Table 104. Absolute maximum ratings

| Symbol | Ratings | Conditions | Maximum value $^{(\mathbf{1})}$ | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {ESD(HBM) }}$ | Electrostatic discharge voltage <br> (human body model) |  | 2000 | V |
| $\mathrm{~V}_{\mathrm{ESD}(\mathrm{CDM})}$ | Electrostatic discharge voltage <br> (charged device model) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 750 |  |
|  |  | V |  |  |

1. Data based on characterization results, not tested in production.

## Static latch-up

- LU: two complementary static tests are required on 6 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard.

Table 105. Electrical sensitivities

| Symbol | Parameter | Conditions | Test <br> specification | Class |
| :---: | :---: | :--- | :---: | :---: |
| LU | Static latch-up class | $T_{A}=+25^{\circ} \mathrm{C}$ <br> $T_{A}=+85^{\circ} \mathrm{C}$ <br> $T_{A}=+125^{\circ} \mathrm{C}$ | JESD 78 | II level A |

### 12.9 I/O port pin characteristics

### 12.9.1 General characteristics

Subject to general operating conditions for $V_{D D}, f_{O S C}$, and $T_{A}$ unless otherwise specified.
Table 106. General characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input low level voltage (standard voltage devices) ${ }^{(1)}$ |  |  |  | $0.3 \mathrm{x} \mathrm{V}_{\text {DD }}$ |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high level voltage ${ }^{(1)}$ |  | $0.7 \mathrm{x} \mathrm{V}_{\mathrm{DD}}$ |  |  | V |
| $\mathrm{V}_{\text {hys }}$ | Schmitt trigger voltage hysteresis ${ }^{(2)}$ |  |  | 0.7 |  |  |
| $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})}{ }^{(3)}$ | Injected current on I/O pins other than pin $\mathrm{PBO}^{(4)}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | $\pm 4$ | mA |
|  | Injected current on ROM and 32 Kbyte Flash devices pin PB0 |  |  |  |  |  |
|  | Injected current on 8/16 Kbyte Flash devices pin PB0 |  | 0 |  | +4 |  |
| $\Sigma 1_{\operatorname{INJ}(\mathrm{PIN})}{ }^{(3)}$ | Total injected current (sum of all I/O and control pins) | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | $\pm 25$ | mA |
| $\mathrm{I}_{\mathrm{Ikg}}$ | Input leakage current | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ |  |
| Is | Static current consumption induced by each floating input pin | Floating input mode ${ }^{(5)(6)}$ |  | 200 |  | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{PU}}$ | Weak pull-up equivalent resistor ${ }^{(7)}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 50 | 120 | 250 | k $\Omega$ |
| $\mathrm{ClO}_{10}$ | I/O pin capacitance |  |  | 5 |  | pF |
| $\mathrm{t}_{\text {f(IO)out }}$ | Output high to low level fall time ${ }^{(1)}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{r}(\mathrm{IO}) \text { out }}$ | Output low to high level rise time ${ }^{(1)}$ | between 10\% and 90\% |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{w}(\mathrm{IT}) \mathrm{in}}$ | External interrupt pulse time ${ }^{(8)}$ |  | 1 |  |  | ${ }^{\text {CPPU }}$ |

1. Data based on characterization results, not tested in production.
2. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested
3. When the current limitation is not possible, the $\mathrm{V}_{\text {IN }}$ maximum must be respected, otherwise refer to the $I_{\operatorname{INJ}(\mathrm{PIN})}$ specification. A positive injection is induced by $\mathrm{V}_{I N}>\mathrm{V}_{\mathrm{DD}}$ while a negative injection is induced by $\mathrm{V}_{I N}<\mathrm{V}_{S S}$. Refer to Section 12.2.2 on page 143 for more details
4. No negative current injection allowed on $8 / 16$ Kbyte Flash devices
5. Static peak current value taken at a fixed $\mathrm{V}_{\mathrm{IN}}$ value, based on design simulation and technology characteristics, not tested in production. This value depends on $\mathrm{V}_{\mathrm{DD}}$ and temperature values.
6. The Schmitt trigger that is connected to every I/O port is disabled for analog inputs only when ADON bit is ON and the particular ADC channel is selected (with port configured in input floating mode). When the ADON bit is OFF, static current consumption may result. This can be avoided by keeping the input voltage of this pin close to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$.
7. The $R_{P U}$ pull-up equivalent resistor is based on a resistive transistor (corresponding $I_{P U}$ current characteristics described in Figure 71).
8. To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as an external interrupt source

Figure 70. Unused I/O pins configured as input ${ }^{(1)}$


1. I/O can be left unconnected if it is configured as output ( 0 or 1 ) by the software. This has the advantage of greater EMC robustness and lower cost.

Figure 71. Typical $\mathrm{I}_{\mathrm{PU}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ with $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$


### 12.9.2 Output driving current

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.
Table 107. Output driving current

| Symbol | Parameter | Conditions |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}{ }^{(1)}$ | Output low level voltage for a standard I/O pin when 8 pins are sunk at same time (see Figure 72) | $V_{D D}=5 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{IO}}=+5 \mathrm{~mA}$ |  | 1.2 |  |
|  |  |  | $\mathrm{I}_{\mathrm{O}}=+2 \mathrm{~mA}$ |  | 0.5 |  |
|  | Output low level voltage for a high sink I/O pin when 4 pins are sunk at same time (see Figure 73 and Figure 75) |  | $\begin{aligned} & \mathrm{I}_{\mathrm{IO}}=+20 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}>85^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 1.3 \\ & 1.5 \end{aligned}$ | V |
|  |  |  | $\mathrm{l}_{\mathrm{IO}}=+8 \mathrm{~mA}$ |  | 0.6 |  |
| $\mathrm{V}_{\mathrm{OH}}{ }^{(2)}$ | Output high level voltage for an I/O pin when 4 pins are sourced at same time (see Figure 74 and Figure 77) |  | $\begin{aligned} & \mathrm{I}_{\mathrm{IO}}=-5 \mathrm{~mA}, \\ & \mathrm{~T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}>85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}-1.4 \\ & \mathrm{~V}_{\mathrm{DD}}-1.6 \end{aligned}$ |  |  |
|  |  |  | $\mathrm{I}_{\mathrm{IO}}=-2 \mathrm{~mA}$ | $V_{D D}-0.7$ |  |  |

[^4]Figure 72. Typical $\mathrm{V}_{\mathrm{OL}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (standard ports)


Figure 73. Typical $\mathrm{V}_{\mathrm{OL}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (high-sink ports)


Figure 74. Typical $\mathrm{V}_{\mathrm{OH}}$ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$


Figure 75. Typical $\mathrm{V}_{\mathrm{OL}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ (standard ports)


Figure 76. Typical $\mathrm{V}_{\mathrm{OL}}$ vs. $\mathrm{V}_{\mathrm{DD}}$ (high-sink ports)


Figure 77. Typical $\mathrm{V}_{\mathrm{OH}}$ vs. $\mathrm{V}_{\mathrm{DD}}$


### 12.10 Control pin characteristics

### 12.10.1 Asynchronous RESET pin

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, f_{C P U}$, and $T_{A}$ unless otherwise specified.
Table 108. Asynchronous RESET pin

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input low level voltage ${ }^{(1)}$ |  |  |  | $0.3 x V_{\text {DD }}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high level voltage ${ }^{(1)}$ |  | $0.7 \mathrm{xV} \mathrm{V}_{\text {D }}$ |  |  |  |
| $\mathrm{V}_{\text {hys }}$ | Schmitt trigger voltage hysteresis ${ }^{(2)}$ |  |  | 2.5 |  |  |
| $\mathrm{V}_{\text {OL }}$ | Output low level voltage ${ }^{(3)}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{IO}}=+2 \mathrm{~mA}$ |  | 0.2 | 0.5 | V |
| $\mathrm{I}_{10}$ | Driving current on RESET pin |  |  | 2 |  | mA |
| $\mathrm{R}_{\mathrm{ON}}$ | Weak pull-up equivalent resistor | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 20 | 30 | 120 | k $\Omega$ |
| $\mathrm{t}_{\text {w (RSTL) }}$ out | Generated reset pulse duration | Internal reset sources | 20 | 30 | $42^{(4)}$ | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{h} \text { (RSTL) }{ }_{\text {in }}}$ | External reset pulse hold time ${ }^{(5)}$ |  | 2.5 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{g} \text { (RSTL) }} \mathrm{i}$ | Filtered glitch duration ${ }^{(6)}$ |  |  | 200 |  | ns |

1. Data based on characterization results, not tested in production.
2. Hysteresis voltage between Schmitt trigger switching levels.
3. The $\mathrm{I}_{\mathrm{IO}}$ current sunk must always respect the absolute maximum rating specified in Section 12.2.2 and the sum of $\mathrm{I}_{\mathrm{IO}}$ ( $\mathrm{I} / \mathrm{O}$ ports and control pins) must not exceed lVss.
4. Data guaranteed by design, not tested in production.
5. To guarantee the reset of the device, a minimum pulse has to be applied to the RESET pin. All short pulses applied on the RESET pin with a duration below $\mathrm{t}_{\mathrm{h}(\mathrm{RSTL}) \text { in }}$ can be ignored.
6. The reset network (the resistor and two capacitors) protects the device against parasitic resets, especially in noisy environments.

## RESET pin protection when LVD is enabled

When the LVD is enabled, it is recommended to protect the RESET pin as shown in Figure 78 and follow these guidelines:

1. The reset network protects the device against parasitic resets.
2. The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog).
3. Whatever the reset source is (internal or external), the user must ensure that the level on the RESET pin can go below the $\mathrm{V}_{\mathrm{IL}}$ max. level specified in Section 12.10.1. Otherwise the reset will not be taken into account internally.
4. Because the reset circuit is designed to allow the internal RESET to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin (by an external pull-up for example) is less than the absolute maximum value specified for $I_{\text {INJ(RESET) }}$ in Section 12.2.2 on page 143.
5. When the LVD is enabled, it is mandatory not to connect a pull-up resistor. A 10 nF pulldown capacitor is recommended to filter noise on the reset line.
6. In case a capacitive power supply is used, it is recommended to connect a 1 M ohm pull-down resistor to the RESET pin to discharge any residual voltage induced by this capacitive power supply (this will add $5 \mu \mathrm{~A}$ to the power consumption of the MCU).

## Tips when using the LVD:

- Check that all recommendations related to reset circuit have been applied (see section above)
- Check that the power supply is properly decoupled ( $100 \mathrm{nF}+10 \mu \mathrm{~F}$ close to the MCU). Refer to AN1709. If this cannot be done, it is recommended to put a $100 \mathrm{nF}+1 \mathrm{M}$ Ohm pull-down on the RESET pin.
- The capacitors connected on the RESET pin and also the power supply are key to avoiding any start-up marginality. In most cases, steps 1 and 2 above are sufficient for a robust solution. Otherwise: Replace 10 nF pull-down on the RESET pin with a $5 \mu \mathrm{~F}$ to $20 \mu \mathrm{~F}$ capacitor.

Figure 78. RESET pin protection when LVD is enabled


## RESET pin protection when LVD is disabled

When the LVD is disabled, it is recommended to protect the RESET pin as shown in Figure 79 and follow these guidelines:

1. The reset network protects the device against parasitic resets.
2. The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog).
3. Whatever the reset source is (internal or external), the user must ensure that the level on the RESET pin can go below the $\mathrm{V}_{\mathrm{IL}}$ max. level specified in Section 12.10.1. Otherwise the reset will not be taken into account internally.
4. Because the reset circuit is designed to allow the internal RESET to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin (by an external pull-up for example) is less than the absolute maximum value specified for IINJ(RESET) in Section 12.2.2 on page 143.

Figure 79. RESET pin protection when LVD is disabled


### 12.10.2 ICCSEL/V ${ }_{\text {PP }}$ pin

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.
Table 109. ICCSEL/V ${ }_{\text {PP }}$ pin

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input low level voltage ${ }^{(1)}$ | Flash versions | $\mathrm{V}_{S S}$ | 0.2 | V |
|  |  | ROM versions | $\mathrm{V}_{\mathrm{SS}}$ | $0.3 \times V_{\text {DD }}$ |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high level voltage ${ }^{(1)}$ | Flash versions | $\mathrm{V}_{\mathrm{DD}}-0.1$ | 12.6 |  |
|  |  | ROM versions | $0.7 \times \mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ |  |
| $\mathrm{I}_{\mathrm{kg}}$ | Input leakage current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |

1. Data based on design simulation and/or technology characteristics, not tested in production.

Figure 80. Two typical applications with ICCSEL/V PP pin $^{(1)}$


1. When ICC mode is not required by the application ICCSEL/ $\mathrm{V}_{\mathrm{PP}}$ pin must be tied to $\mathrm{V}_{\mathrm{Ss}}$.

### 12.11 Timer peripheral characteristics

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{OSC}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.
Refer to I/O port characteristics for more details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output...).

Data based on design simulation and/or characterization results, not tested in production.

### 12.11.1 16-bit timer

Table 110. 16-bit timer

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w}(\mathrm{ICAP}) \mathrm{in}}$ | Input capture pulse time |  | 1 |  |  | $\mathrm{t}_{\mathrm{CPU}}$ |
| $\mathrm{t}_{\text {res(PWM) }}$ | PWM resolution time |  | 2 |  |  | $\mathrm{t}_{\mathrm{CPU}}$ |
|  |  | $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | 250 |  |  | ns |
| $\mathrm{f}_{\text {EXT }}$ | Timer external clock frequency |  | 0 |  | $\mathrm{f}_{\mathrm{CPU}} / 4$ | MHz |
| $\mathrm{f}_{\text {PWM }}$ | PWM repetition rate |  |  |  |  |  |
| $\mathrm{Res}_{\text {pwm }}$ | PWM resolution |  |  |  | 16 | bit |

### 12.12 Communication interface characteristics

### 12.12.1 Serial peripheral interface (SPI)

The following characteristics are ubject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified. The data is based on design simulation and/or characterization results, not tested in production.

When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. Refer to the I/O port characteristics for more details on the input/output alternate function characteristics ( $\overline{\mathrm{SS}}, \mathrm{SCK}, \mathrm{MOSI}, \mathrm{MISO}$ ).

Table 111. SPI characteristics

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \mathrm{f}_{\mathrm{SCK}} \\ 1 / \mathrm{t}_{\mathrm{c}(\mathrm{SCK})} \end{gathered}$ | SPI clock frequency | Master $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | $\mathrm{f}_{\mathrm{CPU}} / 128=0.0625$ | $\mathrm{f}_{\mathrm{CPU}} / 4=2$ | MHz |
|  |  | Slave $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ | 0 | $\mathrm{f}_{\mathrm{CPU}} / 2=4$ |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{r}(\mathrm{SCK})} \\ & \left.\mathrm{t}_{\mathrm{f}(\text { SCK }}\right) \end{aligned}$ | SPI clock rise and fall time |  | see I/O port pin description |  |  |
| $\mathrm{t}_{\text {su }(\overline{\mathrm{SS}})^{(1)}}{ }^{(1)}$ | $\overline{\text { SS }}$ setup time ${ }^{(2)}$ | Slave | $\mathrm{t}_{\text {CPU }}+50$ |  | ns |
| $\mathrm{t}_{\mathrm{h}(\overline{\mathrm{SS}})}{ }^{(1)}$ | $\overline{\mathrm{SS}}$ hold time | Slave | 120 |  |  |
| $\begin{array}{\|l\|} \hline \mathrm{t}_{\mathrm{w}(\mathrm{SCKH}}{ }^{(1)}{ }^{(1)} \\ \mathrm{t}_{\mathrm{w}(\mathrm{SCKL})^{(1)}} \end{array}$ | SCK high and low time | Master Slave | $\begin{gathered} 100 \\ 90 \end{gathered}$ |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{su}(\mathrm{MII})}{ }^{(1)} \\ & \mathrm{t}_{\mathrm{su}(\mathrm{SI})}{ }^{(1)} \end{aligned}$ | Data input setup time | Master Slave | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}(\mathrm{MII})}{ }_{(1)}^{(1)} \\ & \mathrm{t}_{\mathrm{h}(\mathrm{SI})}^{(1)} \end{aligned}$ | Data input hold time | Master Slave | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  |
| $\mathrm{ta}_{\mathrm{a}(\mathrm{SO})}{ }^{(1)}$ | Data output access time | Slave | 0 | 120 |  |
| $\mathrm{t}_{\text {dis(SO) }}{ }^{(1)}$ | Data output disable time | Slave |  | 240 |  |
| $\mathrm{t}_{\mathrm{V}(\mathrm{SO})}{ }^{(1)}$ | Data output valid time | Slave (after enable edge) |  | 120 |  |
| $\mathrm{t}_{\mathrm{h}(\mathrm{SO})}{ }^{(1)}$ | Data output hold time |  | 0 |  |  |
| $\mathrm{t}_{\mathrm{v}(\mathrm{MO})}{ }^{(1)}$ | Data output valid time | Master (after enable edge) |  | 120 |  |
| $\mathrm{th}_{\mathrm{h}(\mathrm{MO})}{ }^{(1)}$ | Data output hold time |  | 0 |  |  |

1. Data based on design simulation and/or characterization results, not tested in production.
2. Depends on $\mathrm{f}_{\mathrm{CPU}}$. For example, if $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$, then $\mathrm{t}_{\mathrm{CPU}}=1 / \mathrm{f}_{\mathrm{CPU}}=125 \mathrm{~ns}$ and $\mathrm{t}_{\mathrm{su}}(\mathrm{SS})=175 \mathrm{~ns}$.

Figure 81. SPI slave timing diagram with $\mathrm{CPHA}=0^{(1)}$


1. Measurement points are done at CMOS levels: $0.3 \mathrm{xV}_{\mathrm{DD}}$ and $0.7 \mathrm{xV}_{\mathrm{DD}}$.
2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

Figure 82. SPI slave timing diagram with $\mathrm{CPHA}=1^{(1)}$


1. Measurement points are done at CMOS levels: $0.3 \times V_{D D}$ and $0.7 \times V_{D D}$.
2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

Figure 83. SPI master timing diagram ${ }^{(1)}$


1. Measurement points are done at CMOS levels: $0.3 x V_{D D}$ and $0.7 x V_{D D}$.
2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

### 12.13 10-bit ADC characteristics

Subject to general operating conditions for $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{CPU}}$, and $\mathrm{T}_{\mathrm{A}}$ unless otherwise specified.
Table 112. 10-bit ADC characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {ADC }}$ | ADC clock frequency |  | 0.4 |  | 2 | MHz |
| $V_{\text {AREF }}$ | Analog reference voltage | $0.7 * \mathrm{~V}_{\mathrm{DD}} \leq \mathrm{V}_{\text {AREF }} \leq \mathrm{V}_{\mathrm{DD}}$ | 3.8 |  | $V_{\text {DD }}$ | V |
| $\mathrm{V}_{\text {AIN }}$ | Conversion voltage range ${ }^{(1)}$ |  | $\mathrm{V}_{\text {SSA }}$ |  | $\mathrm{V}_{\text {AREF }}$ |  |
| $\mathrm{I}_{\mathrm{lkg}}$ | Input leakage current for analog input ${ }^{(2)}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  |  | $\pm 250$ | nA |
|  |  | Other $\mathrm{T}_{\mathrm{A}}$ ranges |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {AIN }}$ | External input impedance |  |  |  | See figures 84 and 85 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\text {AIN }}$ | External capacitor on analog input |  |  |  |  | pF |
| $\mathrm{f}_{\text {AIN }}$ | Variation freq. of analog input signal |  |  |  |  | Hz |
| $\mathrm{C}_{\text {ADC }}$ | Internal sample and hold capacitor |  |  | 12 |  | pF |

Table 112. 10-bit ADC characteristics (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{ADC}}$ | Conversion time (Sample + Hold) <br> $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$, Speed = 0, <br> $\mathrm{f}_{\mathrm{ADC}}=2 \mathrm{MHz}$ |  |  | 7.5 |  |  |
|  | No. of sample capacitor loading cycles <br> No. of Hold conversion cycles |  |  | 4 s |  |  |

1. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than $10 \mathrm{k} \Omega$ ). Data based on characterization results, not tested in production
2. Injecting negative current on adjacent pins may result in increased leakage currents. Software filtering of the converted analog value is recommended.

Figure 84. $\quad \mathrm{R}_{\text {AIN }} \max$. vs $\mathrm{f}_{\text {ADC }}$ with $\mathrm{C}_{\text {AIN }}=0 \mathrm{pF}^{(1)}$


1. $\mathrm{C}_{\text {PARASITIC }}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance ( 3 pF ). A high C CARASITIC value will downgrade conversion accuracy. To remedy this, $\mathrm{f}_{\mathrm{ADC}}$ should be reduced.

Figure 85. Recommended $\mathrm{C}_{\text {AIN }}$ and $\mathrm{R}_{\text {AIN }}$ values ${ }^{(1)}$


1. This graph shows that, depending on the input signal variation ( $f_{\text {AIN }}$ ), $\mathrm{C}_{\text {AIN }}$ can be increased for stabilization time and decreased to allow the use of a larger serial resistor ( $\mathrm{R}_{\text {AIN }}$ ).

Figure 86. Typical A/D converter application


### 12.13.1 Analog power supply and reference pins

Depending on the MCU pin count, the package may feature separate $\mathrm{V}_{\text {AREF }}$ and $\mathrm{V}_{\text {SSA }}$ analog power supply pins. These pins supply power to the A/D converter cell and function as the high and low reference voltages for the conversion. In some packages, $\mathrm{V}_{\text {AREF }}$ and $\mathrm{V}_{\text {SSA }}$ pins are not available (refer to Section 2 on page 15). In this case the analog supply and reference pads are internally bonded to the $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ pins.

Separation of the digital and analog power pins allow board designers to improve A/D performance. Conversion accuracy can be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines (see Section 12.13.2: General PCB design guidelines).

### 12.13.2 General PCB design guidelines

To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the noise-sensitive, analog physical interface from noise-generating CMOS logic signals.

- Use separate digital and analog planes. The analog ground plane should be connected to the digital ground plane via a single point on the PCB.
- Filter power to the analog power planes. It is recommended to connect capacitors, with good high frequency characteristics, between the power and ground lines, placing $0.1 \mu \mathrm{~F}$ and optionally, if needed 10 pF capacitors as close as possible to the ST7 power supply pins and a 1 to $10 \mu \mathrm{~F}$ capacitor close to the power source (see Figure 87 ).
- The analog and digital power supplies should be connected in a star network. Do not use a resistor, as $\mathrm{V}_{\text {AREF }}$ is used as a reference voltage by the A/D converter and any resistance would cause a voltage drop and a loss of accuracy.
- Properly place components and route the signal traces on the PCB to shield the analog inputs. Analog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signals from digital signals that may switch while the analog inputs are being sampled by the $A / D$ converter. Do not toggle digital outputs on the same I/O port as the A/D input being converted.

Figure 87. Power supply filtering


### 12.13.3 ADC accuracy

Table 113. ADC accuracy

| Symbol | Parameter | Conditions |  | Typ | Max ${ }^{(1)}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | ROM and 8/16 Kbyte Flash | 32 Kbyte Flash |  |
| $\mathrm{IE}_{\mathrm{T}} \mathrm{l}$ | Total unadjusted error ${ }^{(2)}$ | $\begin{array}{\|c} \widehat{N} \\ \hline \\ 10 \\ 11 \\ 0 \\ 0 \\ > \end{array}$ | CPU in run mode @ $\mathrm{f}_{\text {ADC }} 2 \mathrm{MHz}$ |  | 3 | 4 | 6 | LSB |
| $1 \mathrm{E}_{\mathrm{O}} \mathrm{l}$ | Offset error ${ }^{(2)}$ |  |  | 2 | 3 | 5 |  |  |
| $\mathrm{IE}_{\mathrm{G}} \mathrm{l}$ | Gain error ${ }^{(2)}$ |  |  | 0.5 | 3 | 4.5 |  |  |
| $\left\|E_{D}\right\|$ | Differential linearity error ${ }^{(2)}$ |  |  | 1 | 2 | 2 |  |  |
| $1 \mathrm{E}_{\mathrm{L}} \mathrm{l}$ | Integral linearity error ${ }^{(2)}$ |  |  |  |  | 3 |  |  |

1. Data based on characterization results, monitored in production to guarantee $99.73 \%$ within $\pm$ max value from $-40^{\circ} \mathrm{C}$ to $125{ }^{\circ} \mathrm{C}$ ( $\pm 3 \sigma$ distribution limits).
2. ADC accuracy vs. negative injection current: Injecting negative current may reduce the accuracy of the conversion being performed on another analog input. Any positive injection current within the limits specified for $l_{\text {INJ (PIN) }}$ and $\Sigma l_{\operatorname{INJ(PIN)}}$ in Section 12.9 does not affect the ADC accuracy.

Figure 88. ADC accuracy characteristics


## 13 Package characteristics

### 13.1 ECOPACK

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

### 13.2 Package mechanical data

### 13.2.1 LQFP44 package mechanical data

Figure 89. 44-pin low profile quad flat package outline


Table 114. 44-pin low profile quad flat package mechanical data

| Dim. | mm |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A |  |  | 1.60 |  |  | 0.0630 |
| A1 | 0.05 |  | 0.15 | 0.0020 |  | 0.0059 |
| A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 |
| b | 0.30 | 0.37 | 0.45 | 0.0118 | 0.0146 | 0.0177 |
| C | 0.09 |  | 0.20 | 0.0035 |  | 0.0079 |
| D |  | 12.00 |  |  | 0.4724 |  |
| D1 |  | 10.00 |  |  | 0.3937 |  |
| E |  | 12.00 |  |  | 0.4724 |  |

Table 114. 44-pin low profile quad flat package mechanical data (continued)

| Dim. | mm |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| E1 |  | 10.00 |  |  | 0.3937 |  |
| e |  | 0.80 |  |  | 0.0315 |  |
| $\theta$ | $0^{\circ}$ | $3.5{ }^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $3.5{ }^{\circ}$ | $7^{\circ}$ |
| L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 |
| L1 |  | 1.00 |  |  | 0.0394 |  |
| Number of pins |  |  |  |  |  |  |
| N | 44 |  |  |  |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

### 13.2.2 SDIP42 package mechanical data

Figure 90. 42-pin plastic dual in-line package, shrink 600-mil width


Table 115. 42-pin dual in line package mechanical data

| Dim. | mm |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A |  |  | 5.08 |  |  | 0.2000 |
| A1 | 0.51 |  |  | 0.0201 |  |  |
| A2 | 3.05 | 3.81 | 4.57 | 0.1201 | 0.1500 | 0.1799 |
| b | 0.38 | 0.46 | 0.56 | 0.0150 | 0.0181 | 0.0220 |
| b2 | 0.89 | 1.02 | 1.14 | 0.0350 | 0.0402 | 0.0449 |
| c | 0.23 | 0.25 | 0.38 | 0.0091 | 0.0098 | 0.0150 |
| D | 36.58 | 36.83 | 37.08 | 1.4402 | 1.4500 | 1.4598 |

Table 115. 42-pin dual in line package mechanical data

| Dim. | mm |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| E | 15.24 |  | 16.00 | 0.6000 |  | 0.6299 |
| E1 | 12.70 | 13.72 | 14.48 | 0.5000 | 0.5402 | 0.5701 |
| e |  | 1.78 |  |  | 0.0701 |  |
| eA |  | 15.24 |  |  | 0.6000 |  |
| eB |  |  | 18.54 |  |  | 0.7299 |
| eC |  |  | 1.52 |  | 0.0598 |  |
| L | 2.54 | 3.30 | 3.56 | 0.1000 | 0.1299 | 0.1402 |
| Number of pins |  |  |  |  |  |  |
| N | 42 |  |  |  |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

### 13.2.3 LQFP32 package mechanical data

Figure 91. 32-pin low profile quad flat package outline


Table 116. 32-pin low profile quad flat package mechanical data

| Dim. | mm |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A |  |  | 1.60 |  |  | 0.0630 |
| A1 | 0.05 |  | 0.15 | 0.0020 |  | 0.0059 |
| A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 |
| b | 0.30 | 0.37 | 0.45 | 0.0118 | 0.0146 | 0.0177 |
| C | 0.09 |  | 0.20 | 0.0035 |  | 0.0079 |
| D |  | 9.00 |  |  | 0.3543 |  |
| D1 |  | 7.00 |  |  | 0.2756 |  |

Table 116. 32-pin low profile quad flat package mechanical data (continued)

| Dim. | mm |  |  | inches ${ }^{(1)}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| E |  | 9.00 |  |  | 0.3543 |  |  |
| E1 |  | 7.00 |  |  | 0.2756 |  |  |
| e |  | 0.80 |  |  | 0.0315 |  |  |
| $\theta$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |  |
| L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 |  |
| L1 | 1.00 |  |  | 0.0394 |  |  |  |
| Number of pins |  |  |  |  |  |  |  |
| N | 32 |  |  |  |  |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

### 13.2.4 SDIP32 package mechanical data

Figure 92. 32-pin plastic dual in-line package, shrink 400-mil width


Table 117. 32-pin dual in-line package mechanical data

| Dim. | mm |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 3.56 | 3.76 | 5.08 | 0.1402 | 0.1480 | 0.2000 |
| A1 | 0.51 |  |  | 0.0201 |  |  |
| A2 | 3.05 | 3.56 | 4.57 | 0.1201 | 0.1402 | 0.1799 |
| b | 0.36 | 0.46 | 0.58 | 0.0142 | 0.0181 | 0.0228 |
| b1 | 0.76 | 1.02 | 1.40 | 0.0299 | 0.0402 | 0.0551 |
| C | 0.20 | 0.25 | 0.36 | 0.0079 | 0.0098 | 0.0142 |
| D | 27.43 |  | 28.45 | 1.0799 |  | 1.1201 |

Table 117. 32-pin dual in-line package mechanical data (continued)

| Dim. | mm |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| E | 9.91 | 10.41 | 11.05 | 0.3902 | 0.4098 | 0.4350 |
| E1 | 7.62 | 8.89 | 9.40 | 0.3000 | 0.3500 | 0.3701 |
| e |  | 1.78 |  |  | 0.0701 |  |
| eA |  | 10.16 |  |  | 0.4000 |  |
| eB |  |  | 12.70 |  |  | 0.5000 |
| eC |  |  | 1.40 |  | 0.0551 |  |
| L | 2.54 | 3.05 | 3.81 | 0.1000 | 0.1201 | 0.1500 |
| Number of pins |  |  |  |  |  |  |
| N | 42 |  |  |  |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

### 13.3 Thermal characteristics

Table 118. Thermal characteristics

| Symbol | Ratings | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thJA }}$ | Package thermal resistance (junction to ambient): <br> LQFP44 10x10 <br> LQFP32 7x7 <br> DIP42 600mil <br> SDIP32 200mil | $\begin{aligned} & 52 \\ & 70 \\ & 55 \\ & 50 \end{aligned}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power dissipation ${ }^{(1)}$ | 500 | mW |
| $\mathrm{T}_{\text {Jmax }}$ | Maximum junction temperature ${ }^{(2)}$ | 150 | ${ }^{\circ} \mathrm{C}$ |

1. The maximum power dissipation is obtained from the formula $P_{D}=\left(T_{J}-T_{A}\right) / R_{\text {thJA }}$. The power dissipation of an application can be defined by the user with the formula: $P_{D}=P_{I N T}+P_{\text {PORT }}$ where $P_{I N T}$ is the chip internal power ( $l_{D D} \times V_{D D}$ ) and $P_{P O R T}$ is the port power dissipation depending on the ports used in the application.
2. The maximum chip-junction temperature is based on technology characteristics.

## 14 Device configuration and ordering information

Each device is available for production in user programmable versions (Flash) as well as in factory coded versions (ROM/FASTROM).

ST72324Bxx devices are ROM versions. ST72P324B devices are Factory Advanced Service Technique ROM (FASTROM) versions: They are factory-programmed HDFlash devices. Flash devices are shipped to customers with a default content (FFh), while ROM factory coded parts contain the code supplied by the customer. This implies that Flash devices have to be configured by the customer using the Option bytes while the ROM devices are factory-configured.

Figure 93. ST72324Bxx ordering information scheme


### 14.1 Flash devices

### 14.1.1 Flash configuration

## Table 119. Flash option bytes

|  | Static option byte 0 |  |  |  |  |  |  |  | Static option byte 1 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  |  |  |  |  |  |  |  |  |  |  | OS | PE |  | RAN |  | $\stackrel{4}{4}$ |
|  | HALT | SW |  | 1 | 0 |  |  | $\sum_{\\|}^{\stackrel{1}{2}}$ |  |  | 1 | 0 | 2 | 1 | 0 | 」1 |
| Default | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | See <br> note <br> 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 |

1. Depends on device type as defined in Table 122: Package selection (OPT7) on page 181.

The option bytes allow the hardware configuration of the microcontroller to be selected. They have no address in the memory map and can be accessed only in programming mode (for example using a standard ST7 programming tool). The default content of the Flash is fixed to FFh. To program directly the Flash devices using ICP, Flash devices are shipped to customers with the internal RC clock source. In masked ROM devices, the option bytes are fixed in hardware by the ROM code (see option list).

Table 120. Option byte 0 bit description

| Bit | Name | Function |
| :---: | :---: | :---: |
| OPT7 | WDG HALT | Watchdog reset on Halt <br> This option bit determines if a reset is generated when entering Halt mode while the Watchdog is active. <br> 0 : No reset generation when entering Halt mode <br> 1: Reset generation when entering Halt mode |
| OPT6 | WDG SW | Hardware or software Watchdog <br> This option bit selects the Watchdog type. <br> 0 : Hardware (Watchdog always enabled) <br> 1: Software (Watchdog to be enabled by software) |
| OPT5 | - | Reserved, must be kept at default value. |
| OPT4:3 | VD[1:0] | Voltage detection <br> These option bits enable the voltage detection block (LVD and AVD) with a selected threshold for the LVD and AVD. <br> 00: Selected LVD $=$ Highest threshold ( $\mathrm{V}_{\mathrm{DD}}^{\sim 4 V}$ ). <br> 01: Selected LVD $=$ Medium threshold $\left(V_{D D} \sim 3.5 \mathrm{~V}\right)$. <br> 10: Selected LVD = Lowest threshold $\left(\mathrm{V}_{\mathrm{DD}} \sim 3 \mathrm{~V}\right)$. <br> 11: LVD and AVD off <br> Caution: If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range. Below 3.8V, device operation is not guaranteed. For details on the AVD and LVD threshold levels refer to Section 12.4.1 on page 145. |
| OPT2:1 | - | Reserved, must be kept at default value |

Table 120. Option byte 0 bit description (continued)

| Bit | Name | Function |
| :---: | :---: | :--- |
|  |  | Flash memory readout protection <br> Readout protection, when selected, provides a protection against <br> program memory content extraction and against write access to Flash <br> memory. |
| OPT0 | FMP_R | Erasing the option bytes when the FMP_R option is selected causes <br> the whole user memory to be erased first, afterwhich the device can <br> be reprogrammed. Refer to Section 4.3.1 on page 24 and the ST7 <br> Flash Programming Reference Manual for more details. <br> 0: Readout protection enabled <br> 1: Readout protection disabled |

Table 121. Option byte 1 bit description

| Bit | Name | Function |
| :---: | :---: | :---: |
| OPT7 | PKG1 | Pin package selection bit <br> This option bit selects the package (see Table 122). Note: On the chip, each I/O port has eight pads. Pads that are not bonded to external pins are in input pull-up configuration after reset. The configuration of these pads must be kept at reset state to avoid added current consumption. |
| OPT6 | RSTC | Reset clock cycle selection <br> This option bit selects the number of CPU cycles applied during the reset phase and when exiting Halt mode. For resonator oscillators, it is advised to select 4096 due to the long crystal stabilization time. <br> 0 : Reset phase with 4096 CPU cycles <br> 1: Reset phase with 256 CPU cycles |
| OPT5:4 | OSCTYPE[1:0] | Oscillator type <br> These option bits select the ST7 main clock source type. <br> 00: Clock source $=$ Resonator oscillator <br> 01: Reserved <br> 10: Clock source $=$ Internal RC oscillator <br> 11: Clock source = External source |
| OPT3:1 | OSCRANGE[2:0] | Oscillator range <br> When the resonator oscillator type is selected, these option bits select the resonator oscillator current source corresponding to the frequency range of the used resonator. When the external clock source is selected, these bits are set to medium power ( $2 \sim 4 \mathrm{MHz}$ ). <br> 000: Typ. frequency range (LP) $=1 \sim 2 \mathrm{MHz}$ <br> 001: Typ. frequency range $(\mathrm{MP})=2 \sim 4 \mathrm{MHz}$ <br> 010: Typ. frequency range $(\mathrm{MS})=4 \sim 8 \mathrm{MHz}$ <br> 011: Typ. frequency range $(\mathrm{HS})=8 \sim 16 \mathrm{MHz}$ |

Table 121. Option byte 1 bit description (continued)

| Bit | Name | Function |
| :---: | :---: | :---: |
| OPT0 | PLL OFF | PLL activation <br> This option bit activates the PLL which allows multiplication by two of the main input clock frequency. The PLL must not be used with the internal RC oscillator. The PLL is guaranteed only with an input frequency between 2 and 4 MHz . <br> $0:$ PLL x2 enabled <br> 1: PLL x2 disabled <br> Caution: The PLL can be enabled only if the "OSCRANGE" (OPT3:1) bits are configured to "MP - $2 \sim 4 \mathrm{MHz}$ ". Otherwise, the device functionality is not guaranteed. |

Table 122. Package selection (OPT7)

| Version | Selected package | PKG1 |
| :---: | :---: | :---: |
| $J$ | LQFP44/SDIP42 | 1 |
| K | LQFP32/SDIP32 | 0 |

### 14.2 ROM devices

### 14.2.1 Transfer of customer code

Customer code is made up of the ROM/FASTROM contents and the list of the selected options (if any). The ROM/FASTROM contents are to be sent with the S19 hexadecimal file generated by the development tool. All unused bytes must be set to FFh. Complete the appended ST72324Bxx MICROCONTROLLER OPTION LIST on page 182 to communicate the selected options to STMicroelectronics.

Refer to application note AN1635 for information on the counter listing returned by ST after code has been transferred.

Figure 93: ST72324Bxx ordering information scheme on page 178 serves as a guide for ordering. The STMicroelectronics sales organization will be pleased to provide detailed information on contractual points.
Caution: The readout protection binary value is inverted between ROM and Flash products. The option byte checksum differs between ROM and Flash.

## ST72324Bxx MICROCONTROLLER OPTION LIST

 (Last update: March 2009)Customer:
Address:
Contact:
Phone No:
Reference/ROM Code*
*The ROM code name is assigned by STMicroelectronics
ROM code must be sent in .S19 format. .Hex extension cannot be processed
Device type/memory size/package (check only one option):


Power supply range: [ ] 3.8 to 5.5 V
Temp. range (do not check for die product).
[] $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
[] $-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
[] $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
[] $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$
I] $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

| Special marking: [] No | [] Yes " | " (LQFP32 7 char., other pkg. 10 char. max) |
| :---: | :---: | :---: |
| Authorized characters are letters, | digits, '.', '-', '/' and spaces | only. |
| Clock source selection: |  |  |
| [] Resonator: | [] LP: Low power reso | nator (1 to 2 MHz ) |
|  | [ ] MP: Medium power | resonator (2 to 4 MHz ) |
|  | [ ] MS: Medium speed | resonator ( 4 to 8 MHz ) |
|  | [ ] HS: High speed res | onator (8 to 16 MHz ) |
| [] Internal RC <br> [] External clock |  |  |
| PLL | [] Disabled | [] Enabled |
| LVD Reset [] Disabled Reset Delay | [ ] High threshold [ ] 256 Cycles | [] Med. threshold [] Low threshold [] 4096 Cycles |
| Watchdog selection: <br> Watchdog Reset on Halt: | [] Software activation [] Reset | [ ] Hardware activation [ $]$ No Reset |
| Readout protection: | [] Disabled | [] Enabled |
| Date |  |  |
| Signature |  |  |

Caution: The readout protection binary value is inverted between ROM and Flash products. The option byte checksum will differ between ROM and Flash.

### 14.3 Development tools

### 14.3.1 Introduction

Development tools for the ST7 microcontrollers include a complete range of hardware systems and software tools from STMicroelectronics and third-party tool suppliers. The range of tools includes solutions to help you evaluate microcontroller peripherals, develop and debug your application, and program your microcontrollers.

### 14.3.2 Evaluation tools and starter kits

ST offers complete, affordable starter kits and full-featured evaluation boards that allow you to evaluate microcontroller features and quickly start developing ST7 applications. Starter kits are complete, affordable hardware/software tool packages that include features and samples to help you quickly start developing your application. ST evaluation boards are open-design, embedded systems, which are developed and documented to serve as references for your application design. They include sample application software to help you demonstrate, learn about and implement your ST7's features.

### 14.3.3 Development and debugging tools

Application development for ST7 is supported by fully optimizing C Compilers and the ST7 Assembler-Linker toolchain, which are all seamlessly integrated in the ST7 integrated development environments in order to facilitate the debugging and fine-tuning of your application. The Cosmic C Compiler is available in a free version that outputs up to 16 Kbytes of code.

The range of hardware tools includes cost effective ST7-DVP3 series emulators. These tools are supported by the ST7 Toolset from STMicroelectronics, which includes the STVD7 integrated development environment (IDE) with high-level language debugger, editor, project manager and integrated programming interface.

### 14.3.4 Programming tools

During the development cycle, the ST7-DVP3 and ST7-EMU3 series emulators and the RLink provide in-circuit programming capability for programming the Flash microcontroller on your application board.

ST also provides dedicated a low-cost dedicated in-circuit programmer, the ST7-STICK, as well as ST7 socket boards which provide all the sockets required for programming any of the devices in a specific ST7 subfamily on a platform that can be used with any tool with incircuit programming capability for ST7.

For production programming of ST7 devices, ST's third-party tool partners also provide a complete range of gang and automated programming solutions, which are ready to integrate into your production environment.

For additional ordering codes for spare parts, accessories and tools available for the ST7 (including from third party manufacturers), refer to the online product selector at www.st.com/mcu.

Table 123. STMicroelectronics development tools

| Supported products | Emulation |  |  |  | Programming |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | ST7 DVP3 series |  | ST7 EMU3 series |  | ICC socket board |
|  | Emulator | Connection kit | Emulator | Active probe and TEB |  |
| $\begin{aligned} & \text { ST72324BJ, } \\ & \text { ST72F324BJ } \end{aligned}$ | ST7MDT20DVP3 | ST7MDT20T44/DVP | ST7MDT20J-EMU3 | ST7MDT20J-TEB | ST7SB20J/xx ${ }^{(1)}$ |
| $\begin{aligned} & \text { ST72324BK, } \\ & \text { ST72F324BK } \end{aligned}$ |  | ST7MDT20T32/DVP |  |  |  |

1. Add suffix /EU, /UK, /US for the power supply of your region.

### 14.3.5 Socket and emulator adapter information

For information on the type of socket that is supplied with the emulator, refer to the suggested list of sockets in Table 124.
Note: Before designing the board layout, it is recommended to check the overall dimensions of the socket as they may be greater than the dimensions of the device.

For footprint and other mechanical information about these sockets and adapters, refer to the manufacturer's datasheet (www.yamaichi.de for LQFP44 10x10 and www.ironwoodelectronics.com for LQFP32 7x7).

Table 124. Suggested list of socket types

| Device | Socket <br> (supplied with ST7MDT20J-EMU3) | Emulator adapter <br> (supplied with ST7MDT20J-EMU3) |
| :--- | :--- | :--- |
| LQFP32 7X7 | IRONWOOD SF-QFE32SA-L-01 | IRONWOOD SK-UGA06/32A-01 |
| LQFP44 10X10 | YAMAICHI IC149-044-*52-*5 | YAMAICHI ICP-044-5 |

### 14.4 ST7 Application notes

All relevant ST7 application notes can be found on www.st.com.

## 15 Known limitations

### 15.1 All Flash and ROM devices

### 15.1.1 Safe connection of OSC1/OSC2 pins

The OSC1 and/or OSC2 pins must not be left unconnected, otherwise the ST7 main oscillator may start and, in this configuration, could generate an $\mathrm{f}_{\text {OSC }}$ clock frequency in excess of the allowed maximum (> 16 MHz ), putting the ST7 in an unsafe/undefined state. Refer to Section 6.3 on page 32.

### 15.1.2 External interrupt missed

To avoid any risk of generating a parasitic interrupt, the edge detector is automatically disabled for one clock cycle during an access to either DDR and OR. Any input signal edge during this period will not be detected and will not generate an interrupt.

This case can typically occur if the application refreshes the port configuration registers at intervals during runtime.

## Workaround

The workaround is based on software checking the level on the interrupt pin before and after writing to the PxOR or PxDDR registers. If there is a level change (depending on the sensitivity programmed for this pin) the interrupt routine is invoked using the call instruction with three extra PUSH instructions before executing the interrupt routine (this is to make the call compatible with the IRET instruction at the end of the interrupt service routine).

But detection of the level change does not make sure that edge occurs during the critical one cycle duration and the interrupt has been missed. This may lead to occurrence of same interrupt twice (one hardware and another with software call).

To avoid this, a semaphore is set to ' 1 ' before checking the level change. The semaphore is changed to level ' 0 ' inside the interrupt routine. When a level change is detected, the semaphore status is checked and if it is ' 1 ' this means that the last interrupt has been missed. In this case, the interrupt routine is invoked with the call instruction.

There is another possible case that is, if writing to PxOR or PxDDR is done with global interrupts disabled (interrupt mask bit set). In this case, the semaphore is changed to ' 1 ' when the level change is detected. Detecting a missed interrupt is done after the global interrupts are enabled (interrupt mask bit reset) and by checking the status of the semaphore. If it is ' 1 ' this means that the last interrupt was missed and the interrupt routine is invoked with the call instruction.

To implement the workaround, the following software sequence is to be followed for writing into the PxOR/PxDDR registers. The example is for Port PF1 with falling edge interrupt sensitivity. The software sequence is given for both cases (global interrupt disabled/enabled).

Case 1: Writing to PxOR or PxDDR with global interrupts enabled:
LD A, \#01
LD sema, A; set the semaphore to '1'
LD A, PFDR
AND A, \#02
LD $X, A$; store the level before writing to PxOR/PxDDR
LD A, \#\$90
LD PFDDR,A ; Write to PFDDR
LD A, \#\$ff
LD PFOR,A ; Write to PFOR
LD A, PFDR
AND A, \#02
LD Y,A; store the level after writing to PxOR/PxDDR
LD A, X; check for falling edge
cp A, \#02
jrne OUT
TNZ Y
jrne OUT
LD A,sema ; check the semaphore status if edge is detected
CP A, \#01
jrne OUT
call call_routine ; call the interrupt routine
OUT:LD A, \#00
LD sema,A
.call_routine ; entry to call_routine
PUSH A
PUSH X
PUSH CC
.ext1_rt ; entry to interrupt routine
LD A, \#00
LD sema, A
IRET
Case 2: Writing to PxOR or PxDDR with global interrupts disabled:
SIM ; set the interrupt mask
LD A, PFDR
AND A, \#\$02
LD $X, A$; store the level before writing to PxOR/PxDDR
LD A, \#\$90
LD PFDDR,A ; Write into PFDDR
LD A, \#\$ff
LD PFOR,A ; Write to PFOR
LD A, PFDR
AND A, \#\$02
LD Y,A ; store the level after writing to PxOR/PxDDR
LD A,X ; check for falling edge
cp A, \#\$02
jrne OUT
TNZ Y
jrne OUT
LD A, \#\$01
LD sema,A ; set the semaphore to '1' if edge is detected

```
RIM ; reset the interrupt mask
LD A,sema ; check the semaphore status
CP A, #$01
jrne OUT
call call_routine ; call the interrupt routine
RIM
OUT:RIM
JP while_loop
.call_routine ; entry to call_routine
PUSH A
PUSH X
PUSH CC
.ext1_rt ; entry to interrupt routine
LD A,#$00
LD sema,A
IRET
```


### 15.1.3 Unexpected reset fetch

If an interrupt request occurs while a "POP CC" instruction is executed, the interrupt controller does not recognize the source of the interrupt and, by default, passes the reset vector address to the CPU.

## Workaround

To solve this issue, a "POP CC" instruction must always be preceded by a "SIM" instruction.

### 15.1.4 Clearing active interrupts outside interrupt routine

When an active interrupt request occurs at the same time as the related flag is being cleared, an unwanted reset may occur.

Note: $\quad$ Clearing the related interrupt mask will not generate an unwanted reset.

## Concurrent interrupt context

The symptom does not occur when the interrupts are handled normally, that is, when:

- The interrupt flag is cleared within its own interrupt routine
- The interrupt flag is cleared within any interrupt routine
- The interrupt flag is cleared in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

Perform SIM and RIM operation before and after resetting an active interrupt request.
Example:

- SIM
- Reset interrupt flag
- RIM


## Nested interrupt context

The symptom does not occur when the interrupts are handled normally, that is, when:

- The interrupt flag is cleared within its own interrupt routine
- The interrupt flag is cleared within any interrupt routine with higher or identical priority level
- The interrupt flag is cleared in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

- PUSH CC
- SIM
- Reset interrupt flag
- POP CC


### 15.1.5 16-bit timer PWM mode

In PWM mode, the first PWM pulse is missed after writing the value FFFCh in the OC1R register (OC1HR, OC1LR). It leads to either full or no PWM during a period, depending on the OLVL1 and OLVL2 settings.

### 15.1.6 TIMD set simultaneously with OC interrupt

If the 16 -bit timer is disabled at the same time the output compare event occurs then output compare flag gets locked and cannot be cleared before the timer is enabled again.

## Impact on the application

If output compare interrupt is enabled, then the output compare flag cannot be cleared in the timer interrupt routine. Consequently the interrupt service routine is called repeatedly.

## Workaround

Disable the timer interrupt before disabling the timer. Again while enabling, first enable the timer then the timer interrupts.

- Perform the following to disable the timer:
- TACR1 or TBCR1 = 0x00h; // Disable the compare interrupt
- TACSR I or TBCSR I = 0x40; // Disable the timer
- Perform the following to enable the timer again:
- TACSR \& or TBCSR \& = $\sim 0 \times 40$; // Enable the timer
- TACR1 or TBCR1 = 0x40; // Enable the compare interrupt


### 15.1.7 SCI wrong break duration <br> Description

A single break character is sent by setting and resetting the SBK bit in the SCICR2 register. In some cases, the break character may have a longer duration than expected:

- 20 bits instead of 10 bits if $\mathrm{M}=0$
- 22 bits instead of 11 bits if $M=1$

In the same way, as long as the SBK bit is set, break characters are sent to the TDO pin. This may lead to generate one break more than expected.

## Occurrence

The occurrence of the problem is random and proportional to the baud rate. With a transmit frequency of 19200 baud ( $\mathrm{f}_{\mathrm{CPU}}=8 \mathrm{MHz}$ and $\mathrm{SCIBRR}=0 \times \mathrm{C} 9$ ), the wrong break duration occurrence is around $1 \%$.

## Workaround

If this wrong duration is not compliant with the communication protocol in the application, software can request that an Idle line be generated before the break character. In this case, the break duration is always correct assuming the application is not doing anything between the idle and the break. This can be ensured by temporarily disabling interrupts.

The exact sequence is:

1. Disable interrupts
2. Reset and set TE (IDLE request)
3. Set and reset SBK (break request)
4. Re-enable interrupts

### 15.2 8/16 Kbyte Flash devices only

### 15.2.1 39-pulse ICC entry mode

ICC mode entry using ST7 application clock (39 pulses) is not supported. External clock mode must be used (36 pulses). Refer to the ST7 Flash Programming Reference Manual.

### 15.2.2 Negative current injection on pin PBO

Negative current injection on pin PB0 degrades the performance of the device and is not allowed on this pin.

### 15.3 8/16 Kbyte ROM devices only

### 15.3.1 Readout protection with LVD

Readout protection is not supported if the LVD is enabled.

### 15.3.2 I/O Port A and F configuration

When using an external quartz crystal or ceramic resonator, a few $\mathrm{f}_{\mathrm{OSC} 2}$ clock periods may be lost when the signal pattern in Table 125 occurs. This is because this pattern causes the device to enter test mode and return to user mode after a few clock periods. User program execution and I/O status are not changed, only a few clock cycles are lost.

This happens with either one of the following configurations

- PA3 $=0$, PF4 $=1$, PF1 $=0$ while PLL option is disabled and PF0 is toggling
- $\quad \mathrm{PA} 3=0, \mathrm{PF} 4=1, \mathrm{PF} 1=0, \mathrm{PF} 0=1$ while PLL option is enabled

This is detailed in Table 125.

Table 125. Port A and F configuration

| PLL | PA3 | PF4 | PF1 | PF0 | Clock disturbance |
| :---: | :---: | :---: | :---: | :---: | :--- |
| Off | 0 | 1 | 0 | Toggling | Maximum 2 clock cycles lost at each rising or falling <br> edge of PF0 |
| On | 0 | 1 | 0 | 1 | Maximum 1 clock cycle lost out of every 16 |

As a consequence, for cycle-accurate operations, these configurations are prohibited in either input or output mode.

## Workaround

To avoid this from occurring, it is recommended to connect one of these pins to GND (PF4 or PF0) or $\mathrm{V}_{\mathrm{DD}}$ (PA3 or PF1).

## 16 Revision history

Table 126. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 05-May-2004 | 2.0 | Merged ST72F324 Flash with ST72324B ROM datasheet. <br> Vt POR max modified in Section 12.4 on page 145 <br> Added Figure 79 on page 164 <br> Modified $\mathrm{V}_{\text {AREF }}$ min in "10-bit ADC characteristics" on page 168 <br> Modified I INJ for PBO in Section 12.9 on page 158 <br> Added "Clearing active interrupts outside interrupt routine" on page 187 <br> Modified "32K ROM DEVICES ONLY" on page 165 |
| 30-Mar-2005 | 3 | Removed Clock Security System (CSS) throughout document Added notes on ST72F324B 8K/16K Flash devices in Table 27 <br> Corrected MCO description in Section 10.2 on page 69 <br> Modified VtPOR in Section 12.4 on page 145 <br> Static current consumption modified in Section 12.9 on page 158 <br> Updated footnote and Figure 78 on page 163 and Figure 79 on page 164 <br> Modified Soldering information in Section 13.6 <br> Updated Section 14 on page 178 <br> Added Table 27 <br> Modified Figure 8 on page 25 and note 4 in "Flash program memory" on page 23 <br> Added limitation on ICC entry mode with 39 pulses to "Known limitations" on page 185 <br> Added Section 16 on page 166 for ST72F324B 8K/16K Flash devices Modified "Internal Sales Types on box label" in Table 29 on page 157 |
| 12-Sep-2005 | 4 | Removed notes related to ST72F324, refer to datasheet rev 3 for specifications on older devices. <br> Note: This datasheet rev refers only to ST72F324B and ST72324B. Changed character transmission procedure in Section on page 112 Updated Vt POR max in Section 12.4 on page 145 <br> Updated Current Consumption for in Section 12.5 on page 146 <br> Added oscillator diagram and table to Section 12.6.3 on page 150 <br> Increased Data retention max. parameter in Section 12.7.2 on page 154 <br> Updated ordering Section 14.3 on page 155 and Section 14.5 on page 157 <br> Updated Development tools Section 14.3 on page 183 <br> Added "external interrupt missed" in Section 15.1 on page 185 |
| 06-Feb-2006 | 5 | Added description of SICSR register at address 2Bh in Table 3 on page 20 <br> Changed description on port PF2 to add internal pull-up in Section 9.5.1 on page 63 <br> Highlighted note in SPI "Master mode operation" on page 99 <br> Changed "Static latch-up" on page 157 <br> Added note 5 on analog input static current consumption "General characteristics" on page 158 <br> Updated notes in "Thermal characteristics" on page 177 |

Table 126. Document revision history (continued)

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 10-Oct-2007 | 6 | Removed references to automotive versions (these are covered by separate ST72324B-Auto datasheet). <br> Changed Flash endurance to 1 Kcycles at $55^{\circ} \mathrm{C}$ <br> Replaced TQFP with LQFP in package outline and device summary on page 1 <br> Figure 1 on page 14: Replaced 60 Kbytes with 32 Kbytes in program memory block <br> Replaced TQFP with LQFP in Figure 2 on page 15, in Figure 4 on page 16 and in Table 2 on page 17 <br> Changed note 3 in Section 9.2.1 on page 58 <br> Changed Section 10.1.3 on page 65 <br> Changed Master mode operation on page 99 <br> Added unit of measure to LVD supply current in Section 12.5.3 on page 148 <br> Replaced TQFP with LQFP in Section 12.8.2 on page 156 <br> Changed note 4 in Section 12.9.1 on page 158 <br> Changed Figure 78 on page 163 <br> Removed EMC protective circuitry in Figure 79 on page 164 (device works correctly without these components) <br> Changed titles of Figure 89 on page 172 and Figure 91 on page 174 <br> Replaced TQFP with LQFP in Section 13.3 on page 177 <br> Changed Section 13.6 on page 171 <br> Replaced TQFP with LQFP in Section 14.1 on page 179, in Table 122 on page 181, in Section Table 122. on page 182 and in Section 14.3.5 on page 184 |
| 17-Mar-2009 | 7 | Removed soldering information section. <br> In Section 10.6.3: Functional description on page 129, modified "Starting the conversion" paragraph: added " or a write to any bit of the ADCCSR register". <br> Modified tret values in Table 101: Dual voltage HDFlash memory on page 154. <br> Section 13.2: Package mechanical data on page 172 modified (values in inches rounded to 4 decimal digits). <br> Modified Section 12.8.3: Absolute maximum ratings (electrical sensitivity) on page 157 (removed DLU and $\mathrm{V}_{\text {ESD (MM) }}$ ). <br> Added Section 13.1: ECOPACK on page 172. <br> Modified "Device configuration and ordering information" on page 178. |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.
All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2009 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

## www.st.com


[^0]:    c. Some timer pins may not be available (not bonded) in some ST7 devices. Refer to Section 2: Pin description. When reading an input signal on a non-bonded pin, the value will always be ' 1 '.

[^1]:    1. $\operatorname{IEDG1}=1, O C 1 R=2 E D 0 h, O L V L 1=0, O L V L 2=1$
[^2]:    1. The 16 -bit timer interrupt events are connected to the same interrupt vector (see Section 7: Interrupts). These events generate an interrupt if the corresponding Enable Control bit is set and the interrupt mask in the CC register is reset (RIM instruction).
[^3]:    1. Data based on a differential $l_{D D}$ measurement between reset configuration (timer counter running at $\mathrm{f}_{\mathrm{CPU}} / 4$ ) and timer counter stopped (only TIMD bit set). Data valid for one timer.
    2. Data based on a differential $I_{D D}$ measurement between reset configuration (SPI disabled) and a permanent SPI master communication at maximum speed (data sent equal to 55 h ). This measurement includes the pad toggling consumption.
    3. Data based on a differential $I_{D D}$ measurement between $S C I$ low power state $(S C I D=1)$ and a permanent SCI data transmit sequence.
    4. Data based on a differential $I_{D D}$ measurement between reset configuration and continuous $A / D$ conversions.
[^4]:    1. The $\mathrm{I}_{\mathrm{IO}}$ current sunk must always respect the absolute maximum rating specified in Section 12.2.2 and the sum of $\mathrm{I}_{\mathrm{IO}}$ (I/O ports and control pins) must not exceed $\mathrm{I}_{\mathrm{VSS}}$.
    2. The $\mathrm{I}_{\mathrm{IO}}$ current sourced must always respect the absolute maximum rating specified in Section 12.2 .2 and the sum of $\mathrm{I}_{\mathrm{IO}}$ (I/O ports and control pins) must not exceed $\mathrm{I}_{\mathrm{VDD}}$. True open drain I/O pins do not have $\mathrm{V}_{\mathrm{OH}}$.
