

# Zero-Drift, 52V High-Side Current Sense Amplifier

### **Features**

- Single Amplifier: MCP6C04
- · Bidirectional or Unidirectional
- · Input (Common-mode) Voltages:
  - +3.0V to +52V, specified
  - +2.8V to +54V, operating
  - -0.3V to +56V, survival
- · Power Supply:
  - 2.0V to 5.5V
  - Single or Dual (Split) Supplies
- · High DC Precision:
  - V<sub>OS</sub>: ±3.3 μV (typical)
  - CMRR: 150 dB (typical)
  - PSRR: 127 dB (typical)
  - Gain Error: ±0.2% (typical)
- Preset Gains: 20, 50 and 100 V/V
- · POR Protection:
  - HV POR for  $V_{IP} V_{SS}$
  - LV POR for V<sub>DD</sub> V<sub>SS</sub>
- · Bandwidth: 500 kHz (typical)
- · Supply Currents:
  - $I_{DD}$  = 500  $\mu$ A (typical)
  - $I_{BP} = 175 \,\mu\text{A} \text{ (typical)}$
- Enhanced EMI Protection:
  - EMIRR: 118 dB at 2.4 GHz (typical)
- Extended Temperature Range (E-Temp):
  - -40°C to +125°C

### **Typical Applications**

- · Actuator controls
- · Industrial control and automation
- · Power management systems
- Motor control
- · Battery monitor/tester

### **Related Products**

- MCP6C02-020
- MCP6C02-050
- MCP6C02-100

### **General Description**

The MCP6C04 high-side current sense amplifier is offered with preset gains of 20, 50 and 100 V/V. The Common-mode input range ( $V_{IP}$ ) is +3V to +52V. The differential-mode input range ( $V_{DM} = V_{IP} - V_{IM}$ ) supports unidirectional and bidirectional applications.

The power supply can be set between 2.0V and 5.5V. This device is specified from -40°C to +125°C (E-Temp) and is provided in the SOT-23 package.

The Zero-Drift architecture supports very low input errors, that allow a design to use shunt resistors of lower value (and lower power dissipation).

### **Package Types**



### Typical Application Circuit



# **Functional Diagram**



## **Gain Options**

Table 1 shows key specifications that differentiate between the three different differential gain  $(G_{DM})$  options. See Section 1.0 "Electrical Characteristics", Section 6.0 "Packaging Information" and Product Identification System for further information on the  $G_{DM}$  options available.

TABLE 1: KEY DIFFERENTIATING SPECIFICATIONS

| Part No.    | G <sub>DM</sub><br>(V/V)<br>Nom. | V <sub>OS</sub><br>(± μV)<br>Max. | TC <sub>1</sub><br>(± nV/°C)<br>Max. | CMRR<br>(dB)<br>Min. | PSRR<br>(dB)<br>Min. | V <sub>DMH</sub><br>(V)<br>Min. | BW<br>(kHz)<br>Typ. | E <sub>ni</sub><br>(μV <sub>p-p</sub> )<br>Typ. | e <sub>ni</sub><br>(nV/√Hz)<br>Typ. |
|-------------|----------------------------------|-----------------------------------|--------------------------------------|----------------------|----------------------|---------------------------------|---------------------|-------------------------------------------------|-------------------------------------|
| MCP6C04-020 | 20                               | 30                                | 180                                  | 125                  | 102                  | 0.265                           | 500                 | 1.54                                            | 74                                  |
| MCP6C04-050 | 50                               | 27                                | 140                                  | 132                  | 109                  | 0.106                           |                     | 0.95                                            | 46                                  |
| MCP6C04-100 | 100                              | 24                                | 130                                  |                      | 110                  | 0.053                           | 390                 | 0.92                                            | 44                                  |

**Note 1:** V<sub>OS</sub> and TC<sub>1</sub> limits are by design and characterization only.

**2:**  $TC_1$  covers the extended temperature range (-40°C to +125°C).

3: CMRR is at  $V_{DD} = 5.5V$ .

**4:**  $E_{ni}$  is at f = 0.1 Hz to 10 Hz.  $e_{ni}$  is at f < 500 Hz.

Figure 1, Figure 2 and Figure 3 show input offset voltage versus temperature for the three gain options  $(G_{DM} = 20, 50 \text{ and } 100 \text{ V/V}).$ 



**FIGURE 1:** Input Offset Voltage vs. Temperature,  $G_{DM} = 20 \text{ V/V}$ .



**FIGURE 2:** Input Offset Voltage vs. Temperature,  $G_{DM} = 50 \text{ V/V}$ .



**FIGURE 3:** Input Offset Voltage vs. Temperature,  $G_{DM} = 100 \text{ V/V}$ .

The MCP6C04's CMRR supports applications in noisy environments. Figure 4 shows how CMRR is high, even for frequencies near 100 kHz.



FIGURE 4: CMRR vs. Frequency.

NOTES:

### 1.0 ELECTRICAL CHARACTERISTICS

## 1.1 Absolute Maximum Ratings †

| V <sub>DD</sub> – V <sub>SS</sub>                             | 0.3V to +5.5V                      |
|---------------------------------------------------------------|------------------------------------|
| Current at Input Pins (Note 1)                                | ±2 mA                              |
| Analog Inputs (V <sub>IP</sub> and V <sub>IM</sub> ) (Note 1) | 0.3V to +56V                       |
| All Other Inputs and Outputs                                  | $V_{SS} - 0.3V$ to $V_{DD} + 0.3V$ |
| Input Difference Voltage (V <sub>DM</sub> ) (Note 1)          | ±1.2V                              |
| Output Short-Circuit Current                                  | Continuous                         |
| Current at Output and Supply Pins                             | ±30 mA                             |
| Storage Temperature                                           | 65°C to +150°C                     |
| Maximum Junction Temperature                                  | +150°C                             |
| ESD protection (HBM, CDM, MM)                                 | ≥ 2 kV, 2 kV, 300V                 |

<sup>†</sup> Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

## 1.2 Voltage and Temperature Ranges

The various voltage and temperature ranges are listed in Table 1-1.

TABLE 1-1: VOLTAGE AND TEMPERATURE RANGES

| Doromotor                | Linita | C 0/00                | Comment                          | Range |                                        |                       |                       |                       |  |  |  |
|--------------------------|--------|-----------------------|----------------------------------|-------|----------------------------------------|-----------------------|-----------------------|-----------------------|--|--|--|
| Parameter                | Units  | G <sub>DM</sub> (V/V) | Comment                          | Туре  | Sym.                                   | Spec.                 | Oper.                 | Abs. Min./Max.        |  |  |  |
| V <sub>DD</sub> (Note 2) | V      | All                   | V <sub>DD</sub> ↑<br>(LV POR on) | Min.  | $V_{DDL}$                              | 2.0                   | 1.7                   | -0.3                  |  |  |  |
|                          |        |                       | LV POR<br>Hysteresis             |       | V <sub>PLH</sub> –<br>V <sub>PLL</sub> | 0.1 Typ.              | _                     | _                     |  |  |  |
|                          |        |                       | _                                | Тур.  | _                                      | 2.0 to 5.5            | _                     | _                     |  |  |  |
|                          |        |                       |                                  | Max.  | $V_{DDH}$                              | 5.5                   | 5.5                   | 5.5                   |  |  |  |
| V <sub>IP</sub> (Note 2) | V      | All                   | V <sub>IP</sub> ↑<br>(HV POR on) | Min.  | $V_{IPL}$                              | 3.0                   | 2.8                   | -0.3                  |  |  |  |
|                          |        |                       | V <sub>IP</sub> ↓<br>(HV POR on) |       | V <sub>IPLD</sub>                      | 2.8                   | 2.6                   |                       |  |  |  |
|                          |        |                       | HV POR<br>Hysteresis             |       | V <sub>IPLH</sub>                      | 0.2 Typ.              | 0.2 Typ.              | _                     |  |  |  |
|                          |        |                       | _                                | Тур.  |                                        | 27.5                  | _                     | _                     |  |  |  |
|                          |        |                       |                                  | Max.  | $V_{IPH}$                              | 52                    | 54                    | 56                    |  |  |  |
| V <sub>REF</sub>         | V      | All                   | _                                | Min.  | V <sub>RL</sub>                        | 0                     | 0                     | -0.3                  |  |  |  |
|                          |        |                       |                                  | Тур.  | _                                      | V <sub>DD</sub> /4    | _                     | _                     |  |  |  |
|                          |        |                       |                                  | Max.  | $V_{RH}$                               | V <sub>DD</sub> – 1.3 | V <sub>DD</sub> – 1.2 | V <sub>DD</sub> + 0.3 |  |  |  |

Note 1: All of this table's limits are set by design and characterization.

Note 1: These voltage and current ratings are physically independent; each required condition must be enforced by the user (see Section 5.1.1 "Input Voltage Limits" and Section 5.1.2 "Input Current Limits").

<sup>2:</sup> The HV POR is triggered by  $V_{IP}$ , with hysteresis. The LV POR is triggered by  $V_{DD}$ , with hysteresis.

<sup>3:</sup>  $V_{DM} = V_{IP} - V_{IM}$ .  $V_{IM}$  is in its range when both  $V_{IP}$  and  $V_{DM}$  are in their ranges.

**<sup>4:</sup>** Allowing the ambient temperature (T<sub>A</sub>) to exceed the maximum ambient temperature limit (T<sub>AH</sub>) may cause parameters to exceed their specified limits. See **Section 1.1 "Absolute Maximum Ratings †"** for the absolute maximum junction temperature and storage temperature limits.

**<sup>5</sup>**:  $V_{OL}$  and  $V_{OH}$  are at  $R_L$  = 1 kΩ.

TABLE 1-1: VOLTAGE AND TEMPERATURE RANGES (CONTINUED)

| Doromotor        | Parameter Units G <sub>DM</sub> (V/V) Comme |                       | Comment | Range |                 |                               |                       |                       |  |  |  |
|------------------|---------------------------------------------|-----------------------|---------|-------|-----------------|-------------------------------|-----------------------|-----------------------|--|--|--|
| Parameter        | Units                                       | G <sub>DM</sub> (V/V) | Comment | Туре  | Sym.            | Spec.                         | Oper.                 | Abs. Min./Max.        |  |  |  |
| V <sub>OUT</sub> | V                                           | All                   |         | Min.  | V <sub>OL</sub> | 0.06 Max                      | 0                     | -0.3                  |  |  |  |
| (Note 5)         |                                             |                       |         | Тур.  |                 | V <sub>DD</sub> /2            |                       | _                     |  |  |  |
|                  |                                             |                       |         | Max.  | V <sub>OH</sub> | V <sub>DD</sub> – 0.13<br>Min | $V_{DD}$              | V <sub>DD</sub> + 0.3 |  |  |  |
| $V_{DM}$         | V                                           | 20                    | _       | Min.  | $V_{DML}$       | -3/G <sub>DM</sub>            | -4.25/G <sub>DM</sub> | -1.2                  |  |  |  |
|                  |                                             | 50, 100               |         |       |                 | -4.05/G <sub>DM</sub>         |                       |                       |  |  |  |
|                  |                                             | All                   |         | Тур.  | _               | 0                             |                       | _                     |  |  |  |
|                  |                                             |                       |         | Max.  | $V_{DMH}$       | 5.3/G <sub>DM</sub>           | 5.5/G <sub>DM</sub>   | +1.2                  |  |  |  |
| T <sub>A</sub>   | °C                                          | All                   | _       | Min.  | $T_{AL}$        | -40                           | -40                   | -40                   |  |  |  |
|                  |                                             |                       |         | Тур.  | _               | 25                            |                       | _                     |  |  |  |
|                  |                                             |                       |         | Max.  | $T_{AH}$        | +125                          | +150                  | +150                  |  |  |  |

- **Note 1:** All of this table's limits are set by design and characterization.
  - 2: The HV POR is triggered by  $V_{IP}$ , with hysteresis. The LV POR is triggered by  $V_{DD}$ , with hysteresis.
  - 3:  $V_{DM} = V_{IP} V_{IM}$ .  $V_{IM}$  is in its range when both  $V_{IP}$  and  $V_{DM}$  are in their ranges.
  - **4:** Allowing the ambient temperature (T<sub>A</sub>) to exceed the maximum ambient temperature limit (T<sub>AH</sub>) may cause parameters to exceed their specified limits. See **Section 1.1 "Absolute Maximum Ratings †"** for the absolute maximum junction temperature and storage temperature limits.
  - **5:**  $V_{OL}$  and  $V_{OH}$  are at  $R_L = 1 \text{ k}\Omega$ .

### 1.3 Specifications

TABLE 1-2: DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics**: Unless otherwise indicated,  $T_A = +25^{\circ}\text{C}$ ,  $V_{DD} = 2.0\text{V}$  to 5.5V,  $V_{SS} = \text{GND}$ ,  $V_{IP} = 27.5\text{V}$ ,  $V_{DM} = 0\text{V}$ ,  $V_{RFF} = V_{DD}/4$ ,  $V_{L} = V_{DD}/2$  and  $V_{L} = 10$  k $V_{L} = 10$  k

| V <sub>DM</sub> - UV, V <sub>REF</sub> - V <sub>DD</sub> /4, V | $v_{DM} = 0$ V, $v_{REF} = v_{DD}/4$ , $v_L = v_{DD}/2$ and $R_L = 10$ K $\Omega$ to $v_L$ ; see Figure 1-9 and Figure 1-10. |                       |       |      |                    |       |                                       |  |  |  |  |
|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|------|--------------------|-------|---------------------------------------|--|--|--|--|
| Parameter                                                      | Sym.                                                                                                                         | Min.                  | Тур.  | Max. | Units              | Gain  | Conditions                            |  |  |  |  |
| Input Offset (V <sub>IP</sub> = V <sub>IM</sub> ) (N           | lote 1)                                                                                                                      |                       |       |      |                    |       |                                       |  |  |  |  |
| Input Offset Voltage                                           | Vos                                                                                                                          | -30                   | ±3.8  | +30  | μV                 | 20    | Note 2                                |  |  |  |  |
|                                                                |                                                                                                                              | -27                   | ±3.3  | +27  |                    | 50    |                                       |  |  |  |  |
|                                                                |                                                                                                                              | -24                   | ±3.0  | +24  |                    | 100   |                                       |  |  |  |  |
| V <sub>OS</sub> Drift,                                         | TC <sub>1</sub>                                                                                                              | -180                  | ±13   | +180 | nV/°C              | 20    | T <sub>A</sub> = -40°C to +125°C      |  |  |  |  |
| Linear Temp. Co.                                               |                                                                                                                              | -140                  | ±11   | +140 |                    | 50    | (Note 2, Note 3)                      |  |  |  |  |
|                                                                |                                                                                                                              | -130                  | ±10   | +130 |                    | 100   |                                       |  |  |  |  |
| V <sub>OS</sub> Drift,                                         | TC <sub>2</sub>                                                                                                              | _                     | ±60   | _    | pV/°C <sup>2</sup> | 20    |                                       |  |  |  |  |
| Quadratic Temp. Co.                                            |                                                                                                                              |                       | ±95   |      |                    | 50    |                                       |  |  |  |  |
|                                                                |                                                                                                                              |                       | ±105  |      |                    | 100   |                                       |  |  |  |  |
| V <sub>OS</sub> Aging                                          | ΔV <sub>OS</sub>                                                                                                             | _                     | ±0.35 |      | μV                 | 20    | 108 hr at +150°C                      |  |  |  |  |
|                                                                |                                                                                                                              |                       | ±0.25 |      |                    | 50    | (changes measured at +25°C)           |  |  |  |  |
|                                                                |                                                                                                                              |                       | ±0.2  |      |                    | 100   |                                       |  |  |  |  |
| TC <sub>1</sub> Aging                                          | ΔTC <sub>1</sub>                                                                                                             | _                     | ±4    | _    | nV/°C              | 20    |                                       |  |  |  |  |
|                                                                |                                                                                                                              |                       | ±2.5  |      |                    | 50    |                                       |  |  |  |  |
|                                                                |                                                                                                                              |                       | ±2    |      |                    | 100   |                                       |  |  |  |  |
| Power Supply Rejection                                         | PSRR                                                                                                                         | 102                   | 123   | _    | dB                 | 20    | V <sub>DD</sub> = 2.0V to 5.5V        |  |  |  |  |
| Ratio                                                          |                                                                                                                              | 109                   | 129   |      |                    | 50    |                                       |  |  |  |  |
|                                                                |                                                                                                                              | 110                   | 130   |      |                    | 100   |                                       |  |  |  |  |
| Input Current and Imped                                        | ance (V <sub>IP</sub> a                                                                                                      | and V <sub>IM</sub> ) |       |      |                    |       |                                       |  |  |  |  |
| V <sub>IP</sub> 's Input Bias Current                          | $I_{BP}$                                                                                                                     | 100                   | 175   | 240  | μΑ                 | All   | V <sub>DD</sub> = 2.0V to 5.5V        |  |  |  |  |
| V <sub>IM</sub> 's Input Bias Current                          | $I_{BM}$                                                                                                                     | _                     | ±0.2  | _    | nA                 |       | V <sub>DD</sub> = 5.5V                |  |  |  |  |
|                                                                | $I_{BM2}$                                                                                                                    |                       | 3     |      |                    |       | $V_{DD}$ = 5.5V, $V_{DM}$ = $V_{DML}$ |  |  |  |  |
|                                                                | I <sub>BM3</sub>                                                                                                             |                       | -2    |      |                    |       | $V_{DD}$ = 5.5V, $V_{DM}$ = $V_{DMH}$ |  |  |  |  |
| Capacitance at V <sub>IP</sub>                                 | $C_{VIP}$                                                                                                                    | _                     | 40    | _    | pF                 |       |                                       |  |  |  |  |
| Capacitance at V <sub>IM</sub>                                 | C <sub>VIM</sub>                                                                                                             |                       | 11    |      |                    |       |                                       |  |  |  |  |
| Capacitance across V <sub>DM</sub>                             | $C_{VDM}$                                                                                                                    |                       | 12    |      |                    |       |                                       |  |  |  |  |
| Nata 4. The M. Sumultin                                        |                                                                                                                              |                       | _     |      |                    | ים או | () / () / ()                          |  |  |  |  |

**Note 1:** The  $V_{IP}$  input is treated as the Common-mode input (e.g., for CMRR).  $V_{DM} = (V_{IP} - V_{IM})$ .

<sup>2:</sup> Set by design and characterization. V<sub>OS</sub> is screened in production (see Appendix B: "Offset Test Screens").

<sup>3:</sup> See the discussion in Section 1.6.2, Input Offset Related Errors.

<sup>4:</sup> See Section 1.6, Explanation of DC Error Specifications.

# TABLE 1-2: DC ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Characteristics**: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$  and  $R_L$  = 10 kΩ to  $V_L$ ; see Figure 1-9 and Figure 1-10.

| Parameter                               | Sym.                    | Min.                  | Тур.   | Max.                | Units | Gain       | Conditions                                                                                             |
|-----------------------------------------|-------------------------|-----------------------|--------|---------------------|-------|------------|--------------------------------------------------------------------------------------------------------|
| Input Common-Mode Vol                   | tage (V <sub>IP</sub> ) |                       |        |                     |       |            |                                                                                                        |
| V <sub>IP</sub> 's Voltage Range Low    | V <sub>IPL</sub>        | _                     | 2.4    | 3.0                 | V     | All        | V <sub>IP</sub> ↑                                                                                      |
|                                         | V <sub>IPLD</sub>       |                       | 2.15   | 2.8                 |       |            | V <sub>IP</sub> ↓                                                                                      |
|                                         | V <sub>IPLH</sub>       |                       | 0.2    | _                   |       |            | $V_{IPLH} = V_{IPL} - V_{IPLD}$                                                                        |
| V <sub>IP</sub> 's Voltage Range High   | V <sub>IPH</sub>        | 52                    | _      | _                   |       |            |                                                                                                        |
| Common-Mode Rejection                   | CMRR                    | 125                   | 145    | _                   | dB    | 20         | V <sub>DD</sub> = 2.0V to 5.5V,                                                                        |
| Ratio                                   |                         | 132                   | 152    |                     |       | 50         | V <sub>IP</sub> = 3V to 52V                                                                            |
|                                         |                         |                       | 154    |                     |       | 100        |                                                                                                        |
| Common-Mode<br>Nonlinearity (Note 4)    | INL <sub>CM</sub>       |                       | ±0.006 | _                   | ppm   | All        | $V_{DD}$ = 5.5V, $V_{IP}$ = 3V to 52V                                                                  |
| Reference Voltage (V <sub>REF</sub> )   |                         |                       |        |                     |       |            |                                                                                                        |
| Reference Voltage                       | $V_{RL}$                | _                     | _      | 0                   | V     | All        | See Section 5.1.5, Setting                                                                             |
| Range (Note 2)                          | $V_{RH}$                | V <sub>DD</sub> −1.3  |        | _                   |       |            | the Voltage at VREF                                                                                    |
| Gain Resistance                         | $R_F + R_G$             | _                     | 160    | -                   | kΩ    | 20         |                                                                                                        |
|                                         |                         |                       | 165    |                     |       | 50         |                                                                                                        |
|                                         | _                       |                       | 225    |                     |       | 100        |                                                                                                        |
| V <sub>REF</sub> Input Capacitance      | C <sub>REF</sub>        | _                     | 11     |                     | pF    | All        |                                                                                                        |
| Differential Input (V <sub>DM</sub> ) ( |                         |                       |        | I                   |       |            |                                                                                                        |
| Differential Gain                       | $G_DM$                  |                       | 20     |                     | V/V   | 20         | MCP6C04-020                                                                                            |
|                                         |                         |                       | 50     |                     |       | 50         | MCP6C04-050                                                                                            |
| D:# 1: 11 13/18                         |                         | 0.10                  | 100    | 1                   |       | 100        | MCP6C04-100                                                                                            |
| Differential Input Voltage Range        | $V_{DML}$               | -3/G <sub>DM</sub>    | _      | _                   | V     | 20         | $V_{DD} = 5.5V, V_{REF} = 4.1V,$<br>$V_{I} = 0V$                                                       |
| range                                   |                         | -4.05/G <sub>DM</sub> |        |                     |       | 50,<br>100 | _                                                                                                      |
|                                         | $V_{DMH}$               | _                     |        | 5.3/G <sub>DM</sub> |       | All        | $V_{DD}$ = 5.5V, $V_{REF}$ = 0V, $V_{L}$ = $V_{DD}$                                                    |
| Differential Gain Error                 | 9 <sub>E</sub>          | _                     | ±0.2   | _                   | %     |            | $V_{DD} = 2.0V, V_{REF} = 0.5V,$<br>$G_{DM}V_{DM} = -0.4V \text{ to } 1.4V$                            |
|                                         |                         | -1.6                  | ±0.2   | +1.6                |       |            | V <sub>DD</sub> = 5.5V, V <sub>REF</sub> = 2.75V,<br>G <sub>DM</sub> V <sub>DM</sub> = -2.65V to 2.65V |
|                                         |                         | _                     | ±0.2   | _                   |       |            | V <sub>DD</sub> = 5.5V, V <sub>REF</sub> = 0V,<br>G <sub>DM</sub> V <sub>DM</sub> = 0.2V to 5.3V       |
|                                         |                         |                       | ±0.2   |                     |       | 20         | $V_{DD} = 5.5V, V_{REF} = 4.2V,$<br>$G_{DM}V_{DM} = -3V \text{ to } 1.2V$                              |
|                                         |                         |                       | ±0.2   |                     |       | 50,<br>100 | $V_{DD} = 5.5V, V_{REF} = 4.2V,$<br>$G_{DM}V_{DM} = -4V \text{ to } 1.2V$                              |

**Note 1:** The  $V_{IP}$  input is treated as the Common-mode input (e.g., for CMRR).  $V_{DM} = (V_{IP} - V_{IM})$ .

<sup>2:</sup> Set by design and characterization. V<sub>OS</sub> is screened in production (see **Appendix B**: "Offset Test Screens").

<sup>3:</sup> See the discussion in Section 1.6.2, Input Offset Related Errors.

<sup>4:</sup> See Section 1.6, Explanation of DC Error Specifications.

TABLE 1-2: DC ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Characteristics**: Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = 2.0V$  to 5.5V,  $V_{SS} = GND$ ,  $V_{IP} = 27.5V$ ,  $V_{DM} = 0V$ ,  $V_{REF} = V_{DD}/4$ ,  $V_L = V_{DD}/2$  and  $V_L = 10$  k $V_L = 10$  k $V_L = 10$  see Figure 1-9 and Figure 1-10.

| Parameter                                        | Sym.                                 | Min.       | Тур.                  | Max. | Units  | Gain | Conditions                                                                                                                  |
|--------------------------------------------------|--------------------------------------|------------|-----------------------|------|--------|------|-----------------------------------------------------------------------------------------------------------------------------|
| Differential Input (V <sub>DM</sub> ) -          | Continue                             | d (Note 1) |                       |      |        |      |                                                                                                                             |
| Differential Gain Drift                          | $\Delta g_E/\Delta T_A$              | _          | ±10                   | _    | ppm/°C | All  | $V_{DD}$ = 2.0V, $V_{REF}$ = 0.5V, $G_{DM}V_{DM}$ = -0.4V to 1.4V                                                           |
|                                                  |                                      | _          | ±10                   | _    |        |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 2.75V, $G_{DM}V_{DM}$ = -2.65V to 2.65V                                                        |
| g <sub>E</sub> Aging                             | Δg <sub>E</sub>                      | _          | ±0.3                  |      | %      |      | 408 hr at +150°C,<br>$V_{DD}$ = 5.5V, $V_{REF}$ = 2.75V,<br>$G_{DM}V_{DM}$ = -2.65V to 2.65V,<br>(change measured at +25°C) |
| Differential Nonlinearity (Note 4)               | INL <sub>DM</sub>                    | _          | ±50<br>±100           | _    | ppm    |      | $V_{DD} = 2.0V$ , $V_{REF} = 0.5V$ , $G_{DM}V_{DM} = -0.4V$ to 1.4V $V_{DD} = 5.5V$ , $V_{REF} = 2.75V$ ,                   |
|                                                  |                                      |            | 1100                  |      |        |      | $G_{DM}V_{DM} = -2.65V \text{ to } 2.65V$                                                                                   |
| Output (V <sub>OUT</sub> )                       |                                      |            |                       |      |        |      |                                                                                                                             |
| Minimum Output<br>Voltage Swing                  | V <sub>OL</sub>                      | _          | 3                     | _    | mV     | All  | $V_{DD}$ = 2.0V, $V_{REF}$ = 0V<br>$V_{DM}$ = -0.5V/ $G_{DM}$                                                               |
|                                                  |                                      |            | 5                     |      |        |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 0V<br>$V_{DM}$ = -0.5V/ $G_{DM}$                                                               |
|                                                  |                                      |            | 20                    | 60   |        |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 0V $V_{DM}$ = -0.5V/ $G_{DM}$ , $R_L$ = 1 k $\Omega$                                           |
|                                                  |                                      |            | 3                     | 1    |        |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 0V<br>$V_{DM}$ = -0.5V/ $G_{DM}$ , $V_{L}$ = 0V                                                |
| Output (V <sub>OUT</sub> ) - Continue            | ed                                   |            |                       |      |        |      |                                                                                                                             |
| Maximum Output<br>Voltage Swing                  | V <sub>DD</sub> –<br>V <sub>OH</sub> | _          | 6                     | _    | mV     | All  | $V_{DD}$ = 2.0V, $V_{REF}$ = 0.7V<br>$V_{DM}$ = 1.8V/ $G_{DM}$                                                              |
|                                                  |                                      |            | 10                    |      |        |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 4.2V $V_{DM}$ = 1.8V/ $G_{DM}$                                                                 |
|                                                  |                                      |            | 40                    | 130  |        |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 4.2V $V_{DM}$ = 1.8V/ $G_{DM}$ , $R_L$ = 1 k $\Omega$                                          |
|                                                  |                                      |            | 5                     |      |        |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 0V<br>$V_{DM}$ = 1.8V/ $G_{DM}$ , $V_{L}$ = $V_{DD}$                                           |
| Output Short Circuit<br>Current                  | I <sub>SCP</sub>                     | _          | +12                   |      |        |      | $V_{DD}$ = 2.0V, $G_{DM}V_{DM}$ = 1.0V<br>$V_{DD}$ = 5.5V, $G_{DM}V_{DM}$ = 2.75V                                           |
|                                                  | I <sub>SCM</sub>                     | _          | -12<br>-20            | _    | 1      |      | $V_{DD} = 2.0V, G_{DM}V_{DM} = 0V$<br>$V_{DD} = 5.5V, G_{DM}V_{DM} = 0V$                                                    |
| Power Supplies (V <sub>DD</sub> , V <sub>S</sub> | e and V <sub>ID</sub> )              |            |                       |      |        |      | TADD O.O.Y, ODMADW DA                                                                                                       |
| Low Supply Voltage                               | V <sub>DD</sub>                      | 2.0        |                       | 5.5  | V      | All  |                                                                                                                             |
| High Supply Voltage                              | V <sub>IP</sub>                      |            | e V <sub>IP</sub> spe |      |        |      |                                                                                                                             |
| Quiescent Current at V <sub>SS</sub>             | I <sub>SS</sub>                      |            | -675                  | _    | μA     |      | I <sub>O</sub> = 0A                                                                                                         |
| Quiescent Current at V <sub>DD</sub>             | I <sub>DD</sub>                      | 250        | 500                   | 840  |        |      |                                                                                                                             |
| Quiescent Current at V <sub>IP</sub>             | $I_{BP}$                             | (see       | e I <sub>BP</sub> spe | c)   |        |      |                                                                                                                             |

- **Note 1:** The  $V_{IP}$  input is treated as the Common-mode input (e.g., for CMRR).  $V_{DM} = (V_{IP} V_{IM})$ .
  - 2: Set by design and characterization. V<sub>OS</sub> is screened in production (see **Appendix B: "Offset Test Screens"**).
  - 3: See the discussion in Section 1.6.2, Input Offset Related Errors.
  - 4: See Section 1.6, Explanation of DC Error Specifications.

### TABLE 1-2: DC ELECTRICAL CHARACTERISTICS (CONTINUED)

Electrical Characteristics: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$  and  $V_L$  = 10 kΩ to  $V_L$ ; see Figure 1-9 and Figure 1-10.

| Parameter                                          | Sym.             | Min. | Тур. | Max. | Units | Gain | Conditions                                                                                                   |
|----------------------------------------------------|------------------|------|------|------|-------|------|--------------------------------------------------------------------------------------------------------------|
| POR Trip Voltages,<br>Low-Side (V <sub>DD</sub> )  | V <sub>PLL</sub> | 1.05 | 1.35 | _    | V     | All  | LV POR turns off $(V_{DD} \downarrow)$ ,<br>$V_L = 0V$ , $V_{IP} = 3V$ , $V_{REF} = 0V$                      |
|                                                    | V <sub>PLH</sub> | _    | 1.45 | 1.7  |       |      | LV POR turns on $(V_{DD} \uparrow)$ ,<br>$V_{L} = 0V$ , $V_{IP} = 3V$ , $V_{REF} = 0V$                       |
| POR Trip Voltages,<br>High-Side (V <sub>IP</sub> ) | V <sub>PHL</sub> | 1.7  | 1.95 |      |       |      | HV POR turns off ( $V_{IP} \downarrow$ ),<br>R <sub>L</sub> = open, $V_{DD}$ = 5.5V<br>(change in $I_{SS}$ ) |
|                                                    | V <sub>PHH</sub> | _    | 2.05 | 2.6  |       |      | HV POR turns on $(V_{IP} \uparrow)$ ,<br>$R_L$ = open, $V_{DD}$ = 5.5V<br>(change in $I_{SS}$ )              |

- **Note 1:** The  $V_{IP}$  input is treated as the Common-mode input (e.g., for CMRR).  $V_{DM} = (V_{IP} V_{IM})$ .
  - 2: Set by design and characterization. V<sub>OS</sub> is screened in production (see **Appendix B**: "Offset Test Screens").
  - 3: See the discussion in Section 1.6.2, Input Offset Related Errors.
  - 4: See Section 1.6, Explanation of DC Error Specifications.

### TABLE 1-3: AC ELECTRICAL CHARACTERISTICS

| <b>Electrical Characteristics</b> : Unless otherwise indicated, $T_A$ = +25°C, $V_{DD}$ = 2.0V to 5.5V, $V_{SS}$ = GND, $V_{IP}$ = 27.5V, $V_{DM}$ = 0V, $V_{REF}$ = $V_{DD}/4$ , $V_L$ = $V_{DD}/2$ , $V_{REF}$ = 10 kΩ to $V_L$ and $V_L$ = 60 pF; see Figure 1-11. |                   |      |                    |       |       |         |                                                                                                         |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|--------------------|-------|-------|---------|---------------------------------------------------------------------------------------------------------|--|--|--|
| Parameter                                                                                                                                                                                                                                                             | Sym.              |      |                    | Max.  | Units | Gain    | Conditions                                                                                              |  |  |  |
| AC Response                                                                                                                                                                                                                                                           |                   |      |                    |       |       |         |                                                                                                         |  |  |  |
| Bandwidth                                                                                                                                                                                                                                                             | BW                |      | 500                | _     | kHz   | 20, 50  | $G_{DM}V_{DM} = 0.1V_{p-p}$                                                                             |  |  |  |
|                                                                                                                                                                                                                                                                       |                   |      | 390                |       |       | 100     |                                                                                                         |  |  |  |
| Gain Peaking                                                                                                                                                                                                                                                          | GPK               | _    | 0                  | _     | dB    | All     |                                                                                                         |  |  |  |
| Step Response                                                                                                                                                                                                                                                         |                   |      |                    |       |       |         |                                                                                                         |  |  |  |
| V <sub>DM</sub> Slew Rate                                                                                                                                                                                                                                             | SR                | (    | Note 1             | )     | V/µs  | All     | $G_{DM}V_{DM}$ Step = $V_{DD} - 0.5V$                                                                   |  |  |  |
| V <sub>DM</sub> Step Overshoot                                                                                                                                                                                                                                        | OS <sub>DM</sub>  | _    | 4                  | _     | %     |         | $G_{DM}V_{DM}$ Step = 0.1V, $t_{r_in}$ = 0.2 µs                                                         |  |  |  |
| Overdrive Recovery,<br>Input Differential Mode                                                                                                                                                                                                                        | t <sub>IRDL</sub> | _    | 3                  | _     | μs    | 20      | $V_{DD}$ = 5.5V, $V_{REF}$ = 4V,<br>$G_{DM}V_{DM}$ = -3.5V to -1.25V Step,<br>90% of $V_{OUT}$ change   |  |  |  |
|                                                                                                                                                                                                                                                                       |                   | (see | t <sub>ORL</sub> S | Spec) |       | 50, 100 | (Note 2)                                                                                                |  |  |  |
|                                                                                                                                                                                                                                                                       | t <sub>IRDH</sub> | _    | 3                  |       |       | All     | $V_{DD}$ = 5.5V, $V_{REF}$ = 0.5V,<br>$G_{DM}V_{DM}$ = +4.5V to +2.25V Step,<br>90% of $V_{OUT}$ change |  |  |  |

- Note 1: SR is limited by GBWP; the large signal step response is dominated by the small signal bandwidth.
  - 2: At these gains, we cannot distinguish between overdriving V<sub>DM</sub> or V<sub>OUT</sub>.
  - 3: See Figure 2-47 for the noise density over a wider frequency range.

TABLE 1-3: AC ELECTRICAL CHARACTERISTICS (CONTINUED)

Electrical Characteristics: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 10 kΩ to  $V_L$  and  $V_L$  = 60 pF; see Figure 1-11.

| Parameter                                                | Sym.              | Min. |      | Max. | Units           | Gain | Conditions                                                                                                                               |
|----------------------------------------------------------|-------------------|------|------|------|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------|
| Overdrive Recovery,<br>Output                            | t <sub>ORL</sub>  | _    | 1.5  | _    | μs              | All  | V <sub>DD</sub> = 2.0V, V <sub>REF</sub> = 0V,<br>G <sub>DM</sub> V <sub>DM</sub> = -0.5V to +1V Step,<br>90% of V <sub>OUT</sub> change |
|                                                          |                   |      | 1.5  |      |                 |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 0V,<br>$G_{DM}V_{DM}$ = -0.5V to +2.75V Step,<br>90% of $V_{OUT}$ change                                    |
|                                                          | t <sub>ORH</sub>  | _    | 1.5  | _    |                 |      | $V_{DD}$ = 2.0V, $V_{REF}$ = 0.7V, $G_{DM}V_{DM}$ = +1.8V to +0.3V Step, 90% of $V_{OUT}$ change                                         |
|                                                          |                   |      | 1.5  |      |                 |      | $V_{DD}$ = 5.5V, $V_{REF}$ = 4.2V, $G_{DM}V_{DM}$ = +1.8V to -1.2V Step, 90% of $V_{OUT}$ change                                         |
| Noise                                                    | T                 |      | •    | T    | 1               |      | ,                                                                                                                                        |
| Input Noise Voltage                                      | E <sub>ni</sub>   | _    | 0.48 | _    | $\mu V_{p-p}$   | 20   | f = 0.01 Hz to 1 Hz                                                                                                                      |
|                                                          |                   |      | 0.30 |      |                 | 50   |                                                                                                                                          |
|                                                          |                   |      | 0.29 |      |                 | 100  |                                                                                                                                          |
|                                                          |                   | _    | 1.54 | _    |                 | 20   | f = 0.1 Hz to 10 Hz                                                                                                                      |
|                                                          |                   |      | 0.95 |      |                 | 50   |                                                                                                                                          |
|                                                          |                   |      | 0.92 |      |                 | 100  |                                                                                                                                          |
| Input Noise Voltage                                      | e <sub>ni</sub>   | _    | 74   | _    | nV/ <b>√</b> Hz | 20   | f < 500 Hz                                                                                                                               |
| Density (Note 3)                                         |                   |      | 46   |      |                 | 50   |                                                                                                                                          |
|                                                          |                   |      | 44   |      |                 | 100  | f < 1 kHz                                                                                                                                |
| Input Current Noise<br>Density – At V <sub>IP</sub>      | i <sub>nip</sub>  | _    | 10   | _    | pA/√Hz          | All  | f = 1 kHz                                                                                                                                |
| Input Current Noise                                      | i <sub>nim</sub>  | —    | 8    | _    | fA/√Hz          |      | $f = 1 \text{ kHz}, V_{DM} = 0V$                                                                                                         |
| Density – At V <sub>IM</sub>                             |                   |      | 33   |      |                 |      | f = 1 kHz, V <sub>DM</sub> = 0.15V                                                                                                       |
| EMI Protection                                           |                   |      |      |      |                 |      |                                                                                                                                          |
| EMI Rejection Ratio                                      | EMIRR             | _    | 96   | _    | dB              | All  | $V_{IN} = 0.1V_{PK}$ , f = 400 MHz                                                                                                       |
|                                                          |                   |      | 91   |      |                 |      | $V_{IN} = 0.1V_{PK}$ , f = 900 MHz                                                                                                       |
|                                                          |                   |      | 114  |      |                 |      | $V_{IN} = 0.1V_{PK}$ , f = 1800 MHz                                                                                                      |
|                                                          |                   |      | 118  |      |                 |      | $V_{IN} = 0.1V_{PK}$ , f = 2400 MHz                                                                                                      |
|                                                          |                   |      | 121  |      |                 |      | $V_{IN} = 0.1 V_{PK}$ , f = 6000 MHz                                                                                                     |
| Power Up/Down                                            |                   |      |      |      |                 |      |                                                                                                                                          |
| Power On Time ( $V_{DD} \uparrow$ ), $V_{OUT}$ Settles   | t <sub>PON</sub>  | _    | 65   | _    | μs              | All  | $V_{DD}$ = 0V to 2.0V, $V_{L}$ = 0V, 90% of $V_{OUT}$ change                                                                             |
|                                                          |                   |      | 140  |      |                 |      | $V_{DD}$ = 0V to 5.5V, $V_{L}$ = 0V, 90% of $V_{OUT}$ change                                                                             |
| Power Off Time $(V_{DD} \downarrow)$ , $V_{OUT}$ Settles | t <sub>POFF</sub> | _    | 8    | _    |                 |      | $V_{\rm DD}$ = 2.0V to 0V, $V_{\rm L}$ = 0V, 90% of $V_{\rm OUT}$ change                                                                 |
|                                                          |                   |      | 5.5  |      |                 |      | $V_{DD}$ = 5.5V to 0V, $V_{L}$ = 0V, 90% of $V_{OUT}$ change                                                                             |

Note 1: SR is limited by GBWP; the large signal step response is dominated by the small signal bandwidth.

<sup>2:</sup> At these gains, we cannot distinguish between overdriving  $V_{DM}$  or  $V_{OUT}$ .

<sup>3:</sup> See Figure 2-47 for the noise density over a wider frequency range.

### TABLE 1-4: TEMPERATURE SPECIFICATIONS

**Electrical Characteristics**: Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = 2.0V$  to 5.5V,  $V_{SS} = GND$  and  $V_{IP} = 27.5V$ .

| "                             |                |      |      |      |       |            |
|-------------------------------|----------------|------|------|------|-------|------------|
| Parameters                    | Sym.           | Min. | Тур. | Max. | Units | Conditions |
| Specified Temperature Range   | T <sub>A</sub> | -40  | _    | +125 | °C    |            |
| Operating Temperature Range   | 1              | -40  |      | +150 |       | Note 1     |
| Storage Temperature Range     |                | -60  | _    | +150 |       | No power   |
| Thermal Resistance, 6L-SOT-23 | $\theta_{JA}$  | _    | 191  | _    | °C/W  |            |

**Note 1:** Operation must not cause T<sub>J</sub> to exceed the absolute maximum junction temperature specification, which is 150°C. See **Section 4.1.5**, **Temperature Performance** for design tips.

## 1.4 Simplified Diagrams

#### 1.4.1 VOLTAGE RANGE DIAGRAMS

These ranges are constant across temperature.



FIGURE 1-1: Common-Mode Input Voltage Range vs. Temperature.



**FIGURE 1-2:** Differential Input Voltage Range vs. Temperature.



**FIGURE 1-3:** Reference Voltage Range vs. Temperature.

### 1.4.2 TIMING DIAGRAMS



FIGURE 1-4: Common-Mode Input Overdrive Recovery Timing Diagram.



FIGURE 1-5: Differential-Mode Input Overdrive Recovery Timing Diagram.



**FIGURE 1-6:** Output Overdrive Recovery Timing Diagram.



**FIGURE 1-7:** V<sub>OUT</sub> Power On/Off Timing Diagram, Low-Side.



**FIGURE 1-8:** V<sub>OUT</sub> Power On/Off Timing Diagram, High-Side.

## 1.5 Simplified Test Circuits

### 1.5.1 V<sub>OS</sub> TEST CIRCUIT

Figure 1-9 tests the MCP6C04's input offset errors ( $V_{OS}$ , 1/CMRR, 1/CMRR2 and 1/PSRR, etc.).  $R_{WIP}$  is set very low, so  $I_{BP}$  does not affect the result.  $V_{OUT}$  is filtered and amplified before measuring the result.



FIGURE 1-9: Input Offset Test Circuit for the MCP6C04.

When MCP6C04 is in its normal range of operation, the DC output voltages are ( $V_E$  is the sum of input offset errors and  $g_E$  is the gain error):

#### **EQUATION 1-1:**

$$\begin{split} G_{DM} &= \text{DM Gain} \\ V_{OUT} &= G_{DM}(1+g_E)V_E + V_{REF} \\ V_{MEAS} &= G_{PA}V_{OUT} \end{split}$$

The resistances at the Device Under Test (DUT) need to be small enough for accuracy (see Figure 1-10). These resistances include wires, traces, vias, etc.

### **EQUATION 1-2:**

$$R_{WIP} \le 4 m\Omega$$
  
 $R_{WIM} \le 0.1\Omega$   
 $R_{WR} \le 1\Omega$ 

# 1.5.2 DC DIFFERENTIAL GAIN TEST CIRCUIT

Figure 1-10 is used for testing the differential gain error, nonlinearity and input voltage range ( $g_E$ , INL $_{DM}$ ,  $V_{DML}$  and  $V_{DMH}$ ). We compare  $V_{MEAS}$  with the ideal  $V_{OUT}$ , then extract the above parameters.



**FIGURE 1-10:** Differential Gain Test Circuit.

When measuring the differential input range, all of the voltages must be in range except  $V_{DM}$ .

When measuring differential errors (g<sub>E</sub>,  $\Delta$ g<sub>E</sub>/ $\Delta$ T<sub>A</sub> and INL<sub>DM</sub>), all voltages are held constant, except V<sub>DM</sub>.

For accuracy, the wiring resistances at the DUT need to be very small (see Equation 1-2).

### 1.5.3 AC GAINS TEST CIRCUIT

Figure 1-11 is used for testing the INA's different AC gains. The AC voltages are:

- $v_{out}$  is the AC output
- v<sub>ip</sub> is the AC Common-mode input, used for CMRR plots
- v<sub>dm</sub> is the AC differential input, used for G<sub>DM</sub> plots (also for CMRR and PSRR)
- v<sub>dd</sub> and v<sub>ss</sub> are the AC supply inputs, used for PSRR plots (including PSRR+ and PSRR-)



FIGURE 1-11: AC Gain Test Circuit.

The impedance at  $V_{REF}$  (shown here as  $R_{WR})$  needs to have a magnitude less than  $1\Omega,$  for gain accuracy in the signal bandwidth. The magnitude needs to be <  $50\Omega,$  when f < 1 MHz, to maintain good stability.

# 1.6 Explanation of DC Error Specifications

### 1.6.1 LINEAR RESPONSE MODEL

When the inputs and the output are in their normal ranges, and the nonlinear errors are negligible, the output voltage ( $V_{OUT}$ ) is:

### **EQUATION 1-3:**

$$V_{OUT} = V_{REF} + G_{DM}(1+g_E)(V_{DM} + V_E)$$

 $V_{DM}$  is the input voltage.  $V_E$  is the sum of input offset errors (due to  $V_{OS}$ , PSRR, CMRR, CMRR2,  $TC_1$ ,  $TC_2$ , etc.).  $g_E$  is the Gain Error ( $G_{DM}$  is the nominal gain).

### 1.6.2 INPUT OFFSET RELATED ERRORS

When  $V_{DM}$  = 0V, the linear response model for  $V_{OUT}$  becomes:

### **EQUATION 1-4:**

$$V_{OUT} = V_{REF} + G_{DM}(1 + g_E)V_E$$

The input offset error  $(V_E)$  is extracted from input offset measurements (see Section 1.5.1 "VOS Test Circuit"):

### **EQUATION 1-5:**

$$V_E = \frac{V_{OUT} - V_{REF}}{G_{DM}(1 + g_E)}$$

We usually assume  $g_E$  = 0, in Equation 1-5, when extracting  $V_E$ . The result is accurate enough, since  $g_E$  is so low.

 $V_E$  has several terms, that assume a linear response to changes in  $V_{DD}$ ,  $V_{SS}$ ,  $V_{IP}$  and  $V_{REF}$ .

 $V_{OS}$ 's dependence on temperature  $(T_A)$  is a quadratic polynomial  $(V_{OS},\ TC_1\ \text{and}\ TC_2).$  The aging specs  $(\Delta V_{OS}\ \text{and}\ \Delta TC_1)$  are not included, for simplicity.

#### **EQUATION 1-6:**

$$V_E = V_{OS} + \frac{\Delta V_{DD} - \Delta V_{SS}}{PSRR} + \frac{\Delta V_{IP}}{CMRR} + \frac{\Delta V_{REF}}{CMRR2} + \Delta T_A TC_1 + \Delta T_A^2 TC_2$$

Where:

PSRR, CMRR and CMRR2 are in units of V/V  $\Delta T_A$  is in units of °C  $V_{DM}$  = 0

# 1.6.3 INPUT OFFSET'S COMMON-MODE VOLTAGE NONLINEARITY

The input offset error ( $V_E$ ) changes nonlinearly with  $V_{IP}$ . Figure 1-12 shows the MCP6C04's  $V_E$  vs.  $V_{IP}$ , as well as a linear fit line ( $V_{E\_LIN}$ ), that goes through the center point ( $V_C$ ,  $V_2$ ) and has the same slope as the end points.



**FIGURE 1-12:** Input Offset Error vs. Common-Mode Input Voltage.

The part is in standard conditions ( $\Delta V_{OUT} = 0$ ,  $V_{DM} = 0$ , etc.).  $V_{IP}$  sweeps from  $V_{IPL}$  to  $V_{IPH}$ . The test circuit is in **Section 1.5.1, VOS Test Circuit**. Calculate  $V_E$  at each point with Equation 1-5.

Based on the measured  $V_{\text{E}}$  data, we obtain the following linear fit:

### **EQUATION 1-7:**

$$\begin{split} V_{E\_LIN} &= V_2 + (V_{IP} - V_C) / CMRR \\ \text{Where:} \\ V_C &= (V_{IPL} + V_{IPH}) / 2 \\ I / CMRR &= (V_3 - V_1) / (V_{IPH} - V_{IPL}) \end{split}$$

The remaining error  $(\Delta V_E)$  is described by the Common-mode Nonlinearity spec:

### **EQUATION 1-8:**

$$\begin{split} INL_{CMH} &= \max(\Delta V_E) / (V_{IPH} - V_{IPL}) \\ INL_{CML} &= \min(\Delta V_E) / (V_{IPH} - V_{IPL}) \\ INL_{CM} &= INL_{CMH}, \quad |INL_{CMH}| \geq |INL_{CML}| \\ &= INL_{CML}, \quad \text{otherwise} \\ \\ \text{Where:} \\ \Delta V_E &= V_E - V_{E\_LIN} \end{split}$$

# 1.6.4 DIFFERENTIAL GAIN ERROR AND NONLINEARITY

The differential errors are extracted from differential gain measurements (see Section 1.5.2, DC Differential Gain Test Circuit), based on Equation 1-3. These errors are then split into the differential Gain Error  $(g_E)$  and the input nonlinearity error  $INL_{DM}$ .

The error  $V_{ED}$  is calculated by subtracting the ideal output from  $V_{OUT}$ , then dividing by the ideal gain  $G_{DM}$ .

### **EQUATION 1-9:**

$$V_{ED} \,=\, (V_{OUT} - (V_{REF} + G_{DM} \cdot V_{DM}))/G_{DM}$$

Figure 1-13 shows  $V_{ED}$  vs.  $V_{DM}$ , as well as a linear fit line ( $V_{ED\_LIN}$ ) based on  $V_{DM}$  and  $g_E$ . The amplifier is in one of the standard condition sets. The linear fit line ( $V_{ED\_LIN}$ ) goes through the center point ( $V_C$ ,  $V_2$ ) and has the same slope as the end points.



**FIGURE 1-13:** Differential Input Error vs. Differential Input Voltage.

Based on the measured  $V_{\text{ED}}$  data, we obtain the following linear fit:

#### **EQUATION 1-10:**

$$\begin{aligned} V_{ED\_LIN} &= V_2 + (V_{DM} - V_C)g_E \\ \text{Where:} \\ V_C &= (V_{DI} + V_{D2})/2 \\ g_E &= (V_3 - V_I)/(V_{D2} - V_{DI}) \end{aligned}$$

The remaining error  $(\Delta V_{ED})$  is described by the Differential Nonlinearity spec:

### **EQUATION 1-11:**

$$\begin{split} INL_{DMH} &= \max(\Delta V_{ED})/(V_{D2} - V_{D1}) \\ INL_{DML} &= \min(\Delta V_{ED})/(V_{D2} - V_{D1}) \\ INL_{DM} &= INL_{DMH}, \quad \left|INL_{DMH}\right| \geq \left|INL_{DML}\right| \\ &= INL_{DML}, \quad \text{otherwise} \\ \\ \text{Where:} \\ \Delta V_{ED} &= V_{ED} - V_{ED\_LIN} \end{split}$$

The aging spec  $\Delta g_E$  is not included here, for simplicity.  $V_{DM}$  sweeps are not always centered on  $V_{DM}$  = 0V; the INL<sub>DM</sub> spec will interact with the  $V_{OS}$  spec.

NOTES:

### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 10 k $\Omega$  to  $V_L$  and  $V_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.

### 2.1 DC Precision



**FIGURE 2-1:** Input Offset Voltage,  $G_{DM} = 20$ .



**FIGURE 2-2:** Input Offset Voltage,  $G_{DM} = 50$ .



FIGURE 2-3: Input Offset Voltage,  $G_{DM} = 100$ .



**FIGURE 2-4:** Linear Input Offset Voltage Drift,  $G_{DM} = 20$ .



**FIGURE 2-5:** Linear Input Offset Voltage Drift,  $G_{DM} = 50$ .



**FIGURE 2-6:** Linear Input Offset Voltage Drift,  $G_{DM} = 100$ .

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 10 k $\Omega$  to  $V_L$  and  $C_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.



**FIGURE 2-7:** Quadratic Input Offset Voltage Drift,  $G_{DM} = 20$ .



**FIGURE 2-8:** Quadratic Input Offset Voltage Drift,  $G_{DM} = 50$ .



**FIGURE 2-9:** Quadratic Input Offset Voltage Drift,  $G_{DM} = 100$ .



**FIGURE 2-10:** Input Offset Voltage vs. Power Supply Voltage, with  $G_{DM} = 20$ .



**FIGURE 2-11:** Input Offset Voltage vs. Power Supply Voltage, with  $G_{DM} = 50$ .



**FIGURE 2-12:** Input Offset Voltage vs. Power Supply Voltage, with  $G_{DM} = 100$ .

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 10 k $\Omega$  to  $V_L$  and  $V_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.



**FIGURE 2-13:** Input Offset Voltage vs. Common-Mode Input Voltage, with  $G_{DM} = 20$ .



**FIGURE 2-14:** Input Offset Voltage vs. Common-Mode Input Voltage, with  $G_{DM} = 50$ .



**FIGURE 2-15:** Input Offset Voltage vs. Common-Mode Input Voltage, with  $G_{DM} = 100$ .



**FIGURE 2-16:** Input Offset Voltage vs. Reference Voltage, with  $G_{DM} = 20$ .



**FIGURE 2-17:** Input Offset Voltage vs. Reference Voltage, with  $G_{DM} = 50$ .



FIGURE 2-18: Input Offset Voltage vs. Reference Voltage, with  $G_{DM} = 100$ .

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 10 k $\Omega$  to  $V_L$  and  $C_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.



**FIGURE 2-19:** 

1/CMRR, with  $G_{DM} = 20$ .



**FIGURE 2-20:** 

1/CMRR, with  $G_{DM} = 50$ .



**FIGURE 2-21:** 

1/CMRR, with  $G_{DM} = 100$ .



**FIGURE 2-22:** 

1/PSRR, with  $G_{DM} = 20$ .



**FIGURE 2-23:** 

1/PSRR, with  $G_{DM} = 50$ .



FIGURE 2-24:

1/PSRR, with  $G_{DM} = 100$ .

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 10 kΩ to  $V_L$  and  $C_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.



FIGURE 2-25: CMRR vs. Ambient Temperature.



**FIGURE 2-26:** PSRR vs. Ambient Temperature.



FIGURE 2-27: Gain Error.

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 10 k $\Omega$  to  $V_L$  and  $V_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.

# 2.2 Other DC Voltages and Currents



**FIGURE 2-28:**  $V_{IP}$  Pin Input Bias Current vs. Input Common-Mode Voltage.



**FIGURE 2-29:**  $V_{IM}$  Pin Input Bias Current vs. Input Common-Mode Voltage,  $V_{DM} = V_{DML}$ .



**FIGURE 2-30:**  $V_{IM}$  Pin Input Bias Current vs. Input Common-Mode Voltage,  $V_{DM} = V_{DMH}$ .



**FIGURE 2-31:**  $V_{IM}$  Pin Input Bias Current vs. Differential Input Voltage.



**FIGURE 2-32:** Input Bias Current vs. Input Common-Mode Voltage (below  $V_{SS}$ ).



**FIGURE 2-33:** Common-Mode Input Range vs. Ambient Temperature.

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 10 k $\Omega$  to  $V_L$  and  $V_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.



**FIGURE 2-34:** Reference Voltage Range vs. Ambient Temperature.



**FIGURE 2-35:** Output Voltage Range vs. Output Current.



**FIGURE 2-36:** Output Voltage Range vs. Ambient Temperature.



**FIGURE 2-37:** Supply Current vs. Power Supply Voltage.



**FIGURE 2-38:** Output Short Circuit Current vs. Power Supply Voltage.



**FIGURE 2-39:** LV POR (for  $V_{DD}$ ) Trip Points vs. Ambient Temperature.

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 10 kΩ to  $V_L$  and  $C_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.



**FIGURE 2-40:** HV POR (for  $V_{IP}$ ) Trip Points vs. Ambient Temperature.

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 10 k $\Omega$  to  $V_L$  and  $V_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.

# 2.3 Frequency Response



**FIGURE 2-41:** Gain vs. Frequency, with Capacitive Load.



FIGURE 2-42: CMRR vs. Frequency.



FIGURE 2-43: PSRR vs. Frequency.



FIGURE 2-44: Closed-Loop Output Impedance Magnitude vs. Frequency.



**FIGURE 2-45:** EMI Rejection Ratio vs. Frequency.



**FIGURE 2-46:** EMI Rejection Ratio vs. Signal Strength.

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $V_L$  = 10 k $\Omega$  to  $V_L$  and  $V_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.

### 2.4 Noise and Intermodulation Distortion



FIGURE 2-47: Input Noise Voltage Density vs. Frequency.



**FIGURE 2-48:** Input Noise Voltage vs. Frequency.



**FIGURE 2-49:** Intermodulation Distortion vs. Frequency, with  $V_{DD}$  Disturbance.



**FIGURE 2-50:** Input Noise Voltage vs. Time,  $G_{DM} = 20$ .



**FIGURE 2-51:** Input Noise Voltage vs. Time,  $G_{DM} = 50$ .



**FIGURE 2-52:** Input Noise Voltage vs. Time,  $G_{DM} = 100$ .

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 10 k $\Omega$  to  $V_L$  and  $C_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.

### 2.5 Time Response



**FIGURE 2-53:** Input Offset Voltage vs. Time, at Power-Up.



FIGURE 2-54: The MCP6C04 Shows No Phase Reversal vs. Differential Input Overdrive.



**FIGURE 2-55:** The MCP6C04 Shows No Phase Reversal vs. Input Common-Mode Overdrive.



**FIGURE 2-56:** Small Signal Step Response to Differential Input Voltage.



**FIGURE 2-57:** Small Signal Step Response to Common-Mode Input Voltage.

Note: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = 2.0V to 5.5V,  $V_{SS}$  = GND,  $V_{IP}$  = 27.5V,  $V_{DM}$  = 0V,  $V_{REF}$  =  $V_{DD}/4$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 10 kΩ to  $V_L$  and  $C_L$  = 60 pF; see Figure 1-9, Figure 1-10 and Figure 1-11.



**FIGURE 2-58:** Small Signal Step Response to Differential Input Voltage, with Capacitive Load  $(C_1)$ .



**FIGURE 2-59:** Small Signal Step Response Overshoot, with Capacitive Load  $(C_L)$ .



**FIGURE 2-60:** Small Signal Step Response Rise Time, with Capacitive Load  $(C_1)$ .

| M | C | P | 6 | C | N | 4 |
|---|---|---|---|---|---|---|
|   |   |   | v | u | u |   |

NOTES:

### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| MCP6C04<br>SOT-23 | Symbol           | Description                                                                           |
|-------------------|------------------|---------------------------------------------------------------------------------------|
| 1                 | V <sub>OUT</sub> | Output voltage                                                                        |
| 2                 | $V_{SS}$         | Negative power supply                                                                 |
| 3                 | $V_{IP}$         | Noninverting input (at load's R <sub>SH</sub> ) and positive (high-side) power supply |
| 4                 | V <sub>IM</sub>  | Inverting input (at load's R <sub>SH</sub> )                                          |
| 5                 | $V_{REF}$        | Output reference                                                                      |
| 6                 | $V_{DD}$         | Positive (low-side) power supply                                                      |

# 3.1 Noninverting Analog Signal Input (V<sub>IP</sub>)

The noninverting input  $(V_{IP})$  is a high-impedance CMOS input. It is designed to operate over a wide voltage range, with a voltage source to drive it. In this data sheet, it is treated as the Common-mode input voltage.

 $V_{IP}$  is the high voltage power supply pin, and is normally between  $V_{SS}$  + 3V and  $V_{SS}$  + 52V. It supplies the current needed to operate the high voltage circuitry.  $V_{IP}$  should have a good bypass capacitor (e.g., 10 nF).  $V_{IP}$  –  $V_{SS}$  triggers the HV POR.

 $V_{\text{IP}}$  is treated as the Common-mode voltage in this data sheet, due to the inputs' architecture. Since  $V_{\text{DM}}$  is relatively small, this simplification is accurate; it also simplifies the specifications and applications information.

## 3.2 Inverting Analog Signal Input (V<sub>IM</sub>)

The inverting input  $(V_{IM})$  is a high-impedance CMOS input, with low input bias current.  $V_{IM}$  is designed to operate near the  $V_{IP}$  voltage. The difference voltage  $V_{DM}$  (or  $V_{IP} - V_{IM}$ ) is the input signal for this amplifier.

# 3.3 Analog Output Reference Voltage (V<sub>RFF</sub>)

The analog output reference voltage is a high-impedance CMOS input.  $V_{REF}$  is set to a DC voltage, which shifts  $V_{OUT}$ . Its dynamic response helps reject power surges and glitches at the  $V_{IP}$ ,  $V_{DD}$  and  $V_{SS}$  pins.

# 3.4 Analog Output (V<sub>OUT</sub>)

The analog output pin (V<sub>OUT</sub>) is a low-impedance voltage source.

# 3.5 Low-Side Power Supplies (V<sub>DD</sub>, V<sub>SS</sub>)

 $V_{DD}$  is normally between  $V_{SS}$  + 2.0V and  $V_{SS}$  + 5.5V, while the  $V_{REF}$  and  $V_{OUT}$  pins are usually between  $V_{SS}$  and  $V_{DD}$ .  $V_{DD}$  –  $V_{SS}$  triggers the LV POR.

Typically, these parts are used in a single (positive) supply configuration. In this case,  $V_{SS}$  is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need good bypass capacitors.

In split supply configurations, including dual supplies, ground is between  $V_{SS}$  and  $V_{DD}$ . Both supply pins will need good bypass capacitors.

In a single (negative) supply configuration,  $V_{DD}$  connects to ground and  $V_{SS}$  connects to the supply.  $V_{SS}$  will need good bypass capacitors.

| M | C | P | 6 | C | N | 4 |
|---|---|---|---|---|---|---|
|   |   |   | v | u | u |   |

NOTES:

### 4.0 DEVICE OPERATION

This chapter includes additional information on basic operations and major functions.

### 4.1 Basic Performance

#### 4.1.1 IDEAL PERFORMANCE

Figure 4-1 shows the basic circuit; inputs, supplies and output. When the inputs ( $V_{IP}$ ,  $V_{IM}$ ,  $V_{DD}$ ,  $V_{SS}$  and  $V_{REF}$ ) and output ( $V_{OUT}$ ) are in their specified ranges, and the part is nearly ideal, the output voltage is:

#### **EQUATION 4-1:**

 $V_{OUT} \approx V_{REF} + G_{DM}V_{DM}$ 

Where:

G<sub>DM</sub> = Differential-Mode Gain

 $V_{IP}$  = Common-Mode Input (and HV supply)

 $V_{DM}$  = Differential-Mode Input  $(V_{IP} - V_{IM})$ 



FIGURE 4-1: Basic Circuit.

For normal operation, keep:

- V<sub>IP</sub> between V<sub>IPI</sub> and V<sub>IPH</sub>
- V<sub>DM</sub> between V<sub>DML</sub> and V<sub>DMH</sub>
- V<sub>REF</sub> between V<sub>RL</sub> and V<sub>RH</sub>
- V<sub>OUT</sub> between 0.1V to V<sub>DD</sub> 0.1V, usually
  - V<sub>OL</sub> and V<sub>OH</sub> are hard limits

#### 4.1.2 ANALOG ARCHITECTURE

Figure 4-2 shows the block diagram for these high-side current sense amplifiers, without any details on offset correction.



FIGURE 4-2: MCP6C04 Block Diagram.

The input (differential) signal is applied to  $G_{M1}$ . Due to its architecture, the MCP6C04's signal inputs are best described by  $V_{IP}$  and  $V_{DM}$ . The inverting input is then:

### **EQUATION 4-2:**

$$V_{IM} = V_{IP} - V_{DM}$$

The negative feedback loop includes  $G_{M2}$ ,  $R_{M3}$ ,  $R_F$  and  $R_G$ . These blocks set the DC open-loop gain  $(A_{OL})$  and the nominal differential gain  $(G_{DM})$ :

### **EQUATION 4-3:**

$$A_{OL} = G_{M2}R_{M3}$$
 
$$G_{DM} = I + R_F/R_G$$

 $A_{OL}$  is very high, so the current into  $R_{M3}$  ( $I_1+I_2$ ) is nearly zero. This makes the differential inputs to  $G_{M1}$  and  $G_{M2}$  equal in magnitude and opposite in polarity. Ideally, this gives:

### **EQUATION 4-4:**

$$\begin{split} V_{FG} - V_{REF} &= V_{DM} \\ V_{OUT} &= V_{REF} + G_{DM} V_{DM} \end{split}$$

For an ideal part, within the operating ranges, changing  $V_{IP}$ ,  $V_{SS}$  or  $V_{DD}$  produces no change in  $V_{OUT}$ .  $V_{REF}$  shifts  $V_{OUT}$  as needed in the design.

The different  $G_{DM}$  options change  $G_{M1}$ ,  $G_{M2}$ ,  $R_F$ ,  $R_G$  and the internal compensation capacitor. This results in the performance trade-offs highlighted in Table 1.

### 4.1.3 DC PERFORMANCE

### 4.1.3.1 DC Voltage Errors

Section 1.6, Explanation of DC Error Specifications covers some DC specifications. The input offset error (with temperature coefficients), gain error and nonlinearities are discussed in detail.

Plots in Section 2.1, DC Precision and Section 2.2, Other DC Voltages and Currents give useful information.

In this data sheet, CMRR is based on changes in  $V_{IP}$  (i.e., CMRR =  $\Delta V_{IP}/\Delta V_{OS}$ ). This is accurate since  $V_{DM}$  is relatively small. This CMRR describes the rejection of errors at the high voltage supply, without any contribution from  $V_{DM}$ .

#### 4.1.3.2 DC Current Errors

Figure 4-3 shows the resistors and currents that change the DC bias point. The input bias currents ( $I_{BP}$ ,  $I_{BM}$  and  $I_{BR}$ ), together with a circuit's external input resistances, give an DC error (see Equation 1-2).



FIGURE 4-3: DC Bias Resistors and Currents.

 $R_{SH}$  is set by the design requirements, given the load current (I<sub>L</sub>). For most applications,  $R_{SH}$  would be between 100  $\mu\Omega$  and 1 $\Omega$ .

The DC input offset error due to the input currents is:

$$V_{OS\_IR} = V_{DM} - I_L R_{SH}$$
$$= I_{BM}(R_{SH} + R_{WIM}) - I_{BP}R_{WIP}$$

Since these currents do not correlate, minimize the magnitude of each resistance.  $I_{BP}R_{IP}$  will dominate in many designs.

 $R_{WR}$  modifies the gain error and the DC output offset error ( $V_{OUT}$  changes  $I_{BR}$ ):

#### **EQUATION 4-5:**

$$\begin{split} \Delta V_{REF} &= -I_{BR} R_{WR} \\ \Delta g_E \approx & (-R_{WR} G_{DM}) / (R_F + R_G) \\ V_{OUT} \approx & (V_{REF} + \Delta V_{REF}) + G_{DM} V_{DM} (I + g_E + \Delta g_E) \end{split}$$

### 4.1.4 AC PERFORMANCE

The bandwidth of these parts ( $f_{BW}$ ) is set internally to either 500 kHz ( $G_{DM}$  = 20 or 50) or 390 kHz ( $G_{DM}$  = 100).

The large signal bandwidth is close to the small signal bandwidth. The slew rate (SR) has little effect on  $V_{OUT}$  (a benefit of our Current-mode architecture).

The bandwidth at the maximum output swing is called the Full Power Bandwidth ( $f_{FPBW}$ ). It is limited by the Slew Rate (SR) for many amplifiers, but is close to  $f_{BW}$  for these parts. This is a benefit of the Current-mode architecture these parts have.

These parts are compensated to have a stable response. For instance, step response overshoot is low. To be stable,  $V_{REF}$  must see a low impedance and  $V_{OUT}$  must have a low capacitive load (see Figure 4-6 to compensate large capacitive loads).

In this data sheet, the AC CMRR is measured at  $V_{IP}$ . This is accurate, since  $V_{DM}$  is relatively small.

### 4.1.5 TEMPERATURE PERFORMANCE

The input offset voltage's temperature drift is detailed in Equation 1-6. Other temperature responses are shown in Section 1.3, Specifications and Section 2.0 "Typical Performance Curves".

Since there are three power supply pins ( $V_{IP}$ ,  $V_{DD}$  and  $V_{SS}$ ), and  $V_{IP}$  reaches 52V, power and temperature rise calculations are important.

The power dissipated is calculated as follows ( $I_{OUT}$  is positive when it flows out of the  $V_{OUT}$  pin):

### **EQUATION 4-6:**

$$P_{TOT} = P_{DD} + P_{BP} + P_{OUT}$$

Where:

 $I_{OUT} = (V_{OUT} - V_L)/R_L$   $P_{DD} = (V_{DD} - V_{SS})I_{DD}$  $P_{BP} = (V_{IP} - V_{SS})I_{BP}$ 

 $P_{OUT} = (V_{DD} - V_{OUT})I_{OUT}, I_{OUT} \ge 0A$ =  $(V_{SS} - V_{OUT})I_{OUT}, I_{OUT} < 0A$ 

Now we can estimate the junction temperature of the device (see Table 1-4):

### **EQUATION 4-7:**

$$T_J = T_A + P_{TOT}\theta_{JA}$$

### 4.1.6 NOISE PERFORMANCE

This part is designed to have low input noise voltage density at lower frequencies. The offset correction (Section 4.2.2, Chopping Action) modulates high frequency white noise down to DC; it also modulates low frequency 1/f noise to higher frequencies.

The measured input noise voltage density is shown in Figure 2-47. That figure also shows Integrated Input Noise Voltage ( $E_{ni}$ , in units of  $V_{RMS}$ ) between 0 Hz and f (between 0.1 Hz and 100 kHz).

The Input Noise Voltage Density ( $e_{ni}$ ) changes with  $V_{DM}$ . However, that relationship is a weak one.

### 4.2 Overview of Zero-Drift Operation

Figure 4-4 shows a diagram of the MCP6C04; It explains how slow voltage errors at the input are reduced in this architecture (much better V<sub>OS</sub>, TC<sub>1</sub> TC<sub>2</sub>, CMRR, CMRR2, PSRR and 1/f noise).



FIGURE 4-4: MCP6C04 Block Diagram.

### 4.2.1 BUILDING BLOCKS

The Main Amplifiers ( $G_{M1}$  and  $G_{M2}$ ) are designed for high gain and bandwidth, with a differential topology. The main input pairs (+ and - pins at the top left) are for the higher frequency portion of the input signal. The auxiliary input pairs (+ and - pins at the bottom left) are for the low frequency and high precision portion of the input signal and correct the input offset voltage. Both inputs are added together internally

The auxiliary amplifiers ( $G_{A1}$  and  $G_{A2}$ ), the chopper input switches and the chopper output switches provide a high DC gain to the input signal. DC errors are modulated to higher frequencies and white noise to low frequencies.

The low-pass filter reduces high-frequency content, including harmonics of the chopping clock.

The output buffer ( $R_{M4}$ ) converts current to voltage, drives the external load at  $V_{OUT}$  and creates a negative feedback loop through  $R_F$  and  $R_G$ .  $R_F$  and  $R_G$  help set the differential gain.

The oscillator runs at  $f_{CLK}$  = 50 kHz for the gains of 20 and 50, and at  $f_{CLK}$  = 100 kHz for the gain of 100.  $f_{CLK}$  is divided by 2, to produce the chopping clock rate (25 kHz and 50 kHz, respectively).

The internal LV POR (for  $V_{DD} - V_{SS}$ ) starts the part in a known good state, protecting against power supply brown-outs. The internal HV POR (for  $V_{IP} - V_{SS}$ ) ensures protection of the low voltage circuitry, as well as proper functioning.

#### 4.2.2 CHOPPING ACTION

Figure 4-5 shows the amplifier connections for the first phase of the Chopping Clock and Figure 4-6 shows them for the second phase. The slow voltage errors alternate in polarity, making the average error small.



FIGURE 4-5: First Chopping Clock Phase; Simplified Diagram.



**FIGURE 4-6:** Second Chopping Clock Phase; Simplified Diagram.

### 4.2.3 FINAL TEST VS. BENCH

Due to limitations in the final test environment (e.g., equipment accuracies, thermocouple effects crosstalk and test time), final test measurements are not as accurate as bench measurements. For this reason, the input offset voltage related specifications ( $V_{OS}$ ,  $TC_1$ ,  $TC_2$ , ..., CMRR and PSRR) are significantly wider than the histograms from bench measurements.

The bench results will give good guidance on how to design your circuit. The specified limits (for final test) give min/max limits used to screen outliers in production.

# 4.2.4 INTERMODULATION DISTORTION (IMD)

These amplifiers will show intermodulation distortion (IMD) products when an AC signal is present.

The signal and clock can be decomposed into sine wave tones (Fourier series components). These tones interact with the zero-drift circuitry's nonlinear response to produce IMD tones at sum and difference frequencies. Each of the square wave clock's harmonics has a series of IMD tones centered on it.

### 4.3 Protection

The MCP6C04 helps the designer provide enough protection against undesired conditions and signals in their environment.

#### 4.3.1 INTERNAL PROTECTION DEVICES

All of the ESD structures clamp their inputs when they try to go too far below  $V_{SS}$ . Their breakdown voltage is high enough to allow normal operation, but not low enough to protect against slow over-voltage events. Very fast ESD events (that meet the specification) are limited so that damage does not occur.

The supply inputs  $(V_{IP} - V_{SS})$  and  $V_{DD} - V_{SS})$  are also connected to PORs, so that internal power up sequencing is well controlled.

The  $V_{IP}$  and  $V_{IM}$  input pins have an ESD structure designed to limit  $V_{IP} - V_{SS}$  and  $V_{DM}$ . The double parallel diode structure that limits ESD damage through  $V_{DM}$  also limits  $V_{DM}$  in other conditions.



**FIGURE 4-7:** Input Protection for  $V_{DM}$  (i.e., for  $V_{IM}$ ) and  $V_{IP} - V_{SS}$ .

The V<sub>REF</sub>, V<sub>OUT</sub> and V<sub>DD</sub> pins have ESD structures that limit their voltages above V<sub>SS</sub> (i.e., limit V<sub>REF</sub> – V<sub>SS</sub>, V<sub>OUT</sub> – V<sub>SS</sub> and V<sub>DD</sub> – V<sub>SS</sub>).



**FIGURE 4-8:** Input Protection for  $V_{REF}$   $V_{OUT}$  and  $V_{DD}$ .

## 4.3.2 PHASE REVERSAL

This part is designed to not exhibit phase inversion when the input signals ( $V_{IP}$ ,  $V_{DM}$  and  $V_{REF}$ ) exceed their specified ranges (but not their absolute ranges).

### 5.0 APPLICATIONS

This chapter includes design recommendations and typical application circuits.

The Common-mode rejection (see Figure 2-13, Figure 2-14, Figure 2-15 and Figure 2-42) supports applications in noisy environments. Our Current-mode architecture gives high CMRR at higher frequencies than was traditional (e.g., 80 dB near 80 kHz, instead of near 60 Hz).

The power supply rejection (see Figure 2-43) also has excellent rejection at higher frequencies than traditional.

## 5.1 Recommended Design Practices

Some simple design practices help take advantage of the MCP6C04's performance in high-side current sensing applications.

### 5.1.1 INPUT VOLTAGE LIMITS

To prevent damage and/or improper operation of these amplifiers, the circuit must limit the voltages at the  $V_{IP}$  and  $V_{IM}$  input pins, as well as the differential input voltage  $V_{DM}$  (see **Section 1.1**, **Absolute Maximum Ratings †**). These requirements are independent of the current limits discussed below.

The ESD protection on the  $V_{IP}$  and  $V_{DM}$  inputs was discussed in **Section 4.3.1**, **Internal Protection Devices**. This structure was chosen to protect the input transistors against many (but not all) overvoltage conditions, and to minimize input bias currents ( $I_{BP}$  and  $I_{BM}$ ).

To protect the inputs, always drive  $V_{IP}$  with a low impedance source and use a shunt resistor ( $R_{SH}$ ) with low resistance (designed to not fail open). Placing zener diode(s) or a transorb across  $R_{SH}$  will also help protect the inputs.

### 5.1.2 INPUT CURRENT LIMITS

To prevent damage to (or improper operation of) these amplifiers, the circuit must limit the currents into the  $V_{IP}$  and  $V_{IM}$  input pins (see **Section 1.1, Absolute Maximum Ratings †**). This requirement is independent of the voltage limits discussed above.

One way to ensure the input currents are limited is to always drive  $V_{IP}$  with a low impedance source, and to use a shunt resistor ( $R_{SH}$ ) with low resistance (designed to not fail open). Placing zener diode(s) or a transorb across  $R_{SH}$  will also help protect the inputs.

#### 5.1.3 BYPASS CAPACITORS

Be sure to specify capacitors that will support your application. Be sure to look at:

- Voltage rating (well above the maximum value for its pins)
- Dielectrics (good Temp. Cos. and reasonable Volt. Cos.
- Size
- · Surface mount vs. leaded
- · Cost vs. availability

If possible, connect  $V_{SS}$  to ground. This will make your design simpler.

Bypass  $V_{IP}$  to  $V_{SS}$  with a local bypass capacitor next to these pins (e.g.,10 nF). If needed, a bulk bypass capacitor can also be added (e.g.,1  $\mu$ F).

Bypass  $V_{DD}$  to  $V_{SS}$  with a local bypass capacitor next to these pins (e.g.,100 nF). A bulk bypass capacitor should also be added close by (e.g.,2.2  $\mu$ F); placing it next to the local bypass capacitor is a good choice.

# 5.1.4 SETTING THE VOLTAGES AT $V_{IP}$ AND $V_{IM}$

 $V_{IP}$  is tied to a voltage source, to minimize glitches and crosstalk. This part's excellent CMRR versus frequency helps reject Common-mode (i.e., at  $V_{IP}$ ) noise and glitches. A local pass capacitor to  $V_{SS}$  can help, when the design allows it; 10 nF is usually a good choice (see the Typical Application Circuit on Page 1).

A shunt resistor ( $R_{SH}$ ) is connected between  $V_{IP}$  and  $V_{IM}$ , then to the load (which is grounded). It is selected for the trade-off between accuracy (high  $R_{SH}$ ) and power dissipation (low  $R_{SH}$ ). Low power dissipation also leads to reduced size and cost.  $R_{SH}$  also helps protect these pins against large glitches; make sure it will never fail open.

Bypass capacitors on  $V_{\text{IP}}$  and  $V_{\text{IM}}$  can reduce the risk of high over-voltage events when the current changes abruptly, such as an inductive load opening.

A good layout is necessary to minimize DC and AC errors. Figure 5-1 shows a layout that minimizes input resistances seen by  $I_{BN}$  and  $I_{BM}.$  The critical paths are between  $R_{SH}$  and the pins  $V_{IP}$  and  $V_{IM}$  ( $R_{WIP}$  and  $R_{WIM}$ ).



**FIGURE 5-1:** PCB Layout for  $R_{SH}$  (connections to  $V_{IP}$  and  $V_{IM}$ ).

For accuracy, the wiring resistances at the DUT inputs need to be small:

#### **EQUATION 5-1:**

 $R_{WIP} \le 4 m\Omega$  $R_{WIM} \le 0.1\Omega$ 

#### 5.1.5 SETTING THE VOLTAGE AT $V_{RFF}$

For designs with  $V_{REF} = V_{SS}$ , short the  $V_{REF}$  and  $V_{SS}$  pins together; connect them to ground (or other reference) using one low impedance via (or trace). This minimizes DC and AC errors.

For designs with  $V_{REF} \ge V_{SS} + 0.1V$ , connect  $V_{REF}$  and  $V_{SS}$  with a relatively large capacitor. Since  $V_{REF}$  needs a low impedance source, we recommend the following two design approaches.

The DC resistance seen at  $V_{REF}$  needs to be small. This resistance includes trace resistance, via resistance and output resistance of any driving amplifiers. For good gain error in the signal band, maintain this resistance in that band.

#### **EQUATION 5-2:**

 $R_{WR} \le 1\Omega$ 

The AC impedance seen at  $V_{REF}$  needs to support stability at frequencies near the bandwidth. See **Section 5.1.7.1**, **Driving VREF** for more information.

Figure 5-2 shorts  $V_{REF}$  and  $V_{SS}$  together. The ADC connects its negative input to  $V_{REF}$ , so it can reject glitches on  $V_{SS}$  and  $V_{REF}$  (notice only one connection to  $V_{SS}$  is shown, for good precision).

Figure 5-3 uses an IC VREF to generate  $V_{REF} - V_{SS}$ , an R-C low-pass filter to reject fast glitches seen at  $V_{REF} - V_{SS}$  and an op amp buffer ( $\geq$  1 MHz) to drive  $V_{REF}$  with a low impedance source (see Equation 1-2) (notice only one connection to  $V_{SS}$  is shown, for good precision).



FIGURE 5-2:

V<sub>RFF</sub> Bypass Circuit #1.



FIGURE 5-3: V<sub>REF</sub> Bypass Circuit #2.

Replacing Figure 5-3 with a simple resistor divider and capacitor will cause potential issues. The equivalent resistance needs to be low (see Equation 5-2), so the divider will draw a lot of current. The capacitor will need to be large, to set a reasonable pole, increasing cost and PCB space.

We strongly recommend against designs with  $V_{SS} < V_{REF} < V_{SS} + 0.1V$ , since AC glitches may become an problem.

#### 5.1.6 TEMPERATURE RISE

Make sure that  $T_J$  does not exceed the absolute maximum junction temperature spec (see **Section 1.1**, **Absolute Maximum Ratings †**). This is a strong concern when  $T_A$  is high (e.g., above 125°C), when  $I_{OUT}$ 's magnitude is large (e.g., near the short circuit limit) or when  $V_{IP}$  is high.

Formulas needed for this part of the design are found in **Section 4.1.5**, **Temperature Performance**.

Temperature ramp rates need to be limited, for best performance. The PCB and other components cause external offset shifts, while the temperature ramp rate is high.

#### 5.1.7 ENSURING STABILITY

A few simple design techniques will help take advantage of these stable parts. Simulations and bench measurements help to verify the solutions (e.g., look at step response overshoot and ringing).

#### 5.1.7.1 Driving V<sub>RFF</sub>

The voltage source driving the V<sub>REF</sub> pin must be low impedance (see Equation 1-2), so that the signal gain is constant within the signal bandwidth.

When the frequency is near the bandwidth (e.g., between BW/4 and 4 BW), the source's impedance magnitude should be below  $50\Omega$ .

#### 5.1.7.2 Source Impedances

The recommended DC source resistances (at  $V_{IP}$ ,  $V_{IM}$  and  $V_{REF}$ ; see Equation 5-2) will help ensure stability, by keeping R-C time constants very fast.

#### 5.1.7.3 Capacitive Loads

Driving large capacitive loads can cause stability problems for voltage amplifiers. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth reduces. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. Lower gains  $(G_{DM})$  exhibit greater sensitivity to capacitive loads.

When driving large capacitive loads with these parts (e.g., > 80 pF), a small series resistor at the output (R<sub>ISO</sub> in Figure 5-4) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load.



**FIGURE 5-4:** Recommended R<sub>ISO</sub> Values for Capacitive Loads.

Figure 5-5 shows the typical responses versus  $C_L$ , when  $R_{\rm ISO}$  is a short circuit (see Figure 2-58).

Figure 5-6 gives recommended  $R_{\rm ISO}$  values for different capacitive loads and gains. The x-axis is the load capacitance ( $C_{\rm L}$ ).

After selecting  $R_{\rm ISO}$  for the circuit, double check the resulting frequency response peaking and step response overshoot on the bench. Modify  $R_{\rm ISO}$ 's value until the response is reasonable.



**FIGURE 5-5:** Bandwidth and Gain Peaking vs. Capacitive Load, without  $R_{ISO}$ .



**FIGURE 5-6:** Recommended  $R_{ISO}$  vs. Capacitive Load.

#### 5.1.8 NOISE DESIGN

As shown in Figure 2-47 and Table 1-3, the input noise voltage density is white (and low) at low frequencies. This supports accurate averages (DC estimates) in applications.

1/f noise is negligible for almost all applications. As a result, the time domain data in Figure 2-50, Figure 2-51 and Figure 2-52 is well behaved.

Figure 2-47 also shows a curve of the Integrated Input Noise Voltage ( $E_{ni}$ , in units of  $V_{RMS}$ ) between 0 Hz and f (between 0.1 Hz and 100 kHz). To estimate  $E_{ni}$  between the frequencies  $f_1$  and  $f_2$ , simply take the RMS difference (i.e.,  $E_{ni} \mid_{f1 \text{ to } f2} = \textit{sqrt}(E_{ni2}^2 - E_{ni1}^2)$ ).

The Input Noise Voltage Density  $(e_{ni})$  changes with  $V_{DM}$ ; however, that it is a weak relationship, so it can be neglected in designs.

Figure 5-7 and Figure 5-8 show the device noise as a Signal-to-Noise ratio (SNR), assuming the signal is a full-scale sine wave (at  $V_{OUT}$ ). The x-axis is the circuit's bandwidth (BW), to make it easy to evaluate a particular design.

The input offset voltage is shown as a Signal-to-Offset ratio (SVosR), to indicate where the DC offset dominates the error.



**FIGURE 5-7:** SNR vs. Bandwidth Estimates,  $V_{DD} = 2.0V$ .



**FIGURE 5-8:** SNR vs. Bandwidth Estimates,  $V_{DD} = 5.5V$ .

#### 5.1.9 UNIDIRECTIONAL APPLICATIONS

In unidirectional applications where  $V_{REF} = V_{SS}$ , it is important to minimize output headroom ( $V_{OL}$ ). The lower  $V_{OL}$  is, the more accurate the zero scale reading is.

To reduce  $V_{OL}$ , make  $I_{OUT}$  as low as possible. This is done by making  $R_L$  high and by tying  $V_L$  to  $V_{SS}$ .

Figure 5-2 shows how to connect  $V_{\text{REF}}$  and  $V_{\text{SS}}$  for best performance.

#### 5.1.10 BIDIRECTIONAL APPLICATIONS

Figure 5-3 shows ways to connect  $V_{\text{REF}}$  and  $V_{\text{SS}}$  for best performance.

To maximize headroom, reduce  $V_{OL}$  and  $V_{OH}$  by setting  $R_{I}$  high.

#### 5.1.11 SUPPLY PINS

As described in Section 3.5 "Low-Side Power Supplies (VDD, VSS)", the ground potential (GND) can be set where needed in your design. The most common design approach has  $V_{SS}$  = GND (positive single supply). Other common design approaches have  $V_{DD}$  = GND (negative single supply) or  $V_{SS}$  < GND <  $V_{DD}$  (dual, or split, supplies).

Setting  $V_{\rm SS}$  = GND has the potential to increase rejection of crosstalk and glitches. In any case, a good ground design (e.g., ground plane on a PCB) and appropriate bypass capacitors are needed to realize these benefits. It pays to be sure that your capacitor's voltage rating and dielectric will support your needs over your voltage and temperature ranges. With some dielectrics, it pays to also take aging (changes over time) into account too.

#### 5.2 Typical Application Circuits

The following circuits give guidance on using the MCP6C04 within common applications. They leave out details and the design requirements followed.

#### 5.2.1 MOTOR CURRENT MONITORS

Figure 5-9 shows a simplified DC motor current monitor circuit with a regulated voltage supply. The MCP6C04 and its circuit are all connected to the same ground, for better glitch performance. In this case, since  $I_L$  is non-negative, we choose  $V_{REF} = V_{SS}$ .

The ADC operates on a different supply; its ground will be different due to I-R drops and glitches. The differential input is tied to  $V_{REF}$ , so that its CMRR can reject differences between grounds.



**FIGURE 5-9:** Motor Current Monitor for Regulated Supply Voltage.

H-Bridge motor drive circuits can place their current monitors in several positions. Figure 5-10 shows a few possibilities:

- Position A This uses a unidirectional monitor (MCP6C04 at V<sub>A1</sub> and V<sub>A2</sub>), with current polarity determined by the timing of the switches (SW<sub>LT</sub>, etc.)
- Positions B and C This uses two unidirectional monitors (on MCP6C04 at V<sub>B1</sub> and V<sub>B2</sub> and the other at V<sub>C1</sub> and V<sub>C2</sub>), with each one representing one current polarity
- Position D This uses a bidirectional monitor (MCP6C04 at V<sub>D1</sub> and V<sub>D2</sub>), with current polarity determined by the output
  - The monitor must function at and below ground
  - The monitor must withstand large switching steps and glitches
  - We caution that the MCP6C04 should not be used in these conditions

Obviously, choosing different locations for the monitor(s) gives trade-offs in accuracy and complexity. For instance, the monitor at Position D directly measures the motor current, but will have large voltage swings at its  $V_{IP}$  pin.

The switches are discrete semiconductor switches (i.e., CMOS, Bipolar, IGFET, etc.).



**FIGURE 5-10:** H-Bridge Motor Current Monitor, With a Few Possible Monitor Locations.

#### 5.2.2 ANALOG LEVEL SHIFTER

The MCP6C04 can be used to shift analog voltages from a high positive voltage down to a low voltage. Many possibilities exist; Figure 5-11 is just one possible implementation.

The input attenuator ( $R_1$  and  $R_2$ ) allow a wider range of voltages to be measured. No resistor is placed between  $V_1$  and the noninverting input, so that the input current  $I_{BP}$  doesn't cause an offset shift. The attenuator resistors' accuracy and values may affect the circuit's gain error and offset.

The +2.5V reference level allows bidirectional voltage sensing; it needs to be very low impedance and reject glitches on the supply or ground (see Figure 5-3 for recommendations on this part of the circuit).



FIGURE 5-11: Analog Level Shifter.

#### 6.0 PACKAGING INFORMATION

#### 6.1 Package Marking Information



| Part Number       | Code |
|-------------------|------|
| MCP6C04T-020E/CHY | 42   |
| MCP6C04T-050E/CHY | 45   |
| MCP6C04T-100E/CHY | 41   |



Legend: XX...X Device-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

e3 Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3)

can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available charac-

ters for customer-specific information.

## 6-Lead Plastic Small Outline Transistor (CH, CHY) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-028C (CH) Sheet 1 of 2

#### 6-Lead Plastic Small Outline Transistor (CH, CHY) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                              | MILLIMETERS |          |          |      |  |
|------------------------------|-------------|----------|----------|------|--|
| Dimension                    | Limits      | MIN      | NOM      | MAX  |  |
| Number of Leads              | N           |          | 6        |      |  |
| Pitch                        | е           |          | 0.95 BSC |      |  |
| Outside lead pitch           | e1          |          | 1.90 BSC |      |  |
| Overall Height               | Α           | 0.90     | -        | 1.45 |  |
| Molded Package Thickness     | A2          | 0.89     | 1.15     | 1.30 |  |
| Standoff                     | A1          | 0.00     | -        | 0.15 |  |
| Overall Width                | Е           | 2.80 BSC |          |      |  |
| Molded Package Width         | E1          | 1.60 BSC |          |      |  |
| Overall Length               | D           | 2.90 BSC |          |      |  |
| Foot Length                  | L           | 0.30     | 0.45     | 0.60 |  |
| Footprint                    | L1          | 0.60 REF |          |      |  |
| Seating Plane to Gauge Plane | L1          | 0.25 BSC |          |      |  |
| Foot Angle                   | ф           | 0°       | 10°      |      |  |
| Lead Thickness               | С           | 0.08 -   |          |      |  |
| Lead Width                   | b           | 0.20     | -        | 0.51 |  |

#### Notes:

- 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-028C (CH) Sheet 2 of 2

## 6-Lead Plastic Small Outline Transistor (CH, CHY) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

|                         | MILLIMETERS |      |          |      |  |
|-------------------------|-------------|------|----------|------|--|
| Dimension               | MIN         | NOM  | MAX      |      |  |
| Contact Pitch           | Е           |      | 0.95 BSC |      |  |
| Contact Pad Spacing     | С           |      | 2.80     |      |  |
| Contact Pad Width (X3)  | Х           |      |          | 0.60 |  |
| Contact Pad Length (X3) | Υ           |      |          | 1.10 |  |
| Distance Between Pads   | G           | 1.70 |          |      |  |
| Distance Between Pads   | GX          | 0.35 |          |      |  |
| Overall Width           | Z           |      |          | 3.90 |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2028B (CH)

# **MCP6C04**

## **APPENDIX A: REVISION HISTORY**

## Revision A (March 2019)

• Initial release of this document.

| M | C | P | 6 | C | N | 4 |
|---|---|---|---|---|---|---|
|   |   |   | v | u | u |   |

# APPENDIX B: OFFSET TEST SCREENS

Input offset voltage specifications in the DC spec table (Table 1-1) are based on bench measurements (see Section 2.1, DC Precision). These measurements are much more accurate than at test, because:

- · More compact circuit
- · Parts soldered on the PCB
- · More time spent averaging (reduced noise)
- · Better temperature control
  - Reduced temperature gradients

- Greater accuracy

We use production screens to support the quality of our  $V_{OS}$  specification in outgoing products. The screen limits are wider and are used to eliminate fliers; see Table B-1.

#### TABLE B-1: OFFSET TEST SCREENS

**Electrical Characteristics**: Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = 2.0V$  to 5.5V,  $V_{SS} = GND$ ,  $V_{IP} = 27.5V$ ,  $V_{DM} = 0V$ ,  $V_{REF} = V_{DD}/4$ ,  $V_L = V_{DD}/2$  and  $R_L = 10 \text{ k}\Omega$  to  $V_L$ ; see Figure 1-9 and Figure 1-10.

| Parameters           | Sym. | Min. | Max. | Units | Gain | Conditions  |
|----------------------|------|------|------|-------|------|-------------|
| Input Offset Voltage | Vos  | -36  | +36  | μV    | 20   | Test Screen |
|                      |      | -33  | +33  |       | 50   |             |
|                      |      | -30  | +30  |       | 100  |             |

| M | C | P | 6 | C | N | 4 |
|---|---|---|---|---|---|---|
|   |   |   | v | u | u |   |

#### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.              | [X] <sup>(1)</sup>               | <u>-xxx</u>                                                          | ¥                    | /XXX    | Example  | s:                                    |                                                                                               |
|-----------------------|----------------------------------|----------------------------------------------------------------------|----------------------|---------|----------|---------------------------------------|-----------------------------------------------------------------------------------------------|
| Device                | Tape and Reel<br>Option          | <br>Gain Option                                                      | Temperature<br>Range | Package | a) MCP60 | C04T-020E/CHY:                        | Tape and Reel, Differential Gain = 20, Extended Temperature, 6LD SOT-23                       |
| Device:               |                                  | o-Drift, 52V High-S<br>nd Reel <sup>(1)</sup>                        | ide Current Sense    | Amp     | b) MCP60 | C04T-050E/CHY:                        | Tape and Reel, Differential Gain = 50, Extended Temperature, 6LD SOT-23                       |
| Option:  Gain Option: | 020 = Differer<br>050 = Differer | ntial Gain of 20 V/V<br>ntial Gain of 50 V/V<br>ntial Gain of 100 V/ | 1                    |         | c) MCP60 | C04T-100E/CHY:                        | Tape and Reel, Differential Gain = 100, Extended Temperature, 6LD SOT-23                      |
| Temperature<br>Range: |                                  |                                                                      | ended))              |         | Note 1:  | catalog part num<br>is used for order | dentifier only appears in the<br>iber description. This identifier<br>ing purposes and is not |
| Package:              | CHY = Plast                      | ic Small Outline Tra                                                 | ansistor (SOT-23),   | 6-Lead  |          | your Microchip S                      | evice package. Check with<br>Sales Office for package<br>he Tape and Reel option.             |

# **MCP6C04**

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- · Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net. PICkit, PICtail, PowerSmart, PureSilicon. QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-4265-3



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

**Atlanta** Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4485-2829 **Finland - Espoo** Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Garching** Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Microchip:

MCP6C04T-020E/CHY MCP6C04T-100E/CHY MCP6C04T-050E/CHY