

SNLS147F - JUNE 2002 - REVISED APRIL 2013

## DS92001 3.3V B/LVDS-BLVDS Buffer

Check for Samples: DS92001

### **FEATURES**

- Single +3.3 V Supply
- Receiver Inputs Accept LVDS/CML/LVPECL Signals
- TRI-STATE Outputs
- Receiver Input Threshold < ±100 mV
- Fast Propagation Delay of 1.4 ns (typ)
- Low Jitter 400 Mbps Fully Differential Data
   Path
- Compatible with BLVDS 10-bit SerDes (40MHz)
- Compatible with ANSI/TIA/EIA-644-A LVDS Standard
- Available in SOIC and Space Saving WSON Package
- Industrial Temperature Range

## DESCRIPTION

The DS92001 B/LVDS-BLVDS Buffer takes a BLVDS input signal and provides a BLVDS output signal. In many large systems, signals are distributed across backplanes. One of the limiting factors for system speed is the "stub length" or the distance between the transmission line and the unterminated receivers on individual cards. Although it is generally recognized that this distance should be as short as possible to maximize system performance, real-world packaging concerns often make it difficult to make the stubs as short as the designer would like.

The DS92001 has edge transitions optimized for multidrop backplanes where the switching frequency is in the 200 MHz range or less. The output edge rate is critical in some systems where long stubs may be present, and utilizing a slow transition allows for longer stub lengths.

The DS92001, available in the WSON package, will allow the receiver inputs to be placed very close to the main transmission line, thus improving system performance.

A wide input dynamic range allows the DS92001 to receive differential signals from LVPECL, CML as well as LVDS sources. This will allow the device to also fill the role of an LVPECL-BLVDS or CML-BLVDS translator.

## **Connection and Block Diagrams**



#### Figure 1. SOIC Package Number D0008A Top View





Figure 2. WSON Package Number NGK0008A Top View

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

www.ti.com

### Table 1. Functional Operation

| BLVDS Inputs       | BLVD      | S Outputs |
|--------------------|-----------|-----------|
| [IN+] - [IN-]      | OUT+      | OUT-      |
| VID ≥ 0.1V         | Н         | L         |
| VID ≤ −0.1V        | L         | Н         |
| -0.1V ≤ VID ≤ 0.1V | Undefined | Undefined |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage (V <sub>CC</sub> )       | -0.3V to +4V                      |                         |  |  |
|-----------------------------------------|-----------------------------------|-------------------------|--|--|
| LVCMOS/LVTTL Input Voltage (EN)         | -0.3V to (V <sub>CC</sub> + 0.3V) |                         |  |  |
| B/LVDS Receiver Input Voltage (IN+, IN- | -0.3V to +4V                      |                         |  |  |
| BLVDS Driver Output Voltage (OUT+, OL   | -0.3V to +4V                      |                         |  |  |
| BLVDS Output Short Circuit Current      | Continuous                        |                         |  |  |
| Junction Temperature                    | +150°C                            |                         |  |  |
| Storage Temperature Range               | −65°C to +150°C                   |                         |  |  |
| Lead Temperature Range Soldering (4     | sec.)                             | +260°C                  |  |  |
| Maximum Package Power Dissipation at    | D Package                         | 726 mW                  |  |  |
| 25°C                                    | Derate D Package                  | 5.8 mW/°C above +25°C   |  |  |
|                                         | NGK Package                       | 2.44 W                  |  |  |
|                                         | Derate NGK Package                | 19.49 mW/°C above +25°C |  |  |
| ESD Ratings                             | (HBM, 1.5kΩ, 100pF)               | ≥2.5kV                  |  |  |
|                                         | (EIAJ, 0Ω, 200pF)                 | ≥250V                   |  |  |

(1) "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.

## **Recommended Operating Conditions**

|                                                                                   | Min | Тур | Max | Units |
|-----------------------------------------------------------------------------------|-----|-----|-----|-------|
| Supply Voltage (V <sub>CC</sub> )                                                 | 3.0 | 3.3 | 3.6 | V     |
| Receiver Differential Input Voltage (V <sub>ID</sub> ) with V <sub>CM</sub> =1.2V | 0.1 |     | 2.4 | V     |
| Operating Free Air Temperature                                                    | -40 | +25 | +85 | °C    |
| B/LVDS Input Rise/Fall 20% to 80%                                                 |     | 2   | 20  | ns    |



#### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)

| Symbol                                                          | Parameter                                                              | Conditio                                                                                                                                                | ons                                           | Min                 | Тур  | Max                               | Units |
|-----------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------|------|-----------------------------------|-------|
| LVCMOS                                                          | /LVTTL DC SPECIFICATIONS                                               | (EN)                                                                                                                                                    |                                               |                     |      |                                   |       |
| VIH                                                             | High Level Input Voltage                                               |                                                                                                                                                         |                                               | 2.0                 |      | V <sub>CC</sub>                   | V     |
| V <sub>IL</sub>                                                 | Low Level Input Voltage                                                |                                                                                                                                                         | GND                                           |                     | 0.8  | V                                 |       |
| I <sub>IH</sub>                                                 | High Level Input Current                                               | $V_{IN} = V_{CC}$ or 2.0V                                                                                                                               |                                               |                     | +7   | +20                               | μA    |
| IIL                                                             | Low Level Input Current                                                | V <sub>IN</sub> = GND or 0.8V                                                                                                                           |                                               | -10                 | ±1   | +10                               | μA    |
| V <sub>CL</sub>                                                 | Input Clamp Voltage                                                    | I <sub>CL</sub> = −18 mA                                                                                                                                |                                               |                     | -0.6 | -1.5                              | V     |
| BLVDS C                                                         | OUTPUT DC SPECIFICATIONS                                               | (OUT)                                                                                                                                                   |                                               |                     |      |                                   |       |
| V <sub>OD</sub>                                                 | Differential Output Voltage <sup>(1)</sup>                             | $R_L = 27\Omega$                                                                                                                                        |                                               | 250                 | 350  | 500                               | mV    |
|                                                                 |                                                                        | $R_L = 50\Omega$                                                                                                                                        |                                               | 350                 | 450  | 600                               | mV    |
| ΔV <sub>OD</sub>                                                | Change in Magnitude of V <sub>OD</sub> for Complimentary Output States | RL = $27\Omega$ or $50\Omega$ See Figure                                                                                                                | 3 and Figure 4                                |                     |      | 20                                | mV    |
| V <sub>OS</sub>                                                 | Offset Voltage                                                         | $R_L = 27\Omega$ or $R_L = 50\Omega$                                                                                                                    |                                               | 1.1                 | 1.25 | 1.375                             | V     |
| ΔV <sub>OS</sub>                                                | Change in Magnitude of V <sub>OS</sub> for Complimentary Output States | See Figure 3                                                                                                                                            |                                               |                     | 2    | 20                                | mV    |
| l <sub>oz</sub>                                                 | Output TRI-STATE Current                                               | $EN = 0V, V_{OUT} = V_{CC} \text{ or } GND$                                                                                                             | 1                                             | -20                 | ±5   | +20                               | μA    |
| I <sub>OFF</sub>                                                | Power-Off Leakage Current                                              | $V_{CC} = 0V$ or Open Circuit, $V_{O}$                                                                                                                  | <sub>UT</sub> = 3.6V                          | -20                 | ±5   | +20                               | μA    |
| I <sub>OS1</sub> Output Short Circuit<br>Current <sup>(3)</sup> |                                                                        |                                                                                                                                                         | -30                                           | -60                 | mA   |                                   |       |
|                                                                 |                                                                        | $V_{ID} = -200 \text{mV}, V_{CM} = 1.2 \text{V}, \text{V}$<br>$V_{ID} = 200 \text{mV}, V_{CM} = 1.2 \text{V}, V_{OU}$                                   | $V_{OUT+} = V_{CC}$ , or<br>$J_{T-} = V_{CC}$ |                     | 53   | 80                                | mA    |
| I <sub>OSD</sub>                                                | Differential Output Short<br>Circuit Current <sup>(3)</sup>            | $EN = V_{CC}, V_{ID} =  200mV , V_{CI}$<br>(connect true and complement<br>current meter)                                                               |                                               |                     | 30   | 42                                | mA    |
| B/LVDS F                                                        | RECEIVER DC SPECIFICATIO                                               | NS (IN)                                                                                                                                                 |                                               |                     |      | J                                 |       |
| V <sub>TH</sub>                                                 | Differential Input High<br>Threshold <sup>(4)</sup>                    | $V_{CM} = +0.05V, +1.2V \text{ or } +3.25$                                                                                                              | 5V                                            |                     | -30  | -5                                | mV    |
| V <sub>TL</sub>                                                 | Differential Input Low<br>Threshold <sup>(4)</sup>                     |                                                                                                                                                         |                                               | -70                 | -30  |                                   | mV    |
| V <sub>CMR</sub>                                                | Common Mode Voltage<br>Range <sup>(4)</sup>                            |                                                                                                                                                         |                                               | V <sub>ID</sub>  /2 |      | $V_{CC}$<br>- V <sub>ID</sub>  /2 | V     |
| I <sub>IN</sub>                                                 | Input Current                                                          | $V_{IN} = V_{CC}$                                                                                                                                       | $V_{CC}$ = 3.6V or 0V                         |                     | 1.5  | 20                                | μA    |
|                                                                 |                                                                        | $V_{IN} = 0V$                                                                                                                                           |                                               |                     | 1.5  | 20                                | μA    |
| ΔI <sub>IN</sub>                                                | Change in Magnitude of $I_{\rm IN}$                                    | $V_{IN} = V_{CC}$                                                                                                                                       |                                               |                     | 1    | 6                                 | μA    |
|                                                                 |                                                                        | $V_{IN} = 0V$                                                                                                                                           |                                               | 1                   | 6    | μA                                |       |
| SUPPLY                                                          | CURRENT                                                                |                                                                                                                                                         |                                               |                     |      |                                   |       |
| I <sub>CCD</sub>                                                | Total Dynamic Supply<br>Current (includes load<br>current)             | $ \begin{array}{l} EN=V_{CC},R_{L}=27\Omega\;\text{or}\;50\Omega,\\ Freq.=200MHz\;50\%\;\text{duty}\;\text{cy}\\ V_{ID}=200mV,V_{CM}=1.2V \end{array} $ |                                               | 50                  | 65   | mA                                |       |
| I <sub>CCZ</sub>                                                | TRI-STATE Supply Current                                               | EN = 0V,Freq. = 200MHz 50%<br>V <sub>ID</sub> = 200mV, V <sub>CM</sub> = 1.2V                                                                           | 6 duty cycle,                                 |                     | 36   | 46                                | mA    |

Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except V<sub>ID</sub>, V<sub>DD</sub>, V<sub>TH</sub>, V<sub>TL</sub>, and ΔV<sub>OD</sub>. V<sub>OD</sub> has a value and direction. Positive direction means OUT+ is a more positive voltage than OUT-.

(2)

All typical are given for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C, unless otherwise stated. Output short circuit current ( $I_{OS}$ ) is specified as magnitude only, minus sign indicates direction only. (3)

The parameters are specified by design. The limits are based on statistical analysis of the device performance over the PVT (process, (4) voltage and temperature) range.

STRUMENTS www.ti.com

### **AC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.<sup>(1)</sup>

| Symbol            | Parameter                                                                                        | Conditions                                                                                                                 | Min   | Тур | Max | Units |
|-------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|-------|
| LVDS OU           | TPUT AC SPECIFICATIONS (OUT)                                                                     |                                                                                                                            |       |     |     |       |
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low <sup>(2)</sup>                                        | $ \begin{array}{l} V_{ID} = 200 mV, \ V_{CM} = 1.2 V, \\ R_{L} = 27 \Omega \ or \ 50 \Omega, \ C_{L} = 15 pF \end{array} $ | 1.0   | 1.4 | 2.0 | ns    |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High <sup>(2)</sup>                                        | See Figure 5 and Figure 6                                                                                                  | 1.0   | 1.4 | 2.0 | ns    |
| t <sub>SKD1</sub> | Pulse Skew  t <sub>PLHD</sub> - t <sub>PHLD</sub>  <br>(measure of duty cycle) <sup>(3)(4)</sup> |                                                                                                                            | 0     | 20  | 200 | ps    |
| t <sub>SKD3</sub> | Part-to-Part Skew <sup>(3)(5)</sup>                                                              |                                                                                                                            | 0     | 200 | 300 | ps    |
| t <sub>SKD4</sub> | Part-to-Part Skew <sup>(3)(6)</sup>                                                              |                                                                                                                            | 0     |     | 1   | ns    |
| t <sub>LHT</sub>  | Rise Time <sup>(3)(2)</sup><br>20% to 80% points                                                 | $R_L = 50\Omega$ or $27\Omega$ , $C_L = 15pF$<br>See Figure 5 and Figure 7                                                 | 0.350 | 0.6 | 1.0 | ns    |
| t <sub>HLT</sub>  | Fall Time <sup>(3)(2)</sup><br>80% to 20% points                                                 |                                                                                                                            | 0.350 | 0.6 | 1.0 | ns    |
| t <sub>PHZ</sub>  | Disable Time (Active High to Z)                                                                  | $R_L = 50\Omega$ , $C_L = 15pF$ See Figure 8 and Figure 9                                                                  |       | 3   | 25  | ns    |
| t <sub>PLZ</sub>  | Disable Time (Active Low to Z)                                                                   |                                                                                                                            |       | 3   | 25  | ns    |
| t <sub>PZH</sub>  | Enable Time (Z to Active High)                                                                   |                                                                                                                            |       | 100 | 120 | ns    |
| t <sub>PZL</sub>  | Enable Time (Z to Active Low)                                                                    |                                                                                                                            |       | 100 | 120 | ns    |
| t <sub>DJ</sub>   | LVDS Data Jitter, Deterministic<br>(Peak-to-Peak) <sup>(7)</sup>                                 | $V_{ID}$ = 300mV; PRBS = 2 <sup>23</sup> - 1 data; $V_{CM}$ = 1.2V at 400Mbps (NRZ)                                        |       |     | 78  | ps    |
| t <sub>RJ</sub>   | LVDS Clock Jitter, Random <sup>(7)</sup>                                                         | V <sub>ID</sub> = 300mV; V <sub>CM</sub> = 1.2V at 200MHz clock                                                            |       |     | 36  | ps    |
| f <sub>MAX</sub>  | Maximum specified frequency <sup>(8)</sup>                                                       | V <sub>ID</sub> = 200mV, V <sub>CM</sub> = 1.2V                                                                            | 200   | 300 |     | MHz   |

(1) All typical are given for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C, unless otherwise stated.

(2) Propagation delay, rise and fall times are specified by design and characterization to 200MHz. Generator for these tests: 50MHz ≤ f ≤ 200MHz, Zo = 50Ω, tr, tf ≤ 0.5ns. Generator used was HP8130A (300MHz capability).

(3) The parameters are specified by design. The limits are based on statistical analysis of the device performance over the PVT (process, voltage and temperature) range.

(4) t<sub>SKD1</sub>, |t<sub>PLHD</sub> - t<sub>PHLD</sub>], is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel (a measure of duty cycle).

(5) t<sub>SKD3</sub>, Part to Part Skew, is defined as the difference between the minimum and maximum specified differential propagation delays. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range. This parameter specified by design and characterization.

(6) t<sub>SKD4</sub>, Part to Part Skew, is the differential channel-to- channel skew of any event between devices. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as |Max - Min| differential propagation delay.

(7) The parameters are specified by design. The limits are based on statistical analysis of the device performance over the PVT range with the following test equipment setup: Agilent 86130A used as stimulus, 5 feet of RG142B cable with DUT test board and Agilent 86100A (digital scope mainframe) with Agilent 86122A (20GHz scope module). Data input jitter pk to pk = 22 picoseconds; Clock input jitter = 24 picoseconds; t<sub>DJ</sub> measured 100 picoseconds, t<sub>RJ</sub> measured 60 picoseconds.

(8) f<sub>MAX</sub> test: Generator (HP8133A or equivalent), input duty cycle = 50%. Output criteria: VOD ≥ 200mV, Duty Cycle better than 45/55%. This specification is specified by design and characterization. A minimum is specified, which means that the device will operate to specified conditions from DC to the minimum specified AC frequency. The typical value is always greater than the minimum specification.

Texas Instruments

www.ti.com

SNLS147F-JUNE 2002-REVISED APRIL 2013



Figure 3. Differential Driver DC Test Circuit



Figure 4. Differential Driver Full Load DC Test Circuit

**AC Test Circuits and Timing Diagrams** 



Figure 5. BLVDS Output Load



Figure 6. Propagation Delay Low-to-High and High-to-Low



Figure 7. BLVDS Output Transition Time

TEXAS INSTRUMENTS

SNLS147F-JUNE 2002-REVISED APRIL 2013

www.ti.com



Figure 8. TRI-STATE Delay Test Circuit



Figure 9. Output active to TRI-STATE and TRI-STATE to active output time

| FIN DESCRIPTIONS |       |                  |                                                                                                                                                         |  |  |  |  |  |  |  |
|------------------|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Pin Name         | Pin # | Input/Outp<br>ut | Description                                                                                                                                             |  |  |  |  |  |  |  |
| GND              | 1     | Р                | Ground                                                                                                                                                  |  |  |  |  |  |  |  |
| IN –             | 2     | I                | Inverting receiver B/LVDS input pin                                                                                                                     |  |  |  |  |  |  |  |
| IN+              | 3     | I                | Non-inverting receiver B/LVDS input pin                                                                                                                 |  |  |  |  |  |  |  |
| N/C              | 4     | NA               | "NO CONNECT" pin                                                                                                                                        |  |  |  |  |  |  |  |
| V <sub>CC</sub>  | 5     | Р                | Power Supply, $3.3V \pm 0.3V$ .                                                                                                                         |  |  |  |  |  |  |  |
| OUT+             | 6     | 0                | Non-inverting driver BLVDS output pin                                                                                                                   |  |  |  |  |  |  |  |
| OUT -            | 7     | 0                | Inverting driver BLVDS output pin                                                                                                                       |  |  |  |  |  |  |  |
| EN               | 8     | I                | Enable pin. When EN is LOW, the driver is disabled and the BLVDS outputs are in TRI-STATE. When EN is HIGH, the driver is enabled. LVCMOS/LVTTL levels. |  |  |  |  |  |  |  |
| GND              | DAP   | Р                | WSON Package Ground                                                                                                                                     |  |  |  |  |  |  |  |

### **PIN DESCRIPTIONS**



## **Typical Applications**



Figure 10. Backplane Stub-Hider Application



Figure 11. Cable Repeater Application



www.ti.com

### **APPLICATION INFORMATION**

The DS92001 can be used as a "stub-hider." In many systems, signals are distributed across backplanes, and one of the limiting factors for system speed is the "stub length" or the distance between the transmission line and the unterminated receivers on the individual cards. See Figure 10. Although it is generally recognized that this distance should be as short as possible to maximize system performance, real-world packaging concerns and PCB designs often make it difficult to make the stubs as short as the designer would like. The DS92001, available in the WSON package, can improve system performance by allowing the receiver to be placed very close to the main transmission line either on the backplane itself or very close to the connector on the card. Longer traces to the LVDS receiver may be placed after the DS92001. This very small WSON package is a 75% space savings over the SOIC package.

The DS92001 may also be used as a repeater as shown in Figure 11. The signal is recovered and redriven at full strength down the following segment. The DS92001 may also be used as a level translator, as it accepts LVDS, BLVDS, and LVPECL inputs.

### POWER DECOUPLING RECOMMENDATIONS

Bypass capacitors must be used on power pins. Use high frequency ceramic (surface mount is recommended)  $0.1\mu$ F and  $0.01\mu$ F capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed circuit board will improve decoupling. Multiple vias should be used to connect the decoupling capacitors to the power planes. A  $10\mu$ F (35V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board between the supply and ground.

### PC BOARD CONSIDERATIONS

Use at least 4 PCB board layers (top to bottom): LVDS signals, ground, power, TTL signals.

Isolate TTL signals from LVDS signals, otherwise the TTL signals may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by a power/ground plane(s).

Keep drivers and receivers as close to the (LVDS port side) connectors as possible.

For PC board considerations for the WSON package, please refer to application note AN-1187 "Leadless Leadframe Package" (Literature Number SNOA401). It is important to note that to optimize signal integrity (minimize jitter and noise coupling), the WSON thermal land pad, which is a metal (normally copper) rectangular region located under the package as seen in Figure 12, should be attached to ground and match the dimensions of the exposed pad on the PCB (1:1 ratio).

#### **Top View**

| г <b>-</b> . | Г - | <br>1 | r   |
|--------------|-----|-------|-----|
| <u> '</u>    | I   |       | 52  |
| 52           | 1   | 1     | יבב |
| F            | 1   | 1     | 22. |
| 52           | !   |       | 52  |
| 52           | !   | !     | 52  |
|              | L   |       |     |

#### Figure 12. WSON Thermal Land Pad and Pin Pads

### DIFFERENTIAL TRACES

Use controlled impedance traces which match the differential impedance of your transmission medium (ie. cable) and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs should be < 10mm long). This will help eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1mm apart radiate far less noise than traces 3mm apart since magnetic field cancellation is much better with the closer traces. In addition, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver.

8 Submit Documentation Feedback



Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result. Do not rely solely on the auto-route function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number of vias and other discontinuities on the line.

Avoid 90° turns (these cause impedance discontinuities). Use arcs or 45° bevels.

Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable.

### TERMINATION

Use a termination resistor which best matches the differential impedance or your transmission line. The resistor should be between  $90\Omega$  and  $130\Omega$  for point-to-point links. Multidrop (driver in the middle) or multipoint configurations are typically terminated at both ends. The termination value may be lower than  $100\Omega$  due to loading effects and in the  $50\Omega$  to  $100\Omega$  range. Remember that the current mode outputs need the termination resistor to generate the differential voltage.

Surface mount 1% - 2% resistors are the best. PCB stubs, component lead, and the distance from the termination to the receiver inputs should be minimized. The distance between the termination resistor and the receiver should be < 10mm (12mm MAX).

### PROBING LVDS TRANSMISSION LINES

Always use high impedance (>  $100k\Omega$ ), low capacitance (< 2 pF) scope probes with a wide bandwidth (1 GHz) scope. Improper probing will give deceiving results.

Copyright © 2002–2013, Texas Instruments Incorporated

## **REVISION HISTORY**

| С | Changes from Revision E (April 2013) to Revision F |   |  |  |  |  |  |  |  |
|---|----------------------------------------------------|---|--|--|--|--|--|--|--|
| • | Changed layout of National Data Sheet to TI format | 9 |  |  |  |  |  |  |  |

www.ti.com



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | -    | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |        |              |         |      |      |              | (6)           |                     |              |                |         |
| DS92001TLD/NOPB  | ACTIVE | WSON         | NGK     | 8    | 1000 | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 85    | 92001          | Samples |
| DS92001TMA/NOPB  | ACTIVE | SOIC         | D       | 8    | 95   | RoHS & Green | SN            | Level-1-260C-UNLIM  | -40 to 85    | 92001<br>TMA   | Samples |
| DS92001TMAX/NOPB | ACTIVE | SOIC         | D       | 8    | 2500 | RoHS & Green | SN            | Level-1-260C-UNLIM  | -40 to 85    | 92001<br>TMA   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS92001TLD/NOPB             | WSON            | NGK                | 8 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| DS92001TMAX/NOPB            | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

20-Sep-2016



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS92001TLD/NOPB  | WSON         | NGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| DS92001TMAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

## **MECHANICAL DATA**

# NGK0008A





# D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated