



SBOS299E - FEBRUARY 2004 - REVISED SEPTEMBER 2009

### Wide-Bandwidth, DC Restoration Circuit

Check for Samples: OPA615

#### **FEATURES**

**PROPAGATION DELAY: 1.9ns** 

**BANDWIDTH:** OTA: 710MHz

Comparator: 730MHz

LOW INPUT BIAS CURRENT: ±1µA

SAMPLE-AND-HOLD SWITCHING

TRANSIENTS: ±5mV

SAMPLE-AND-HOLD FEEDTHROUGH

**REJECTION: 100dB** 

**CHARGE INJECTION: 40fC** 

**HOLD COMMAND DELAY TIME: 2.5ns** 

TTL/CMOS HOLD CONTROL

### **APPLICATIONS**

- **BROADCAST/HDTV EQUIPMENT**
- TELECOMMUNICATIONS EQUIPMENT
- **HIGH-SPEED DATA ACQUISITION**
- CAD MONITORS/CCD IMAGE PROCESSING
- NANOSECOND PULSE INTEGRATOR/PEAK **DETECTOR**
- PULSE CODE MODULATOR/DEMODULATOR
- COMPLETE VIDEO DC LEVEL RESTORATION
- SAMPLE-AND-HOLD AMPLIFIER
- SHC615 UPGRADE

### DESCRIPTION

The OPA615 is a complete subsystem for very fast and precise DC restoration, offset clamping, and low-frequency hum suppression of wideband amplifiers or buffers. Although it is designed to stabilize the performance of video signals, the circuit can also be used as a sample-and-hold amplifier, high-speed integrator, or peak detector nanosecond pulses. The device features a wideband Operational Transconductance Amplifier (OTA) with a high-impedance cascode current source output and fast and precise sampling comparator that together set a new standard for high-speed applications. Both the OTA and the sampling comparator can be used as stand-alone circuits or combined to form a more complex signal processing stage. The self-biased, bipolar OTA can be viewed as an voltage-controlled current source and is optimized for low input bias current. The sampling comparator has two identical high-impedance inputs and a current source output optimized for low output bias current and offset voltage; it can be controlled by a TTL-compatible switching stage within a few nanoseconds. The transconductance of the OTA and sampling comparator can be adjusted by an external resistor, allowing bandwidth, quiescent current, and gain trade-offs to be optimized.

The OPA615 is available in both an SO-14 surface-mount and an MSOP-10 package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### Table 1. ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | PACKAGE  | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|---------|----------|-----------------------|-----------------------------------|--------------------|-----------------|------------------------------|
| OPA615  | SO-14    | D                     | -40°C to +85°C                    | OPA615ID           | OPA615ID        | Rails, 50                    |
| OPAGIS  | 30-14    | Б                     | -40 C to +65 C                    | OPAGISID           | OPA615IDR       | Tape and Reel, 2500          |
| OD4615  | MSOP-10  | DGS                   | -40°C to +85°C                    | BJT                | OPA615IDGST     | Tape and Reel, 250           |
| OPA615  | WISOP-10 | DGS                   | -40 C (0 +65 C                    | БJI                | OPA615IDGSR     | Tape and Reel, 2500          |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS(1)

| :                                      |                  |
|----------------------------------------|------------------|
| Supply Voltage                         | ±6.5V            |
| Differential Input Voltage             | ±V <sub>S</sub>  |
| Common-Mode Input Voltage Range        | ±V <sub>S</sub>  |
| Hold Control Pin Voltage               | $-V_S$ to $+V_S$ |
| Storage Temperature Range              | -65°C to +125°C  |
| Junction Temperature (T <sub>J</sub> ) | +150°C           |
| ESD Ratings:                           |                  |
| Human Body Model (HBM) <sup>(2)</sup>  | 1000V            |
| Charge Device Model (CDM)              | 1000V            |
| Machine Model (MM)                     | 150V             |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) Pin 2 for the SO-14 package and pin 1 for the MSOP-10 package > 500V HBM.



### **BLOCK DIAGRAMS**



### **PIN CONFIGURATIONS**



Copyright © 2004–2009, Texas Instruments Incorporated



### **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±5V

 $R_L$  = 1000,  $R_Q$  = 3000, and  $R_{IN}$  = 500, unless otherwise noted.

|                                          |                                                              |          | OPA615ID, O               | PA615IDGS |                       |                    |                   |   |
|------------------------------------------|--------------------------------------------------------------|----------|---------------------------|-----------|-----------------------|--------------------|-------------------|---|
|                                          |                                                              | TYP      | MIN/MAX                   | OVER TEMP |                       |                    | TEST<br>LEVEL (1) |   |
| PARAMETER                                | CONDITIONS                                                   | +25°C    | +25°C (2) 0°C to 70°C (3) |           | -40°C to<br>+85°C (3) | UNIT               |                   |   |
| AC PERFORMANCE (OTA)                     | See Figure 36b                                               |          |                           |           |                       |                    |                   |   |
| Small-Signal Bandwidth (B to E)          | $V_O=200mV_{PP},R_L=500\Omega$                               | 710      |                           |           |                       | MHz                | min               | С |
|                                          | $V_O = 1.4 V_{PP}, R_L = 500 \Omega$                         | 770      |                           |           |                       | MHz                | min               | С |
|                                          | $V_{O} = 2.8V_{PP}, R_{L} = 500\Omega$                       | 230      |                           |           |                       | MHz                | min               | С |
| Large-Signal Bandwidth (B to E)          | $V_O = 5V_{PP},\ R_L = 500\Omega$                            | 200      |                           |           |                       | MHz                | min               | С |
| Small-Signal Bandwidth (B to C)          | $G = +1, V_O = 200 \text{mV}_{PP}, R_L = 100 \Omega$         | 440      |                           |           |                       | MHz                | min               | С |
|                                          | $G = +1, V_O = 1.4V_{PP}, R_L = 100\Omega$                   | 475      |                           |           |                       | MHz                | min               | С |
|                                          | $G = +1, V_O = 2.8V_{PP}, R_L = 100\Omega$                   | 230      |                           |           |                       | MHz                | min               | С |
| Large-Signal Bandwidth (B to C)          | $G = +1, V_O = 5V_{PP}, R_L = 100\Omega$                     | 230      |                           |           |                       | MHz                | min               | С |
| Rise-and-Fall Time (B to E)              | $V_O = 2V_{PP}, R_L = 500\Omega$                             | 2        |                           |           |                       | ns                 | max               | С |
| Rise-and-Fall Time (B to C)              | $G = +1, V_O = 2V_{PP}, R_L = 100\Omega$                     | 2        |                           |           |                       | ns                 | max               | С |
| Harmonic Distortion (B to E)             | $R_E = 100\Omega$                                            |          |                           |           |                       |                    |                   |   |
| 2nd-Harmonic                             | $V_0 = 1.4V_{PP}, f = 30MHz$                                 | -62      | -50                       | -48       | -47                   | dBc                | min               | В |
| 3rd-Harmonic                             | $V_{O} = 1.4V_{PP}, f = 30MHz$                               | -47      | -40                       | -35       | -33                   | dBc                | min               | В |
| Input Voltage Noise                      | Base Input, f > 100kHz                                       | 4.6      | 6.2                       | 6.9       | 7.4                   | nV/√ <del>Hz</del> | max               | В |
| Input Current Noise                      | Base Input, f > 100kHz                                       | 2.5      | 3.1                       | 3.6       | 3.9                   | pA/√ <del>Hz</del> | max               | В |
| Input Current Noise                      | Emitter Input, f > 100kHz                                    | 21       | 23                        | 25        | 27                    | pA/√ <del>Hz</del> | max               | В |
| DC PERFORMANCE (OTA)                     | See Figure 37b                                               |          |                           |           |                       | -                  |                   |   |
| Transconductance (V-base to I-collector) | $V_B = \pm 5 \text{mV}_{PP}, R_C = 0 \Omega, R_E = 0 \Omega$ | 72       | 65                        | 63        | 58                    | mA/V               | min               | Α |
| B-Input Offset Voltage                   | $V_B = 0V, R_C = 0V, R_E = 100\Omega$                        | ±4       | ±40                       | ±47       | ±50                   | mV                 | max               | Α |
| B-Input Offset Voltage Drift             | $V_B = 0V, R_C = 0V, R_E = 100\Omega$                        |          |                           | ±160      | ±160                  | μV/°C              | max               | В |
| B-Input Bias Current                     | $V_B = 0V, R_C = 0V, R_F = 100\Omega$                        | ±0.5     | ±0.9                      | ±1.5      | ±1.7                  | μA                 | max               | А |
| B-Input Bias Current Drift               | $V_B = 0V, R_C = 0V, R_F = 100\Omega$                        |          |                           | ±12       | ±12                   | nA/°C              | max               | В |
| E-Input Bias Current                     | $V_B = 0V$ , $V_C = 0V$                                      | ±35      | ±110                      | ±120      | ±135                  | μA                 | min               | А |
| E-Input Bias Current Drift               | $V_B = 0V$ , $V_C = 0V$                                      |          |                           | ±200      | ±250                  | nA/°C              | max               | В |
| C-Output Bias Current                    | $V_B = 0V$ , $V_C = 0V$                                      | ±35      | ±100                      | ±110      | ±125                  | μA                 | max               | А |
| C-Output Bias Current                    | $V_B = 0V$ , $V_C = 0V$                                      |          |                           | ±200      | ±250                  | nA/°C              | max               | В |
| INPUT (OTA Base)                         | See Figure 37b                                               |          |                           |           |                       |                    |                   |   |
| Input Voltage Range                      | $R_F = 100\Omega$                                            | ±3.4     | ±3.2                      | ±3.1      | ±3.0                  | V                  | min               | В |
| Input Impedance                          | B-Input                                                      | 7    1.5 |                           |           |                       | MΩ    pF           | typ               | С |
| OTA Power-Supply Rejection Ratio (–PSRR) | ±V <sub>S</sub> to V <sub>IO</sub> at E-Input                | 54       | 49                        | 47        | 46                    | dB                 | min               | A |
| OUTPUT (OTA Collector)                   | See Figure 37b                                               |          |                           |           |                       |                    |                   |   |
| Output Voltage Compliance                | I <sub>E</sub> = 2mA                                         | ±3.5     | ±3.4                      | ±3.4      | ±3.4                  | V                  | min               | Α |
| Output Current                           | $V_C = 0V$                                                   | ±20      | ±18                       | ±17       | ±17                   | mA                 | min               | Α |
| Output Impedance                         | $V_C = 0V$                                                   | 1.2    2 |                           |           |                       | MΩ    pF           | typ               | С |
| COMPARATOR PERFORMANCE                   |                                                              |          |                           |           |                       |                    |                   |   |
| AC Performance                           |                                                              |          |                           |           |                       |                    |                   |   |
| Output Current Bandwidth                 | $I_{O} < 4mA_{PP}$                                           | 730      | 520                       | 480       | 400                   | MHz                | min               | В |
| Output Current Rise and Fall Time        | $I_{IO} = \pm 2mA_{PP}$ , $R_L = 50\Omega$ at $C_{HOLD}$     | 1.4      | 1.5                       | 1.7       | 2                     | ns                 | max               | В |
| Control Propagation Delay Time           | Hold ≥ Track and Track ≥ Hold                                | 2.5      |                           |           |                       | ns                 | typ               | С |
| Signal Propagation Delay Time            | S/H In+ - S/H In- to C <sub>HOLD</sub> Current               | 1.9      |                           |           |                       | ns                 | typ               | С |
| Input Differential Voltage Noise         | S/H In+ - S/H In-                                            | 6        | 7.5                       | 8         | 9                     | nV/√ <del>Hz</del> | max               | В |
| Charge Injection                         | Track-to-Hold                                                | 40       |                           |           |                       | fC                 | typ               | С |
| Feedthrough Rejection                    | Hold Mode, V <sub>IN</sub> = 1V <sub>PP</sub> , f < 20MHz    | 100      |                           |           |                       | dB                 | typ               | С |

<sup>(1)</sup> Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information

and simulation. (C) Typical value only for information.

(2) Junction temperature = ambient for +25°C tested specifications.

<sup>3)</sup> Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature specifications.



### ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

 $R_L$  = 100  $\!\Omega,\,R_Q$  = 300  $\!\Omega,$  and  $R_{IN}$  = 50  $\!\Omega,$  unless otherwise noted.

|                                                |                                                                       |            | OPA615ID, 0                  | DPA615IDGS |                       |          |             |                   |  |
|------------------------------------------------|-----------------------------------------------------------------------|------------|------------------------------|------------|-----------------------|----------|-------------|-------------------|--|
|                                                |                                                                       | TYP        | MIN/MAX                      | OVER TEMP  | ERATURE               |          |             |                   |  |
| PARAMETER                                      | CONDITIONS                                                            | +25°C      | 0°C to<br>+25°C (2) 70°C (3) |            | -40°C to<br>+85°C (3) | UNIT     | MIN/<br>MAX | TEST<br>LEVEL (1) |  |
| DC Performance                                 |                                                                       |            |                              |            |                       |          |             |                   |  |
| Input Bias Current                             | S/H In+ = S/H In- = 0V                                                | ±1         | ±3                           | ±3.5       | ±4.0                  | μA       | max         | А                 |  |
| Output Offset Current                          | S/H In+ = S/H In- = 0V, Track Mode                                    | ±10        | ±50                          | ±70        | ±80                   | μA       | max         | Α                 |  |
| Input Impedance                                | S/H In+ and S/H In-                                                   | 200    1.2 |                              |            |                       | kΩ    pF | typ         | С                 |  |
| Input Differential Voltage Range               | S/H In+ - S/H In-                                                     | ±3.0       |                              |            |                       | V        | typ         | С                 |  |
| Input Common-Mode Voltage Range                | S/H In+ and S/H In-                                                   | ±3.2       |                              |            |                       | V        | typ         | С                 |  |
| Common-Mode Rejection Ratio (CMRR)             |                                                                       | ±2         | ±50                          | ±55        | ±60                   | μA/V     | max         | А                 |  |
| Output Voltage Compliance                      | C <sub>HOLD</sub> Pin                                                 | ±3.5       |                              |            |                       | V        | typ         | С                 |  |
| Output Current                                 | C <sub>HOLD</sub> Pin                                                 | ±5         | ±3                           | ±2.5       | ±2.0                  | mA       | min         | А                 |  |
| Output Impedance                               | C <sub>HOLD</sub> Pin                                                 | 0.5    1.2 |                              |            |                       | MΩ    pF | typ         | С                 |  |
| Transconductance                               | S/H In+ – S/H In– to $C_{HOLD}$ Current $V_{IN} = 300 \text{mV}_{PP}$ | 35         | 21                           | 20         | 19                    | mA/V     | min         | А                 |  |
| Minimum Hold Logic High Voltage                | Tracking High                                                         |            | 2                            | 2          | 2                     | V        | max         | А                 |  |
| Maximum Hold Logic Low Voltage                 | Holding Low                                                           |            | 0.8                          | 0.8        | 0.8                   | V        | min         | А                 |  |
| Logic High Input Current                       | V <sub>HOLD</sub> = +5V                                               | ±0.5       | ±1                           | ±1         | ±1.2                  | μA       | max         | А                 |  |
| Logic Low Input Current                        | V <sub>HOLD</sub> = 0V                                                | 140        | 200                          | 220        | 230                   | μA       | max         | А                 |  |
| Comparator Power-Supply Rejection Ratio (PSRR) | S/H In+ = S/H In- = 0V, Track Mode                                    | ±2         | ±50                          | ±55        | ±60                   | μA/V     | max         | А                 |  |
| POWER SUPPLY                                   |                                                                       |            |                              |            |                       |          |             |                   |  |
| Specified Operating Voltage                    |                                                                       | ±5         |                              |            |                       | V        | typ         | С                 |  |
| Minimum Operating Voltage                      |                                                                       |            | ±4                           | ±4         | ±4                    | V        | min         | В                 |  |
| Maximum Operating Voltage                      |                                                                       |            | ±6.2                         | ±6.2       | ±6.2                  | V        | max         | Α                 |  |
| Maximum Quiescent Current                      | $R_Q = 300\Omega^{(4)}$                                               | 13         | 14                           | 16         | 17                    | mA       | max         | Α                 |  |
| Minimum Quiescent Current                      | $R_Q = 300\Omega^{(4)}$                                               | 13         | 12                           | 11         | 9                     | mA       | min         | Α                 |  |
| THERMAL CHARACTERISTICS                        |                                                                       |            |                              |            |                       |          |             |                   |  |
| Specified Operating Range D Package            |                                                                       | -40 to +85 |                              |            |                       | °C       | typ         | С                 |  |
| Thermal Resistance $\theta$ <sub>JA</sub>      | Junction-to-Ambient                                                   |            |                              |            |                       |          |             |                   |  |
| DGS MSOP-10                                    |                                                                       | 125        |                              |            |                       | °C/W     | typ         | С                 |  |
| D SO-14                                        |                                                                       | 100        |                              |            |                       | °C/W     | typ         | С                 |  |

<sup>(4)</sup> SO-14 package only.

Copyright © 2004–2009, Texas Instruments Incorporated



### TYPICAL CHARACTERISTICS

 $T_A = +25$ °C and  $I_O = 13$ mA, unless otherwise noted.

### **OTA**

### **OTA TRANSCONDUCTANCE vs FREQUENCY**



Figure 1.

### OTA TRANSCONDUCTANCE vs QUIESCENT CURRENT



Figure 2.

#### **OTA TRANSCONDUCTANCE vs INPUT VOLTAGE**



Figure 3.

#### **OTA TRANSFER CHARACTERISTICS**



Figure 4.

#### OTA-C SMALL SIGNAL PULSE RESPONSE



Figure 5.

### **OTA-C LARGE SIGNAL PULSE RESPONSE**



Figure 6.



 $T_A = +25$ °C and  $I_Q = 13$ mA, unless otherwise noted.





Figure 7.

#### **OTA C-OUTPUT RESISTANCE vs QUIESCENT CURRENT**



Figure 8.

#### **OTA E-OUTPUT RESISTANCE vs QUIESCENT CURRENT**



Figure 9.

#### **OTA INPUT VOLTAGE AND CURRENT NOISE DENSITY**



Figure 10.

## OTA B-INPUT OFFSET VOLTAGE AND BIAS CURRENT VS TEMPERATURE



Figure 11.

### **OTA TRANSFER CHARACTERISTICS vs INPUT VOLTAGE**



Figure 12.



 $T_A = +25$ °C and  $I_Q = 13$ mA, unless otherwise noted.



Figure 13.



Figure 14.

### **OTA-C OUTPUT FREQUENCY RESPONSE**



Figure 15.



Figure 16.

### **OTA-C OUTPUT HARMONIC DISTORTION vs FREQUENCY**



Figure 17.



Figure 18.



 $T_A = +25$ °C and  $I_Q = 13$ mA, unless otherwise noted.

### **SOTA (Sampling Operational Transconductance Amplifier)**

## SOTA TRANSCONDUCTANCE vs FREQUENCY



Figure 19.

### SOTA TRANSCONDUCTANCE vs QUIESCENT CURRENT



Figure 20.

#### SOTA TRANSCONDUCTANCE vs INPUT VOLTAGE



Figure 21.

### **SOTA TRANSFER CHARACTERISTICS**



Figure 22.

### **SOTA PULSE RESPONSE**



Figure 23.

### **SOTA PULSE RESPONSE**



Figure 24.



 $T_A = +25$ °C and  $I_Q = 13$ mA, unless otherwise noted.

### SOTA PROPAGATION DELAY vs OVERDRIVE



Figure 25.

#### SOTA PROPAGATION DELAY vs TEMPERATURE



Figure 26.

### **SOTA PROPAGATION DELAY vs SLEW RATE**



Figure 27.

### **SOTA SWITCHING TRANSIENTS**



Figure 28.

### **SOTA HOLD COMMAND DELAY TIME**



Figure 29.

### **SOTA BANDWIDTH vs OUTPUT CURRENT SWING**



Figure 30.



 $T_A = +25$ °C and  $I_Q = 13$ mA, unless otherwise noted.

### SOTA FEEDTHROUGH REJECTION vs FREQUENCY



Figure 31.

### **SOTA INPUT BIAS CURRENT vs TEMPERATURE**



Figure 33.

#### SOTA COMMON-MODE REJECTION vs FREQUENCY



Figure 32.

### **SOTA OUTPUT BIAS CURRENT vs TEMPERATURE**



Figure 34.



### **DISCUSSION OF PERFORMANCE**

The OPA615, which contains a wideband Operational Transconductance Amplifier (OTA) and a fast sampling comparator (SOTA), represents a complete subsystem for very fast and precise DC restoration, offset clamping and correction to GND or to an adjustable reference voltage, and low frequency hum suppression of wideband operational or buffer amplifiers.

Although the IC was designed to improve or stabilize the performance of complex, wideband video signals, it can also be used as a sample-and-hold amplifier, high-speed integrator, peak detector for nanosecond pulses, or as part of a correlated double sampling system. A wideband Operational Transconductance Amplifier (OTA) with a high-impedance cascode current source output and a fast and precise sampling comparator sets a new standard for high-speed sampling applications.

Both the OTA and the sampling comparator can be used as stand-alone circuits or combined to create more complex signal processing stages such as sample-and-hold amplifiers. The OPA615 simplifies the design of input amplifiers with high hum suppression; clamping or DC-restoration stages in professional broadcast equipment, high-resolution CAD monitors and information terminals; and signal processing stages for the energy and peak value of nanoseconds pulses. This device also eases the design of high-speed data acquisition systems behind a CCD sensor or in front of an analog-to-digital converter (ADC).

An external resistor on the SO-14 package,  $R_{\rm Q}$ , allows the user to set the quiescent current.  $R_{\rm Q}$  is connected from Pin 1 ( $I_{\rm Q}$  adjust) to  $-V_{\rm CC}$ . It determines the operating currents of the OTA section and controls the bandwidth and AC behavior as well as the transconductance of the OTA.

Besides the quiescent current setting feature, a Proportional-to-Absolute-Temperature (PTAT) supply current control will increase the quiescent current versus temperature. This variation holds the transconductance  $(g_m)$  of the OTA and comparator relatively constant versus temperature. The circuit parameters listed in the specification table are measured with  $R_{\rm Q}$  set to  $300\Omega,$  giving a nominal quiescent current at 13mA. While not always shown in the application circuits, this  $R_{\rm Q}=300\Omega$  is required to get the 13mA quiescent operating current.

# OPERATIONAL TRANSCONDUCTANCE AMPLIFIER (OTA) SECTION

### **OVERVIEW**

The symbol for the OTA section is similar to that of a bipolar transistor, and the self-biased OTA can be viewed as either a quasi-ideal transistor or as a voltage-controlled current source. Application circuits for the OTA look and operate much like transistor circuits—the bipolar transistor is also a voltage-controlled current source. Like a transistor, it has three terminals: a high-impedance input (base) optimized for a low input bias current of  $0.3\mu A$ , a low-impedance input/output (emitter), and the high-impedance current output (collector).

The OTA consists of a complementary buffer amplifier and a subsequent complementary current mirror. The buffer amplifier features a Darlington output stage and the current mirror has a cascoded output. The addition of this cascode circuitry increases the current source output resistance to  $1.2M\Omega$ . This feature improves the OTA linearity and drive capabilities. Any bipolar input voltage at the high impedance base has the same polarity and signal level at the low impedance buffer or emitter output. For the open-loop diagrams, the emitter is connected to GND; the collector current is then determined by the voltage between base and emitter times the transconductance. In application circuits (Figure 36b), a resistor R<sub>E</sub> between the emitter and GND is used to set the OTA transfer characteristics.

The following formulas describe the most important relationships.  $r_e$  is the output impedance of the buffer amplifier (emitter) or the reciprocal of the OTA transconductance. Above  $\pm 5$ mA, the collector current,  $I_C$ , will be slightly less than indicated by the formula.

$$I_{C} = \frac{V_{IN}}{r_{E} + R_{E}} \quad or \quad R_{E} = \frac{V_{IN}}{I_{C}} - r_{E}$$

$$(1)$$

The  $R_E$  resistor may be bypassed by a relatively large capacitor to maintain high AC gain. The parallel combination of  $R_E$  and this large capacitor form a high-pass filter, enhancing the high frequency gain. Other cases may require an RC compensation network in parallel to  $R_E$  to optimize the high-frequency response. The large-signal bandwidth ( $V_O = 1.4V_{PP}$ ) measured at the emitter achieves 770MHz. The frequency response of the collector is directly related to the resistor value between the collector and GND; it decreases with increasing resistor values, because of the low-pass filter formed with the OTA C-output capacitance.



Figure 35 shows a simplified block diagram of the OPA615 OTA. Both the emitter and the collector outputs offer a drive capability of ±20mA for driving low impedance loads. The emitter output is not current-limited or protected. Momentary shorts to GND should be avoided, but are unlikely to cause permanent damage.



Figure 35. Simplified OTA Block Diagram

While the OTA function and labeling appear similar to those of a transistor, it offers essential distinctive differences and improvements: 1) The collector current flows out of the C terminal for a positive B-to-E input voltage and into it for negative voltages; 2) A common emitter amplifier operates in non-inverting mode while the common base operates in inverting mode; 3) The OTA is far more linear than a bipolar transistor; 4) The transconductance can be adjusted with an external resistor; 5) As a result of the PTAT biasing characteristic, the quiescent current increases as shown in the typical performance curve vs temperature and keeps the AC performance constant; 6) The OTA is self-biased and bipolar; and 7) The output current is approximately zero for zero differential input voltages. AC inputs centered on zero produce an output current centered on zero.

### **BASIC APPLICATION CIRCUITS**

Most application circuits for the OTA section consist of a few basic types which are best understood by analogy to discrete transistor circuits. Just as the transistor has three basic operating modes—common emitter, common base, and common collector-the equivalent operating OTA has three modes: common-B, and common-C common-E, (see Figure 36, Figure 37 and Figure 38). Figure 36 shows the OTA connected as a Common-E amplifier, which is equivalent to a common emitter transistor amplifier. Input and output can be ground-referenced without any biasing. The amplifier is noninverting because a current flowing out of the emitter will also flow out of the collector as a result of the current mirror shown in Figure 35.



Figure 36. a) Common Emitter Amplifier Using a Discrete Transistor; b) Common-E Amplifier Using the OTA Portion of the OPA615



Figure 37 shows the Common-C amplifier. It constitutes an open-loop buffer with low offset voltage. Its gain is approximately 1 and will vary with the load.



Figure 37. a) Common Collector Amplifier Using a Discrete Transistor; b) Common-C Amplifier Using the OTA Portion of the OPA615

Figure 38 shows the Common-B amplifier. This configuration produces an inverting gain, and the input is low-impedance. When a high impedance input is needed, it can be created by inserting a buffer amplifier (such as the BUF602) in series.



Figure 38. a) Common Base Amplifier Using a Discrete Transistor; b) Common-B Amplifier Using the OTA Portion of the OPA615

www.ti.com

### **SAMPLING COMPARATOR**

The OPA615 sampling comparator features a very short switching (2.5ns) propagation delay and utilizes a new switching circuit architecture to achieve excellent speed and precision.

It provides high impedance inverting and noninverting analog inputs, a high-impedance current source output and a TTL-CMOS-compatible Hold Control Input.

The sampling comparator consists of an operational transconductance amplifier (OTA), a buffer amplifier, and a subsequent switching circuit. This combination is subsequently referred to as the Sampling Operational Transconductance Amplifier (SOTA). The OTA and buffer amplifier are directly tied together at the buffer outputs to provide the two identical high-impedance inputs and high open-loop transconductance. Even a small differential input voltage multiplied with the high transconductance output current—positive results in an negative—depending upon the input polarity. This characteristic is similar to the low or high status of a conventional comparator. The current source output features high output impedance, output bias current compensation, and is optimized for charging a capacitor in DC restoration, nanosecond integrators, peak detectors and S/H circuits. The typical comparator output current is ±5mA and the output bias current is minimized to typically ±10µA in the sampling mode.

This innovative circuit achieves the high slew rate representative of an open-loop design. In addition, the acquisition slew current for a hold or storage capacitor is higher than standard diode bridge and switch configurations, removing a main contributor to the limits of maximum sampling rate and input frequency.

The switching circuits in the OPA615 use current steering (versus voltage switching) to provide improved isolation between the switch and analog sections. This design results in low aperture time sensitivity to the analog input signal, reduced power supply and analog switching noise. Sample-to-hold peak switching charge injection is 40fC.

The additional offset voltage or switching transient induced on a capacitor at the current source output by the switching charge can be determined by the following formula:

Offset (V) = 
$$\frac{\text{Charge (pC)}}{\text{C}_{\text{H}}\text{Total (pF)}}$$
 (2)

The switching stage input is insensitive to the low slew rate performance of the hold control command and compatible with TTL/CMOS logic levels. With TTL logic high, the comparator is active, comparing the two input voltages and varying the output current accordingly. With TTL logic low, the comparator output is switched off, showing a very high impedance to the hold capacitor.

### **DESIGN-IN TOOLS**

#### **Demonstration Fixture**

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA615. The demonstration fixture is offered free of charge as an unpopulated PCB, delivered with a user's guide. The summary information for this fixture is shown in Table 2.

Table 2. OPA615 Demonstration Fixtures

| PRODUCT    | PACKAGE | ORDERING<br>NUMBER | LITERATURE<br>NUMBER |
|------------|---------|--------------------|----------------------|
| OPA615ID   | SO-14   | DEM-OPA-SO-1C      | SBOU039              |
| OPA615IDGS | MSOP-10 | DEM-OPA-MSOP-1A    | SBOU042              |

The demonstration fixture can be requested at the Texas Instruments web site (www.ti.com) through the OPA615 product folder.

### **Macromodel and Applications Support**

Computer simulation of circuit performance using SPICE is often a quick way to analyze the performance of analog circuits and systems. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA615 is available through the TI web page (www.ti.com). This model predicts typical small-signal AC, transient steps, DC performance, and noise under a wide variety of operating conditions. The model includes the noise terms found in the electrical specifications of the data sheet. However, the model does not attempt to distinguish between package types in their small-signal AC performance. The applications department is also available for design assistance.



### APPLICATION INFORMATION

The OPA615 operates from ±5V power supplies (±6.2V maximum). Absolute maximum is ±6.5V. Do not attempt to operate with larger power supply voltages or permanent damage may occur.

### **BASIC CONNECTIONS**

Figure 39 shows the basic connections required for operation. These connections are not shown in subsequent circuit diagrams.

Power-supply bypass capacitors should be located as close as possible to the device pins. Solid tantalum capacitors are generally best. See *Board Layout* at the end of the applications discussion for further suggestions on layout.



Figure 39. Basic Connections



### **DC-RESTORE SYSTEM**

Figure 40 and Figure 41 offer two possible DC-restore systems using the OPA615. Figure 41 implements a DC-restore function as a unity-gain amplifier. As can be expected from its name, this DC-restore circuit does not provide any amplification.

In applications where some amplification is needed, consider using the circuit design shown in Figure 40.



Figure 40. Complete DC Restoration System



Figure 41. DC Restoration of a Buffer Amplifier

For either of these circuits to operate properly, the source impedance needs to be low, such as the one provided by the output of a closed-loop amplifier or buffer. Consider the video input signal shown in Figure 42, and the complete DC restoration system shown in Figure 40. This signal is amplified by the OTA section of the OPA615 by a gain of:

$$G = + \frac{R_2}{R_1}$$



Figure 42. NTSC Horizontal Scan Line



The DC restoration is done by the SOTA section by sampling the output signal at an appropriate time. The sampled section of the signal is then compared to a reference voltage that appears on the non-inverting input of the SOTA (pin 10), or ground in Figure 40.

When the SOTA is sampling, it is charging or discharging the  $C_{HOLD}$  capacitor depending on the level of the output signal sampled. The detail of an appropriate timing is illustrated in Figure 43.



Figure 43. DC-Restore Timing

Submit Documentation Feedback

Copyright © 2004–2009, Texas Instruments Incorporated



#### **CLAMPED VIDEO/RF AMPLIFIER**

Another circuit example for the preamplifier and the clamp circuit is shown in Figure 44. The preamplifier uses the wideband, low noise OPA656, again configured in a gain of +2V/V. Here, the OPA656 has a typical bandwidth of 200MHz with a settling time of about 21ns (0.02%) and offers a low bias current JFET input stage.



Figure 44. Clamped Video/RF Amplifier

The video signal passes through the capacitor C<sub>B</sub>, blocking the DC component. To restore the DC level to the desired baseline, the OPA615 is used. The inverting input (pin 11) is connected to a reference voltage. During the high time of the clamp pulse, the switching comparator (SOTA) will compare the output of the op amp to the reference level. Any voltage difference between those pins will result in an output current that either charges or discharges the hold capacitor, C<sub>HOLD</sub>. This charge creates a voltage across the capacitor, which is buffered by the OTA. Multiplied by the transconductance, the voltage will cause a current flow in the collector, C, terminal of the OTA. This current will level-shift the OPA656 up to the point where its output voltage is equal to the reference voltage. This level-shift also closes the control loop. Because of the buffer, the voltage across the C<sub>HOLD</sub> stays constant and maintains the baseline correction during the off-time of the clamp pulse.

The external capacitor ( $C_{HOLD}$ ) allows for a wide range of flexibility. By choosing small values, the circuit can be optimized for a short clamping period or with high values for a low droop rate. Another advantage of this circuit is that small clamp peaks at the output of the switching comparator are integrated and do not cause glitches in the signal path.

#### **SAMPLE-AND-HOLD AMPLIFIER**

With a control propagation delay of 2.5ns and 730MHz bandwidth, the OPA615 can be used advantageously in a high-speed sample-and-hold amplifier. Figure 45 illustrates this configuration.



Figure 45. Sample-and-Hold Amplifier

To illustrate how the digitization is realized in the Figure 45 circuit, Figure 46 shows a 100kHz sinewave being sampled at a rate of 1MHz. The output signal used here is the  $I_{OUT}$  output driving a 50 $\Omega$  load.



Figure 46. 1MHz Sample-and-Hold of a 100kHz Sine Wave



### Integrator for ns-Pulses

The integrator for ns-pulses using the OPA615 (shown in Figure 47) makes use of the fast comparator and its current-mode output. Placing the hold-control high, a narrow pulse charges the capacitor, increasing the average output voltage. To minimize ripples at the inverting input and maximize the capacitor charge, a T-network is used in the feedback path.



Figure 47. Integrator for ns-Pulses

#### **Fast Pulse Peak Detector**

A circuit similar to that shown in Figure 47 (the integrator for ns-pulses) can be devised to detect and isolate positive pulses from negative pulses. This circuit, shown in Figure 48, uses the OPA615 as well as the BUF602. This circuit makes use of diodes to isolate the positive-going pulses from the negative-going pulses and charge-different capacitors.



Figure 48. Fast Bipolar Peak Detector

### **Phase Detector for Fast PLL Systems**

Figure 49 shows the circuit for a phase detector for fast PLL systems. Given a reference pulse train  $f_{REF}$  and a pulse train input signal  $f_{IN}$  out of phase, the SOTA of the OPA615 acts in this circuit as a comparator, either charging or discharging the capacitor. This voltage is then buffered by the OTA and fed to the VCO.



Figure 49. Phase Detector For Fast PLL-Systems



#### CORRELATED DOUBLE SAMPLER

Noise is the limiting factor for the resolution in a CCD system, where the kT/C noise is dominant (see Figure 51). To reduce this noise, imaging systems use a circuit called a *Correlated Double Sampler* (CDS). The name comes from the double sampling technique of the CCD charge signal. A CDS using two OPA615s and one OPA694 is shown in Figure 50. The first sample ( $S_1$ ) is taken at the end of the reset period. When the reset switch opens again, the effective noise bandwidth changes because of the large difference in the switch  $R_{ON}$  and  $R_{OFF}$  resistance. This difference causes the dominating kT/C noise essentially to *freeze* in its last point.

The other sample  $(S_2)$  is taken during the video portion of the signal. Ideally, the two samples differ only by a voltage corresponding to the transferred charge signal. This is the video level minus the noise  $(\Delta V)$ .

The CDS function will eliminate the kT/C noise as well as much of the 1/f and white noise.

Figure 52 is a block diagram of a CDS circuit. Two sample-and-hold amplifiers and one difference amplifier constitute the correlated double sampler.

The signal coming from the CCD is applied to the two sample-and-hold amplifiers, with their outputs connected to the difference amplifier. The timing diagram clarifies the operation (see Figure 52). At time  $t_1$ , the sample and hold (S/H<sub>1</sub>) goes into the hold mode, taking a sample of the reset level including the noise. This voltage ( $V_{RESET}$ ) is applied to the noninverting input of the difference amplifier. At time  $t_2$ , the sample-and-hold (S/H<sub>2</sub>) will take a sample of the video level, which is  $V_{RESET} - V_{VIDEO}$ . The output voltage of the difference amplifier is defined by the equation  $V_{OUT} = V_{IN+} - V_{IN-}$ . The sample of the reset voltage contains the kT/C noise, which is eliminated by the subtraction of the difference amplifier.

The double sampling technique also reduces the white noise. The white noise is part of the reset voltage ( $V_{RESET}$ ) as well as of the video amplitude ( $V_{RESET} - V_{VIDEO}$ ). With the assumption that the noise of the noise of the second sample was unchanged from the instant of the first sample, the noise amplitudes are the same and are correlated in time. Therefore, the noise can be reduced by the CDS function.



Figure 50. Correlated Double Sampler





Figure 51. Improving SNR with Correlated Double Sampling



Figure 52. CDS: Circuit Concept



### **BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier such as the OPA615 requires careful attention to printed circuit board (PCB) layout parasitics and external component types. Recommendations that will optimize performance include:

- a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the non-inverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- b) Minimize the distance (< 0.25") from the power supply pins to high frequency 0.1µF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and The power-supply the decoupling capacitors. connections should always be decoupled with these capacitors. An optional supply-decoupling capacitor across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at a lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
- c) Careful selection and placement of external components will preserve the high frequency performance of the OPA615. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good high frequency performance. Again, keep these leads and PCB trace length as short as possible. Never use wirewound-type resistors in a high frequency application. Other network components, such as noninverting input termination resistors, should also be placed close to the package.

- d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them.
- e) Socketing a high-speed part such as the OPA615 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA615 directly onto the PCB.

### INPUT AND ESD PROTECTION

The OPA615 is built using a very high-speed, complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table where an absolute maximum ±6.5V supply is reported. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in Figure 53.



Figure 53. Internal ESD Protection

These diodes also provide moderate protection to input overdrive voltages above the supplies. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with ±15V supply parts driving into the OPA615), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response.



### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С                                                                                         | <u> </u>                                                                                             |      |  |  |
|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|--|--|
| Corrected y-axis title of Figure 25  Changes from Revision C (October 2006) to Revision D | 10                                                                                                   |      |  |  |
| С                                                                                         | hanges from Revision C (October 2006) to Revision D                                                  | Page |  |  |
| •                                                                                         | Change raing for delage temperature range in Abbolide Maximum radings table from the Color 125 Color |      |  |  |
|                                                                                           | to +125°C                                                                                            | 2    |  |  |



### PACKAGE OPTION ADDENDUM



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| OPA615ID         | ACTIVE | SOIC         | D                  | 14   | 50             | RoHS & Green | (6)<br>NIPDAU                 | Level-2-260C-1 YEAR | -40 to 85    | OPA615ID                | Samples |
| OPA615IDGSR      | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 85    | BJT                     | Samples |
| OPA615IDGST      | ACTIVE | VSSOP        | DGS                | 10   | 250            | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 85    | BJT                     | Samples |
| OPA615IDR        | ACTIVE | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA615ID                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



### **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 30-Dec-2020

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA615IDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA615IDGST | VSSOP           | DGS                | 10 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA615IDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 30-Dec-2020



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA615IDGSR | VSSOP        | DGS             | 10   | 2500 | 853.0       | 449.0      | 35.0        |
| OPA615IDGST | VSSOP        | DGS             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| OPA615IDR   | SOIC         | D               | 14   | 2500 | 853.0       | 449.0      | 35.0        |



SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



## D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated