# Fixed /Adjustable Output, 2.25MHz Step-Down DC/DC Regulator DESCRIPTIOn 

## feATURES

- High Efficiency: Up to 95\%
- $1.8 \mathrm{~V} / 800 \mathrm{~mA}$ Fixed Output and 400 mA Adjustable Output Voltage
- Only $40 \mu \mathrm{~A}$ Quiescent Current (Both Channels)
- 2.25 MHz Constant-Frequency Operation
- High Switch Current Limits: 1.2A and 0.7A
- No Schottky Diodes Required
- Low R $\mathrm{RS}_{\mathrm{D}(0 \mathrm{~N})}$ Internal Switches: $0.35 \Omega$
- Current Mode Operation for Excellent Line and Load Transient Response
- Short-Circuit Protected
- Low Dropout Operation: 100\% Duty Cycle
- Ultralow Shutdown Current: $\mathrm{I}_{\mathrm{Q}}<1 \mu \mathrm{~A}$
- Power-On Reset Output
- Externally Synchronizable Oscillator
- Small, Thermally Enhanced $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN Package


## APPLICATIONS

- PDAs/Palmtop PCs
- Digital Cameras
- Cellular Phones
- Portable Media Players
- PC Cards
- Wireless and DSL Modems

The LTC ${ }^{\circledR 3548-2 ~ i s ~ a ~ d u a l, ~ c o n s t a n t-f r e q u e n c y, ~ s y n c h r o-~}$ nous step-down DC/DC converter. Intended for low power applications, it operates from 2.5 V to 5.5 V input voltage range and has a constant 2.25 MHz switching frequency, allowing the use of tiny, low cost capacitors and inductors with a profile $\leq 1.2 \mathrm{~mm}$. For channel 1 , the output voltage is fixed at $1.8 \mathrm{~V} / 800 \mathrm{~mA}$; for channel 2 , the output voltage is adjustable from 0.6 V to $\mathrm{V}_{\text {IN }}$ Internal synchronous $0.35 \Omega$, 1.2A/0.7A power switches provide high efficiency without the need for external Schottky diodes.

A user selectable mode input is provided to allow the user to trade-off noise ripple for low power efficiency. Burst Mode ${ }^{\circledR}$ operation provides high efficiency at light loads, while pulse-skipping mode provides low noise ripple at light loads.

To further maximize battery run time, the P-channel MOSFETs are turned on continuously in dropout (100\% duty cycle), and both channels draw a total quiescent current of only $40 \mu \mathrm{~A}$. In shutdown, the device draws $<1 \mu \mathrm{~A}$.
$\boldsymbol{\mathcal { T }}$, LT, LTC, LTM, Linear Technology, the Linear logo and Burst Mode are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 5481178, 6127815, 6304066, 6498466, 6580258 6611131..

TYPICAL APPLICATION


Figure 1. 2.5V/1.8V at 400mA/800mA Step-Down Regulators

Efficiency and Power Loss
vs Load Current


## absolute maximum ratings

## PIn COnfiGURATIOn

(Note 1)
$V_{\text {IN }}$ Voltages ...............................................-0.3V to 6 V
$V_{\text {OUT1 }}, \mathrm{V}_{\text {FB2 }}$ Voltages....................... -0.3 V to $\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V}$
RUN1, RUN2 Voltages ................................ -0.3 V to $\mathrm{V}_{\text {IN }}$
MODE/SYNC Voltage....................... -0.3 V to $\mathrm{V}_{\mathrm{IN}}+0.3 \mathrm{~V}$
SW1, SW2 Voltages ........................ -0.3 V to $\mathrm{V}_{\mathrm{IN}}+0.3 \mathrm{~V}$
$\overline{\text { POR Voltage................................................ }-0.3 \mathrm{~V} \text { to } 6 \mathrm{~V}, ~}$
Ambient Operating Temperature Range
(Note 2).
$-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Junction Temperature (Note 5) ............................. $125^{\circ} \mathrm{C}$
Storage Temperature Range................... $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

$10-$ LEAD $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ PLASTIC DFN
$T_{J M A X}=125^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=40^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=3^{\circ} \mathrm{C} / \mathrm{W}$ (4-LAYER BOARD) EXPOSED PAD (PIN 11) IS GND, MUST BE SOLDERED TO PCB GND

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC3548EDD-2\#PBF | LTC3548EDD-2\#TRPBF | LCDK | 10 -Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

## ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

 temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{I N}=3.6 \mathrm{~V}$, unless otherwise specified. (Note 2)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IN }}$ | Operating Voltage Range |  | $\bullet$ | 2.5 |  | 5.5 | V |
| $\mathrm{I}_{\text {FB2 }}$ | Feedback Pin Input Current |  | $\bullet$ |  |  | 30 | nA |
| $\mathrm{V}_{\text {FB2 }}$ | Feedback Voltage of Channel 2 (Note 3) | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 0.588 \\ & 0.585 \end{aligned}$ | $\begin{aligned} & \hline 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \hline 0.612 \\ & 0.612 \end{aligned}$ | V |
| $V_{\text {OUT1 }}$ | Output Voltage of Channel 1 (Note 3) | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 85^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.764 \\ & 1.755 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & 1.836 \\ & 1.836 \end{aligned}$ | V |
| $\triangle V_{\text {LIINEREG }}$ | Reference Voltage Line Regulation | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ to 5.5 V (Note 3) |  |  | 0.3 | 0.5 | \%/V |
| $\triangle V_{\text {LOADREG }}$ | Output Voltage Load Regulation | (Note 3) |  |  | 0.5 |  | \% |
| $\mathrm{I}_{S}$ | Input DC Supply Current (Note 4) <br> Active Mode <br> Sleep Mode <br> Shutdown | $\begin{aligned} & V_{\text {OUT1 }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {FB2 }}=0.5 \mathrm{~V} \\ & V_{\text {OUT1 }}=1.9 \mathrm{~V}, \mathrm{~V}_{\text {FB2 }}=0.63 \mathrm{~V}, \mathrm{MODE/SYNC}=3.6 \mathrm{~V} \\ & \text { RUN }=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{MODE} / \mathrm{SYNC}=0 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 700 \\ 40 \\ 0.1 \end{gathered}$ | $\begin{gathered} 950 \\ 60 \\ 1 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{f}_{\text {OSC }}$ | Oscillator Frequency | $\mathrm{V}_{\text {OUT1 }}=1.8 \mathrm{~V}, \mathrm{~V}_{\text {FB2 }}=0.6 \mathrm{~V}$ | $\bullet$ | 1.8 | 2.25 | 2.7 | MHz |
| $\mathrm{f}_{\text {SYNC }}$ | Synchronization Frequency |  |  |  | 2.25 |  | MHz |
| ILIM | Peak Switch Current Limit Channel 1 Peak Switch Current Limit Channel 2 | $\begin{aligned} & V_{\text {II }}=3 \mathrm{~V} \text {, Duty Cycle }<35 \% \\ & \mathrm{~V}_{\text {IN }}=3 \mathrm{~V}, \mathrm{~V}_{\text {FB2 }}=0.5 \mathrm{~V} \text {, Duty Cycle }<35 \% \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0.95 \\ 0.6 \end{gathered}$ | $\begin{aligned} & 1.2 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 0.9 \end{aligned}$ | A |
| $\overline{\mathrm{R}} \mathrm{DS}$ (0N) | Top Switch On-Resistance Bottom Switch On-Resistance | $\begin{aligned} & \text { (Note 6) } \\ & \text { (Note 6) } \end{aligned}$ |  |  | $\begin{aligned} & \hline 0.35 \\ & 0.30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.45 \\ & 0.45 \end{aligned}$ | $\Omega$ $\Omega$ |
| ISW(LKG) | Switch Leakage Current | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {RUN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {FB2 }}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT1 }}=0 \mathrm{~V}$ |  |  | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |

ELECTRICAL CHARACTERISTICS The $\bullet$ denotes the spesifications which apply vere the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{I N}=3.6 \mathrm{~V}$, unless otherwise specified. (Note 2)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {MODE }}$ | Mode Threshold Low Mode Threshold High |  |  | $\begin{gathered} 0 \\ \mathrm{~V}_{\text {IN }}-0.5 \end{gathered}$ |  | $\begin{aligned} & 0.5 \\ & \mathrm{~V}_{\text {IN }} \end{aligned}$ | V |
| $\overline{\text { POR }}$ | Power-On Reset Threshold | $\mathrm{V}_{\text {OUT1 }}, \mathrm{V}_{\text {FB2 }}$ Ramping Down, MODE/SYNC $=0 \mathrm{~V}$ |  | -8.5 |  |  | \% |
|  | Power-On Reset On-Resistance |  |  |  | 100 | 200 | $\Omega$ |
|  | Power-On Reset Delay |  |  | 262,144 |  |  | Cycles |
| VRUN | RUN Threshold |  | $\bullet$ | 0.3 | 1 | 1.5 | V |
| IRUN | RUN Leakage Current |  | $\bullet$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC3548-2 is guaranteed to meet specified performance from $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ operating temperature range are assured by design, characterization and correlation with statistical process controls.

Note 3: The LTC3548-2 is tested in a proprietary test mode that connects the output of the error amplifier to an outside servo loop.
Note 4: Dynamic supply current is higher due to the internal gate charge being delivered at the switching frequency.
Note 5: $T_{j}$ is calculated from the ambient $T_{A}$ and power dissipation $P_{D}$ according to the following formula: $T_{J}=T_{A}+\left(P_{D} \bullet \theta_{J A}\right)$.
Note 6: The DFN switch on-resistance is guaranteed by correlation to wafer level measurements.

## TYPICAL PGRFORMAOC CHARACT $\in$ RISTICS $T_{A}=25^{\circ} \mathrm{Culess}$ otherwise specified.




## LTC3548-2

TYPICAL PERFORMANCE CHARACTERISTICS $T_{A}=25^{\circ}$ unless olierwise specilied.


## TYPICAL PERFORMAOCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.


## PIn fUnCTIOnS

Vout1 (Pin 1): Output Voltage Feedback for Channel 1. An internal resistive divider divides the output voltage down for comparison to the internal reference voltage.

RUN1 (Pin 2): Regulator 1 Enable. Forcing this pin to $V_{\text {IN }}$ enables regulator 1, while forcing it to GND causes regulator 1 to shut down. This pin must be driven; do not float.
$\mathrm{V}_{\mathbf{I N}}$ (Pin3):Input PowerSupply.Must be closely decoupled to GND.

SW1 (Pin 4): Regulator 1 Switch Node Connection to the Inductor. This pin swings from $\mathrm{V}_{\text {IN }}$ to GND.
GND (Pin 5): Ground. This pin is not connected internally. Connect to PCB ground for optimum shielding.
MODE/SYNC (Pin 6): Combination Mode Selection and Oscillator Synchronization. This pin controls the operation of the device. When tied to $\mathrm{V}_{\text {IN }}$ or GND, Burst Mode operation or pulse-skipping mode is selected, respectively. Do not float this pin. The oscillation frequency can be synchronized to an external oscillator applied to this pin and pulse-skipping mode is automatically selected.

SW2 (Pin 7): Regulator 2 Switch Node Connection to the Inductor. This pin swings from $\mathrm{V}_{\text {IN }}$ to GND.
$\overline{\text { POR (Pin 8): Power-On Reset. This common-drain logic }}$ output is pulled to GND when the output voltage falls below $-8.5 \%$ of regulation and goes high after 117 ms when both channels are within regulation.
RUN2 (Pin 9): Regulator 2 Enable. Forcing this pin to $\mathrm{V}_{\text {IN }}$ enables regulator 2, while forcing it to GND causes regulator 2 to shut down. This pin must be driven; do not float.
$V_{\text {FB2 }}$ (Pin 10): Output Feedback. Receives the feedback voltage from the external resistive divider across the output. Normal voltage for this pin is 0.6 V .

Exposed Pad (GND) (Pin 11): Ground. Connect to the $(-)$ terminal of $\mathrm{C}_{\text {out }}$, and $(-)$ terminal of $\mathrm{C}_{\text {IN }}$. Must be connected to PCB ground for electrical contact and rated thermal performance.

## LTC3548-2

BLOCK DIAGRAM


## OPERATION

The LTC3548-2 uses a constant-frequency, current mode architecture. The operating frequency is set at 2.25 MHz and can be synchronized to an external oscillator. Both channels share the same clock and run in-phase. To suit a variety of applications, the selectable MODE pin allows the user to choose between low noise and high efficiency.
The output voltage for channel 1 is set by an internal divider returned to the $\mathrm{V}_{\text {OUT1 }}$ pin. The output voltage for channel 2 is set by an external divider returned to the $\mathrm{V}_{\text {FB2 }}$ pin. An error amplifier compares the feedback output voltage with a reference voltage of 0.6 V and adjusts the peak inductor current accordingly. An undervoltage comparator will pull the $\overline{\text { POR }}$ output low if the output voltage is not above $-8.5 \%$ of the reference voltage. The $\overline{\mathrm{POR}}$ output will go high after 262,144 clock cycles (about 117 ms in pulseskipping mode) of achieving regulation.

## Main Control Loop

During normal operation, the top power switch (P-channel MOSFET) is turned on at the beginning of a clock cycle when the $\mathrm{V}_{\mathrm{FB}}$ Voltage (see the Block Diagram) is below the the reference voltage. The current into the inductor and the load increases until the current limit is reached. The switch turns off and energy stored in the inductor flows through the bottom switch (N-channel MOSFET) into the load until the next clock cycle.
The peak inductor current is controlled by the internally compensated $I_{T H}$ voltage, which is the output of the error amplifier. This amplifier compares the $\mathrm{V}_{F B}$ to the 0.6 V reference. When the load current increases, the $\mathrm{V}_{\text {FB }}$ voltage decreases slightly below the reference. This decrease causes the error amplifier to increase the $I_{T H}$ voltage until the average inductor current matches the new load current. The main control loop is shut down by pulling the RUN pin to ground.

## Low Current Operation

By selecting MODE/SYNC (Pin 6), two modes are available to control the operation of the LTC3548-2 at low currents. Both modes automatically switch from continuous operation to the selected mode when the load current is low.

To optimize efficiency, the Burst Mode operation can be selected. When the load is relatively light, the LTC3548-2 automatically switches into BurstMode operation in which the PMOS switch operates intermittently based on load demand with a fixed peak inductor current. By running cycles periodically, the switching losses which are dominated by the gate charge losses of the power MOSFETs are minimized. The main control loop is interrupted when the output voltage reaches the desired regulated value. A voltage comparator trips when $I_{T H}$ is below 0.35 V , shutting off the switch and reducing the power. The output capacitor and the inductor supply the power to the load until $I_{T H}$ exceeds 0.65 V , turning on the switch and the main control loop which starts another cycle.
For lower ripple noise at low currents, the pulse-skipping mode can be used. In this mode, the LTC3548-2 continues to switch at a constant frequency down to very low currents, where it will begin skipping pulses. The efficiency in pulse-skipping mode can be improved slightly by connecting the SW node to the MODE/SYNC input which reduces the clock frequency by approximately $30 \%$.

## Dropout Operation

When the input supply voltage decreases toward the output voltage, the duty cycle increases to $100 \%$ which is the dropout condition. In dropout, the PMOS switch is turned on continuously with the output voltage being equal to the input voltage minus the voltage drops across the internal P-channel MOSFET and the inductor.

An important design consideration is that the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the P-channel switch increases with decreasing input supply voltage (see Typical Performance Characteristics). Therefore, the user should calculate the power dissipation when the LTC3548-2 is used at 100\% duty cycle with low input voltage (see Thermal Considerations in the Applications Information section).

## Low Supply Operation

To prevent unstable operation, the LTC3548-2 incorporates an undervoltage lockout circuit that shuts down the part when the input voltage drops below about 1.65 V .

## APPLICATIONS InFORMATION

A general LTC3548-2 application circuit is shown in Figure 2. External component selection is driven by the load requirement, and begins with the selection of the inductor L . Once the inductor is chosen, $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\text {OUT }}$ can be selected.


Figure 2. LTC3548-2 General Schematic

## Inductor Selection

Although the inductor does not influence the operating frequency, the inductor value has a direct effect on ripple current. The inductor ripple current $\Delta I_{L}$ decreases with higher inductance and increases with higher $\mathrm{V}_{\text {IN }}$ or $\mathrm{V}_{\text {OUT }}$ :

$$
\Delta I_{L}=\frac{V_{O U T}}{f_{0} \cdot L} \cdot\left(1-\frac{V_{O U T}}{V_{I N}}\right)
$$

Accepting larger values of $\Delta \mathrm{l}_{\mathrm{L}}$ allows the use of low inductances, but results in higher output voltage ripple, greater core losses, and lower output current capability. A reasonable starting point for setting ripple current is $\Delta \mathrm{I}_{\mathrm{L}}=0.3 \cdot \mathrm{I}_{\text {OUT(MAX) }}$, where $\mathrm{I}_{\text {OUT(MAX) }}$ is 800 mAforchannel 1 and 400 mA for channel 2 . The largest ripple current $\Delta \mathrm{L}_{\mathrm{L}}$ occurs at the maximum input voltage. To guarantee that the ripple current stays below a specified maximum, the inductor value should be chosen according to the following equation:

$$
L \geq \frac{V_{\text {OUT }}}{f_{0} \cdot \Delta \mathrm{I}_{\mathrm{L}}} \cdot\left(1-\frac{V_{\text {OUT }}}{V_{\text {IN(MAX) }}}\right)
$$

The inductor value will also have an effect on Burst Mode operation. The transition from low current operation begins when the peak inductor current falls below a level set by the burst clamp. Lower inductor values result in higher ripple current which causes this to occur at lower load currents. This causes a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to increase.

## Inductor Core Selection

Different core materials and shapes will change the size/ current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and do not radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs size requirements and any radiated field/EMI requirements than on what the LTC3548-2 requires to operate. Table 1 shows some typical surface mount inductors that work well in LTC3548-2 applications.

Table 1. Representative Surface Mount Inductors

| PART <br> NUMBER | VALUE <br> $(\mu \mathrm{H})$ | DCR <br> $(\Omega$ MAX $)$ | MAX DC <br> CURRENT $(\mathbf{A})$ | $\mathbf{W} \times \mathbf{L} \times \mathbf{H}\left(\mathbf{m m}^{3}\right)$ |
| :--- | :---: | :---: | :---: | :---: |
| Sumida | 2.2 | 0.075 | 1.20 | $3.8 \times 3.8 \times 1.8$ |
| CDRH3D16 | 3.3 | 0.110 | 1.10 |  |
| Sumida | 1.7 | 0.162 | 0.90 |  |
| CDRH2D11 | 2.2 | 0.068 | 0.900 | $3.2 \times 3.2 \times 1.2$ |
| Sumida | 2.2 | 0.116 | 0.980 |  |
| CMD4D11 | 3.3 | 0.174 | 0.770 | $4.4 \times 5.8 \times 1.2$ |
| Murata | 1.0 | 0.060 | 1.00 | $2.5 \times 3.2 \times 2.0$ |
| LQH32CN | 2.2 | 0.097 | 0.79 |  |
| Toko | 2.2 | 0.060 | 1.08 | $2.5 \times 3.2 \times 2.0$ |
| D312F | 3.3 | 0.260 | 0.92 |  |
| Panasonic | 3.3 | 0.17 | 1.00 | $4.5 \times 5.4 \times 1.2$ |
| ELT5KT | 4.7 | 0.20 | 0.95 |  |

## Input Capacitor ( $\mathrm{C}_{\text {IN }}$ ) Selection

In continuous mode, the input current of the converter is a square wave with a duty cycle of approximately $\mathrm{V}_{\text {OUT }} / V_{\text {IN }}$. To prevent large voltage transients, a low equivalent series resistance (ESR) input capacitor sized for the maximum

## APPLICATIONS INFORMATION

RMS current must be used. The maximum RMS capacitor current is given by:

where the maximum average output current $I_{\text {MAX }}$ equals the peak current minus half the peak-to-peak ripple current, $I_{\text {MAX }}=I_{\text {LIM }}-\Delta I_{\mathrm{L}} / 2$.
This formula has a maximum at $\mathrm{V}_{I N}=2 \mathrm{~V}_{\text {OUT }}$, where $\mathrm{I}_{\mathrm{RMS}}$ $=I_{\text {Out }} / 2$. This simple worst-case is commonly used to design because even significant deviations do not offer much relief. Note that capacitor manufacturer's ripple current ratings are often based on only 2000 hours lifetime. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet the size or height requirements of the design. An additional $0.1 \mu \mathrm{~F}$ to $1 \mu \mathrm{~F}$ ceramic capacitor is also recommended on $V_{\text {IN }}$ for high frequency decoupling, when not using an all ceramic capacitor solution.

## Output Capacitor (Cout) Selection

The selection of $\mathrm{C}_{0 U t}$ is driven by the required ESR to minimize voltage ripple and load step transients. Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple $\left(\Delta V_{O U T}\right)$ is determined by:

$$
\Delta \mathrm{V}_{\text {OUT }} \approx \Delta \mathrm{I}_{\mathrm{L}}\left(E S R+\frac{1}{8 \bullet \mathrm{f}_{0} \bullet \mathrm{C}_{\text {OUT }}}\right)
$$

where $\mathrm{f}_{0}=$ operating frequency, $\mathrm{C}_{0 U T}=$ output capacitance and $\Delta I_{L}=$ ripple current in the inductor. The output ripple is highest at maximum input voltage since $\Delta L_{L}$ increases with input voltage. With $\Delta \mathrm{I}_{\mathrm{L}}=0.3 \cdot I_{\text {OUT(MAX) }}$ the output ripple will be less than 100 mV at maximum $\mathrm{V}_{\text {IN }}$ and $\mathrm{f}_{0}=2.25 \mathrm{MHz}$ with:

## $E_{\text {COUT }}<150 \mathrm{~m} \Omega$

Once the ESR requirements for $\mathrm{C}_{\text {OUT }}$ have been met, the RMS current rating generally far exceeds the I IIPPLE(P-P) requirement, except for an all ceramic solution.

In surface mount applications, multiple capacitors may have to be paralleled to meet the capacitance, ESR or

RMS current handling requirement of the application. Aluminum electrolytic, special polymer, ceramic and dry tantalum capacitors are all available in surface mount packages. The OS-CON semiconductor dielectric capacitor available from Sanyo has the lowest ESR (size) product of any aluminum electrolytic at a somewhat higher price. Special polymer capacitors, such as Sanyo POSCAP, Panasonic Special Polymer (SP) and Kemet A700, offer very low ESR, but have a lower capacitance density than other types. Tantalum capacitors have the highest capacitance density, but they have a larger ESR and it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalums, available in case heights ranging from 2 mm to 4 mm . Aluminum electrolytic capacitors have a significantly larger ESR, and are often used in extremely cost-sensitive applications provided that consideration is given to ripple current ratings and long term reliability. Ceramic capacitors have the lowest ESR and cost, but also have the lowest capacitance density, a high voltage and temperature coefficient, and exhibit audible piezoelectric effects. In addition, the high $Q$ of ceramic capacitors along with trace inductance can lead to significant ringing.

In most cases, $0.1 \mu \mathrm{~F}$ to $1 \mu \mathrm{~F}$ of ceramic capacitors should also be placed close to the LTC3548-2 in parallel with the main capacitors for high frequency decoupling.

## Ceramic Input and Output Capacitors

Higher value, lower cost ceramic capacitors are now becoming available in smaller case sizes. These are tempting for switching regulator use because of their very low ESR. Unfortunately, the ESR is so low that it can cause loop stability problems. Solid tantalum capacitorESR generates a loop zero at 5 kHz to 50 kHz that is instrumental in giving acceptable loop phase margin. Ceramic capacitors remain capacitive to beyond 300 kHz and usually resonate with their ESL before ESR becomes effective. Also, ceramic caps are prone to temperature effects which requires the designer to check loop stability over the operating temperature range. To minimize their large temperature and voltage coefficients, only X5R or X7R ceramic capacitors should be used. A good selection of ceramic capacitors is available from Taiyo Yuden, AVX, Kemet, TDK and Murata.

## APPLICATIONS INFORMATION

Great care must be taken when using only ceramic input and output capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output can induce ringing at the $\mathrm{V}_{\text {IN }}$ pin. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, the ringing at the input can be large enough to damage the part.

Since the ESR of a ceramic capacitor is so low, the input and output capacitor must instead fulfill a charge storage requirement. During a load step, the output capacitor must instantaneously supply the current to support the load until the feedback loop raises the switch current enough to support the load. The time required for the feedback loop to respond is dependent on the compensation and the output capacitor size. Typically, 3 to 4 cycles are required to respond to a load step, but only in the first cycle does the output drop linearly. The output droop, $\mathrm{V}_{\mathrm{DROOP}}$, is usually about 2 to 3 times the linear drop of the first cycle. Thus, a good place to start is with the output capacitor size of approximately:

$$
\mathrm{C}_{\text {OUT }} \approx 2.5 \frac{\Delta \mathrm{l}_{\text {OUT }}}{\mathrm{f}_{0} \cdot \mathrm{~V}_{\text {DROOP }}}
$$

More capacitance may be required depending on the duty cycle and load step requirements.
In most applications, the input capacitor is merely required to supply high frequency bypassing, since the impedance to the supply is very low. A $10 \mu \mathrm{~F}$ ceramic capacitor is usually enough for these conditions.

## Setting the Output Voltage for Channel 2

The LTC3548-2 develops a 0.6 V reference voltage between the feedback pin, $\mathrm{V}_{\mathrm{FB} 2}$, and the ground as shown in Figure 2. The output voltage, $\mathrm{V}_{\text {OUT2 }}$, is set by a resistive divider according to the following formula:

$$
V_{\text {OUT2 } 2}=0.6 \mathrm{~V}\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right)
$$

Keeping the current small $(<5 \mu A)$ in these resistors maximizes efficiency, but making them too small may allow stray capacitance to cause noise problems and reduce the phase margin of the error amp loop.
To improve the frequency response, a feed forward capacitor $C_{F}$ may also be used. Great care should be taken to route the $\mathrm{V}_{\text {OUT1 }}, \mathrm{V}_{\text {FB2 }}$ line away from noise sources, such as the inductor or the SW line.

## Power-On Reset

The $\overline{\mathrm{POR}}$ pin is an open-drain output which pulls low when either regulator is out of regulation. When both output voltages are above -8.5\% of regulation, a timer is started which releases $\overline{\text { POR }}$ after $2^{18}$ clock cycles (about 117 ms in pulse-skipping mode). This delay can be significantly longer in Burst Mode operation with Iow load currents, since the clock cycles only occur during a burst and there could be milliseconds of time between bursts. This can be bypassed by tying the $\overline{\text { POR }}$ output to the MODE/SYNC input, to force pulse-skipping mode during a reset. In addition, if the output voltage faults during Burst Mode sleep, $\overline{\text { POR could have a slight delay for an undervoltage output }}$ condition. This can be avoided by using pulse-skipping mode instead. When either channel is shut down, the $\overline{P O R}$ output is pulled low, since one or both of the channels are not in regulation.

## Mode Selection and Frequency Synchronization

The MODE/SYNC pin is a multipurpose pin which provides mode selection and frequency synchronization. Connecting this pin to $\mathrm{V}_{\text {IN }}$ enables Burst Mode operation, which provides the best low current efficiency at the cost of a higher output voltage ripple. Connecting this pin to ground selects pulse-skipping mode, which provides the lowest output ripple, at the cost of low current efficiency.

The LTC3548-2 can also be synchronized to an external 2.25 MHz clock signal by the MODE/SYNC pin. During synchronization, the mode is set to pulse-skipping and the top switch turn-on is synchronized to the rising edge of the external clock.

## APPLICATIONS INFORMATION

## Checking Transient Response

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, $\mathrm{V}_{\text {out }}$ immediately shifts by an amount equal to $\Delta L_{\text {LOAD }} \bullet E S R$, where ESR is the effective series resistance of $C_{\text {OUT }}$. $\Delta_{\text {LOAD }}$ also begins to charge or discharge Cout, generating a feedback error signal used by the regulator to return $V_{\text {Out }}$ to its steady-state value. During this recovery time, $\mathrm{V}_{\text {OUT }}$ can be monitored for overshoot or ringing that would indicate a stability problem.

The initial output voltage step may not be within the bandwidth of the feedback loop, so the standard secondorder overshoot/DC ratio cannot be used to determine phase margin. In addition, a feed forward capacitor, $\mathrm{C}_{\mathrm{F}}$, can be added to improve the high frequency response, as shown in Figure 2. Capacitor $\mathrm{C}_{\mathrm{F}}$ provides phase lead by creating a high frequency zero with R2, which improves the phase margin.

The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. For a detailed explanation of optimizing the compensation components, including a review of control loop theory, refer to Application Note 76.

In some applications, a more severe transient can be caused by switching loads with large ( $>1 \mu \mathrm{~F}$ ) load input capacitors. The discharged load input capacitors are effectively put in parallel with $\mathrm{C}_{\text {OUT }}$, causing a rapid drop in $V_{\text {Out }}$. No regulator can deliver enough current to prevent this problem, if the switch connecting the load has low resistance and is driven quickly. The solution is to limit the turn-on speed of the load switch driver. A Hot Swap™ controller is designed specifically for this purpose and usually incorporates current limiting, short-circuit protection, and soft-starting.

Hot Swap is a trademark of Linear Technology Corporation.

## Efficiency Considerations

The percent efficiency of a switching regulator is equal to the output power divided by the input power times $100 \%$. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:
\% Efficiency = 100\% - (L1 + L2 + L3 + ...)
where L1, L2, etc. are the individual Iosses as a percentage of input power.
Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC3548-2 circuits: 1) VIN quiescent current, 2) switching losses, 3) $I^{2} R$ losses, 4) other losses.

1. The $\mathrm{V}_{\text {IN }}$ current is the DC supply current given in the Electrical Characteristics which excludes MOSFET driver and control currents. $\mathrm{V}_{\text {IN }}$ current results in a small $(<0.1 \%)$ loss that increases with $V_{\text {IN }}$, even at no load.
2. The switching current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from $V_{\text {IN }}$ to ground. The resulting dQ/dt is a current out of $\mathrm{V}_{\text {IN }}$ that is typically much larger than the DC bias current. In continuous mode, $I_{G A T E C H G}=f_{0}\left(Q_{T}+Q_{B}\right)$, where $Q_{T}$ and $Q_{B}$ are the gate charges of the internal top and bottom MOSFET switches. The gate charge losses are proportional to $\mathrm{V}_{\text {IN }}$ and thus their effects will be more pronounced at higher supply voltages.
3. $I^{2} R$ losses are calculated from the $D C$ resistances of the internal switches, $R_{S W}$, and external inductor, $R_{L}$. In continuous mode, the average output current flows through inductor L, but is chopped between the internal top and bottom switches. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ and the duty cycle (D) as follows:

$$
\mathrm{R}_{\mathrm{SW}}=\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{TOP}}\right)(\mathrm{D})+\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{BOT}}\right)(1-\mathrm{D})
$$

## APPLICATIONS InFORMATION

The $R_{D S(O N)}$ for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain I ${ }^{2}$ R losses:

$$
I^{2} R \text { losses }=I_{O U T}{ }^{2}\left(R_{S W}+R_{L}\right)
$$

4. Other hidden losses such as copper trace and internal battery resistances can account for additional efficiency degradations in portable systems. It is very important to include these system level losses in the design of a system. The internal battery and fuse resistance losses can be minimized by making sure that $\mathrm{C}_{\text {IN }}$ has adequate charge storage and very low ESR at the switching frequency. Other losses including diode conduction losses during dead-time and inductor core losses generally account for less than $2 \%$ total additional loss.

## Thermal Considerations

In a majority of applications, the LTC3548-2 does not dissipate much heat due to its high efficiency. However, in applications where the LTC3548-2 is running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately $150^{\circ} \mathrm{C}$, both power switches will turn off and the SW node will become high impedance.

To prevent the LTC3548-2 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by:

$$
\mathrm{T}_{\mathrm{RISE}}=\mathrm{P}_{\mathrm{D}} \bullet \theta_{\mathrm{JA}}
$$

where $P_{D}$ is the power dissipated by the regulator and $\theta_{J A}$ is the thermal resistance from the junction of the die to the ambient temperature.

The junction temperature, $T_{J}$, is given by:

$$
T_{J}=T_{\text {RISE }}+T_{\text {AMBIENT }}
$$

As an example, consider the case when the LTC3548-2 is at an input voltage of 2.7 V with a load current of 400 mA and 800 mA and an ambient temperature of $70^{\circ} \mathrm{C}$. From the Typical Performance Characteristics graph of Switch

Resistance, the $R_{D S(O N)}$ resistance of the main switch is $0.425 \Omega$. Therefore, power dissipated by each channel is:

$$
P_{D}=I^{2} \cdot R_{D S(O N)}=272 \mathrm{~mW} \text { and } 68 \mathrm{~mW}
$$

The DFN package junction-to-ambient thermal resistance, $\theta_{\mathrm{JA}}$, is $40^{\circ} \mathrm{C} / \mathrm{W}$. Therefore, the junction temperature of the regulator operating in a $70^{\circ} \mathrm{C}$ ambient temperature is approximately:

$$
\mathrm{T}_{J}=(0.272+0.068) \cdot 40+70=83.6^{\circ} \mathrm{C}
$$

which is below the absolute maximum junction temperature of $125^{\circ} \mathrm{C}$.

## Design Example

As a design example, consider using the LTC3548-2 in an portable application with a Li-Ion battery. The battery provides $\mathrm{V} \mathrm{V}_{\text {IN }}=2.8 \mathrm{~V}$ to 4.2 V . The load requires a maximum of 800 mA in active mode and 2 mA in standby mode. The output voltage is $\mathrm{V}_{\text {OUT }}=1.8 \mathrm{~V}$. Since the load still needs power in standby, Burst Mode operation is selected for good low load efficiency.

First, calculate the inductor value for about $30 \%$ ripple current at maximum $\mathrm{V}_{\mathbb{1}}$ :

$$
\mathrm{L} \geq \frac{1.8 \mathrm{~V}}{2.25 \mathrm{MHz} \cdot 240 \mathrm{~mA}} \cdot\left(1-\frac{1.8 \mathrm{~V}}{4.2 \mathrm{~V}}\right)=1.9 \mu \mathrm{H}
$$

Choosing a vendor's closest inductor value of $2.2 \mu \mathrm{H}$, results in a maximum ripple current of:

$$
\Delta \mathrm{I}_{\mathrm{L}}=\frac{1.8 \mathrm{~V}}{2.25 \mathrm{MHz} \cdot 2.2 \mu} \cdot\left(1-\frac{1.8 \mathrm{~V}}{4.2 \mathrm{~V}}\right)=208 \mathrm{~mA}
$$

For cost reasons, a ceramic capacitor will be used. Cout selection is then based on load step droop instead of ESR requirements. For a 5\% output droop:

$$
\mathrm{C}_{\text {OUT }} \approx 2.5 \frac{800 \mathrm{~mA}}{2.25 \mathrm{MHz} \cdot(5 \% \cdot 1.8 \mathrm{~V})}=9.9 \mu \mathrm{~F}
$$

A good standard value is $10 \mu \mathrm{~F}$. Since the output impedance of a Li-Ion battery is very low, $\mathrm{C}_{\text {IN }}$ is typically $10 \mu \mathrm{~F}$. Following the same procedure for $\mathrm{V}_{\text {OUT2 }}=2.5 \mathrm{~V}$, the inductor value is derived as $4.7 \mu \mathrm{H}$ and the output capacitor value is $4.7 \mu \mathrm{~F}$.

## APPLICATIONS InFORMATION

The output voltage, $\mathrm{V}_{\text {OUT2 }}$, can now be programmed by choosing the values of R1 and R2. To maintain high efficiency, the current in these resistors should be kept small. Choosing $2 \mu \mathrm{~A}$ with the 0.6 V feedback voltage makes R1 approximately 280k. A close standard $1 \%$ resistor is 280k, and R 2 is then 887 k .
The $\overline{P O R}$ pin is a common drain output and requires a pullup resistor. A 100k resistor is used for adequate speed.

Figure 3 shows the complete schematic for this design example.

## Board Layout Considerations

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3548-2. These items are also illustrated graphically in the layout diagram of Figure 4. Check the following in your layout:

1. Does the capacitor $\mathrm{C}_{\text {IN }}$ connect to the power $\mathrm{V}_{\text {IN }}$ (Pin 3) and GND (Exposed Pad) as close as possible? This capacitor provides the AC current to the internal power MOSFETs and their drivers.


Figure 3. LTC3548-2 Typical Application
2. Are the $\mathrm{C}_{0 U T}$ and L1 closely connected? The (-) plate of $\mathrm{C}_{\text {OUT }}$ returns current to GND and the $(-)$ plate of $\mathrm{C}_{\mathrm{IN}}$.
3. The resistor divider, R1 and R2, must be connected between the (+) plate of $\mathrm{C}_{0 \cup t}$ and a ground sense line terminated near GND (Exposed Pad). The feedback signals $\mathrm{V}_{\text {OUT1 }}, \mathrm{V}_{\text {FB2 }}$ should be routed away from noisy components and traces, such as the SW line (Pins 4 and 7), and its trace should be minimized.
4. Keep sensitive components away from the SW pins. The input capacitor $\mathrm{C}_{\text {IN }}$ and the resistors R 1 to R 2 should be routed away from the SW traces and the inductors.
5. A ground plane is preferred, but if not available, keep the signal and power grounds segregated with small signal components returning to the GND pin at one point and should not share the high current path of $\mathrm{C}_{\mathrm{IN}}$ or $\mathrm{C}_{0 U T}$.
6. Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components. These copper areas should be connected to $\mathrm{V}_{\mathrm{IN}}$ or GND.


Figure 4. LTC3548-2 Layout Diagram (See Board Layout Checklist)

## LTC3548-2

## PACKAGE DESCRIPTION

Low Ripple Buck Regulators Using Ceramic Capacitors


1mm Profile Core and I/O Supplies


C1, C2: MURATA GRM219R60J106KE19
C3: MURATA GRM219R60J475KE19
L1: COILTRONICS LPO3310-222MX
L2: COILTRONICS LPO3310-472MX
*IF C1 IS GREATER THAN 3" FROM POWER SOURCE,
ADDITIONAL CAPACITANCE MAY BE REQUIRED.

Efficiency vs Load Current


Efficiency vs Load Current


35482 TA02b

# PACKAGE DESCRIPTION 

## DD Package

10-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1699 Rev B)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS


BOTTOM VIEW—EXPOSED PAD
NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2). CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT 2. DRAWING NOT TO SCALE
2. ALL DIMENSIONS ARE IN MILLIMETERS
3. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED
4. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## TYPICAL APPLICATION

2mm Height Lithium-Ion Single Inductor Buck-Boost Regulator and a Buck Regulator


Efficiency vs Load Current


Efficiency vs Load Current


## beLATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC1878 | 600 mA (Iout), 550kHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.7 \mathrm{~V}$ to $6 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=10 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-8$ Package |
| LT1940 | Dual Output 1.4A (IOUT), Constant 1.1MHz, High Efficiency Step-Down DC/DC Converter | $\begin{aligned} & \mathrm{V}_{\text {IN }}: 3 \mathrm{~V} \text { to } 25 \mathrm{~V} \text {, } \mathrm{V}_{\text {OUT(MIN })}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mathrm{~mA}, \mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}, \\ & \text { TSSOP-16E Package } \end{aligned}$ |
| LTC3405/LTC3405A | 300 mA (Iout), 1.5MHz, Synchronous Step-Down DC/DC Converters | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LTC3406/LTC3406B | 600 mA (Iout), 1.5 MHz , Synchronous Step-Down DC/DC Converters | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT3407/LT3407-2 | 600mA/1.5MHz, 800mA/2.25MHz Dual Synchronous Step-Down DC/DC Converter | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, MSE, DFN Package |
| LTC3410/LTC3410B | 300mA, 2.25MHz Synchronous Step-Down DC/DC Converters | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=26 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, SC70 Package |
| LTC3411 | 1.25A (Iout), 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-10$ Package |
| LTC3412/LTC3412A | 2.5A (Iout), 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, TSSOP-16E Package |
| LTC3414 | 4A (Iout), 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.25V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=64 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{TSSOP}-28 \mathrm{E}$ Package |
| LTC3548/LTC3548-1 | $800 \mathrm{~mA} / 400 \mathrm{~mA}$ (Iout), 2.25 MHz , Dual Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, MSE, DFN-10 Packages |

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
LTC3548EDD-2\#PBF LTC3548EDD-2\#TRPBF LTC3548EDD-2 LTC3548EDD-2\#TR

