# Chopper Stabilized Omnipolar Hall-Effect Switch 

## Features and Benefits

- Omnipolar operation
- Low switchpoint drift
- Superior temperature stability
- Insensitive to physical stress
- Reverse battery protection
- Robust EMC capability
- Robust ESD protection


## Packages:



## Description

The A1126 integrated circuit is an omnipolar, ultrasensitive Hall-effect switch with a digital output. This device has an integrated regulator permitting operation to 24 V .

This device is especially suited for operation through extended temperature ranges, up to $150^{\circ} \mathrm{C}$. Superior high-temperature performance is made possible through an Allegro ${ }^{\mathrm{TM}}$ patented dynamic offset cancellation, which reduces the residual offset voltage normally caused by device overmolding, temperature excursions, and thermal stress.

The A1126 Hall-effect switch includes the following on a single silicon chip: voltage regulator, Hall-voltage generator, small-signal amplifier, chopper stabilization, Schmitt trigger, and a short circuit protected open-drain output. Advanced BiCMOS wafer fabrication processing is used to take advantage of low-voltage requirements, component matching, very low input-offset errors, and small component geometries.

The omnipolar operation of the A1126 allows activation with either a north or a south polarity field of sufficient strength. In the absence of a magnetic field, the output is off. This patented magnetic-polarity-independence feature makes this device an excellent replacement for reed switches, with improved ease of manufacturing, because the A1126 does not

Continued on the next page...

## Functional Block Diagram



A1126

## Chopper Stabilized Omnipolar Hall-Effect Switch

## Description (continued)

require manufacturers to orient their magnets. These devices allow simple on/off switching in industrial, consumer, and automotive applications.

The A1126 is rated for operation between the ambient temperatures $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. The available package styles provide magnetically
optimized solutions for most applications. Package LH is an SOT23W, a miniature low-profile surface-mount package, while package UA is a three-lead ultramini SIP for through-hole mounting. Each package is lead $(\mathrm{Pb})$ free, with $100 \%$ matte tin plated leadframe.

## Selection Guide

| Part Number | Packing $^{\mathbf{1}}$ | Package |
| :---: | :---: | :---: |
| A1126LLHLT-T ${ }^{2}$ | 3,000 pieces per reel | 3-pin SOT-23W surface mount |
| A1126LLHLX-T | 10,000 pieces per reel | 3-pin SOT-23W surface mount |
| A1126LUA-T | 500 pieces per bag | 3-pin ultramini SIP through-hole mount |

${ }^{1}$ Contact Allegro ${ }^{\text {TM }}$ for additional packing options
${ }^{2}$ Available through authorized Allegro distributors only.

## Absolute Maximum Ratings

| Characteristic | Symbol | Notes | Rating | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Forward Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ |  | 28 | V |
| Reverse Supply Voltage | $\mathrm{V}_{\mathrm{RCC}}$ |  | -18 | V |
| Output Off Voltage | $\mathrm{V}_{\mathrm{OUT}}$ |  | 28 | V |
| Reverse Supply Current | $\mathrm{I}_{\mathrm{RCC}}$ |  | -2 | mA |
| Continuous Output Current | $\mathrm{I}_{\mathrm{OUT}}$ |  | Internally limited | - |
| Operating Ambient Temperature | $\mathrm{T}_{\mathrm{A}}$ | L temperature range | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $\mathrm{T}_{\mathrm{J}}(\max )$ |  | 165 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\text {stg }}$ |  | -65 to 170 | ${ }^{\circ} \mathrm{C}$ |

Pin-out Diagrams


LH Package
3-pin SOT23W

Terminal List Table

| Name | Number |  | Function |
| :---: | :---: | :---: | :--- |
|  | LH | UA |  |
| VCC | 1 | 1 | Connects power supply to chip |
| VOUT | 2 | 3 | Output from circuit |
| GND | 3 | 2 | Ground |

UA Package
3-pin SIP

OPERATING CHARACTERISTICS Valid through $T_{A}$ and $V_{C C}$ ranges, $T_{J}<T_{J}(\max ), C_{B Y P}=0.1 \mu \mathrm{~F}$; unless otherwise specified

| Characteristics | Symbol | Test Conditions | Min. | Typ. | Max. | Unit ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Electrical Characteristics |  |  |  |  |  |  |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | Operating, $\mathrm{T}_{\mathrm{J}}<165^{\circ} \mathrm{C}$ | 3 | - | 24 | V |
| Output Leakage Current | I OUtoff | $\mathrm{V}_{\text {OUT }}=24 \mathrm{~V}, \mathrm{~B}<\mathrm{B}_{\text {RPS }}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Output On Voltage | $\mathrm{V}_{\text {OUT(SAT) }}$ | $\mathrm{I}_{\text {OUT }}=20 \mathrm{~mA}, \mathrm{~B}>\mathrm{B}_{\text {OP }}$ | - | 185 | 500 | mV |
| Output Current Limit | $\mathrm{I}_{\text {OM }}$ | $\mathrm{B}>\mathrm{B}_{\mathrm{OP}}$ | 30 | - | 60 | mA |
| Power-On Time ${ }^{2,3}$ | $\mathrm{t}_{\mathrm{PO}}$ |  | - | - | 25 | $\mu \mathrm{s}$ |
| Chopping Frequency | $\mathrm{f}_{\mathrm{C}}$ |  | - | 800 | - | kHz |
| Output Rise Time ${ }^{3,4}$ | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{R}_{\text {LOAD }}=820 \Omega, \mathrm{C}_{\mathrm{S}}=20 \mathrm{pF}$ | - | 0.2 | 2 | $\mu \mathrm{s}$ |
| Output Fall Time ${ }^{3,4}$ | $\mathrm{t}_{\mathrm{f}}$ | $\mathrm{R}_{\text {LOAD }}=820 \Omega, \mathrm{C}_{\mathrm{S}}=20 \mathrm{pF}$ | - | 0.1 | 2 | $\mu \mathrm{s}$ |
| Supply Current | $\mathrm{I}_{\text {CC(ON) }}$ | $\mathrm{B}>\mathrm{B}_{\mathrm{OP}}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ | - | - | 4 | mA |
|  | $\mathrm{I}_{\mathrm{CC}(\mathrm{OFF})}$ | $\mathrm{B}<\mathrm{B}_{\mathrm{RP}}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ | - | - | 4 | mA |
| Supply Zener Clamp Voltage | $\mathrm{V}_{\mathrm{Z}}$ | $\mathrm{I}_{\mathrm{CC}}=6.5 \mathrm{~mA} ; \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 28 | - | - | V |
| Supply Zener Current | $\mathrm{I}_{\text {zSUPPLY }}$ | $\mathrm{V}_{\mathrm{S}}=28 \mathrm{~V}$ | - | - | 6.5 | mA |
| Magnetic Characteristics |  |  |  |  |  |  |
| Operate Point | $\mathrm{B}_{\text {OPS }}$ | South pole adjacent to branded face | 15 | 38 | 55 | G |
|  | B ${ }_{\text {OPN }}$ | North pole adjacent to branded face | -55 | -38 | -15 | G |
| Release Point | $\mathrm{B}_{\text {RPS }}$ | South pole adjacent to branded face | 5 | 20 | 50 | G |
|  | $B_{\text {RPN }}$ | North pole adjacent to branded face | -50 | -20 | -5 | G |
| Hysteresis | $\mathrm{B}_{\mathrm{HYS}}$ | $\left\|B_{\text {OPS }}-B_{\text {RPS }}\right\|,\left\|B_{\text {OPN }}-B_{\text {RPN }}\right\|$ | 5 | - | 30 | G |

11 G (gauss) $=0.1 \mathrm{mT}$ (millitesla).
${ }^{2} B<B_{R P}(\min )-10 G, B>B_{O P}(\max )+10 G$.
${ }^{3}$ Guaranteed by device design and characterization.
${ }^{4} \mathrm{C}_{\mathrm{S}}=$ oscilloscope probe capacitance.

## Characteristic Performance

Average Supply Current (On) versus Temperature


Average Supply Current (Off) versus Temperature


Average Supply Current (On) versus Supply Voltage


Average Supply Current (Off) versus Supply Voltage


Average Operate Point (South) versus Temperature


Average Release Point (South) versus Temperature


Average Operate Point (South) versus Supply Voltage


Average Release Point (South) versus Supply Voltage


Average Operate Point (North) versus Temperature


Average Release Point (North) versus Temperature


Average Operate Point (North) versus Supply Voltage


Average Release Point (North) versus Supply Voltage


Average Hysteresis (South) versus Temperature


Average Hysteresis (North) versus Temperature


Average Hysteresis (South) versus Supply Voltage


Average Hysteresis (North) versus Supply Voltage


Average Output Saturation Voltage versus Temperature


## A1126

## Chopper Stabilized Omnipolar Hall-Effect Switch

THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information

| Characteristic | Symbol | Test Conditions* | Value | Units |
| :---: | :---: | :--- | :---: | :---: |
| Package Thermal Resistance | $\mathrm{R}_{\theta \mathrm{JA}}$ | Package LH, 1-layer PCB with copper limited to solder pads | 228 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Package LH, 2-layer PCB with 0.463 in. ${ }^{2}$ of copper area each side <br> connected by thermal vias | 110 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Package UA, 1-layer PCB with copper limited to solder pads | 165 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

*Additional thermal information available on Allegro Web site.



## Functional Description

The output of these devices switches low (turns on) when a magnetic field perpendicular to the Hall sensor chip exceeds the operate point threshold, $\mathrm{B}_{\mathrm{OPx}}$. After turn-on, the output voltage is $\mathrm{V}_{\mathrm{OUT}(\mathrm{SAT})}$. The output transistor is capable of sinking current up to the short circuit current limit, $\mathrm{I}_{\mathrm{OM}}$, which is a minimum of 30 mA . When the magnetic field is reduced below the release point, $\mathrm{B}_{\mathrm{RPx}}$, the device output goes high (turns off). The difference in the magnetic operate and release points is the hysteresis, $\mathrm{B}_{\mathrm{HYS}}$, of the device. This built-in hysteresis allows clean switch-
ing of the output even in the presence of external mechanical vibration and electrical noise.

In the case of omnipolar switch devices, removal of the magnetic field results in the device output high (off).

Powering-on the device in the hysteresis range (less than $\mathrm{B}_{\mathrm{OPx}}$ and greater than $\mathrm{B}_{\mathrm{RPx}}$ ) will allow an indeterminate output state. The correct state is attained after the first excursion beyond $\mathrm{B}_{\mathrm{OPx}}$ or $\mathrm{B}_{\mathrm{RPx}}$.


Figure 1. Switching behavior of omnipolar switches. On the horizontal axis, the $B+$ direction indicates increasing south polarity magnetic field strength, and the B - direction indicates increasing north polarity. This behavior can be exhibited when using a circuit such as that shown in figure 2.

## Application Information



Figure 2. Typical Application Circuit

## Chopper Stabilization Technique

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor chip. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spec-
trum at baseband, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. The chopper stabilization technique uses a 400 kHz high frequency clock. For demodulation process, a sample-and-hold technique is used, where the sampling is performed at twice the chopper frequency. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with highdensity logic integration and sample-and-hold circuits.


Figure 3. Concept of Chopper Stabilization Technique

## Power Derating

The device must be operated below the maximum junction temperature of the device, $\mathrm{T}_{\mathrm{J}}(\max )$. Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating $\mathrm{T}_{\mathrm{J}}$. (Thermal data is also available on the Allegro MicroSystems Web site.)

The Package Thermal Resistance, $\mathrm{R}_{\theta \mathrm{JA}}$, is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K , of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case, $\mathrm{R}_{\theta \mathrm{JC}}$, is relatively small component of $\mathrm{R}_{\theta \mathrm{JA}}$. Ambient air temperature, $\mathrm{T}_{\mathrm{A}}$, and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate $T_{J}$, at $P_{D}$.

$$
\begin{gather*}
\mathrm{P}_{\mathrm{D}}=\mathrm{V}_{\mathrm{IN}} \times \mathrm{I}_{\mathrm{IN}}  \tag{1}\\
\Delta \mathrm{~T}=\mathrm{P}_{\mathrm{D}} \times \mathrm{R}_{\theta \mathrm{JA}}  \tag{2}\\
\mathrm{~T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\Delta \mathrm{T} \tag{3}
\end{gather*}
$$

For example, given common conditions such as: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=4 \mathrm{~mA}$, and $\mathrm{R}_{\theta \mathrm{JA}}=140^{\circ} \mathrm{C} / \mathrm{W}$, then:

$$
\begin{gathered}
\mathrm{P}_{\mathrm{D}}=\mathrm{V}_{\mathrm{IN}} \times \mathrm{I}_{\mathrm{IN}}=12 \mathrm{~V} \times 4 \mathrm{~mA}=48 \mathrm{~mW} \\
\Delta \mathrm{~T}=\mathrm{P}_{\mathrm{D}} \times \mathrm{R}_{\theta J \mathrm{JA}}=48 \mathrm{~mW} \times 140^{\circ} \mathrm{C} / \mathrm{W}=7^{\circ} \mathrm{C} \\
\mathrm{~T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\Delta \mathrm{T}=25^{\circ} \mathrm{C}+7^{\circ} \mathrm{C}=32^{\circ} \mathrm{C}
\end{gathered}
$$

A worst-case estimate, $\mathrm{P}_{\mathrm{D}}(\max )$, represents the maximum allowable power level, without exceeding $T_{J}(\max )$, at a selected $R_{\theta J A}$ and $\mathrm{T}_{\mathrm{A}}$.

Example: Reliability for $\mathrm{V}_{\mathrm{CC}}$ at $\mathrm{T}_{\mathrm{A}}=150^{\circ} \mathrm{C}$, package UA , using a single-layer PCB.

Observe the worst-case ratings for the device, specifically:
$\mathrm{R}_{\theta \mathrm{JA}}=165^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{T}_{\mathrm{J}}(\max )=165^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}(\max )=24 \mathrm{~V}$, and $\mathrm{I}_{\mathrm{CC}}(\max )=4 \mathrm{~mA}$.

Calculate the maximum allowable power level, $\mathrm{P}_{\mathrm{D}}(\max )$. First, invert equation 3 :

$$
\Delta \mathrm{T}_{\max }=\mathrm{T}_{\mathrm{J}}(\max )-\mathrm{T}_{\mathrm{A}}=165^{\circ} \mathrm{C}-150^{\circ} \mathrm{C}=15^{\circ} \mathrm{C}
$$

This provides the allowable increase to $\mathrm{T}_{\mathrm{J}}$ resulting from internal power dissipation. Then, invert equation 2 :

$$
\mathrm{P}_{\mathrm{D}}(\max )=\Delta \mathrm{T}_{\max } \div \mathrm{R}_{\theta \mathrm{JA}}=15^{\circ} \mathrm{C} \div 165^{\circ} \mathrm{C} / \mathrm{W}=91 \mathrm{~mW}
$$

Finally, invert equation 1 with respect to voltage:

$$
\mathrm{V}_{\mathrm{CC}}(\mathrm{est})=\mathrm{P}_{\mathrm{D}}(\max ) \div \mathrm{I}_{\mathrm{CC}}(\max )=91 \mathrm{~mW} \div 4 \mathrm{~mA}=23 \mathrm{~V}
$$

The result indicates that, at $\mathrm{T}_{\mathrm{A}}$, the application and device can dissipate adequate amounts of heat at voltages $\leq \mathrm{V}_{\mathrm{CC}}$ (est) .

Compare $\mathrm{V}_{\mathrm{CC}}(\mathrm{est})$ to $\mathrm{V}_{\mathrm{CC}}(\max )$. If $\mathrm{V}_{\mathrm{CC}}(\mathrm{est}) \leq \mathrm{V}_{\mathrm{CC}}(\max )$, then reliable operation between $\mathrm{V}_{\mathrm{CC}}$ (est) and $\mathrm{V}_{\mathrm{CC}}(\max )$ requires enhanced $R_{\theta J A}$. If $\mathrm{V}_{\mathrm{CC}}(\mathrm{est}) \geq \mathrm{V}_{\mathrm{CC}}(\max )$, then operation between $\mathrm{V}_{\mathrm{CC}}(\mathrm{est})$ and $\mathrm{V}_{\mathrm{CC}}($ max $)$ is reliable under these conditions.

## Package LH, 3-Pin SOT23W



## Package UA, 3-Pin SIP



Revision History

| Revision | Revision Date | Description of Revision |
| :---: | :---: | :---: |
| Rev.1 | September 16, 2013 | Update UA package drawing |
|  |  |  |

Copyright ©2010-2013, Allegro MicroSystems, LLC
Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.
Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.
The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:
www.allegromicro.com

