

# Quad, 16-Bit nanoDAC+ with 4 ppm/°C Reference, SPI Interface

Enhanced Product AD5686R-EP

#### **FEATURES**

High relative accuracy (INL): ±4 LSB maximum at 16 bits

Low drift 2.5 V reference: 4 ppm/°C typical Tiny package: 3 mm × 3 mm, 16-lead LFCSP

Total unadjusted error (TUE):  $\pm 0.1\%$  of FSR maximum

Offset error: ±1.5 mV maximum Gain error: ±0.1% of FSR maximum

High drive capability: 15 mA, 0.5 V from supply rails

User selectable gain of 1 or 2 (GAIN pin)
Reset to zero scale or midscale (RSTSEL pin)

1.8 V logic compatibility

50 MHz SPI with readback or daisy chain

Low glitch: 0.5 nV-sec Low power: 3.3 mW at 3 V 2.7 V to 5.5 V power supply

#### **ENHANCED PRODUCT FEATURES**

Supports defense and aerospace applications (AQEC)

Temperature range: −55°C to +125°C Controlled manufacturing baseline

1 assembly/test site 1 fabrication site

Enhanced product change notification Qualification data available on request

#### **APPLICATIONS**

Optical transceivers
Base-station power amplifiers
Process control (PLC input/output cards)
Industrial automation
Data acquisition systems

#### **GENERAL DESCRIPTION**

The AD5686R-EP, a member of the nanoDAC+\* family, is a low power, quad, 16-bit buffered voltage output digital-to-analog converter (DAC). The device includes a 2.5 V, 4 ppm/°C internal reference (enabled by default) and a gain select pin giving a full-scale output of 2.5 V (gain = 1) or 5 V (gain = 2). The device operates from a single 2.7 V to 5.5 V supply, is guaranteed monotonic by design, and exhibits less than 0.1% FSR gain error and 1.5 mV offset error performance. The device is available in a 3 mm  $\times$  3 mm LFCSP package.

The AD5686R-EP also incorporates a power-on reset circuit and a RSTSEL pin that ensures that the DAC outputs power up to zero scale or midscale and remains there until a valid write occurs. The device contains a per-channel power-down feature that

#### Rev. A Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### **FUNCTIONAL BLOCK DIAGRAM**



reduces the current consumption of the device to 4  $\mu A$  at 3 V while in power-down mode.

The AD5686R-EP employs a versatile serial peripheral interface (SPI) that operates at clock rates up to 50 MHz, and contains a  $V_{\rm LOGIC}$  pin that is intended for 1.8 V/3 V/5 V logic.

Additional application and technical information can be found in the AD5686R/AD5685R/AD5684R data sheet.

#### **PRODUCT HIGHLIGHTS**

- High Relative Accuracy (INL). ±4 LSB maximum.
- Low Drift 2.5 V On-Chip Reference.
   4 ppm/°C typical temperature coefficient.
   13 ppm/°C maximum temperature coefficient.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 ©2015–2016 Analog Devices, Inc. All rights reserved.
Technical Support www.analog.com

# **TABLE OF CONTENTS**

| reatures                  | J |
|---------------------------|---|
| Enhanced Product Features | 1 |
| Applications              |   |
| Functional Block Diagram  |   |
| General Description       |   |
| Product Highlights        |   |
| Revision History          |   |
| Specifications            |   |
| AC Characteristics        |   |
| AC Characteristics        |   |

| Timing Characteristics6                          |
|--------------------------------------------------|
| Daisy-Chain and Readback Timing Characteristics7 |
| Absolute Maximum Ratings9                        |
| ESD Caution9                                     |
| Pin Configuration and Function Descriptions 10   |
| Typical Performance Characteristics              |
| Outline Dimensions                               |
| Ordering Guide                                   |

## **REVISION HISTORY**

# 11/2016—Rev. 0 to Rev. A

| Changed 1.8 V $\leq$ V <sub>LOGIC</sub> $\leq$ 5.5 V to |               |
|---------------------------------------------------------|---------------|
| $1.62~V \leq V_{\rm LOGIC} \leq 5.5~V \ldots$           | Throughout    |
| Changes to Features Section                             | 1             |
| Changes to V <sub>LOGIC</sub> Parameter, Table 1        | 4             |
| Changes to Output Noise Spectral Density (NSD) Pa       | rameter,      |
| Test Conditions/Comments Column, Table 2                | 5             |
| Changes to Table 3                                      | 6             |
| Changes to Table 4 and Figure 4                         | 7             |
| Changes to Figure 5                                     |               |
| Deleted ESD Parameter, Table 5 and FICDM Parameter      | er, Table 5 9 |
| Changes to Pin 9 Description Column, Table 6 and        | Pin 13        |
| Description Column, Table 6                             | 10            |
| Changes to Figure 9                                     |               |
| Changes to Figure 15 to Figure 18                       |               |
| Changes to Figure 19 to Figure 23                       | 13            |
| Changes to Figure 25, Figure 26, and Figure 29          | 14            |
| Changes to Figure 31 and Figure 36                      | 16            |
| Changes to Figure 37                                    | 16            |

7/2015—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}, 1.62 \text{ V} \leq V_{LOGIC} \leq 5.5 \text{ V}, \text{ all specifications } T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } R_L = 2 \text{ k}\Omega; C_L = 200 \text{ pF}.$ 

Table 1.

| Parameter                                      | Min                    | Тур   | Max                    | Unit     | Test Conditions/Comments                                                            |
|------------------------------------------------|------------------------|-------|------------------------|----------|-------------------------------------------------------------------------------------|
| STATIC PERFORMANCE <sup>1</sup>                |                        |       |                        |          |                                                                                     |
| Resolution                                     | 16                     |       |                        | Bits     |                                                                                     |
| Relative Accuracy                              |                        | ±1    | ±4                     | LSB      | Gain = 2                                                                            |
| ŕ                                              |                        | ±1    | ±5                     | LSB      | Gain = 1                                                                            |
| Differential Nonlinearity (DNL)                |                        |       | ±1                     | LSB      | Guaranteed monotonic by design                                                      |
| Zero-Code Error                                |                        | 0.4   | 1.5                    | mV       | All zeros loaded to DAC register                                                    |
| Offset Error                                   |                        | +0.1  | ±1.5                   | mV       | _                                                                                   |
| Full-Scale Error                               |                        | +0.01 | ±0.1                   | % of FSR | All ones loaded to DAC register                                                     |
| Gain Error                                     |                        | ±0.02 | ±0.1                   | % of FSR | Gain = 2                                                                            |
|                                                |                        | ±0.02 | ±0.15                  | % of FSR | Gain = 1                                                                            |
| Total Unadjusted Error                         |                        | ±0.01 | ±0.1                   | % of FSR | External reference; gain = 2                                                        |
| •                                              |                        |       | ±0.2                   | % of FSR | Internal reference; gain = 1                                                        |
| Offset Error Drift <sup>2</sup>                |                        | ±1    |                        | μV/°C    |                                                                                     |
| Gain Temperature Coefficient (TC) <sup>2</sup> |                        | ±1    |                        | ppm      | Of FSR/°C                                                                           |
| DC Power Supply Rejection Ratio <sup>2</sup>   |                        | 0.15  |                        | mV/V     | DAC code = midscale; $V_{DD} = 5 \text{ V} \pm 10\%$                                |
| DC Crosstalk <sup>2</sup>                      |                        |       |                        |          | ·                                                                                   |
|                                                |                        | ±2    |                        | μV       | Due to single channel, full-scale output change                                     |
|                                                |                        | ±3    |                        | μV/mA    | Due to load current change                                                          |
|                                                |                        | ±2    |                        | μV       | Due to powering down (per channel)                                                  |
| OUTPUT CHARACTERISTICS <sup>2</sup>            |                        |       |                        |          |                                                                                     |
| Output Voltage Range                           | 0                      |       | $V_{REF}$              | V        | Gain = 1                                                                            |
| , 3                                            | 0                      |       | $2 \times V_{REF}$     | V        | Gain = 2, see Figure 27                                                             |
| Capacitive Load Stability                      |                        | 2     |                        | nF       | R <sub>L</sub> = ∞                                                                  |
| ,                                              |                        | 10    |                        | nF       | $R_L = 1 \text{ k}\Omega$                                                           |
| Resistive Load <sup>3</sup>                    | 1                      |       |                        | kΩ       |                                                                                     |
| Load Regulation                                |                        | 80    |                        | μV/mA    | $5V \pm 10\%$ , DAC code = midscale; $-30 \text{ mA} \le I_{OUT} \le 30 \text{ mA}$ |
| 3                                              |                        | 80    |                        | μV/mA    | $3V \pm 10\%$ , DAC code = midscale; $-20 \text{ mA} \le l_{OUT} \le 20 \text{ mA}$ |
| Short-Circuit Current⁴                         |                        | 40    |                        | mA       |                                                                                     |
| Load Impedance at Rails <sup>5</sup>           |                        | 25    |                        | Ω        | See Figure 27                                                                       |
| Power-Up Time                                  |                        | 2.5   |                        | μs       | Coming out of power-down mode; $V_{DD} = 5 \text{ V}$                               |
| REFERENCE OUTPUT                               |                        |       |                        |          | ,                                                                                   |
| Output Voltage <sup>6</sup>                    | 2.4975                 |       | 2.5025                 | V        | At ambient                                                                          |
| Reference TC <sup>7, 8</sup>                   |                        | 4     | 13                     | ppm/°C   |                                                                                     |
| Output Impedance <sup>2</sup>                  |                        | 0.04  |                        | Ω        |                                                                                     |
| Output Voltage Noise <sup>2</sup>              |                        | 12    |                        | μV p-p   | 0.1 Hz to 10 Hz                                                                     |
| Output Voltage Noise Density <sup>2</sup>      |                        | 240   |                        | nV/√Hz   | At ambient; $f = 10 \text{ kHz}$ , $C_L = 10 \text{ nF}$                            |
| Load Regulation Sourcing <sup>2</sup>          |                        | 20    |                        | μV/mA    | At ambient                                                                          |
| Load Regulation Sinking <sup>2</sup>           |                        | 40    |                        | μV/mA    | At ambient                                                                          |
| Output Current Load Capability <sup>2</sup>    |                        | ±5    |                        | mA       | $V_{DD} \ge 3 V$                                                                    |
| Line Regulation <sup>2</sup>                   |                        | 100   |                        | μV/V     | At ambient                                                                          |
| Thermal Hysteresis <sup>2</sup>                |                        | 125   |                        | ppm      | First cycle                                                                         |
| •                                              |                        | 25    |                        | ppm      | Additional cycles                                                                   |
| LOGIC INPUTS <sup>2</sup>                      | 1                      |       |                        | 1        | ,                                                                                   |
| Input Current                                  |                        |       | ±2                     | μΑ       | Per pin                                                                             |
| Input Voltage                                  |                        |       |                        | '        | ·                                                                                   |
| Low (V <sub>INL</sub> )                        |                        |       | $0.3 \times V_{LOGIC}$ | V        |                                                                                     |
| High (V <sub>INH</sub> )                       | $0.7 \times V_{LOGIC}$ |       | 20010                  | V        |                                                                                     |
| Pin Capacitance                                |                        | 2     |                        | pF       |                                                                                     |

| Parameter                            | Min                      | Тур  | Max | Unit | Test Conditions/Comments                                                        |
|--------------------------------------|--------------------------|------|-----|------|---------------------------------------------------------------------------------|
| LOGIC OUTPUTS (SDO) <sup>2</sup>     |                          |      |     |      |                                                                                 |
| Output Voltage                       |                          |      |     |      |                                                                                 |
| Low (V <sub>OL</sub> )               |                          |      | 0.4 | V    | $I_{SINK} = 200 \mu\text{A}$                                                    |
| High (V <sub>он</sub> )              | $V_{\text{LOGIC}} - 0.4$ |      |     | V    | $I_{SOURCE} = 200 \mu\text{A}$                                                  |
| Floating State Output<br>Capacitance |                          | 4    |     | pF   |                                                                                 |
| POWER REQUIREMENTS                   |                          |      |     |      |                                                                                 |
| $V_{LOGIC}$                          | 1.62                     |      | 5.5 | V    |                                                                                 |
| I <sub>LOGIC</sub>                   |                          |      | 3   | μΑ   |                                                                                 |
| $V_{DD}$                             | 2.7                      |      | 5.5 | V    | Gain = 1                                                                        |
| $V_{DD}$                             | $V_{REF} + 1.5$          |      | 5.5 | V    | Gain = 2                                                                        |
| I <sub>DD</sub>                      |                          |      |     |      | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ , $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ |
| Normal Mode <sup>9</sup>             |                          | 0.59 | 0.7 | mA   | Internal reference off                                                          |
|                                      |                          | 1.1  | 1.3 | mA   | Internal reference on, at full scale                                            |
| All Power-Down Modes <sup>10</sup>   |                          | 1    | 4   | μΑ   | -40°C to +85°C                                                                  |
|                                      |                          |      | 6   | μΑ   | −55°C to +125°C                                                                 |

<sup>&</sup>lt;sup>1</sup> DC specifications tested with the outputs unloaded, unless otherwise noted. Upper dead band = 10 mV and exists only when  $V_{REF} = V_{DD}$  with gain = 1 or when  $V_{REF}/2 = V_{DD}$  with gain = 2. Linearity calculated using a reduced code range of 256 to 65,280.

<sup>&</sup>lt;sup>2</sup> Guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>3</sup> Channel A and Channel B can have a combined output current of up to 15 mA. Similarly, Channel C and Channel D can have a combined output current of up to 15 mA up to a junction temperature of 135°C.

<sup>&</sup>lt;sup>4</sup> V<sub>DD</sub> = 5 V. The device includes current limiting that is intended to protect the device during temporary overload conditions. Junction temperature can be exceeded during current limit. Operation above the specified maximum operation junction temperature may impair device reliability.

<sup>&</sup>lt;sup>5</sup> When drawing a load current at either rail, the output voltage headroom, with respect to that rail, is limited by the 25  $\Omega$  typical channel resistance of the output device. For example, when sinking 1 mA, the minimum output voltage = 25  $\Omega$  × 1 mA = 25 mV (see Figure 27).

<sup>&</sup>lt;sup>6</sup> Initial accuracy presolder reflow is ±750 μV; output voltage includes the effects of preconditioning drift. See the AD5686R/AD5685R/AD5684R data sheet for more information.

 $<sup>^{7}</sup>$  Reference is trimmed and tested at two temperatures and is characterized from  $-55^{\circ}$ C to  $+125^{\circ}$ C.

<sup>&</sup>lt;sup>8</sup> Reference temperature coefficient calculated as per the box method. See the AD5686R/AD5685R/AD5684R data sheet for further information.

<sup>&</sup>lt;sup>9</sup> Interface inactive. All DACs active. DAC outputs unloaded.

<sup>&</sup>lt;sup>10</sup> All DACs powered down.

# **AC CHARACTERISTICS**

 $V_{DD}$  = 2.7 V to 5.5 V,  $R_L$  = 2  $k\Omega$  to GND,  $C_L$  = 200 pF to GND, 1.62 V  $\leq$   $V_{LOGIC}$   $\leq$  5.5 V, and all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Guaranteed by design and characterization, not production tested.

Table 2.

| Parameter <sup>1</sup>                       | Min | Тур  | Max | Unit   | Test Conditions/Comments <sup>2</sup>                                  |
|----------------------------------------------|-----|------|-----|--------|------------------------------------------------------------------------|
| Output Voltage Settling Time                 |     | 5    | 8   | μs     | 1/4 to 3/4 scale settling to ±2 LSB                                    |
| Slew Rate                                    |     | 8.0  |     | V/µs   |                                                                        |
| Digital-to-Analog Glitch Impulse             |     | 0.5  |     | nV-sec | 1 LSB change around major carry                                        |
| Digital Feedthrough                          |     | 0.13 |     | nV-sec |                                                                        |
| Digital Crosstalk                            |     | 0.1  |     | nV-sec |                                                                        |
| Analog Crosstalk                             |     | 0.2  |     | nV-sec |                                                                        |
| DAC-to-DAC Crosstalk                         |     | 0.3  |     | nV-sec |                                                                        |
| Total Harmonic Distortion (THD) <sup>3</sup> |     | -80  |     | dB     | At ambient, bandwidth (BW) = 20 kHz, $V_{DD}$ = 5 V, $f_{OUT}$ = 1 kHz |
| Output Noise Spectral Density (NSD)          |     | 300  |     | nV/√Hz | DAC code = midscale, 10 kHz; gain = 2, internal reference              |
| Output Noise                                 |     | 6    |     | μV p-p | 0.1 Hz to 10 Hz                                                        |
| Signal-to-Noise Ratio (SNR)                  |     | 90   |     | dB     | At ambient, BW = 20 kHz, $V_{DD}$ = 5 V, $f_{OUT}$ = 1 kHz             |
| Spurious Free Dynamic Range (SFDR)           |     | 83   |     | dB     | At ambient, BW = 20 kHz, $V_{DD}$ = 5 V, $f_{OUT}$ = 1 kHz             |
| Signal-to-Noise-and-Distortion Ratio (SINAD) |     | 80   |     | dB     | At ambient, BW = 20 kHz, $V_{DD}$ = 5 V, $f_{OUT}$ = 1 kHz             |

<sup>&</sup>lt;sup>1</sup> See the AD5686R/AD5685R/AD5684R data sheet.

 $<sup>^2</sup>$  Temperature range is  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$  , typical at 25°C.

<sup>&</sup>lt;sup>3</sup> Digitally generated sine wave at 1 kHz.

## **TIMING CHARACTERISTICS**

All input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of ( $V_{IL} + V_{IH}$ )/2. See Figure 2.  $V_{DD} = 2.7$  V to 5.5 V, 1.62 V  $\leq V_{LOGIC} \leq 5.5$  V, and  $V_{REF} = 2.5$  V. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

Table 3

|                                                              |                        | $1.62 \text{ V} \le \text{V}_{\text{LOGIC}} < 2.7 \text{ V}$ | $2.7 \text{ V} \leq V_{\text{LOGIC}} \leq 5.5 \text{ V}$ |      |
|--------------------------------------------------------------|------------------------|--------------------------------------------------------------|----------------------------------------------------------|------|
| Parameter <sup>1</sup>                                       | Symbol                 | Min Max                                                      | Min Max                                                  | Unit |
| SCLK Cycle Time                                              | t <sub>1</sub>         | 20                                                           | 20                                                       | ns   |
| SCLK High Time                                               | $t_2$                  | 10                                                           | 10                                                       | ns   |
| SCLK Low Time                                                | t <sub>3</sub>         | 10                                                           | 10                                                       | ns   |
| SYNC to SCLK Falling Edge Setup Time                         | t <sub>4</sub>         | 15                                                           | 10                                                       | ns   |
| Data Setup Time                                              | <b>t</b> <sub>5</sub>  | 5                                                            | 5                                                        | ns   |
| Data Hold Time                                               | t <sub>6</sub>         | 5                                                            | 5                                                        | ns   |
| SCLK Falling Edge to SYNC Rising Edge                        | t <sub>7</sub>         | 10                                                           | 10                                                       | ns   |
| Minimum SYNC High Time                                       | t <sub>8</sub>         | 20                                                           | 20                                                       | ns   |
| SYNC Rising Edge to SYNC Rising Edge (DAC Register Update/s) | t <sub>9</sub>         | 870                                                          | 830                                                      | ns   |
| SYNC Falling Edge to SCLK Fall Ignore                        | t <sub>10</sub>        | 16                                                           | 10                                                       | ns   |
| LDAC Pulse Width Low                                         | t <sub>11</sub>        | 15                                                           | 15                                                       | ns   |
| SYNC Rising Edge to LDAC Rising Edge                         | t <sub>12</sub>        | 20                                                           | 20                                                       | ns   |
| SYNC Rising Edge to LDAC Falling Edge                        | t <sub>13</sub>        | 30                                                           | 30                                                       | ns   |
| LDAC Falling Edge to SYNC Rising Edge                        | t <sub>14</sub>        | 840                                                          | 800                                                      | ns   |
| Minimum Pulse Width Low                                      | <b>t</b> <sub>15</sub> | 30                                                           | 30                                                       | ns   |
| Pulse Activation Time                                        | t <sub>16</sub>        | 30                                                           | 30                                                       | ns   |
| Power-Up Time <sup>2</sup>                                   |                        | 4.5                                                          | 4.5                                                      | μs   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>2</sup> Time to exit power-down to normal mode of AD5686R-EP operation, SYNC rising edge to 90% of DAC midscale value, with output unloaded.



## DAISY-CHAIN AND READBACK TIMING CHARACTERISTICS

All input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ . See Figure 4 and Figure 5.  $V_{DD} = 2.7$  V to 5.5 V, 1.62 V  $\leq V_{LOGIC} \leq 5.5$  V, and  $V_{REF} = 2.5$  V. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

Table 4.

|                                       |                       | 1.62 | V ≤ V <sub>LOGIC</sub> < 2.7 V | 2.7 | $V \le V_{LOGIC} \le 5.5 V$ |      |
|---------------------------------------|-----------------------|------|--------------------------------|-----|-----------------------------|------|
| Parameter <sup>1</sup>                | Symbol                | Min  | Max                            | Min | Max                         | Unit |
| SCLK Cycle Time                       | t <sub>1</sub>        | 66   |                                | 40  |                             | ns   |
| SCLK High Time                        | t <sub>2</sub>        | 33   |                                | 20  |                             | ns   |
| SCLK Low Time                         | t <sub>3</sub>        | 33   |                                | 20  |                             | ns   |
| SYNC to SCLK Falling Edge             | t <sub>4</sub>        | 33   |                                | 20  |                             | ns   |
| Data Setup Time                       | <b>t</b> <sub>5</sub> | 5    |                                | 5   |                             | ns   |
| Data Hold Time                        | t <sub>6</sub>        | 5    |                                | 5   |                             | ns   |
| SCLK Falling Edge to SYNC Rising Edge | t <sub>7</sub>        | 15   |                                | 10  |                             | ns   |
| Minimum SYNC High Time                | t <sub>8</sub>        | 60   |                                | 30  |                             | ns   |
| SDO Data Valid from SCLK Rising Edge  | t <sub>9</sub>        |      | 45                             |     | 30                          | ns   |
| SYNC Rising Edge to SCLK Rising Edge  | t <sub>10</sub>       | 15   |                                | 10  |                             | ns   |
| SYNC Rising Edge to SDO Disable       | t <sub>11</sub>       | 60   |                                | 60  |                             | ns   |

 $<sup>^{\</sup>rm 1}$  Guaranteed by design and characterization; not production tested.

## **Circuit and Timing Diagrams**



Figure 3. Load Circuit for Digital Output (SDO) Timing Specifications



Figure 4. Daisy-Chain Timing Diagram



Figure 5. Readback Timing Diagram

# **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

#### Table 5.

| Parameter                                                                             | Rating                                          |
|---------------------------------------------------------------------------------------|-------------------------------------------------|
| V <sub>DD</sub> to GND                                                                | −0.3 V to +7 V                                  |
| V <sub>LOGIC</sub> to GND                                                             | −0.3 V to +7 V                                  |
| V <sub>OUT</sub> to GND                                                               | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$      |
| $V_{REF}$ to GND                                                                      | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$      |
| Digital Input Voltage to GND                                                          | $-0.3 \text{ V}$ to $V_{LOGIC} + 0.3 \text{ V}$ |
| Operating Temperature Range                                                           | –55°C to +125°C                                 |
| Storage Temperature Range                                                             | –65°C to +150°C                                 |
| Junction Temperature                                                                  | 135°C                                           |
| 16-Lead LFCSP, $\theta_{JA}$ Thermal Impedance, $\theta_{JA}$ Airflow (4-Layer Board) | 70°C/W                                          |
| Reflow Soldering Peak Temperature,<br>Pb Free (J-STD-020)                             | 260°C                                           |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

# **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. 16-Lead LFCSP Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No. | Mnemonic           | Description                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>OUT</sub> A | Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                    |
| 2       | GND                | Ground Reference Point for All Circuitry on the Device.                                                                                                                                                                                                                                                                                                                                                               |
| 3       | $V_{DD}$           | Power Supply Input. The AD5686R-EP can be operated from 2.7 V to 5.5 V, and the supply must be decoupled with a 10 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to GND.                                                                                                                                                                                                                                 |
| 4       | V <sub>OUT</sub> C | Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                    |
| 5       | V <sub>OUT</sub> D | Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                    |
| 6       | SDO                | Serial Data Output. SDO can be used to daisy-chain a number of AD5686R-EP devices together, or it can be used for readback. The serial data is transferred on the rising edge of SCLK and is valid on the falling edge of the clock.                                                                                                                                                                                  |
| 7       | LDAC               | LDAC can be operated in two modes, asynchronously and synchronously. Pulsing this pin low allows any or all DAC registers to be updated if the input registers have new data. This allows all DAC outputs to update simultaneously. This pin can also be tied permanently low.                                                                                                                                        |
| 8       | GAIN               | Span Set Pin. When this pin is tied to GND, all four DAC outputs have a span from 0 V to $V_{REF}$ . If this pin is tied to $V_{LOGIC}$ , all four DACs output a span of 0 V to 2 $\times$ $V_{REF}$ .                                                                                                                                                                                                                |
| 9       | V <sub>LOGIC</sub> | Digital Power Supply. Voltage ranges from 1.62 V to 5.5 V.                                                                                                                                                                                                                                                                                                                                                            |
| 10      | SCLK               | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates of up to 50 MHz.                                                                                                                                                                                                                                                    |
| 11      | SYNC               | Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes low, data is transferred in on the falling edges of the next 24 clocks.                                                                                                                                                                                                                                         |
| 12      | SDIN               | Serial Data Input. This device has a 24-bit input shift register. Data is clocked into the register on the falling edge of the serial clock input.                                                                                                                                                                                                                                                                    |
| 13      | RESET              | Asynchronous Reset Input. The RESET input is falling edge sensitive. When RESET is low, all LDAC pulses are ignored. When RESET is activated, the input register and the DAC register are updated with zero scale or midscale, depending on the state of the RSTSEL pin. If this pin is forced low at power-up, the power-on reset (POR) circuit will not initialize the device correctly until this pin is released. |
| 14      | RSTSEL             | Power-On Reset Pin. Tying this pin to GND powers up all four DACs to zero scale. Tying this pin to V <sub>LOGIC</sub> powers up all four DACs to midscale.                                                                                                                                                                                                                                                            |
| 15      | V <sub>REF</sub>   | Reference Voltage. The AD5686R-EP has a common reference pin. When using the internal reference, this is the reference output pin. When using an external reference, this is the reference input pin. The default for this pin is as a reference output.                                                                                                                                                              |
| 16      | V <sub>о∪т</sub> В | Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                    |
| 17      | EPAD               | Exposed Pad. The exposed pad must be tied to GND.                                                                                                                                                                                                                                                                                                                                                                     |

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Internal Reference Voltage (VREF) vs. Temperature



Figure 8. Reference Output Temperature Drift Histogram



Figure 9. Internal Reference Noise Spectral Density (NSD) vs. Frequency



Figure 10. Internal Reference Noise, 0.1 Hz to 10 Hz



Figure 11. V<sub>REF</sub> vs. Load Current (I<sub>LOAD</sub>)



Figure 12. V<sub>REF</sub> vs. Supply Voltage (V<sub>DD</sub>)



Figure 13. Integral Nonlinearity (INL) vs. Code



Figure 14. Differential Nonlinearity (DNL) vs. Code



Figure 15. INL Error and DNL Error vs. Temperature



Figure 16. INL Error and DNL Error vs. VREF



Figure 17. INL Error and DNL Error vs. Supply Voltage



Figure 18. Gain Error and Full-Scale Error vs. Temperature



Figure 19. Zero-Code Error and Offset Error vs. Temperature



Figure 20. Gain Error and Full-Scale Error vs. Supply Voltage



Figure 21. Zero-Code Error and Offset Error vs. Supply Voltage



Figure 22. Total Unadjusted Error (TUE) vs. Temperature



Figure 23. Total Unadjusted Error (TUE) vs. Supply Voltage, Gain = 1



Figure 24. Total Unadjusted Error (TUE) vs. Code



Figure 25. IDD Histogram with External Reference, 5 V



Figure 26.  $I_{DD}$  Histogram with Internal Reference,  $V_{REFOUT} = 2.5 \text{ V}$ , Gain = 2



Figure 27. Headroom/Footroom vs. Load Current



Figure 28. Source and Sink Capability at 5 V



Figure 29. Source and Sink Capability at 3 V



Figure 30. Supply Current vs. Temperature



Figure 31. Settling Time



Figure 32. Power-On Reset to 0 V



Figure 33. Exiting Power-Down to Midscale



Figure 34. Digital-to-Analog Glitch Impulse



Figure 35. Analog Crosstalk, Channel A



Figure 36. 0.1 Hz to 10 Hz Output Noise Plot, External Reference



Figure 37. 0.1 Hz to 10 Hz Output Noise Plot, 2.5 V Internal Reference



Figure 38. Noise Spectral Density (NSD)



Figure 39. Total Harmonic Distortion at 1 kHz



Figure 40. Settling Time for Various Capacitive Loads



Figure 41. Multiplying Bandwidth, External Reference = 2.5 V,  $\pm 0.1$  V p-p, 10 kHz to 10 MHz

# **OUTLINE DIMENSIONS**



Figure 42. 16-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 3 mm × 3 mm Body, Very Very Thin Quad (CP-16-22) Dimensions shown in millimeters

# **ORDERING GUIDE**

| Model <sup>1</sup> | Resolution | Temperature Range | Package Description | Package Option | Branding |
|--------------------|------------|-------------------|---------------------|----------------|----------|
| AD5686RTCPZ-EP-RL7 | 16 Bits    | −55°C to +125°C   | 16-Lead LFCSP_WQ    | CP-16-22       | DNG      |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

