

### Galvanic isolated octal high-side smart power solid state-relay



#### **Features**

| Type     | V <sub>demag</sub> <sup>(1)</sup> | R <sub>DS(on)</sub> <sup>(1)</sup> | I <sub>ОUТ</sub> <sup>(1)</sup> | V <sub>cc</sub> |
|----------|-----------------------------------|------------------------------------|---------------------------------|-----------------|
| ISO8200B | V <sub>cc</sub> - 45 V            | 0.12 Ω                             | 0.7 A                           | 45 V            |

- 1. Per channel.
- · Parallel input interface
- · Direct and synchronous control mode
- · High common mode transient immunity
- Output current: 0.7 A per channel
- · Short-circuit protection
- Channel overtemperature protection
- · Thermal independence of separate channels
- · Common output disable pin
- Case overtemperature protection
- Loss of  $\mathsf{GND}_\mathsf{CC}$  and  $\mathsf{V}_\mathsf{CC}$  protection
- · Undervoltage shutdown with auto-restart and hysteresis
- Overvoltage protection (V<sub>cc</sub> clamping)
- · Very low supply current
- · Common fault open-drain output
- 5 V and 3.3 V TTL/CMOS compatible I/Os
- Fast demagnetization of inductive loads
- Reset function for IC output disable
- ESD protection
- IEC 61000-4-2, IEC 61000-4-4, IEC 61000-4-5 and IEC 61000-4-8 compliant
- UL1577 certification

#### Product status link

ISO8200B

| Product summary              |            |             |  |  |  |
|------------------------------|------------|-------------|--|--|--|
| Order code ISO8200B ISO8200B |            |             |  |  |  |
| Package                      | Power SO36 |             |  |  |  |
| Packing                      | Tube       | Tape & Reel |  |  |  |

#### Product label



#### **Applications**

- Programmable logic control
- Industrial PC peripheral input/output
- Numerical control machines
- Drivers for all types of loads (resistive, capacitive, inductive)

#### **Description**

The ISO8200B is a galvanic isolated 8-channel driver featuring a very low supply current. It contains 2 independent galvanic isolated voltage domains ( $V_{cc}$  for the power stage and  $V_{dd}$  for the digital stage). Additional embedded functions are: loss of GND protection, undervoltage shutdown with hysteresis, and reset function for immediate power output shutdown.



IC is intended to drive any kind of load with one side connected to ground. Active channel current limitation combined with thermal shutdown, (independent for each channel), and automatic restart, protect the device against overload and short-circuit. In overload conditions, if junction temperature overtakes threshold, the channel involved is turned off and on again automatically after the IC temperature decreases below a reset threshold. If this condition causes case temperature to reach TCR limit threshold, the overloaded channel is turned off and it only restarts when case and junction temperature decrease down to the reset thresholds. Non-overloaded channels continue operating normally. An internal circuit provides an OR-wired non-latched common FAULT indicator signaling the channel OVT. The FAULT pin is an open-drain active low fault indication pin.

DS9322 - Rev 11 page 2/37



## 1 Block diagram

Figure 1. Block diagram



DS9322 - Rev 11 page 3/37



### 2 Pin connection

36 OUT1 NC E 1 35 Vdd □ 2 OUT1 I 34 3 OUT\_EN □ D OUT2 ı 33 <u></u> OUT2 4 SYNC 32 🗀 OUT3 5 LOAD I 31 6 IN1 □ □ OUT3 1 30 **□** OUT4 7 ı IN2 □ 1 29 8 IN3  $\square$ OUT4 1 28 **□** OUT5 9 IN4 □ IN5 □ 10 ı ı 27 D OUT5 1 26 **□** OUT6 11 1 IN6 □ OUT6 1 25 12 I IN7 □ 13 I 24 🗀 OUT7 IN8 □ 14 I 1 23 🗀 OUT7 FAULT  $\Box$ GNDdd □ 15 I 1 22 DOUT8 I 21 OUT8
I 20 NC NC □ 16 I NC 🗖 17 I NC 🗖 18 L – 19 ☐ GND ∞ TAB = Vcc

Figure 2. Pin connection (top through view)

Table 1. Pin description

| Pin | Name              | Description                                                                                        |
|-----|-------------------|----------------------------------------------------------------------------------------------------|
| 1   | NC                | Not connected                                                                                      |
| 2   | V <sub>dd</sub>   | Positive logic supply                                                                              |
| 3   | OUT_EN            | Output enable                                                                                      |
| 4   | SYNC              | Input-to-output synchronization signal. Active low, see Section 6.3 Synchronous control mode (SCM) |
| 5   | LOAD              | Load input data signal. Active low, see Section 6.3 Synchronous control mode (SCM)                 |
| 6   | IN1               | Channel 1 input                                                                                    |
| 7   | IN2               | Channel 2 input                                                                                    |
| 8   | IN3               | Channel 3 input                                                                                    |
| 9   | IN4               | Channel 4 input                                                                                    |
| 10  | IN5               | Channel 5 input                                                                                    |
| 11  | IN6               | Channel 6 input                                                                                    |
| 12  | IN7               | Channel 7 input                                                                                    |
| 13  | IN8               | Channel 8 input                                                                                    |
| 14  | FAULT             | Common fault indication, active low                                                                |
| 15  | GND <sub>DD</sub> | Input logic ground, negative logic supply                                                          |
| 16  | NC                | Not connected                                                                                      |
| 17  | NC                | Not connected                                                                                      |

DS9322 - Rev 11 page 4/37

page 5/37



| Pin | Name              | Description                                                                         |
|-----|-------------------|-------------------------------------------------------------------------------------|
| 18  | NC                | Not connected                                                                       |
| 19  | GND <sub>CC</sub> | Output power ground                                                                 |
| 20  | NC                | Not connected                                                                       |
| 21  | OUT8              | Channel 8 power output                                                              |
| 22  | OUT8              | Channel 8 power output                                                              |
| 23  | OUT7              | Channel 7 power output                                                              |
| 24  | OUT7              | Channel 7 power output                                                              |
| 25  | OUT6              | Channel 6 power output                                                              |
| 26  | OUT6              | Channel 6 power output                                                              |
| 27  | OUT5              | Channel 5 power output                                                              |
| 28  | OUT5              | Channel 5 power output                                                              |
| 29  | OUT4              | Channel 4 power output                                                              |
| 30  | OUT4              | Channel 4 power output                                                              |
| 31  | OUT3              | Channel 3 power output                                                              |
| 32  | OUT3              | Channel 3 power output                                                              |
| 33  | OUT2              | Channel 2 power output                                                              |
| 34  | OUT2              | Channel 2 power output                                                              |
| 35  | OUT1              | Channel 1 power output                                                              |
| 36  | OUT1              | Channel 1 power output                                                              |
| TAB | V <sub>cc</sub>   | Exposed tab internally connected to V <sub>cc</sub> , positive power supply voltage |



## 3 Absolute maximum ratings

Table 2. Absolute maximum ratings

| Symbol             | Parameter                                                                                                            | Min. | Max.                              | Unit |
|--------------------|----------------------------------------------------------------------------------------------------------------------|------|-----------------------------------|------|
| V <sub>CC</sub>    | Power supply voltage                                                                                                 | -0.3 | 45                                | V    |
| V <sub>dd</sub>    | Digital supply voltage                                                                                               | -0.3 | 6.5                               | V    |
| V <sub>IN</sub>    | DC input pin voltage (INx, OUT_EN, TOAD, SYNC)                                                                       | -0.3 | +6.5                              | V    |
| V <sub>FAULT</sub> | Fault pin voltage                                                                                                    | -0.3 | +6.5                              | V    |
| I <sub>GNDdd</sub> | DC digital ground reverse current                                                                                    |      | -25                               | mA   |
| I <sub>OUT</sub>   | Channel output current (continuous)                                                                                  |      | Internally limited                | Α    |
| I <sub>GNDcc</sub> | DC power ground reverse current                                                                                      |      | -250                              | mA   |
| I <sub>R</sub>     | Total reverse output current (from OUTx to GND)                                                                      |      | -5                                | Α    |
| I <sub>IN</sub>    | DC input pin current (INx, OUT_EN, LOAD, SYNC)                                                                       | -10  | + 10                              | mA   |
| I <sub>FAULT</sub> | Fault pin current                                                                                                    | -10  | + 10                              | mA   |
| V <sub>ESD</sub>   | Electrostatic discharge with human body model<br>(R = 1.5 k $\Omega$ ; C = 100 pF)                                   |      | 2000                              | ٧    |
| E <sub>AS</sub>    | Single pulse avalanche energy per channel not simultaneously @ $T_{amb}$ = 125 °C, $I_{OUT}$ = 0.5 A                 |      | 0.9                               | J    |
| ⊏AS                | Single pulse avalanche energy per channel, all channels driven simultaneously $@T_{amb}$ = 125 °C, $I_{OUT}$ = 0.5 A |      | 0.2                               | J    |
| P <sub>TOT</sub>   | Power dissipation at T <sub>c</sub> = 25 °C                                                                          |      | Internally limited (1)            | W    |
| T <sub>J</sub>     | Junction operating temperature                                                                                       |      | Internally limited <sup>(1)</sup> | °C   |
| T <sub>STG</sub>   | Storage temperature                                                                                                  |      | -55 to 150                        | °C   |

<sup>1.</sup> Protection functions are intended to avoid IC damage in fault conditions and are not intended for continuous operation. Continuous or repetitive operations of protection functions may reduce the IC lifetime.

DS9322 - Rev 11 page 6/37



## 4 Thermal data

Table 3. Thermal data

| Symbol                | Parameter                                        | Max. value | Unit |
|-----------------------|--------------------------------------------------|------------|------|
| R <sub>thj-case</sub> | Thermal resistance, junction-case <sup>(1)</sup> | 1.3        | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance, junction-ambient (2)         | 15         | °C/W |

- 1. For each channel.
- 2. PSSO-36 mounted on the product evaluation board STEVAL-IFP015V2 (FR4, 4 layers, 8 cm<sup>2</sup> for each layer, copper thickness 35  $\mu$ m).

DS9322 - Rev 11 page 7/37



## 5 Electrical characteristics

(10.5 V < V<sub>CC</sub> < 36 V; -40 °C < T<sub>J</sub> < 125 °C, unless otherwise specified)

**Table 4. Power section** 

| Symbol                 | Parameter                                       | Test conditions                                  | Min. | Тур. | Max. | Unit |
|------------------------|-------------------------------------------------|--------------------------------------------------|------|------|------|------|
| V <sub>CC(THON)</sub>  | V <sub>CC</sub> undervoltage turn-ON threshold  |                                                  |      | 9.5  | 10.5 | V    |
| V <sub>CC(THOFF)</sub> | V <sub>CC</sub> undervoltage turn-OFF threshold |                                                  |      | 9    |      | V    |
| V <sub>CC(hys)</sub>   | V <sub>CC</sub> undervoltage hysteresis         |                                                  | 0.35 | 0.5  |      | V    |
| V <sub>CC clamp</sub>  | Clamp on V <sub>CC</sub> pin                    | I <sub>clamp</sub> = 20 mA                       | 45   | 50   | 52   | V    |
| В                      | 99.                                             | I <sub>OUT</sub> = 0.5 A, T <sub>J</sub> = 25 °C |      | 0.12 |      |      |
| R <sub>DS(on)</sub>    | On-state resistance (1)                         | I <sub>OUT</sub> = 0.5 A T <sub>J</sub> = 125 °C |      |      | 0.24 | Ω    |
| R <sub>pd</sub>        | Output pull-down resistor                       |                                                  |      | 210  |      | kΩ   |
| I                      | Dever supply surrent                            | All channels in OFF-state                        |      | 5    |      | m 1  |
| Icc                    | Power supply current                            | All channels in ON-state                         |      | 9    |      | mA   |
| I <sub>LGND</sub>      | Ground disconnection output current             | $V_{CC} = V_{GND} = 0 V$ $V_{OUT} = -24 V$       |      |      | 500  | μA   |
| V <sub>OUT</sub> (OFF) | Off-state output voltage                        | Channel OFF and I <sub>OUT</sub> = 0 A           |      |      | 1    | V    |
| I <sub>OUT</sub> (OFF) | Off-state output current                        | Channel OFF and V <sub>OUT</sub> = 0 V           |      |      | 5    | μA   |

<sup>1.</sup> See Figure 4. R<sub>DS(on)</sub> measurement

Table 5. Digital supply voltage

| Symbol                 | Parameter                                                  | Test conditions                                                     | Min. | Тур. | Max. | Unit |
|------------------------|------------------------------------------------------------|---------------------------------------------------------------------|------|------|------|------|
| V <sub>dd(under)</sub> | V <sub>dd</sub> undervoltage protection turn-OFF threshold |                                                                     | 2.8  | 2.9  | 3.0  | V    |
| V <sub>dd(hys)</sub>   | V <sub>dd</sub> undervoltage hysteresis                    |                                                                     |      | 0.1  |      | V    |
| 1                      | I <sub>dd</sub> supply current                             | V <sub>dd</sub> = 5 V and input channel with a steady logic level   |      | 4.5  | 6    | mA   |
| Idd                    |                                                            | V <sub>dd</sub> = 3.3 V and input channel with a steady logic level |      | 4.4  | 5.9  | mA   |

DS9322 - Rev 11 page 8/37



Table 6. Diagnostic pin and output protection function

| Symbol              | Parameter                                   | Test conditions                               | Min.                | Тур.                | Max.                | Unit |
|---------------------|---------------------------------------------|-----------------------------------------------|---------------------|---------------------|---------------------|------|
| V <sub>FAULT</sub>  | FAULT pin open-drain voltage output low     | I <sub>FAULT</sub> = 10 mA                    |                     |                     | 0.4                 | V    |
| I <sub>LFAULT</sub> | FAULT output leakage current                | V <sub>FAULT</sub> = 5 V                      |                     |                     | 1                   | μA   |
| I <sub>PEAK</sub>   | Maximum DC output current before limitation | V <b>-</b> 24 V                               |                     | 1.4                 |                     | А    |
| I <sub>LIM</sub>    | Short-circuit current limitation            | $V_{CC} = 24 \text{ V}$ $R_{LOAD} = 0 \Omega$ | 0.7                 | 1.1                 | 1.7                 | А    |
| H <sub>yst</sub>    | I <sub>LIM</sub> tracking limits            | NLOAD - 0 12                                  |                     | 0.3                 |                     | Α    |
| T <sub>JSD</sub>    | Junction shutdown temperature               |                                               | 150                 | 170                 |                     | °C   |
| T <sub>J R</sub>    | Junction reset temperature                  |                                               |                     | 150                 |                     | °C   |
| T <sub>HIST</sub>   | Junction thermal hysteresis                 |                                               |                     | 20                  |                     | °C   |
| T <sub>CSD</sub>    | Case shutdown temperature                   |                                               | 115                 | 130                 | 145                 | °C   |
| T <sub>CR</sub>     | Case reset temperature                      |                                               |                     | 110                 |                     | °C   |
| T <sub>CHYST</sub>  | Case thermal hysteresis                     |                                               |                     | 20                  |                     | °C   |
| V <sub>demag</sub>  | Output voltage at turn-OFF                  | $I_{OUT} = 0.5 A$ $I_{LOAD} > = 1 \text{ mH}$ | V <sub>CC</sub> -45 | V <sub>CC</sub> -50 | V <sub>CC</sub> -52 | V    |

Table 7. Power switching characteristics (V<sub>CC</sub> = 24 V; -40 °C < T<sub>J</sub> < 125 °C)

| Symbol               | Parameter                | Test conditions                        | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------|----------------------------------------|------|------|------|------|
| dV/dt(ON)            | Turn-ON voltage slope    | $I_{OUT}$ = 0.5 A, resistive load 48 Ω | -    | 5.6  | -    | V/µs |
| dV/dt(OFF)           | Turn-OFF voltage slope   | $I_{OUT}$ = 0.5 A, resistive load 48 Ω | -    | 2.81 | -    | V/µs |
| t <sub>d</sub> (ON)  | Turn-ON delay time (1)   | $I_{OUT}$ = 0.5 A, resistive load 48 Ω | -    | 17   | 22   | μs   |
| t <sub>d</sub> (OFF) | Turn-OFF delay time (1)  | $I_{OUT}$ = 0.5 A, resistive load 48 Ω | -    | 22   | 40   | μs   |
| t <sub>f</sub>       | Fall time (1)            | $I_{OUT}$ = 0.5 A, resistive load 48 Ω | -    | 5    | -    | μs   |
| t <sub>r</sub>       | Rise time <sup>(1)</sup> | $I_{OUT}$ = 0.5 A, resistive load 48 Ω | -    | 5    | -    | μs   |

<sup>1.</sup> See Figure 4.  $R_{DS(on)}$  measurement , Figure 6. td(ON)-td(OFF) synchronous mode and Figure 7. td(ON)-td(OFF) direct control mode .

DS9322 - Rev 11 page 9/37



Figure 3.  $R_{DS(on)}$  measurement



Figure 4. dV/dT



Figure 5. td(ON)-td(OFF) synchronous mode



DS9322 - Rev 11 page 10/37





Figure 6. td(ON)-td(OFF) direct control mode

Table 8. Logic input and output

| Symbol               | Parameter                                                                                             | Test conditions       | Min.                  | Тур. | Max.                  | Unit |
|----------------------|-------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------|-----------------------|------|
| V <sub>IL</sub>      | Logic input pin low level voltage (INx, OUT_EN, $\overline{\text{LOAD}}$ , $\overline{\text{SYNC}}$ ) |                       | -0.3                  |      | 0.3 x V <sub>dd</sub> | V    |
| V <sub>IH</sub>      | Logic input pin high level voltage (INx, OUT_EN, $\overline{\text{LOAD}}$ , SYNC)                     |                       | 0.7 x V <sub>dd</sub> |      | V <sub>dd</sub> + 0.3 | V    |
| V <sub>I(HYST)</sub> | Logic input hysteresis voltage (INx, OUT_EN, LOAD, SYNC)                                              | V <sub>dd</sub> = 5 V |                       | 100  |                       | mV   |
| I <sub>IN</sub>      | Logic input pin current (INx, OUT_EN, TOAD, SYNC)                                                     | V <sub>IN</sub> = 5 V | 10                    |      |                       | μA   |
| t <sub>WM</sub>      | Power side watchdog time                                                                              |                       | 272                   | 320  | 400                   | μs   |

Table 9. Parallel interface timings (V<sub>dd</sub> = 5 V; V<sub>CC</sub>= 24 V; -40 °C < T<sub>J</sub> < 125 °C)

| Symbol                        | Parameter                    | Test conditions                                             | Min. | Тур. | Max. | Unit |
|-------------------------------|------------------------------|-------------------------------------------------------------|------|------|------|------|
| $t_{\text{dis}(\text{SYNC})}$ | SYNC disable time            | Sync. control mode                                          | 10   |      |      | μs   |
| t <sub>dis(DCM)</sub>         | SYNC , LOAD disable time     | Direct control mode                                         | 80   |      |      | ns   |
| t <sub>w(SYNC)</sub>          | SYNC negative pulse width    | Sync. control mode                                          | 20   |      | 195  | μs   |
| t <sub>su(LOAD)</sub>         | LOAD setup time              | Sync. control mode                                          | 80   |      |      | ns   |
| t <sub>h(LOAD)</sub>          | LOAD hold time               | Sync. control mode                                          | 400  |      |      | ns   |
| t <sub>w(LOAD)</sub>          | LOAD pulse width             | Sync. control mode                                          | 240  |      |      | ns   |
| t <sub>su(IN)</sub>           | Input setup time             |                                                             | 80   |      |      | ns   |
| t <sub>h(IN)</sub>            | Input hold time              |                                                             | 10   |      |      | ns   |
| t ann                         | Input pulso width            | Sync. control mode                                          | 160  |      |      | ns   |
| t <sub>w(IN)</sub>            | Input pulse width            | Direct control mode                                         | 20   |      |      | μs   |
| t <sub>INLD</sub>             | IN to $\overline{LOAD}$ time | Direct control mode  From IN variation to LOAD falling edge | 80   |      |      | ns   |
| t <sub>LDIN</sub>             | LOAD to IN time              | Direct control mode From LOAD falling edge to IN variation  | 400  |      |      | ns   |

DS9322 - Rev 11 page 11/37



| Symbol                   | Parameter                | Test conditions | Min. | Тур. | Max. | Unit |
|--------------------------|--------------------------|-----------------|------|------|------|------|
| t <sub>w(OUT_EN)</sub>   | OUT_EN pulse width       |                 | 150  |      |      | ns   |
| t <sub>p(OUT_EN)</sub>   | OUT_EN propagation delay |                 |      | 22   | 40   | μs   |
| t <sub>jitter(SCM)</sub> | Jitter on single channel | Sync. mode      |      |      | 6    |      |
| t <sub>jitter(DCM)</sub> | Sitter on single charmer | Direct mode     |      |      | 20   | μs   |
| f <sub>refresh</sub>     | Refresh delay            |                 |      | 15   |      | kHz  |

### Table 10. Insulation and safety-related specifications

| Symbol | Parameter                                        | Test conditions                                                                           | Value | Unit |
|--------|--------------------------------------------------|-------------------------------------------------------------------------------------------|-------|------|
| CLR    | Clearance (minimum external air gap)             | Measured from input terminals to output terminals, the shortest distance through air      | 2.6   | mm   |
| CPG    | Creepage (minimum external tracking)             | Measured from input terminals to output terminals, the shortest distance path analog body | 2.6   | mm   |
| СТІ    | Comparative tracking index (tracking resistance) | DIN IEC 112/VDE 0303 part 1                                                               | ≥ 400 | V    |
|        | Isolation group                                  | Material group (DIN VDE 0110, 1/89), table 1                                              | II    | -    |

**Table 11. Insulation characteristics** 

| Symbol                  | Parameter                                  | Test conditions                                                                | Value  | Unit              |
|-------------------------|--------------------------------------------|--------------------------------------------------------------------------------|--------|-------------------|
| dV <sub>ISO</sub> /dt   | Common mode transient immunity             | Characterization test at Vcm = 500 V                                           | +/- 25 | V/ns              |
| IEC 60747-5-2 insulatio | n characteristics                          |                                                                                |        |                   |
| V <sub>ISO</sub>        | Isolation voltage per<br>UL 1577           | 100% production V <sub>TEST</sub> = 1.2 x<br>V <sub>ISO</sub> =1644 V, t = 1 s | 1370   | V <sub>PEAK</sub> |
| V <sub>PR</sub>         | Input-to-output test                       | 100% production test method b, t <sub>m</sub> = 1 s partial discharge < 5 pC   | 1644   | Vpeak             |
| VPR                     | voltage as per IEC<br>60747-5-2            | Characterization test method a, t <sub>m</sub> = 10 s partial discharge < 5 pC | 1315   | V PEAK            |
| V <sub>IOTM</sub>       | Transient overvoltage as per IEC 60747-5-2 | Characterization test $V_{TEST}$ = 1.2 x $V_{IOTM}$ , t = 60 s                 | 3500   | $V_{PEAK}$        |

DS9322 - Rev 11 page 12/37



### 6 Functional description

#### 6.1 Parallel interface

Smart parallel interface built-in ISO8200B offers three interfacing signals easily managed by a microcontroller.

The LOAD signal enables the input buffer storing the value of the channel inputs.

The SYNC signal copies the input buffer value into the transmission buffer and manages the synchronization between low voltage side and the channel outputs on the isolated side.

The OUT\_EN signal enables the channel outputs.

An internal refresh signal updates the configuration of the channel outputs with a  $f_{refresh}$  frequency. This signal can be disabled forcing low the  $\overline{SYNC}$  input when  $\overline{LOAD}$  is high.

SYNC and LOAD pins can operate in direct control mode (DCM) or synchronous control mode (SCM).

The operation of these two signals is described as follows:

LOAD **SYNC** OUT EN **Device behavior** Don't care Don't care Low (1) The outputs are disabled (turned off) High High High The outputs are left unchanged The input buffer is enabled Low High High The outputs are left unchanged The internal refresh signal is disabled High Low High The transmission buffer is updated

Table 12. Interface signal operation (general)

The outputs are left unchanged

#### 6.1.1 Input signals (IN1 to IN8)

Low

High

Low

Inputs from IN1 to IN8 are the driving signals of the corresponding OUT1 to OUT8 outputs. Data are direct loaded on related outputs if  $\overline{\text{SYNC}}$  and  $\overline{\text{LOAD}}$  inputs are low (DCM operation) or stored into input buffer when  $\overline{\text{LOAD}}$  is low and  $\overline{\text{SYNC}}$  is high.

The device operates in direct control mode as described in the respective paragraph

#### 6.1.2 Load input data (LOAD)

The input is active low; it stores the data from IN1 to IN8 into the input buffer.

#### 6.1.3 Output synchronization (SYNC)

The input is active low; it enables the ISO8200B transmission buffer loading input buffer data and manages the transmission between the two isolated sides of the device.

#### 6.1.4 Watchdog

The isolated side of the device provides a watchdog function in order to guarantee a safe condition when  $V_{dd}$  supply voltage is missing.

If the logic side does not update the output status within  $t_{WD}$ , all outputs are disabled until a new update request is received.

The refresh signal is also considered a valid update signal, so the isolated side watchdog does not protect the system from a failure of the host controller (MCU freezing).

DS9322 - Rev 11 page 13/37

<sup>1.</sup> The outputs are turned off on OUT\_EN falling edge and they are kept disabled as long as it is low.





Figure 7. Watchdog behavior

#### 6.1.5 Output enable (OUT\_EN)

This pin provides a fast way to disable all outputs simultaneously. When the OUT\_EN pin is driven low the outputs are disabled. To enable the output stage, the OUT\_EN pin has to be raised. This timing execution is compatible with an external reset push, safety requirement, and allows, in a PLC system, the microcontroller polling to obtain all internal information during a reset procedure.



Figure 8. Output channel enable timing

#### 6.2 Direct control mode (DCM)

When SYNC and LOAD inputs are driven by the same signal, the device operates in direct control mode (DCM). In DCM the SYNC / LOAD signal operates as an active low input enable:

- · when the signal is high, the current output configuration is kept regardless the input values
- when the signal is low, each channel input directly drives the respective output

This operation mode can also be set shorting both signals to the digital ground; in this case the channel outputs are always directly driven by the inputs except when OUT\_EN is low (outputs disabled).

| SYNC / LOAD | OUT_EN  | Device behavior                       |
|-------------|---------|---------------------------------------|
| Don't care  | Low (1) | The outputs are disabled (turned off) |
| High        | High    | The outputs are left unchanged        |
| Low         | High    | The channel inputs drive the outputs  |

Table 13. Interface signal operation in direct control mode

1. The outputs are turned off on OUT\_EN falling edge and they are kept disabled as long as it is low.

DS9322 - Rev 11 page 14/37

AM14897v1



Vdd Vdd OUT EN OUT EN IOAD LOAD IN1 IN1 MCU ISO8200B MCU ISO8200B IN2 IN2 IN3 IN4 IN4 GPIO GPIO IN6 IN6 IN7 IN7 INS IN8 FAULT GNDdd GNDdd Inputs are enabled by MCU through the SYNC/LOAD signals Inputs are always enabled (outputs can be disabled through OUT\_EN)

Figure 9. Direct control mode IC configuration

Figure 10. Direct control mode time diagram



### 6.3 Synchronous control mode (SCM)

When SYNC and LOAD inputs are independently driven, the device can operate in synchronous control mode (SCM). The SCM is used to reduce the jittering of the outputs and to drive all outputs of different devices at the same time.

In SCM the  $\overline{\text{LOAD}}$  signal is forced low to update the input buffer while the  $\overline{\text{SYNC}}$  signal is high. The  $\overline{\text{LOAD}}$  signal is raised and the  $\overline{\text{SYNC}}$  one is forced low for at least  $t_{\text{SYNC}(SCM)}$ . During this period, the internal refresh is disabled and any pending transmission between the low voltage and the isolated side is completed. When the  $\overline{\text{SYNC}}$  signal is raised the channel output configuration is changed according to the one stored in the input.

If the t<sub>SYNC(SCM)</sub> limit is met, the maximum jitter of the channel outputs is t<sub>iitter</sub>(SCM).

If more devices share the same SYNC signal, all device outputs change simultaneously with a maximum jitter related to maximum delay and maximum jitter for single device.

DS9322 - Rev 11 page 15/37



Table 14. Interface signal operation in synchronous control mode

| LOAD       | SYNC        | OUT_EN  | Device behavior                                                            |
|------------|-------------|---------|----------------------------------------------------------------------------|
| Don't care | Don't care  | Low (1) | The outputs are disabled (turned off)                                      |
| High       | High        | High    | The outputs are left unchanged                                             |
| Low        | High        | High    | The input buffer is enabled                                                |
| LOW        | riigii      | riigii  | The outputs are left unchanged                                             |
|            |             |         | The internal refresh signal is disabled                                    |
| High       | Low         | High    | The transmission buffer is updated                                         |
|            |             |         | The outputs are left unchanged                                             |
| High       | Rising edge | High    | The outputs are updated according to the current transmission buffer value |
| Low        | Low         | High    | Should be avoided (DCM operation only)                                     |

<sup>1.</sup> The outputs are turned off on OUT\_EN falling edge and they are kept disabled as long as it is low.

Figure 11. Synchronous control mode IC configuration



DS9322 - Rev 11 page 16/37



Figure 12. Synchronous control mode time diagram

Figure 13. Multiple device synchronous control mode



#### 6.4 Fault indication

The FAULT pin is an active low open-drain output indicating fault conditions. This pin is active when at least one of the following conditions occurs:

- Junction overtemperature of one or more channels (T<sub>J</sub> >T<sub>TJSD</sub>)
- Communication error

The communication error is intended as an internal data corruption event in the data transfer through isolation. In case of communication error the outputs are initially kept in the previous status and then reset (turned off) at the first communication error during data transfer of the refresh signal.

#### 6.4.1 Junction overtemperature and case overtemperature

The thermal status of the device is updated during each transmission sequence between the two isolated sides. In SCM operation, when the  $\overline{\text{LOAD}}$  signal is high and the  $\overline{\text{SYNC}}$  one is low, the communication is disabled. In this case the thermal status of the device cannot be updated and the  $\overline{\text{FAULT}}$  indication can be different from the current status.

In any case, the thermal protection of the channel outputs is always operative.

DS9322 - Rev 11 page 17/37



Figure 14. Thermal status update (DCM)



AM14902v1

Figure 15. Thermal status update (SCM)



DS9322 - Rev 11 page 18/37



#### 7 Power section

#### 7.1 Current limitation

The current limitation process is active when the current sense connected on the output stage measures a current value, which is higher than a fixed threshold.

When this condition is verified the gate voltage is modulated to avoid the increase of the output current over the limitation value.

Figure below shows typical output current waveforms with different load conditions.

Figure 16. Current limitation with different load conditions



DS9322 - Rev 11 page 19/37



#### 7.2 Thermal protection

The device is protected against overheating in case of overload conditions. During the driving period, if the output is overloaded, the device suffers two different thermal stresses, the former related to the junction, and the latter related to the case.

The two faults have different trigger thresholds: the junction protection threshold is higher than the case protection one; generally the first protection, that is active in thermal stress conditions, is the junction thermal shutdown. The output is turned off when the temperature is higher than the related threshold and turned back on when it goes below the reset threshold. This behavior continues until the fault on the output is present.

If the thermal protection is active and the temperature of the package increases over the fixed case protection threshold, the case protection is activated and the output is switched off and back on when the junction temperature of each channel in fault and case temperature is below the respective reset thresholds.

Below figures show respectively the thermal protection behavior, and the typical temperature trends and output vs. input state.



Figure 17. Thermal protection flowchart

page 20/37 Downloaded from Arrow.com.



Figure 18. Thermal protection

#### OVERTEMPERATURE: Tj > Tjsd



#### OVERTEMPERATURE: Tc > Tcsd



DS9322 - Rev 11 page 21/37



### Reverse polarity protection

Reverse polarity protection can be implemented on board using two different solutions:

- Placing a resistor (R<sub>GND</sub>) between IC GND pin and load GND
- Placing a diode between IC GND pin and load GND

If option 1 is selected, the minimum resistance value has to be selected according to the following equation:

R<sub>GND</sub> ≥ V<sub>CC</sub>/I<sub>GNDcc</sub>

where I<sub>GNDcc</sub> is the DC reverse ground pin current and can be found in Section 3 Absolute maximum ratings of this datasheet.

Power dissipated by R<sub>GND</sub> during reverse polarity situations is:

$$P_D = (V_{CC})^2/R_{GND}$$

If option 2 is selected, the diode has to be chosen by taking into account VRRM > |V<sub>CC</sub>| and its power dissipation capability:

$$P_D \ge I_S^*V_F$$

Note:

In normal conditions (no reverse polarity), due to the diode, there is a voltage drop between GND of the device and GND of the system.

+Vdd +Vcc

Figure 19. Reverse polarity protection

Output<sub>i</sub>  $GND_{CC}$ Diode

GIPD2611131255LM

This schematic can be used with any type of load.



### 9 Reverse polarity on Vdd

The reverse polarity on V<sub>dd</sub> can be implemented on board by placing a diode between GND<sub>dd</sub> pin and GND digital around.

The diode has to be chosen by taking into account VRRM >  $|V_{dd}|$  and its power dissipation capability:

 $P_D \ge I_{dd} * V_F$ 

Note:

In normal conditions (no reverse polarity), due to the diode, there is a voltage drop between  $GND_{dd}$  of the device and digital ground of the system.

Figure 20. Reverse polarity protection on V<sub>dd</sub>





## 10 Conventions

## 10.1 Supply voltage and power output conventions

Figure below shows the convention used in this paper for voltage and current usage.

Figure 21. Supply voltage and power output conventions



DS9322 - Rev 11

Downloaded from Arrow.com.



## 11 Thermal information

## 11.1 Thermal impedance

Figure 22. Simplified thermal model



DS9322 - Rev 11 page 25/37



### 12 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

### 12.1 PowerSO-36 package information



Figure 23. PowerSO-36 package outline

Table 15. PowerSO-36 package mechanical data

| Dim.   | mm    |       |       |  |
|--------|-------|-------|-------|--|
| Dilli. | Min.  | Тур.  | Max.  |  |
| А      |       |       | 3.60  |  |
| a1     | 0.10  |       | 0.30  |  |
| a2     |       |       | 3.30  |  |
| a3     | 0     |       | 0.10  |  |
| b      | 0.22  |       | 0.38  |  |
| С      | 0.23  |       | 0.32  |  |
| D      | 15.80 |       | 16.00 |  |
| D1     | 9.40  |       | 9.80  |  |
| Е      | 13.90 |       | 14.50 |  |
| E1     | 10.90 |       | 11.10 |  |
| E2     |       |       | 2.90  |  |
| E3     | 5.8   |       | 6.2   |  |
| е      |       | 0.65  |       |  |
| e3     |       | 11.05 |       |  |
| G      | 0     |       | 0.10  |  |
| Н      | 15.50 |       | 15.90 |  |

DS9322 - Rev 11 page 26/37



| Dim.   | mm   |      |      |  |
|--------|------|------|------|--|
| Dilli. | Min. | Тур. | Max. |  |
| h      |      |      | 1.10 |  |
| L      | 0.80 |      | 1.10 |  |
| N      |      |      | 10°  |  |
| S      | 0°   |      | 8°   |  |

## 12.2 Footprint recommended data



Figure 24. Footprint recommended data

Table 16. Footprint data

| Dim | mm          |
|-----|-------------|
| Α   | 9.5         |
| В   | 14.7 - 15.0 |
| С   | 12.5 - 12.7 |
| D   | 6.3         |
| E   | 0.42        |
| G   | 0.65        |
| Н   | 4.1         |
| L   | 3.2         |

DS9322 - Rev 11 page 27/37



## 12.3 Tube shipment information



Figure 25. Tube shipment information

Table 17. Tube mechanical data

| Dim | mm        |
|-----|-----------|
| А   | 18.80     |
| В   | 17.2±0.2  |
| С   | 8.20±0.2  |
| D   | 10.90±0.2 |
| E   | 2.90±0.2  |
| F   | 0.40      |
| G   | 0.80      |
| Н   | 6.30      |
| I   | 4.30±0.2  |
| J   | 3.7±0.2   |
| К   | 9.4       |
| L   | 0.40      |
| M   | 0.80      |
| N   | 3.50±0.2  |

DS9322 - Rev 11 page 28/37



### 12.4 Tape and reel shipment information

Figure 26. Tape specifications



Table 18. Tape mechanical data

| Dim         | mm                  |
|-------------|---------------------|
| D           | 1.50+0.1/0          |
| E           | 1.75 ±0.1           |
| PO          | 4.00 ±0.1           |
| Tmax        | 0.40                |
| D1min       | 1.50                |
| F           | 11.5 ±0.05          |
| Kmax        | 6.50                |
| P2          | 2.00 ±0.1           |
| R           | 50                  |
| W           | 24.00 ±0.30         |
| P1          | 24.00               |
| AO, BO, KO, | 0.05 min to 1.0 max |
|             |                     |

DS9322 - Rev 11 page 29/37



Figure 27. Reel specifications



Table 19. Reel mechanical data

| Dim       | mm        |
|-----------|-----------|
| Tape size | 24.0±0.30 |
| Amax      | 330.0     |
| Bmin      | 1.5       |
| С         | 13.0±0.20 |
| Dmin      | 20.2      |
| Nmin      | 60        |
| G         | 24.4+2/-0 |
| Tmax      | 30.4      |

DS9322 - Rev 11 page 30/37



# 13 Ordering information

Table 20. Ordering information

| Order code | Package    | Packing       |
|------------|------------|---------------|
| ISO8200B   | PowerSO-36 | Tube          |
| ISO8200BTR | PowerSO-36 | Tape and reel |

DS9322 - Rev 11 page 31/37



## **Revision history**

Table 21. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19-Oct-2012 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                  |
| 01-Jul-2013 | 2        | Updated Figure 24: Footprint recommended data and Table 15: Footprint data.                                                                                                                                                                                                                                                                                                                       |
| 28-Oct-2013 | 3        | Document status promoted from preliminary to production data. Added IEC bullet to features. Updated <i>Table 4</i> , <i>Table 6</i> , <i>Table 7</i> , and <i>Table 9</i> . Deleted table titled: "Insulation and safety-related specifications" and table titled: "Device immunity specifications". Changed <i>Table 10: IEC 60747-5-2 insulation characteristics</i> Changed <i>Figure 10</i> . |
| 12-Nov-2013 | 4        | Added to Table 10 CLR and CPG parameters.                                                                                                                                                                                                                                                                                                                                                         |
| 29-Nov-2013 | 5        | Removed VIORM parameter from <i>Table 10</i> . Updated <i>Section 8: Reverse polarity protection</i> . Added <i>Section 9: Reverse polarity on Vdd</i> . Changed <i>Figure 19</i> . Added <i>Figure 20</i> .                                                                                                                                                                                      |
| 24-Jan-2014 | 6        | Changed Figure 7. Added note to Table 3. Added test conditions: $T_J = 125$ °C to Table 4. Added typ. and max. values of $I_{dd}$ to Table 5. Added max. values of td(ON) and td(OFF) to Table 7. Added typ. and max. values of $I_{p(OUT\_EN)}$ to Table 9. Added $I_{jitter(DCM)}$ value to Table 9.                                                                                            |
| 03-Feb-2014 | 7        | Updated Figure 12.                                                                                                                                                                                                                                                                                                                                                                                |
| 06-Feb-2014 | 8        | Updated Figure 12 and Table 9                                                                                                                                                                                                                                                                                                                                                                     |
| 22-Apr-2014 | 9        | Updated EAS parameter in <i>Table 2</i> . Updated I <sub>PEAK</sub> parameter in <i>Table 6</i> . Updated mechanical data.                                                                                                                                                                                                                                                                        |
| 03-Jul-2017 | 10       | Updated features, Table 1. Pin description, Section 5 Electrical characteristics and Section 6.4 Fault indication.                                                                                                                                                                                                                                                                                |
| 17-Oct-2019 | 11       | Updated features ,updated the name of the last Pin in Table 1 , updated Table 15, added : Section 12.2 , Section 12.3 ,Section 12.4 , updated Table 11.                                                                                                                                                                                                                                           |



## **Contents**

| 1  | Bloc  | ck diagram                                              |    |  |  |  |
|----|-------|---------------------------------------------------------|----|--|--|--|
| 2  | Pin d | Pin connection                                          |    |  |  |  |
| 3  | Abso  | solute maximum ratings                                  | 6  |  |  |  |
| 4  | Ther  | rmal data                                               |    |  |  |  |
| 5  | Elec  | lectrical characteristics                               |    |  |  |  |
| 6  | Fund  | ctional description                                     |    |  |  |  |
|    | 6.1   | Parallel interface                                      |    |  |  |  |
|    |       | 6.1.1 Input signals (IN1 to IN8)                        | 13 |  |  |  |
|    |       | 6.1.2 Load input data (LOAD)                            | 13 |  |  |  |
|    |       | 6.1.3 Output synchronization (SYNC)                     | 13 |  |  |  |
|    |       | 6.1.4 Watchdog                                          | 13 |  |  |  |
|    |       | 6.1.5 Output enable (OUT_EN)                            |    |  |  |  |
|    | 6.2   | Direct control mode (DCM)                               |    |  |  |  |
|    | 6.3   | Synchronous control mode (SCM)                          |    |  |  |  |
|    | 6.4   | Fault indication                                        |    |  |  |  |
|    |       | 6.4.1 Junction overtemperature and case overtemperature |    |  |  |  |
| 7  | Pow   | ver section                                             |    |  |  |  |
|    | 7.1   | Current limitation                                      | 19 |  |  |  |
|    | 7.2   | Thermal protection                                      |    |  |  |  |
| 8  | Reve  | erse polarity protection                                |    |  |  |  |
| 9  | Reve  | erse polarity on Vdd                                    |    |  |  |  |
| 10 | Con   | nventions                                               | 24 |  |  |  |
|    | 10.1  | Supply voltage and power output conventions             | 24 |  |  |  |
| 11 | Ther  | rmal information                                        |    |  |  |  |
|    | 11.1  | Thermal impedance                                       |    |  |  |  |
| 12 | Pack  | kage information                                        | 26 |  |  |  |
|    | 12.1  | PowerSO-36 package information                          | 26 |  |  |  |
|    | 12.2  | Footprint recommended data                              | 27 |  |  |  |
|    | 12.3  | Tube shipment information                               | 27 |  |  |  |



|      | 12.4   | Tape and reel shipment information | 28 |
|------|--------|------------------------------------|----|
| 13   | Orde   | ring information                   | 31 |
| Rev  | ision  | history                            | 32 |
| Con  | tents  |                                    | 33 |
| List | of tab | oles                               | 35 |
| List | of fia | ures                               | 36 |



## **List of tables**

| Table 1.  | Pin description                                                                            | . 4 |
|-----------|--------------------------------------------------------------------------------------------|-----|
| Table 2.  | Absolute maximum ratings                                                                   | . 6 |
| Table 3.  | Thermal data                                                                               | . 7 |
| Table 4.  | Power section                                                                              | . 8 |
| Table 5.  | Digital supply voltage                                                                     | . 8 |
| Table 6.  | Diagnostic pin and output protection function                                              | . 9 |
| Table 7.  | Power switching characteristics (V <sub>CC</sub> = 24 V; -40 °C < T <sub>J</sub> < 125 °C) | . 9 |
| Table 8.  | Logic input and output                                                                     | 11  |
| Table 9.  | Parallel interface timings ( $V_{dd}$ = 5 V; $V_{CC}$ = 24 V; -40 °C < $T_{J}$ < 125 °C)   | 11  |
| Table 10. | Insulation and safety-related specifications                                               | 12  |
| Table 11. | Insulation characteristics                                                                 | 12  |
| Table 12. | Interface signal operation (general)                                                       | 13  |
| Table 13. | Interface signal operation in direct control mode                                          | 14  |
| Table 14. | Interface signal operation in synchronous control mode                                     | 16  |
| Table 15. | PowerSO-36 package mechanical data                                                         | 26  |
| Table 16. | Footprint data                                                                             | 27  |
| Table 17. | Tube mechanical data                                                                       | 28  |
| Table 18. | Tape mechanical data                                                                       | 29  |
| Table 19. | Reel mechanical data                                                                       | 30  |
| Table 20. | Ordering information                                                                       | 31  |
| Table 21. | Document revision history                                                                  | 32  |



# **List of figures**

| Figure 1.  | Block diagram                                     | . 3 |
|------------|---------------------------------------------------|-----|
| Figure 2.  | Pin connection (top through view)                 | . 4 |
| Figure 3.  | R <sub>DS(on)</sub> measurement                   | 10  |
| Figure 4.  | dV/dT                                             | 10  |
| Figure 5.  | td(ON)-td(OFF) synchronous mode                   | 10  |
| Figure 6.  | td(ON)-td(OFF) direct control mode                | 11  |
| Figure 7.  | Watchdog behavior                                 | 14  |
| Figure 8.  | Output channel enable timing                      | 14  |
| Figure 9.  | Direct control mode IC configuration              | 15  |
| Figure 10. | Direct control mode time diagram                  | 15  |
| Figure 11. | Synchronous control mode IC configuration         | 16  |
| Figure 12. | Synchronous control mode time diagram             | 17  |
| Figure 13. | Multiple device synchronous control mode          | 17  |
| Figure 14. | Thermal status update (DCM)                       | 18  |
| Figure 15. | Thermal status update (SCM)                       | 18  |
| Figure 16. | Current limitation with different load conditions | 19  |
| Figure 17. | Thermal protection flowchart                      | 20  |
| Figure 18. | Thermal protection                                | 21  |
| Figure 19. | Reverse polarity protection                       | 22  |
| Figure 20. | Reverse polarity protection on V <sub>dd</sub>    | 23  |
| Figure 21. | Supply voltage and power output conventions       | 24  |
| Figure 22. | Simplified thermal model                          | 25  |
| Figure 23. | PowerSO-36 package outline                        | 26  |
| Figure 24. | Footprint recommended data                        | 27  |
| Figure 25. | Tube shipment information                         | 28  |
| Figure 26. | Tape specifications                               | 29  |
| Figure 27  | Reel specifications                               | 30  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics - All rights reserved

DS9322 - Rev 11 page 37/37