## FEATURES

14-bit/16-bit multiplying DAC
Guaranteed monotonicity
Output control on power-up and power-down internal or external control
Versatile serial interface
DAC clears to $\mathbf{0} \mathbf{V}$ in both unipolar and bipolar output ranges

## APPLICATIONS

## Industrial process controls

PC analog I/O boards
Instrumentation

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

The AD7849 has a versatile serial interface structure and can be controlled over three lines to facilitate opto-isolator applications. SDOUT is the output of the on-chip shift register and can be used in a daisy-chain fashion to program devices in the multichannel system. The daisy-chain enable (DCEN) input controls this function.
The $\overline{\mathrm{BIN}} / \mathrm{COMP}$ pin sets the DAC coding; with $\overline{\mathrm{BIN}} / \mathrm{COMP}$ set to 0 , the coding is straight binary; and with $\overline{\mathrm{BIN}} / \mathrm{COMP}$ set to 1 , the coding is twos complement. This allows the user to reset the DAC to 0 V in both the unipolar and bipolar output ranges.
The part is available in a 20 -lead PDIP package and a 20 -lead SOIC package.

## Rev. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## AD7849

## TABLE OF CONTENTS

Features ..... 1
Applications .....  1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications .....  3
Reset Specifications ..... 4
AC Performance Characteristics ..... 5
Timing Characteristics ..... 5
Absolute Maximum Ratings ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions. ..... 7
REVISION HISTORY
3/11—Rev. B to Rev. C
Deleted 20-Lead CERDIP (Q-20) Package and T Version

$\qquad$
Universal
Updated Format ..... Universal
Deleted AD7849-to-ADSP-2101/ADSP-21
and Figure 20; Renumbered Sequentially

$\qquad$ ..... 12
Typical Performance Characteristics .....  8
Terminology ..... 10
Circuit Description ..... 11
Digital-to-Analog Conversion ..... 11
Digital Interface ..... 12
Applying the AD7849 ..... 13
Microprocessor Interfacing. ..... 15
Applications Information ..... 17
Opto-Isolated Interface ..... 17
Outline Dimensions ..... 18
Ordering Guide ..... 19

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=14.25 \mathrm{~V}$ to 15.75 V ; $\mathrm{V}_{\mathrm{SS}}=-14.25 \mathrm{~V}$ to $-15.75 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V ; Vout loaded with $2 \mathrm{k} \Omega, 200 \mathrm{pF}$ to 0 V ; $\mathrm{V}_{\text {REF }+}=5 \mathrm{~V}$; Rofs connected to $0 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Temperature range for $\mathrm{A}, \mathrm{B}, \mathrm{C}$ versions is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

Table 1.

| Parameter | A Version | B Version | C Version | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION | 14 | 16 | 16 | Bits | A version: 1 LSB $=2\left(\mathrm{~V}_{\text {REF }+}-\mathrm{V}_{\text {REF- }}\right) / 2^{14}$; B, C versions: $1 \mathrm{LSB}=2\left(\mathrm{~V}_{\text {REF }}-\mathrm{V}_{\text {REF }}\right) / 2^{16}$ |
| UNIPOLAR OUTPUT <br> Relative Accuracy at $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> Differential Nonlinearity <br> Gain Error at $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> Offset Error at $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {max }}$ <br> Gain Temperature Coefficient ${ }^{1}$ <br> Offset Temperature Coefficient ${ }^{1}$ | $\begin{aligned} & \pm 4 \\ & \pm 5 \\ & \pm 0.25 \\ & \pm 1 \\ & \pm 4 \\ & \pm 1 \\ & \pm 6 \\ & \pm 2 \\ & \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \pm 6 \\ & \pm 16 \\ & \pm 0.9 \\ & \pm 4 \\ & \pm 16 \\ & \pm 4 \\ & \pm 24 \\ & \pm 2 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \pm 4 \\ & \pm 8 \\ & \pm 0.5 \\ & \pm 4 \\ & \pm 16 \\ & \pm 4 \\ & \pm 16 \\ & \pm 2 \\ & \pm 2 \end{aligned}$ | LSB typ <br> LSB max <br> LSB max <br> LSB typ <br> LSB max <br> LSB typ <br> LSB max <br> ppm FSR/ <br> ${ }^{\circ} \mathrm{C}$ typ <br> ppm FSR/ <br> ${ }^{\circ} \mathrm{C}$ typ | $\mathrm{V}_{\text {REF- }}=0 \mathrm{~V} \text {, } \mathrm{V}_{\text {OUT }}=0 \mathrm{~V} \text { to } 10 \mathrm{~V}$ <br> All grades guaranteed monotonic over temperature <br> Vout load $=10 \mathrm{M} \Omega$ |
| BIPOLAR OUTPUT <br> Relative Accuracy at $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> Differential Nonlinearity <br> Gain Error at $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> Offset Error at $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> Bipolar Zero Error at $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {max }}$ <br> Gain Temperature Coefficient ${ }^{1}$ <br> Offset Temperature Coefficient ${ }^{1}$ <br> Bipolar Zero Temperature Coefficient1 | $\begin{aligned} & \pm 2 \\ & \pm 3 \\ & \pm 0.25 \\ & \pm 1 \\ & \pm 4 \\ & \pm 0.5 \\ & \pm 3 \\ & \pm 0.5 \\ & \pm 4 \\ & \pm 2 \\ & \pm 2 \\ & \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \pm 3 \\ & \pm 8 \\ & \pm 0.9 \\ & \pm 4 \\ & \pm 16 \\ & \pm 2 \\ & \pm 12 \\ & \pm 2 \\ & \pm 12 \\ & \pm 2 \\ & \pm 2 \\ & \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \pm 2 \\ & \pm 4 \\ & \pm 0.5 \\ & \pm 4 \\ & \pm 16 \\ & \pm 2 \\ & \pm 8 \\ & \pm 2 \\ & \pm 8 \\ & \pm 2 \\ & \pm 2 \\ & \\ & \pm 2 \end{aligned}$ | LSB typ <br> LSB max <br> LSB max <br> LSB typ <br> LSB max <br> LSB typ <br> LSB max <br> LSB typ <br> LSB max <br> ppm FSR/ <br> ${ }^{\circ} \mathrm{C}$ typ <br> ppm FSR/ <br> ${ }^{\circ} \mathrm{C}$ typ <br> ppm FSR/ <br> ${ }^{\circ} \mathrm{C}$ typ | $\mathrm{V}_{\text {REF- }}=5 \mathrm{~V} \text {, } \mathrm{V}_{\text {OUT }}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V}$ <br> All grades guaranteed monotonic over temperature <br> Vout load $=10 \mathrm{M} \Omega$ |
| REFERENCE INPUT Input Resistance <br> $V_{\text {REF }}$ Range <br> $V_{\text {REF- }}$ Range | $\begin{aligned} & 25 \\ & 43 \\ & V_{S S}+6 \text { to } \\ & V_{D}-6 \\ & V_{S S}+6 \text { to } \\ & V_{D D}-6 \end{aligned}$ | $\begin{aligned} & 25 \\ & 43 \\ & V_{S S}+6 \text { to } \\ & V_{\text {VD }}-6 \\ & V_{S S}+6 \text { to } \\ & V_{D D}-6 \end{aligned}$ | $\begin{aligned} & 25 \\ & 43 \\ & V_{S S}+6 \text { to } \\ & V_{D D}-6 \\ & V_{S S}+6 \text { to } \\ & V_{D D}-6 \end{aligned}$ | $k \Omega$ min $k \Omega$ max <br> V <br> V | Resistance from $V_{\text {REF+ }}$ to $V_{\text {ReF- }}$ Typically $34 \mathrm{k} \Omega$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Resistive Load Capacitive Load Output Resistance Short-Circuit Current | $\begin{aligned} & V_{S s}+4 \text { to } \\ & V_{D D}-4 \\ & 2 \\ & 200 \\ & 0.3 \\ & \pm 25 \end{aligned}$ | $\begin{aligned} & V_{S S}+4 \text { to } \\ & V_{D D}-4 \\ & 2 \\ & 200 \\ & 0.3 \\ & \pm 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{S S}+4 \text { to } \\ & V_{D D}-4 \\ & 2 \\ & 200 \\ & 0.3 \\ & \pm 25 \\ & \hline \end{aligned}$ | V max <br> $k \Omega$ min pF max $\Omega$ typ mA typ | To 0 V <br> To 0 V <br> Voltage range: -10 V to +10 V |

## AD7849

| Parameter | A Version | B Version | C Version | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS Input High Voltage, $\mathrm{V}_{\text {INH }}$ Input Low Voltage, VINL Input Current, linh Input Capacitance, Cin | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 10 \\ & 10 \end{aligned}$ | $\vee$ min <br> $V$ max <br> $\mu \mathrm{A}$ max <br> pF max |  |
| DIGITAL OUTPUTS <br> Output Low Voltage, Vol <br> Output High Voltage, Voн <br> Floating State Leakage Current <br> Floating State Output Capacitance | $\begin{aligned} & 0.4 \\ & 4.0 \\ & \pm 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 4.0 \\ & \pm 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 4.0 \\ & \pm 10 \\ & 10 \end{aligned}$ | V max <br> $V$ min <br> $\mu \mathrm{A}$ max pF max | $\begin{aligned} & I_{\text {SIINK }}=1.6 \mathrm{~mA} \\ & I_{\text {SOURCE }}=400 \mu \mathrm{~A} \end{aligned}$ |
| POWER REQUIREMENTS ${ }^{2}$ <br> VD <br> Vss <br> Vcc <br> IDD <br> Iss <br> Icc <br> Power Supply Sensitivity ${ }^{3}$ <br> Power Dissipation | $\begin{aligned} & 14.25 / 15.75 \\ & -14.25 /-15.75 \\ & 4.75 / 5.25 \\ & 5 \\ & \\ & 5 \\ & \\ & 2.5 \\ & 0.4 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 14.25 / 15.75 \\ & -14.25 /-15.75 \\ & 4.75 / 5.25 \\ & 5 \\ & \\ & 5 \\ & \\ & 2.5 \\ & 1.5 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 14.25 / 15.75 \\ & -14.25 /-15.75 \\ & 4.75 / 5.25 \\ & 5 \\ & 5 \\ & \\ & 2.5 \\ & 1.5 \\ & 100 \\ & \hline \end{aligned}$ | V min/V max <br> $V \min / V \max$ <br> $V \min / V \max$ <br> $m A \max$ <br> mA max <br> mA max <br> LSB/V max <br> mW typ | Vout unloaded, $\mathrm{V}_{\mathrm{INH}}=\mathrm{V}_{\mathrm{DD}}-0.1 \mathrm{~V}$, $V_{\mathrm{INL}}=0.1 \mathrm{~V}$ <br> $\mathrm{V}_{\text {OUt }}$ unloaded, $\mathrm{V}_{\text {INH }}=\mathrm{V}_{\mathrm{DD}}-0.1 \mathrm{~V}$, $\mathrm{V}_{\mathrm{INL}}=0.1 \mathrm{~V}$ $V_{I N H}=V_{D D}-0.1 \mathrm{~V}, V_{I N L}=0.1 \mathrm{~V}$ <br> Vout unloaded |

${ }^{1}$ Guaranteed by design and characterization, not production tested.
${ }^{2}$ The AD7849 is functional with power supplies of $\pm 12 \mathrm{~V}$. See the Typical Performance Characteristics section.
${ }^{3}$ Sensitivity of gain error, offset error, and bipolar zero error to $\mathrm{V}_{D D}, \mathrm{~V}_{S S}$ variations.

## RESET SPECIFICATIONS

These specifications apply when the device goes into reset mode during power-up or power-down sequence. Vout unloaded.
Table 2.

| Parameter | All Versions | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{A},}{ }^{\text {a }}$ Low Threshold Voltage for $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{S S}$ | 1.2 | $V$ max | This is the lower $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ threshold voltage for the reset function. |
|  | 0 | $V$ typ | Above this, the reset is activated. |
| $\mathrm{V}_{\mathrm{B}}$, High Threshold Voltage for $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\text {SS }}$ | 9.5 | $V$ max | This is the higher $\mathrm{V}_{\mathrm{DD}} / V_{S S}$ threshold voltage for the reset function. |
|  | 6.4 | $V$ min | Below this, the reset is activated. Typically, 8 V . |
| $\mathrm{V}_{c}$, Low Threshold Voltage for $\mathrm{V}_{\text {cc }}$ | 1 | $V$ max | This is the lower $V_{c c}$ threshold voltage for the reset function. |
|  | 0 | $V$ typ | Above this, the reset is activated. |
| $\mathrm{V}_{\mathrm{D}}$, High Threshold Voltage for $\mathrm{V}_{\mathrm{cc}}$ | 4 | $V$ max | This is the higher $\mathrm{V}_{\mathrm{cc}}$ threshold voltage for the reset function. |
|  | 2.5 | $V$ min | Below this, the reset is activated. Typically, 3 V . |
| G2 Ron | 1 | k $\Omega$ typ | On resistance of $\mathrm{G} 2 ; \mathrm{V}_{\mathrm{DD}}=2 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=-2 \mathrm{~V} ; \mathrm{I}_{\mathrm{G} 2}=1 \mathrm{~mA}$. |

${ }^{1}$ A pull-down resistor ( $65 \mathrm{k} \Omega$ ) on $\mathrm{V}_{\text {OUT }}$ maintains 0 V output when $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}$ is below $\mathrm{V}_{\mathrm{A}}$.

## AC PERFORMANCE CHARACTERISTICS

These characteristics are included for design guidance and are no subject to test. $\mathrm{V}_{\text {REF }+}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=14.25 \mathrm{~V}$ to $15.75 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=-14.25 \mathrm{~V}$ to $-15.75 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V ; R R ofs connected to 0 V .

Table 3.

| Parameter | A, B, C Versions | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |
| Output Settling Time ${ }^{1}$ | 7 | $\mu \mathrm{styp}$ | To 0.006\% FSR. Vout loaded. $\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$. |
|  | 10 | $\mu \mathrm{styp}$ | To $0.003 \%$ FSR. $\mathrm{V}_{\text {Out }}$ loaded. $\mathrm{V}_{\text {REF }}=-5 \mathrm{~V}$. |
| Slew Rate | 4 | V/us typ |  |
| Digital-to-Analog Glitch Impulse | 250 | nV-sec typ | DAC alternatively loaded with $00 \ldots 00$ and $111 \ldots$ 11. Vout loaded. $\overline{\text { LDAC }}$ permanently low. $\overline{\mathrm{BIN}} / \mathrm{COMP}$ set to $1 . \mathrm{V}_{\text {REF- }}=-5 \mathrm{~V}$. |
|  | 150 | nV-sec typ | $\overline{\text { LDAC }}$ frequency $=100 \mathrm{kHz}$. |
| AC Feedthrough | 1 | mV p-p typ | $\mathrm{V}_{\text {REF- }}=0 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=1 \mathrm{~V} \mathrm{rms}$,10 kHz sine wave. DAC loaded with all 0 s . $\overline{\mathrm{BIN}} / \mathrm{COMP}$ set to 0 . |
| Digital Feedthrough | 5 | $n \mathrm{~V}$-sec typ | DAC alternatively loaded with all 1 s and 0 s. SYNC high. |
| Output Noise Voltage Density, 1 kHz to 100 kHz | 80 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ typ | Measured at $\mathrm{V}_{\text {out. }} \mathrm{V}_{\text {REF+ }}=\mathrm{V}_{\text {REF- }}=0 \mathrm{~V}$. $\overline{\mathrm{BIN}} / \mathrm{COMP}$ set to 0 . |

${ }^{1} \overline{\mathrm{LDAC}}=0$. Settling time does not include deglitching time of $5 \mu \mathrm{~s}$ (typical).

## TIMING CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=14.25 \mathrm{~V}$ to 15.75 V ; $\mathrm{V}_{\mathrm{SS}}=-14.25 \mathrm{~V}$ to $-15.75 \mathrm{~V} ; \mathrm{VCC}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$. All specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Guaranteed by characterization. All input signals are specified $\mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}$ ( $10 \%$ to $90 \%$ of 5 V and timed from a voltage level of 1.6 V .

Table 4.

| Parameter | Limit at $25^{\circ} \mathrm{C}$ (All Versions) | Limit at $\mathrm{T}_{\text {min, }} \mathrm{T}_{\text {max }}$ (All Versions) | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}{ }^{1}$ | 200 | 200 | ns min | SCLK cycle time |
| $\mathrm{t}_{2}$ | 50 | 50 | ns min | SYNC-to-SCLK setup time |
| $\mathrm{t}_{3}$ | 70 | 70 | ns min | $\overline{\text { SYNC-to-SCLK }}$ hold time |
| $\mathrm{t}_{4}$ | 10 | 10 | $n \mathrm{nsmin}$ | Data setup time |
| $\mathrm{t}_{5}$ | 40 | 40 | $n \mathrm{nsmin}$ | Data hold time |
| $\mathrm{t}_{6}{ }^{2}$ | 80 | 80 | ns max | SCLK falling edge to SDO valid |
| $\mathrm{t}_{7}$ | 80 | 80 | ns min | $\overline{\text { LDAC, }} \overline{\mathrm{CLR}}$ pulse width |
| $\mathrm{tr}_{\mathrm{r}}$ | 30 | 30 | $\mu \mathrm{s}$ max | Digital input rise time |
| $\mathrm{tf}_{f}$ | 30 | 30 | $\mu s$ max | Digital input fall time |

[^0]
## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 5.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to DGND | -0.4 V to +17 V |
| V cc to DGND ${ }^{1}$ | $-0.4 \mathrm{~V}, \mathrm{VDD}+0.4 \mathrm{~V} \text { or }$ <br> +7 V (whichever is lower) |
| $V_{\text {ss }}$ to DGND | -0.4 V to -17 V |
| $V_{\text {REF }+}$ to DGND | $\mathrm{V}_{\mathrm{DD}}+0.4 \mathrm{~V}, \mathrm{~V}_{S S}-0.4 \mathrm{~V}$ |
| $V_{\text {Ref- }}$ to DGND | $\mathrm{V}_{\mathrm{DD}}+0.4 \mathrm{~V}, \mathrm{~V}_{\text {SS }}-0.4 \mathrm{~V}$ |
| Vout to DGND ${ }^{2}$ | $V_{D D}+0.4 \mathrm{~V}, \mathrm{~V}_{S S}-0.4 \mathrm{~V}$ <br> or $\pm 10 \mathrm{~V}$ (whichever is lower) |
| Rofs to DGND | $\mathrm{V}_{\mathrm{DD}}+0.4 \mathrm{~V}, \mathrm{~V}_{\text {SS }}-0.4 \mathrm{~V}$ |
| Digital Input Voltage to DGND | -0.4 V to $\mathrm{Vcc}+0.4 \mathrm{~V}$ |
| Input Current to any Pin Except Supplies ${ }^{3}$ | $\pm 10 \mathrm{~mA}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| 20-Lead PDIP |  |
| Power Dissipation | 875 mW |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $102^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature (Soldering, 10 sec ) | $260^{\circ} \mathrm{C}$ |
| 20-Lead SOIC |  |
| Power Dissipation | 875 mW |
| $\theta_{\text {JA }}$ Thermal Impedance | $74^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering |  |
| Vapor Phase ( 60 sec ) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $220^{\circ} \mathrm{C}$ |

${ }^{1} \mathrm{~V}_{C C}$ must not exceed $\mathrm{V}_{\mathrm{DD}}$ by more than 0.4 V . If it is possible for this to happen during power-up or power-down (for example, if $\mathrm{V}_{\mathrm{cc}}$ is greater than 0.4 V while $\mathrm{V}_{D D}$ is still 0 V ), the following diode protection scheme ensures protection.

${ }^{2}$ VOUT can be shorted to DGND, $+10 \mathrm{~V},-10 \mathrm{~V}$, provided that the power dissipation of the package is not exceeded.
${ }^{3}$ Transient currents of up to 100 mA do not cause SCR latch-up.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {REF+ }}$ | $\mathrm{V}_{\text {REF+ }}$ Input. The DAC is specified for $\mathrm{V}_{\text {REF }+}$ of 5 V . The DAC is fully multiplying so that the $\mathrm{V}_{\text {REF+ }}$ range is +5 V to -5 V . |
| 2 | $V_{\text {ReF- }}$ | $\mathrm{V}_{\text {REF- }}$ Input. The DAC is specified for $\mathrm{V}_{\text {REF- }}$ of -5 V . The DAC is fully multiplying so that the $\mathrm{V}_{\text {REF- }}$ range is -5 V to +5 V . |
| 3 | Vss | Negative supply for the analog circuitry. This is nominally -15 V . |
| 4 | $\overline{\text { SYNC }}$ | Data Synchronization Logic Input. When it goes low, the internal logic is initialized in readiness for a new data-word. |
| 5 | SCLK | Serial Clock Logic Input. Data is clocked into the input register on each SCLK falling edge. |
| 6 | Vcc | Positive supply for the digital circuitry. This is nominally 5 V . |
| 7 | SDOUT | Serial Data Output. With DCEN at Logic 1, this output is enabled, and the serial data in the input shift register is clocked out on each rising edge of SCLK. |
| 8 | DCEN | Daisy-Chain Enable Logic Input. Connect this pin high if a daisy-chain interface is being used; otherwise, this pin must be connected low. |
| 9 | $\overline{\mathrm{BIN}} / \mathrm{COMP}$ | Logic Input. This input selects the data format to be either binary or twos complement. In the unipolar output range, natural binary format is selected by connecting the input to Logic 0 . In the bipolar output range, offset binary is selected by connecting this input to Logic 0 , and twos complement is selected by connecting it to a Logic 1. |
| 10 | DGND | Digital Ground. Ground reference point for the on-chip digital circuitry. |
| 11 | $\overline{\text { LDAC }}$ | Load DAC Logic Input. This input updates the DAC output. The DAC output is updated on the falling edge of this signal, or alternatively, if this input is permanently low, an automatic update mode is selected where the DAC is updated on the 16th falling SCLK edge. |
| 12 | SDIN | Serial Data Input. The 16-bit serial data-word is applied to this input. |
| 13 | $\overline{\mathrm{CLR}}$ | Clear Logic Input. Taking this input low sets Vout to 0 V in both the unipolar output range and the bipolar twos complement output range. It sets $\mathrm{V}_{\text {out }}$ to $\mathrm{V}_{\text {REF- }}$ in the offset binary bipolar output range. |
| 14 | $\overline{\text { RSTIN }}$ | Reset Logic Input. This input allows external access to the internal reset logic. Applying Logic 0 to this input, resets the DAC output to 0 V . In normal operation, it should be tied to Logic 1. |
| 15 | $\overline{\text { RSTOUT }}$ | Reset Logic Output. This is the output from the on-chip voltage monitor used in the reset circuit. It can be used to control other system components, if desired. |
| 16 | AGND | This is the analog ground for the device. It is the point to which the output gets shorted in reset mode. |
| 17 | VDD | Positive Supply for the Analog Circuitry. This is 15 V nominal. |
| 18 | NC | No Connect. Leave unconnected. |
| 19 | Vout | DAC Output Voltage Pin. |
| 20 | Rofs | Input to Summing Resistor of DAC Output Amplifier. This is used to select the output voltage ranges. Also, see Figure 20 to Figure 23 in the Applying the AD7849 section. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. AC Feedthrough


Figure 4. Digital-to-Analog Glitch Impulse Without Internal Deglitcher


Figure 5. Large Signal Frequency Response


Figure 6. AC Feedthrough vs. Frequency


Figure 7. Digital-to-Analog Glitch Impulse With Internal Deglitcher


Figure 8. Pulse Response (Large Signal)
$\mathrm{V}_{\text {REF+ }} 1$
$\mathrm{V}_{\text {OUT }} 2$


CH1 100 mV CH2 $200 \mathrm{mV} \quad \mathrm{M} 2.00 \mu \mathrm{~s}$ CH1 $\urcorner-10 \mathrm{mV}$

Figure 9. Pulse Response (Small Signal)


Figure 10. Typical Integral Nonlinearity vs. Supplies


Figure 11. Typical Differential Nonlinearity vs. Supplies


Figure 12. Turn-On Characteristics


Figure 13. Turn-Off Characteristics

## TERMINOLOGY

## Least Significant Bit

This is the analog weighting of 1 bit of the digital word in a DAC. For the B version and the C versions, $1 \mathrm{LSB}=\left(\mathrm{V}_{\text {ref+ }}-\right.$ $\left.\mathrm{V}_{\text {ref- }}\right) / 2^{16}$. For the A version, $1 \mathrm{LSB}=\left(\mathrm{V}_{\text {reft }}-\mathrm{V}_{\text {ref- }}\right) / 2^{14}$.

## Relative Accuracy

Relative accuracy or endpoint nonlinearity is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for both endpoints (that is, offset and gain errors are adjusted out) and is normally expressed in least significant bits or as a percentage of full-scale range.

## Differential Nonlinearity

Differential nonlinearity is the difference between the measured change and the ideal change between any two adjacent codes. A specified differential nonlinearity of less than $\pm 1$ LSB over the operating temperature range ensures monotonicity.

## Gain Error

Gain error is a measure of the output error between an ideal DAC and the actual device output with all 1 s loaded after offset error has been adjusted out. Gain error is adjustable to zero with an external potentiometer.

## Offset Error

This is the error present at the device output with all 0s loaded in the DAC. It is due to the op amp input offset voltage and bias current and the DAC leakage current.

## Bipolar Zero Error

When the AD7849 is connected for bipolar output and (100 ... 000 ) is loaded to the DAC, the deviation of the analog output from the ideal midscale of 0 V is called the bipolar zero error.

Digital-to-Analog Glitch Impulse
This is the amount of charge injected from the digital inputs to the analog output when the inputs change state. Normally, this is specified as the area of the glitch in nV -secs.

## Multiplying Feedthrough Error

This is an ac error due to capacitive feedthrough from either of the $V_{\text {ref }}$ terminals to Vout when the DAC is loaded with all 0s.

## Digital Feedthrough

When the DAC is not selected ( $\overline{\text { SYNC }}$ is held high), high frequency logic activity on the digital inputs is capacitively coupled through the device to show up as noise on the Vout pin. This noise is digital feedthrough.

## CIRCUIT DESCRIPTION

## DIGITAL-TO-ANALOG CONVERSION

Figure 15 shows the digital-to-analog section of the AD7849. There are three on-chip DACs, each of which has its own buffer amplifier. DAC1 and DAC2 are 4-bit DACs. They share a 16-resistor string, but they have their own analog multiplexers. The voltage reference is applied to the resistor string. DAC3 is a 12-bit voltage mode DAC with its own output stage.
The four MSBs of the 16-bit digital input code drive DAC1 and DAC2, while the 12 LSBs control DAC3. Using DAC1 and DAC2, the MSBs select a pair of adjacent nodes on the resistor string and present that voltage to the positive and negative inputs of DAC3. This DAC interpolates between these two voltages to produce the analog output voltage.
To prevent nonmonotonicity in the DAC due to amplifier offset voltages, DAC1 and DAC2 leap-frog along the resistor string. For example, when switching from Segment 1 to Segment 2, DAC1 switches from the bottom of Segment 1 to the top of Segment 2 while DAC 2 remains connected to the top of Segment 1 . The code driving DAC3 is automatically complemented to compensate for the inversion of its inputs. This means that any linearity effects due to amplifier offset voltages remain unchanged when switching from one segment to the next, and 16-bit monotonicity is ensured if DAC3 is monotonic. Therefore, 12 -bit resistor matching in DAC3 guarantees overall 16-bit monotonicity. This is much more achievable than the 16 -bit matching that a conventional R-2R structure would need.

## Output Stage

The output stage of the AD7849 is shown in Figure 14. It is capable of driving a $2 \mathrm{k} \Omega$ load in parallel with 200 pF . The feedback and offset resistors allow the output stage to be configured for gains of 1 or 2 . Additionally, the offset resistor can be used to shift the output range. The AD7849 has a special feature to ensure output stability during power-up and power-down sequences. This feature is available for control applications where actuators must not be allowed to move in an uncontrolled fashion.


Figure 14. Output Stage
When the supply voltages are changing, the Vout pin is clamped to 0 V via a low impedance path. To prevent the output of A3 from being shorted to 0 V during this time, Transmission Gate G1 is opened. These conditions are maintained until the power supplies stabilize, and a valid word is written to the DAC register. At this time, G2 opens and G1 closes. Both transmission gates are also externally controllable via the reset in ( $\overline{\mathrm{RSTIN}})$ control input. For instance, if the $\overline{\text { RSTIN }}$ input is driven from a battery supervisor chip, then at power-off or during a brownout, the $\overline{\mathrm{RSTIN}}$ input will be driven low to open G1 and closeG2. The DAC has to be reloaded, with $\overline{\text { RSTIN }}$ high, to reenable the output. Conversely, the on-chip voltage detector output ( $\overline{\text { RSTOUT }}$ ) is also available to the user to control other parts of the system.
The AD7849 output buffer is configured as a track-and-hold amplifier. Although normally tracking its input, this amplifier isplaced in hold mode for approximately $5 \mu \mathrm{~s}$ after the leading edge of $\overline{\mathrm{LDAC}}$. This short state keeps the DAC output at its previous voltage while the AD7849 is internally changing to its new value. therefore, any glitches that occur in the transition are not seen at the output. In systems where $\overline{\mathrm{LDAC}}$ is permanently low, deglitching is not in operation.


Figure 15. Digital-to-Analog Conversion


Figure 16. Timing Diagram (Standalone Mode)

## DIGITAL INTERFACE

The AD7849 contains an input serial-to-parallel shift register and a DAC latch. A simplified diagram of the input loading circuitry is shown in Figure 16. Serial data on the SDIN input is loaded to the input register under control of DCEN, $\overline{\text { SYNC }}$ and SCLK. When a complete word is held in the shift register, it can then be loaded into the DAC latch under control of $\overline{\mathrm{LDAC}}$. Only the data in the DAC latch determines the analog output on the AD7849.
The daisy-chain enable (DCEN) input is used to select either the standalone mode or the daisy-chain mode. The loading format is slightly different depending on which mode is selected.

## Serial Data Loading Format (Standalone Mode)

When DCEN is at Logic 0 , standalone mode is selected. In this mode, a low $\overline{\text { SYNC }}$ input provides the frame synchronization signal that tells the AD7849 that valid serial data on the SDIN input is available for the next 16 falling edges of SCLK. An internal counter/decoder circuit provides a low gating signal so that only 16 data bits are clocked into the input shift register. After 16 SCLK pulses, the internal gating signal goes inactive (high), thus locking out any further clock pulses. Therefore, either a continuous clock or a burst clock source can be used to clock in data.

The $\overline{\text { SYNC }}$ input is taken high after the complete 16-bit word is loaded in.
The $B$ version and $C$ version are 16 -bit resolution DACs and have a straight 16-bit load format, with the MSB (DB15) being loaded first. The A version is a 14 -bit DAC; however, the loading structure is still 16 bit. The MSB (DB13) is loaded first, and the final two bits of the 16 -bit stream must be 0 s.

The DAC latch, and hence the analog output, can be updated in two ways. The status of the $\overline{\mathrm{LDAC}}$ input is examined after $\overline{\mathrm{SYNC}}$ is taken low. Depending on its status, one of two update modes is selected.
If $\overline{\mathrm{LDAC}}=0$, then automatic update mode is selected. In this mode, the DAC latch and analog output are updated automatically when the last bit in the serial data stream is clocked in. The update thus takes place on the 16th falling SCLK edge.
If $\overline{\mathrm{LDAC}}=1$, then automatic update mode is disabled. The DAC latch update and output update are now separate. The DAC latch is updated on the falling edge of $\overline{\mathrm{LDAC}}$. However, the output update is delayed for a further $5 \mu \mathrm{~s}$ by means of an internal track-and-hold amplifier in the output stage. This function results in a lower digital-to-analog glitch impulse at the DAC output. Note that the $\overline{\mathrm{LDAC}}$ input must be taken back high again before the next data transfer is initiated.



NOTES

1. DCEN IS TIED PERMANENTLY HIGH.

Figure 18. Timing Diagram (Daisy-Chain Mode)

## Serial Data Loading Format (Daisy-Chain Mode)

By connecting DCEN high, daisy-chain mode is enabled. This mode of operation is designed for multiDAC systems where several AD7849s can be connected in cascade. In this mode, the internal gating circuitry on SCLK is disabled, and a serial data output facility is enabled. The internal gating signal is permanently active (low) so that the SCLK signal is continuously applied to the input shift register when $\overline{\text { SYNC }}$ is low. The data is clocked into the register on each falling SCLK edge after SYNC goes low. If more than 16 clock pulses are applied, the data ripples out of the shift register and appears on the SDOUT line. By connecting this line to the SDIN input on the next AD7849 in the chain, a multiDAC interface can be constructed. Sixteen SCLK pulses are required for each DAC in the system. Therefore, the total number of clock cycles must equal $16 \times \mathrm{N}$, where N is the total number of devices in the chain. When the serial transfer to all devices is complete, $\overline{\mathrm{SYNC}}$ is taken high, which prevents any further data from being clocked into the input register.
A continuous SCLK source can be used if $\overline{S Y N C}$ is held low for the correct number of clock cycles. Alternatively, a burst clock containing the exact number of clock cycles can be used and $\overline{\text { SYNC }}$ taken high some time later.

When the transfer to all input registers is complete, a common $\overline{\text { LDAC }}$ signal updates all DAC latches with the data in each input register. All analog outputs are therefore updated simultaneously, $5 \mu \mathrm{~s}$ after the falling edge of $\overline{\mathrm{LDAC}}$.

## Clear Function ( $\overline{(C L R)}$

The clear function bypasses the input shift register and loads the DAC latch with all 0 s. It is activated by taking $\overline{\mathrm{CLR}}$ low. In all ranges, except the offset binary bipolar range $(-5 \mathrm{~V}$ to $+5 \mathrm{~V})$, the output voltage is reset to 0 V . In the offset binary bipolar range, the output is set to $\mathrm{V}_{\text {Ref.-. This clear function is distinct and }}$ separate from the automatic power-on reset feature of the device.

## APPLYING THE AD7849

## Power Supply Sequencing and Decoupling

In the AD7849, $\mathrm{V}_{\mathrm{CC}}$ should not exceed $\mathrm{V}_{\mathrm{DD}}$ by more than 0.4 V . If this happens, then an internal diode is turned on, and it produces latch-up in the device. Care should be taken to employ the following power supply sequence: $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{SS}}$ and then $\mathrm{V}_{\mathrm{CC}}$. In systems where it is possible to have an incorrect power sequence (for example, if $\mathrm{V}_{\mathrm{CC}}$ is greater than 0.4 V while $\mathrm{V}_{\mathrm{DD}}$ is still 0 V ), the circuit shown in Figure 19 can be used to ensure that the Absolute Maximum Ratings are not exceeded.


Figure 19. Power Supply Protection

## Unipolar Configuration

Figure 20 shows the AD7849 in the unipolar binary circuit configuration. The DAC is driven by the AD586, 5 V reference. Because Rofs is tied to 0 V , the output amplifier has a gain of $\times 2$, and the output range is 0 V to 10 V . If a 0 V to 5 V range is required, Rofs should be tied to Vout, configuring the output stage for a gain of $\times 1$. Table 7 gives the code table for the circuit shown in Figure 20.


Figure 20. Unipolar Binary Operation
Table 7. Code Table for Figure 20 Binary Number in DAC Latch MSB

LSB
Analog Output (Vout)
$10(65,535 / 65,536)$ V
$10(32,768 / 65,536)$ V
$10(1 / 65,536)$ V
0 V
Table 7 assumes a 16-bit resolution; $1 \mathrm{LSB}=10 \mathrm{~V} / 2^{16}=$ $10 \mathrm{~V} / 65,536=152 \mu \mathrm{~V}$.
Offset and gain can be adjusted in Figure 20 as follows:

- To adjust offset, disconnect the $\mathrm{V}_{\text {Ref- }}$ input from 0 V , load the DAC with all 0 s , and adjust the $\mathrm{V}_{\text {Ref- }}$ voltage until $\mathrm{V}_{\text {out }}=0 \mathrm{~V}$.
- To adjust gain, load the AD7849 with all 1s and adjust R1 until $V_{\text {out }}=10(65,535 / 65,536)=9.9998474 \mathrm{~V}$ for the 16 -bit, B and C versions. For the 14 -bit A version, Vout should be $10(16,383 / 16,384)=9.9993896 \mathrm{~V}$.

If a simple resistor divider is used to vary the $V_{\text {ref- }}$ voltage, it is important that the temperature coefficients of these resistors match that of the DAC input resistance $\left(-300 \mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$. Otherwise, extra offset errors will be introduced over temperature. Many circuits do not require these offset and gain adjustments. In these circuits, R1 can be omitted. Pin 5 of the AD586 may be left open circuit, and Pin $2\left(\mathrm{~V}_{\text {Ref- }}\right)$ of the AD7849 tied to 0 V .

## Bipolar Configuration

Figure 21 shows the AD7849 set up for $\pm 10 \mathrm{~V}$ bipolar operation. The AD588 provides precision $\pm 5 \mathrm{~V}$ tracking outputs that are fed to the $\mathrm{V}_{\text {reft }}$ and $\mathrm{V}_{\text {ref- }}$ inputs of the AD7849. The code table for the circuit shown in Figure 21 is shown in Table 8.
Full-scale and bipolar-zero adjustment are provided by varying the gain and balance on the AD588. R2 varies the gain on the AD588, while R3 adjusts the +5 V and -5 V outputs together with respect to ground.


Figure 21. Bipolar $\pm 10$ V Operation
Table 8. Code Table for Figure 21

| Binary Number in DAC Latch <br> MSB | LSB |
| :--- | :--- | Analog Output (Vout)

Table 8 assumes a 16-bit resolution; $1 \mathrm{LSB}=20 \mathrm{~V} / 2^{16}=305 \mu \mathrm{~V}$.
For bipolar-zero adjustment on the AD7849, load the DAC with $100 \ldots 000$ and adjust R3 until Vout $=0 \mathrm{~V}$. Full scale is adjusted by loading the DAC with all 1 s and adjusting R2 until $\mathrm{V}_{\text {out }}=$ 9.999694 V .

When bipolar-zero and full-scale adjustment are not needed, omit R2 and R3, connect Pin 11 to Pin 12 on the AD588 and leave Pin 5 on the AD588 floating.

If $\mathrm{a} \pm 5 \mathrm{~V}$ output range is desired with the circuit shown in Figure 21, tie Pin 20 (Rofs) to Pin 19 (Vout), thus reducing the output gain stage to unity and giving an output range of $\pm 5 \mathrm{~V}$.

## Other Output Voltage Ranges

In some cases, users may require output voltage ranges other than those already mentioned. One example is systems that need the output voltage to be a whole number of millivolts (that is, 1 mV or $2 \mathrm{mV})$. If the circuit shown in Figure 22 is used, then the LSB size is $125 \mu \mathrm{~V}$. This makes it possible to program whole millivolt values at the output. Table 9 shows the code table for the circuit shown in Figure 22.

*ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 22.0 V to 8.192 V Output Range
Table 9. Code Table for Figure 22

| Binary Number in DAC Latch <br> MSB |  |
| :--- | :--- |
| 1111111111111111 | LSB | Analog Output (Vout) | $10.192 \mathrm{~V}(65,535 / 65,536)=8.1919 \mathrm{~V}$ |  |
| :--- | :--- |
| 1000000000000000 | $8.192 \mathrm{~V}(32,768 / 65,536)=4.096 \mathrm{~V}$ |
| 0000000000001000 | $8.192 \mathrm{~V}(8 / 65,536)=0.001 \mathrm{~V}$ |
| 0000000000000100 | $8.192 \mathrm{~V}(4 / 65,536)=0.0005 \mathrm{~V}$ |
| 0000000000000010 | $8.192 \mathrm{~V}(2 / 65,536)=0.00025 \mathrm{~V}$ |
| 0000000000000001 | $8.192 \mathrm{~V}(1 / 65,536)=0.000125 \mathrm{~V}$ |

Table 9 assumes a 16-bit resolution; $1 \mathrm{LSB}=8.192 \mathrm{~V} / 2^{16}=125 \mu \mathrm{~V}$.

## Generating a $\pm 5$ V Output Range from a Single +5 V Reference

Figure 23 shows how to generate a $\pm 5 \mathrm{~V}$ output range when using a single +5 V reference. $\mathrm{V}_{\text {ref- }}$ is connected to 0 V , and Rofs is connected to $\mathrm{V}_{\text {ref. }}$. The 5 V reference input is applied to these pins. With all 0 s loaded to the DAC, the noninverting terminal of the output stage amplifier is at 0 V , and Vout is the inverse of $\mathrm{V}_{\text {reft. }}$ With all 1s loaded to the DAC, the noninverting terminal of the output stage amplifier is 5 V and, therefore, Vout is also 5 V .


01008-024

## MICROPROCESSOR INTERFACING

Microprocessor interfacing to the AD7849 is via a serial bus that uses standard protocol compatible with DSP processors and microcontrollers. The communications channel requires a 3-wire interface consisting of a clock signal, a data signal, and a synchronization signal. The AD7849 requires a 16-bit data-word with data valid on the falling edge of SCLK. For all the interfaces, the DAC update can be done automatically when all data is clocked in, or it can be done under control of $\overline{\mathrm{LDAC}}$.

Figure 24 through Figure 27 show the AD7849 configured for interfacing to a number of popular DSP processors and microcontrollers.

## AD7849-to-DSP56000 Interface

A serial interface between the AD7849 and the DSP56000 is shown in Figure 24. The DSP56000 is configured for normal mode asynchronous operation with a gated clock. It is also setup for a 16 -bit word with SCK and SC2 as outputs and the FSL control bit set to 0 . SCK is internally generated on the DSP56000 and applied to the AD7849 SCLK input. Data from the DSP56000 is valid on the falling edge of SCK. The SC2 output provides the framing pulse for valid data. This line must be inverted before being applied to the $\overline{\text { SYNC input of the AD7849. }}$
In this interface, an $\overline{\mathrm{LDAC}}$ pulse generated from an external timer is used to update the outputs of the DAC. This update can also be produced using a bit programmable control line from the DSP56000.

*ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 24. AD7849-to-DSP56000 Interface

## AD7849-to-TMS320C2x Interface

Figure 25 shows a serial interface between the AD7849 and the TMS320C2x DSP processor. In this interface, the CLKX and FSX signals for the TMS320C2x should be generated using external clock/timer circuitry. The FSX pin of the TMS320C2x must be configured as an input. Data from the TMS320C2x is valid on the falling edge of CLKX.

*ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 25. AD7849-to-TMS320C2x Interface
The clock/timer circuitry generates the $\overline{\mathrm{LDAC}}$ signal for the AD7849 to synchronize the update of the output with the serial transmission. Alternatively, the automatic update mode can be selected by connecting $\overline{\mathrm{LDAC}}$ to DGND.

## AD7849-to-68HC1 1 Interface

Figure 26 shows a serial interface between the AD7849 and the $68 \mathrm{HC11}$ microcontroller. SCK of the 68 HC 11 drives SCLK of the AD7849, while the MOSI output drives the serial data line of the AD7849. The $\overline{\text { SYNC }}$ signal is derived from a port line (PC0 shown).
For correct operation of this interface, the 68 HC 11 should be configured such that its CPOL bit is a 0 and its CPHA bit is a 1 . When data is transmitted to the part, PC0 is taken low. When the $68 \mathrm{HCl1}$ is configured like this, data on MOSI is valid on the falling edge of SCK. The 68 HC 11 transmits its serial data in 8 -bit bytes with only eight falling clock edges occurring in the transmit cycle. To load data to the AD7849, PC0 is left low after the first eight bits are transferred, and a second byte of data is then transferred serially to the AD7849. When the second serial transfer is complete, the PC0 line is taken high.

Figure 26 shows the LDAC input of the AD7849 being driven from another bit programmable port line (PC1). As a result, the DAC can be updated by taking $\overline{\text { LDAC }}$ low after the DAC input register has been loaded.


Figure 26. AD7849-to-68HC11 Interface

## AD7849-to-87C51 Interface

A serial interface between the AD7849 and the 87C51 microcontroller is shown in Figure 27. TXD of the 87C51 drives SCLK of the AD7849, while RXD drives the serial data line of the part. The $\overline{\mathrm{SYNC}}$ signal is derived from the P 3.3 port line, and the $\overline{\mathrm{LDAC}}$ line is driven from the P 3.2 port line.

The 87C51 provides the LSB of its SBUF register as the first bit in the serial data stream. Therefore, ensure that the data in the SBUF register is arranged correctly so that the most significant bits are the first to be transmitted to the AD7849, and the last bit to be sent is the LSB of the word to be loaded to the AD7849. When data is transmitted to the part, P3.3 is taken low. Data on RXD is valid on the falling edge of TXD. The 87C51 transmits its serial data in 8 -bit bytes, with only eight falling clock edges occurring in the transmit cycle. To load data to the AD7849, P3.3 is left low after the first eight bits are transferred, and a second byte of data is then transferred serially to the AD7849. When the second serial transfer is complete, the P3.3 line is taken high.
Figure 27 shows the $\overline{\text { LDAC }}$ input of the AD7849 driven from the bit programmable P3.2 port line. As a result, the DAC output can be updated by taking the $\overline{\mathrm{LDAC}}$ line low following the completion of the write cycle. Alternatively, $\overline{\mathrm{LDAC}}$ can be hardwired low, and the analog output is updated on the 16th falling edge of TXD after the $\overline{\text { SYNC }}$ signal for the DAC goes low.

*ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 27. AD7849-to-87C51 Interface

## APPLICATIONS INFORMATION OPTO-ISOLATED INTERFACE

In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled. Opto-isolators can provide voltage isolation in excess of 3 kV . The serial loading structure of the AD7849 makes it ideal for opto-isolated interfaces because the number of interface lines is kept to a minimum.

Figure 28 shows a 4-channel isolated interface using the AD7849. The DCEN pin must be connected high to enable the daisy-chain facility. Four channels with 14-bit or 16-bit resolution are provided in the circuit shown, but this can be expanded to accommodate any number of DAC channels without any extra isolation circuitry. The only limitation is the output update rate. For example, if an output update rate of 10 kHz is required, then all DACs must be loaded and updated in $100 \mu \mathrm{~s}$. Operating at the maximum clock rate of 5 MHz means that it takes $3.2 \mu \mathrm{~s}$ to load a DAC. This means that the total number of channels for this update rate is 31 , which leaves 800 ns for the $\overline{\mathrm{LDAC}}$ pulse. Of course, as the update rate requirement decreases, the number of possible channels increases.

The sequence of events to program the output channels in Figure 28 is as follows:

1. Take the $\overline{\mathrm{SYNC}}$ line low.
2. Transmit the data as four 16 -bit words. A total of 64 clock pulses is required to clock the data through the chain.
3. Take the $\overline{\text { SYNC }}$ line high.
4. Pulse the $\overline{\mathrm{LDAC}}$ line low. This updates all output channels simultaneously on the falling edge of $\overline{\mathrm{LDAC}}$.
To reduce the number of optocouplers, the $\overline{\mathrm{LDAC}}$ line can be driven from one shot that is triggered by the rising edge on the $\overline{\text { SYNC }}$ line. A low level pulse of 100 ns duration or greater is all that is required to update the outputs.

*ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 28. 4-Channel Opto-Isolated Interface

## OUTLINE DIMENSIONS



## AD7849

ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Resolution (Bits) | Bipolar INL (LSB) | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD7849ANZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 | $\pm 3$ | 20-Lead PDIP | N-20 |
| AD7849BNZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 8$ | 20-Lead PDIP | $\mathrm{N}-20$ |
| AD7849CNZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 4$ | 20-Lead PDIP | N-20 |
| AD7849AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 | $\pm 3$ | 20-Lead SOIC_W | RW-20 |
| AD7849AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 | $\pm 3$ | 20-Lead SOIC_W | RW-20 |
| AD7849ARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 | $\pm 3$ | 20-Lead SOIC_W | RW-20 |
| AD7849ARZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 | $\pm 3$ | 20-Lead SOIC_W | RW-20 |
| AD7849BR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 8$ | 20-Lead SOIC_W | RW-20 |
| AD7849BR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 8$ | 20-Lead SOIC_W | RW-20 |
| AD7849BRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 8$ | 20-Lead SOIC_W | RW-20 |
| AD7849BRZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 8$ | 20-Lead SOIC_W | RW-20 |
| AD7849CR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 4$ | 20-Lead SOIC_W | RW-20 |
| AD7849CR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 4$ | 20-Lead SOIC_W | RW-20 |
| AD7849CRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 4$ | 20-Lead SOIC_W | RW-20 |
| AD7849CRZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 | $\pm 4$ | 20-Lead SOIC_W | RW-20 |

[^1]
## AD7849

## NOTES

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD7849CRZ AD7849CNZ AD7849ANZ AD7849BRZ AD7849ARZ-REEL AD7849BRZ-REEL AD7849ARZ
AD7849CRZ-REEL


[^0]:    ${ }^{1}$ SCLK mark/space ratio range is 40/60 to 60/40.
    ${ }^{2}$ SDO load capacitance is 50 pF .

[^1]:    ${ }^{1} Z=$ RoHS Compliant Part.

