## feATURES

- Wide Input Voltage Range: 3V to 60V
- Fast Minimum Switch-On Time: 30ns
- Ultralow Quiescent Current Burst Mode Operation:
- $6 \mu \mathrm{~A} \mathrm{I}_{\mathrm{Q}}$ Regulating $12 \mathrm{~V}_{\text {IN }}$ to $3.3 \mathrm{~V}_{\text {OUT }}$
- $10 \mathrm{mV} \mathrm{V}_{\text {p-p }}$ Output Ripple at No Load
- Synchronizable/Programmable Fixed Frequency Forced Continuous Mode Operation: 300kHz to 2.2 MHz
- High Efficiency Synchronous Operation:
- $92 \%$ Efficiency at $0.5 \mathrm{~A}, 5 \mathrm{~V}_{\text {Out }}$ from $12 \mathrm{~V}_{\text {IN }}$
- $90 \%$ Efficiency at $0.5 \mathrm{~A}, 3.3 \mathrm{~V}_{\text {Out }}$ from $12 \mathrm{~V}_{\mathrm{IN}}$
- Low Dropout: 360 mV at 0.5 A
- Low EMI
- Accurate 1V Enable Pin Threshold
- Internal Soft-Start and Compensation
- Power Good Flag
- Small Thermally Enhanced 16-Lead MSOP Package and 10 -Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) DFN Packages
- AEC-Q100 Qualified for Automotive Applications


## APPLICATIONS

- 12V Automotive Systems
- 12 V and 24 V Commercial Vehicles
- 48 V Electric and Hybrid Vehicles
- Industrial Supplies


## DESCRIPTIOn

The LT®8619 is a compact, high efficiency, high speed synchronous monolithic step-down switching regulator that consumes only $6 \mu \mathrm{~A}$ of quiescent current. The LT8619 can deliver 1.2A of continuous current. Top and bottom power switches are included with all necessary circuitry to minimize the need for external components. Low ripple Burst Mode® operation enables high efficiency down to very low output currents while keeping the output ripple to 10 mV p.p. A SYNC pin allows forced continuous mode operation synchronized to an external clock. Internal compensation with peak current mode topology allows the use of small inductors and results in fast transient response and good loop stability. The EN/UV pin has an accurate 1V threshold and can be used to program $\mathrm{V}_{\text {IN }}$ undervoltage lockout or to shut down the LT8619, reducing the input supply current to below $0.6 \mu \mathrm{~A}$. The PG flag signals when $V_{\text {Out }}$ is within $\pm 7.5 \%$ of the programmed output voltage. The LT8619 is available in a small 16 -lead MSOP and 10 -lead $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN packages with exposed pad for low thermal resistance.

All registered trademarks and trademarks are the property of their respective owners.

## TYPICAL APPLICATION



## LT8619/LT8619-5

## ABSOLUTG MAXIMUM RATINGS

(Notes 1, 2)

VIN, EN/UV
.60V

BIAS
30V
BST Pin Above SW Pin ..... 4 V
PG, SYNC, OUT. ..... 6 V
FB ..... 2V
Operating Junction Temperature (Note 3)LT8619E, LT8619E-5.$-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
LT86191, LT8619I-5 ..... $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## PIn CONFIGURATION



10-LEAD $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ PLASTIC DFN
$\theta_{\mathrm{JA}}=43^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=10^{\circ} \mathrm{C} / \mathrm{W}$
EXPOSED PAD (PIN 11) IS GND, MUST BE SOLDERED TO PCB

$\theta_{\mathrm{JA}}=40^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=10^{\circ} \mathrm{C} / \mathrm{W}$
EXPOSED PAD (PIN 17) IS GND, MUST BE SOLDERED TO PCB
*FB FOR LT8619, OUT FOR LT8619-5

## ORDER InFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LT8619EDD\#PBF | LT8619EDD\#TRPBF | LGNP | $10-$ Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LT8619IDD\#PBF | LT8619IDD\#TRPBF | LGNP | $10-$ Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LT8619EMSE\#PBF | LT8619EMSE\#TRPBF | 8619 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LT8619IMSE\#PBF | LT8619IMSE\#TRPBF | 8619 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LT8619EMSE-5\#PBF | LT8619EMSE-5\#TRPBF | 86195 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LT8619IMSE-5\#PBF | LT8619IMSE-5\#TRPBF | 86195 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

## AUTOMOTIVE PRODUCTS**

| LT8619EMSE\#WPBF | LT8619EMSE\#WTRPBF | 8619 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| :--- | :--- | :--- | :--- | :--- |
| LT8619IMSE\#WPBF | LT8619IMSE\#WTRPBF | 8619 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LT8619EMSE-5\#WPBF | LT8619EMSE-5\#WTRPBF | 86195 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LT8619IMSE-5\#WPBF | LT8619IMSE-5\#WTRPBF | 86195 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Contact the factory for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with \#TRMPBF suffix.
**Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a \#W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

## LT8619/LT8619-5

ELECTRICAL CHARACTERISTICS The odentes the speciiciations which apply vere the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{EN} / \mathrm{UV}}=2 \mathrm{~V}$ unless otherwise noted (Notes 2, 3)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Switching Loop |  |  |  |  |  |  |
| $V_{\text {IN }}$ Minimum Input Voltage |  |  |  |  | 3.0 | V |
| $V_{\text {IN }}$ Quiescent Current at No Load | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {EN/UV }}=0 \mathrm{~V}$ | $\bullet$ |  | $\begin{aligned} & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 3.0 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=66.5 \mathrm{k}, \mathrm{BIAS}=\mathrm{V}_{\text {OUT }}, \mathrm{V}_{\text {SYNC }}=0 \mathrm{~V}$ | $\bullet$ |  | $\begin{aligned} & 6 \\ & 6 \end{aligned}$ | $\begin{aligned} & 10 \\ & 18 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=66.5 \mathrm{k}, \mathrm{BIAS}=\mathrm{V}_{\text {OUT }}$, Floats SYNC |  | 10 |  |  | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=66.5 \mathrm{k}, \mathrm{BIAS}=\mathrm{V}_{\text {OUT }}, \mathrm{V}_{\text {SYNC }}=1 \mathrm{INTV}_{\text {CC }}$ |  | 3 |  |  | mA |
| $\mathrm{V}_{\text {IN }}$ Current in Regulation | $\begin{aligned} & V_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=66.5 \mathrm{k}, \mathrm{BIAS}=\mathrm{V}_{\text {OUT }}, V_{\text {SYNC }}=0 \mathrm{~V} \\ & I_{\text {LOAD }}=100 \mu \mathrm{~A} \\ & I_{\text {LOAD }}=1 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | $\begin{gathered} 38 \\ 320 \end{gathered}$ | $\begin{gathered} 65 \\ 400 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| BIAS Pin Current Consumption | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {BIAS }}=3.3 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=0.5 \mathrm{~A}, \mathrm{f}_{\text {OSC }}=700 \mathrm{kHz}$ |  |  | 2.2 |  | mA |
| Regulated Output Voltage | LT8619-5, VIIN $=12 \mathrm{~V}, \mathrm{~V}_{\text {SYNC }}=\mathrm{INTV}_{\text {CC }}$, No Load | $\bullet$ | $\begin{aligned} & \hline 4.975 \\ & 4.925 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & \hline 5.025 \\ & 5.075 \end{aligned}$ | V |
| Feedback Voltage | LT8619, $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {SYNC }}=1 \mathrm{INTV}_{\text {CC }}$, No Load | $\bullet$ | $\begin{aligned} & 0.796 \\ & 0.788 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 0.804 \\ & 0.812 \end{aligned}$ | V |
| Feedback Voltage Line Regulation | $\mathrm{LT} 8619, \mathrm{~V}_{\text {IN }}=4 \mathrm{~V}$ to $50 \mathrm{~V}, \mathrm{~V}_{\text {SYNC }}=\operatorname{INTV}_{\text {CC }}($ Note 5$)$ <br> LT8619-5, $\mathrm{V}_{\text {IN }}=6 \mathrm{~V}$ to 50V, $\mathrm{V}_{\text {SYNC }}=$ INTV ${ }_{\text {CC }}$ (Note 5) | $\bullet$ |  | $\begin{aligned} & \pm 0.004 \\ & \pm 0.004 \end{aligned}$ | $\begin{aligned} & \pm 0.03 \\ & \pm 0.03 \end{aligned}$ | $\begin{aligned} & \% / V \\ & \% N \end{aligned}$ |
| Feedback Pin Input Current | LT8619, $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V}$ |  |  |  | $\pm 20$ | nA |
| Minimum On-Time | LT8619, $\mathrm{I}_{\text {LOAD }}=0.5 \mathrm{~A}, \mathrm{~V}_{\text {SYNC }}=$ INTV $_{\text {CC }}$ | $\bullet$ |  | 30 | 60 | ns |
| Minimum Off-Time |  |  | 100 | 150 | 180 | ns |
| Top Switch Peak Current Limit |  | $\bullet$ | 1.5 | 1.75 | 2.0 | A |
| Bottom Switch Current Limit |  |  |  | 1.8 |  | A |
| Bottom Switch Reverse Current Limit | $V_{\text {SYNC }}=I N T V^{\text {CC }}$ |  |  | 0.55 |  | A |
| Soft-Start Duration | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$, No Load, $\mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$ |  |  | 0.2 |  | ms |
| EN/UV to PG High Delay | $\mathrm{C}_{\text {INTVCC }}=1 \mu \mathrm{~F}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$, No Load, $\mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$ |  |  | 0.66 |  | ms |
| EN/UV to PG Low Delay |  |  |  | 10 |  | $\mu \mathrm{s}$ |
| Oscillator and SYNC |  |  |  |  |  |  |
| Operating Frequency | $\mathrm{R}_{\mathrm{T}}=162 \mathrm{k}$ | $\bullet$ | 260 | 300 | 340 | kHz |
|  | $\mathrm{R}_{\mathrm{T}}=66.5 \mathrm{k}$ | $\bullet$ | 630 | 700 | 770 | kHz |
|  | $\mathrm{R}_{\mathrm{T}}=20 \mathrm{k}$ | $\bullet$ | 1.9 | 2.0 | 2.1 | MHz |
| Synchronization Frequency | $\mathrm{f}_{\text {SYNC }} \geq \mathrm{f}_{\text {OSC }}$ | $\bullet$ | 0.3 |  | 2.2 | MHz |
| SYNC Threshold | Frequency Synchronization Burst Mode Operation Floats SYNC Pin, Pulse-Skipping Mode Forced Continuous Mode |  | $\begin{gathered} 0.35 \\ 1.6 \end{gathered}$ | $\begin{gathered} 1 \\ 0.6 \\ 1.2 \\ 2.0 \end{gathered}$ | 0.95 2.4 | V V V V |
| SYNC Pin Current | Built-In Sourcing Current, $\mathrm{V}_{\text {SYNC }}=0 \mathrm{~V}$ Built-In Sinking Current, $\mathrm{V}_{\text {SYNC }}=3.3 \mathrm{~V}$ |  |  | $\begin{gathered} \hline-0.2 \\ 3.0 \end{gathered}$ |  | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

## LT8619/LT8619-5

ELECTRICAL CHARACTERISTICS The o denotes the specifications which apply over the tull operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\text {EN/UV }}=2 \mathrm{~V}$ unless otherwise noted (Notes 2,3)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Switch, Logic and Power Good |  |  |  |  |  |  |
| Top Switch On-Resistance | $\mathrm{L}_{\text {LOAD }}=0.1 \mathrm{~A}$ |  |  | 0.45 |  | $\Omega$ |
| Bottom Switch On-Resistance | $\mathrm{I}_{\text {LOAD }}=0.1 \mathrm{~A}$ |  |  | 0.22 |  | $\Omega$ |
| EN/UV Power-On Threshold | EN/UV Rising | $\bullet$ | 0.94 | 1.0 | 1.1 | V |
| EN/UV Power-On Hysteresis |  |  |  | 40 |  | mV |
| EN/UV Shutdown Threshold | EN/UV Falling | $\bullet$ | 0.34 | 0.56 | 0.92 | V |
| EN/UV Pin Current | $\mathrm{V}_{\text {EN/UV }}=2 \mathrm{~V}$ |  | -100 |  | 100 | nA |
| Overvoltage Threshold | $\mathrm{V}_{\text {FB }} / \mathrm{V}_{\text {OUT }}$ Rising Wrt. Regulated $\mathrm{V}_{\text {FB }} / \mathrm{V}_{\text {OUT }}$ |  |  | 3.75 |  | \% |
| Positive Power Good Threshold | $\mathrm{V}_{\text {FB }} / V_{\text {OUT }}$ Rising Wrt. Regulated $\mathrm{V}_{\text {FB }} / V_{\text {OUT }}$ | $\bullet$ | 5 | 7.5 | 10 | \% |
| Negative Power Good Threshold | $\mathrm{V}_{\text {FB }} / V_{\text {OUT }}$ Rising Wrt. Regulated $\mathrm{V}_{\text {FB }} / V_{\text {OUT }}$ | $\bullet$ | -5 | -7.5 | -10 | \% |
| Positive Power Good Delay | LT8619, $\mathrm{V}_{\text {FB }}=0.8 \mathrm{~V} \uparrow 0.9 \mathrm{~V}$ to PG Low LT8619-5, $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V} \uparrow 5.6 \mathrm{~V}$ to PG Low LT8619, $\mathrm{V}_{F B}=0.9 \mathrm{~V} \downarrow 0.8 \mathrm{~V}$ to PG High LT8619-5, $\mathrm{V}_{\text {OUT }}=5.6 \mathrm{~V} \downarrow 5 \mathrm{~V}$ to PG High |  |  | $\begin{aligned} & 60 \\ & 60 \\ & 35 \\ & 35 \end{aligned}$ |  | $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| Negative Power Good Delay | LT8619, $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V} \downarrow 0.7 \mathrm{~V}$ to PG Low LT8619-5, $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V} \downarrow 4.4 \mathrm{~V}$ to PG Low LT8619, $\mathrm{V}_{\text {FB }}=0.7 \mathrm{~V} \uparrow 0.8 \mathrm{~V}$ to PG High LT8619-5, $\mathrm{V}_{\text {OUT }}=4.4 \mathrm{~V} \uparrow 5 \mathrm{~V}$ to PG High |  |  | $\begin{aligned} & \hline 60 \\ & 60 \\ & 35 \\ & 35 \\ & \hline \end{aligned}$ |  | $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| PG Leakage | $V_{P G}=3.3 \mathrm{~V}$, Power Good |  |  |  | $\pm 100$ | nA |
| PG V ${ }_{\text {OL }}$ | $\mathrm{I}_{\mathrm{PG}}=100 \mu \mathrm{~A}$ | $\bullet$ |  | 0.01 | 0.3 | V |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All currents into device pins are positive; all currents out of device pins are negative. All Voltages are referenced to ground unless otherwise specified.
Note 3: The LT8619 is tested under pulse load conditions such that $T_{J} \approx T_{A}$. The LT8619E is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ junction temperature. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range are assured by design,
characterization, and correlation with statistical process controls. The LT8619I is guaranteed over the full $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range. High junction temperatures degrade operating lifetimes. Operating lifetime is derated at junction temperatures greater than $125^{\circ} \mathrm{C}$.
Note 4: This IC includes overtemperature protection that is intended to protect the device during overload conditions. Junction temperature will exceed $150^{\circ} \mathrm{C}$ when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature will reduce lifetime.
Note 5: Guaranteed by design, not subject to test.

## TYPICAL PERFORMANCE CHARACTERISTICS











## LT8619/LT8619-5

## TYPICAL PERFORMANCE CHARACTERISTICS




Load Regulation


Top FET Current Limit vs Duty Cycle




8619 G16



## TYPICAL PERFORMANCE CHARACTERISTICS





$8619 \mathrm{G22}$



Power Good, Overvoltage Threshold


861962
${ }_{8619} 625$



## LT8619/LT8619-5

## TYPICAL PERFORMANCE CHARACTERISTICS


$V_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$
$\mathrm{f}_{\mathrm{SW}}=2 \mathrm{MHz}, \mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$

Forced Continuous Mode Transient Load Step from 10mA to 1A

$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$
$\mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$

$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$
$\mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$

Forced Continuous Mode Switching Waveform at Minimum On-time

$\mathrm{V}_{\text {IN }}=53.7 \mathrm{~V}$, $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}, 0.5 \mathrm{~A}$ LOAD
$\mathrm{f}_{S W}=2 \mathrm{MHz}, \mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$

Pulse-Skipping Mode Transient Load Step from 10mA to 1A

$V_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$
$\mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$

Forced Continuous Mode
Frequency Synchronization

$V_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$, NO LOAD
$\mathrm{f}_{\text {OSC }}=700 \mathrm{kHz}, \mathrm{L}=10 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$
$\mathrm{f}_{\text {Sw }}($ FREE RUNNING $)=700 \mathrm{kHZ}, \mathrm{f}_{\text {SYNC }}=1.2 \mathrm{MHz}$

## TYPICAL PERFORMANCE CHARACTERISTICS

$V_{\text {OUT }}=2.4 \mathrm{~V}$ Start-Up Dropout
Performance

$V_{\text {OUT }}=2.4 \mathrm{~V}, 10 \Omega$ LOAD
$\mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}, \mathrm{L}=15 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=47 \mu \mathrm{~F}$
PG 100k PULL-UP BY INTV CC
FORCED CONTINUOUS MODE

EN/UV Start-Up

$V_{I N}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$, NO LOAD
$\mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$
FORCED CONTINUOUS MODE
$\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ Start-Up Dropout
Performance

$V_{\text {OUT }}=5 \mathrm{~V}, 10 \Omega$ LOAD
$\mathrm{f}_{\mathrm{SW}}=700 \mathrm{kHz}, \mathrm{L}=10 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$
PG 100k PULL-UP BY INTVCC
FORCED CONTINUOUS MODE

$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$, NO LOAD
$\mathrm{f}_{\mathrm{OSC}}=2 \mathrm{MHz}, \mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$
FORCED CONTINUOUS MODE

## PIN fUnCTIONS (OFNMSOP)

NC (Pin 1, 3, 13, MSOP Only): No Connect. These pins are not connected to the internal circuitry.
$\mathrm{V}_{\text {IN }}$ (Pin 1/Pin 2): The $\mathrm{V}_{\text {IN }}$ pin supplies current to the LT8619 internal circuitry and to the internal topside power switch. Be sure to place the positive terminal of the input bypass capacitor as close as possible to the $V_{\text {IN }}$ pin, and the negative capacitor terminal as close as possible to the GND pin.

EN/UV (Pin 2/Pin 4): The LT8619 is shut down when this pin is low and active when this pin is high. The EN/UV pin power-on threshold is 1 V . When forced below 0.56 V , the IC is put into a low current shutdown mode. Tie to $\mathrm{V}_{\text {IN }}$ if shutdown feature is not used. An external resistor divider from $\mathrm{V}_{\text {IN }}$ can be used to program the $\mathrm{V}_{\text {IN }}$ UVLO.
RT (Pin 3/Pin 5): A resistor is tied between RT and ground to set the switching frequency. When synchronizing, the $\mathrm{R}_{T}$ resistor should be chosen to set the LT8619 switching frequency equal to or below the synchronization frequency. Do not apply external voltage to this pin.
PG (Pin 4/Pin 6): Open-Drain Power Good Output. PG remains low until the FB pin is within $\pm 7.5 \%$ of the final regulation voltage. The PG pull-up resistor can be connected to the $\mathrm{INTV}_{\text {cc }}, \mathrm{V}_{\text {OUT }}$ or an external supply voltage that is lower than 6 V .

SYNC (Pin 5/Pin 7): External Clock Synchronization Input. Tie to a clock source for synchronization to an external frequency. During clock synchronization, the controller enters forced continuous mode. Ground the SYNC pin for Burst Mode operation. Connect to INTV ${ }_{c C}$ to enable forced continuous mode operation. Floating this pin will enable pulse-skipping mode operation. During start-up, the controller is forced to run in pulse-skipping mode. When in pulse-skipping or forced continuous mode operation, the $I_{Q}$ will be much higher compared to Burst Mode operation.

FB (Pin 6/Pin 9, 10, LT8619 Only): The LT8619 regulates the $F B$ pin to 0.8 V . Connect the feedback resistor divider tap to this pin. Also, connect a phase lead capacitor between FB and $\mathrm{V}_{\text {out }}$. Typically, this capacitor is between 4.7 pF to 10 pF . Do not apply an external voltage to this pin.

OUT (Pin 9, 10, LT8619-5 MSOP Only): Connect to the regulator output $\mathrm{V}_{\text {OUT }}$. The LT8619-5 regulates the OUT pin to 5 V . This pin connects to the internal $10 \mathrm{M} \Omega$ feedback divider that programs the fixed output voltage.
BIAS (Pin 7/Pin 11): The internal regulator will draw current from BIAS instead of $\mathrm{V}_{\text {IN }}$ when the BIAS pin is tied to a voltage higher than 3.1V. For switching regulator output voltages of 3.3 V and above, this pin should be tied to $V_{\text {Out }}$. If this pin is tied to a supply other than $V_{\text {OUT }}$, use a $1 \mu \mathrm{~F}$ local bypass capacitor on this pin.
INTV cc (Pin 8/Pin 12): Internal 3.3V Regulator Output. The internal power drivers and control circuits are powered from this voltage. INTV ${ }_{\text {cc }}$ maximum output current is 20 mA . INTV ${ }_{\text {cc }}$ current will be supplied from BIAS if $\mathrm{V}_{\text {BIAS }}>3.1 \mathrm{~V}$, otherwise current will be drawn from $\mathrm{V}_{\text {IN }}$. Voltage on INTV ${ }_{\text {cc }}$ will vary between 2.8 V and 3.3 V when $V_{\text {BIAS }}$ is between 3.0 V and 3.5 V . Decouple this pin to GND with at least a $1 \mu$ F low ESR ceramic capacitor. Do not load the INTV ${ }_{\text {CC }}$ pin with external circuitry.
BST (Pin 9/Pin 14): This pin is used to provide a drive voltage, higher than the input voltage, to the topside power switch. Place a $0.1 \mu \mathrm{~F}$ boost capacitor as close as possible to the IC.
SW (Pin 10/Pin 15, 16): The SW pin is the output of the internal power switches. Connect this pin to the inductor and boost capacitor. This node should be kept small on the PCB for good performance.
GND (Exposed Pad Pin 11/Pin 8, Exposed Pad Pin 17): Ground. The exposed pad must be connected to the negative terminal of the input capacitor and soldered to the PCB in order to lower the thermal resistance.

## BLOCK DIAGRAM



## operation

The LT8619 is a monolithic, constant frequency current mode step-down DC/DC converter. An oscillator, with frequency set using a resistor on the RT pin, turns on the internal top power switch at the beginning of each clock cycle. Current in the inductor then increases until the current comparator trips and turns off the top power switch. The peak inductor current at which the top switch turns off is controlled by the voltage on the internal VC node. The error amplifier servos the VC node by comparing the voltage on the FB pin with an internal 0.8 V reference. When the load current increases, it causes a reduction in the feedback voltage relative to the reference leading the error amplifier to raise the VC voltage until the average inductor current matches the new load current. When the top power switch turns off, the bottom power switch turns on until the next clock cycle begins or inductor current falls to zero (Burst Mode operation or pulse-skipping mode). If overload conditions result in more than 1.8 A flowing through the bottom switch, the next clock cycle will be delayed until the switch current returns to a safe level.

If the EN/UV pin is low, the LT8619 is shut down and draws less than $0.6 \mu \mathrm{~A}$ from the input. When the EN/UV pin is above 1 V , the switching regulator starts operation. First, the internal LDO powers up, followed by the switching regulator $200 \mu \mathrm{~s}$ soft-start ramp. During the soft-start phase, the switcher operates in pulse-skipping mode and gradually switches to forced continuous mode when $V_{\text {OUT }}$ approaches the set point (if SYNC pin is forced high or connected to an external clock). Typically, upon EN/UV rising edge, it takes about $660 \mu \mathrm{~s}$ for the switcher output voltage to reach regulation and PG to be asserted.
To optimize efficiency at light loads, configure the LT8619 to operate in Burst Mode by grounding the SYNC pin. At light load, in between bursts, all circuitry associated with controlling the output switch is shut down, reducing
the input supply current. In a typical application, $6 \mu \mathrm{~A}$ will be consumed from the supply when regulating with no load. Float the SYNC pin to enable pulse-skipping mode operation. While in pulse-skipping mode, the oscillator operates continuously and the bottom power switch turns off when the inductor current falls to zero. During light loads, switch pulses are skipped to regulate the output and the quiescent current will be higher than Burst Mode operation. Connecting the SYNC pin to INTV CC enables forced continuous mode operation. In forced continuous mode, the inductor current is allowed to reverse and the switcher operates at a fixed frequency. If a clock is applied to the SYNC pin, the part operates in forced continuous mode and synchronizes to the external clock frequency; with the rising SW signal synchronized to the external clock positive edge.

To improve efficiency across all loads, supply current to internal circuitry can be sourced from the BIAS pin when biased above 3.1V. Else, the internal circuitry will draw current from $\mathrm{V}_{\text {IN }}$. The BIAS pin should be connected to $V_{\text {OUT }}$ if the LT8619 output is programmed to 3.3 V or above.
An overvoltage comparator, OV , guards against transient overshoots. If $\mathrm{V}_{\mathrm{FB}}$ is higher than 0.83 V , the OV comparator trips, disables the top MOSFET and turns on the bottom power switch until the next clock cycle begins or the inductor reverse current reaches 0.55A. With high reverse current, both top and bottom MOSFETs shut off till the next cycle. Positive and negative power good comparators pull the PG pin low if the FB voltage varies more than $\pm 7.5 \%$ (typical) from the set point.
The oscillator reduces the LT8619's operating frequency when the voltage at the FB pin is low. This frequency foldback helps to control the inductor current when the output voltage is lower than the programmed value which occurs during overcurrent conditions.

## APPLLCATIONS Information

## Achieving Ultralow Quiescent Current

To enhance efficiency at light loads, the LT8619 enters into Burst Mode operation, which keeps the output capacitor charged to the desired output voltage while minimizing the input quiescent current and output ripple voltage. In Burst Mode operation the LT8619 delivers single small pulses of current to the output capacitor followed by sleep periods where the output power is supplied by the output capacitor. While in sleep mode the LT8619 consumes less than $6 \mu \mathrm{~A}$.
As the output load decreases, the frequency of single current pulses decreases (see Figure 1) and the percentage of time the LT8619 is in sleep mode increases, resulting in much higher light load efficiency than for typical converters. For a typical application, when the output is not loaded, by maximizing the time between pulses, the regulator quiescent approaches $6 \mu \mathrm{~A}$. Therefore, to optimize the quiescent current performance at light loads, the current in the feedback resistor divider must be minimized as it appears to the output as load current (See FB Resistor Network section).

While in Burst Mode operation, the current limit of the top switch is approximately 380 mA resulting in output voltage ripple shown in Figure 2. Increasing the output capacitance will decrease the output ripple proportionally. As load ramps upward from zero, the switching frequency will increase but only up to the switching frequency programmed by the resistor at the RT pin as shown in Figure 1. The output load at which the LT8619 reaches the programmed frequency varies based on input voltage, output voltage, and inductor choice.

For some applications it is desirable for the LT8619 to operate in pulse-skipping mode, offering two major differences from Burst Mode operation. First, the minimum inductor current clamp present in Burst Mode operation is removed, providing a smaller packet of charge to the output capacitor and reduce the output ripple voltage. For a given load, the chip awake more often, resulting in higher supply current compared to Burst Mode operation. Second is that full switching frequency is reached at lower output load than in Burst Mode operation (see Figure 3). To enable pulse-skipping mode, leave the SYNC pin floating. Tying the SYNC pin to INTV ${ }_{C C}$ node enables the programmed switching frequency at no load.


Figure 1. Burst Frequency vs Load Current


Figure 2. Burst Mode Operation Waveform with $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$ at No Load, $\mathrm{R}_{\mathrm{T}}=66.5 \mathrm{k}$, $\mathrm{L}=10 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$


Figure 3. Minimum Load for Full Frequency Operation vs $V_{\text {IN }}$ in Burst Mode Operation and Pulse-Skipping Mode Setting

## LT8619/LT8619-5

## APPLICATIONS INFORMATION

## FB Resistor Network

The output voltage is programmed with a resistor divider between $\mathrm{V}_{\text {OUT }}$ and the FB pin. Choose the resistor values according to:

$$
\mathrm{R} 1=\mathrm{R} 2\left(\frac{\mathrm{~V}_{\text {OUT }}}{0.8 \mathrm{~V}}-1\right)
$$

Reference designators refer to the Block Diagram. 1\% resistors are recommended to maintain output voltage accuracy.

If low input quiescent current and good light-load efficiency are desired, use a large resistor value for the FB resistor divider. The current flowing in the divider acts as a load current, and will increase the no-load input current to the converter, which is approximately:

$$
I_{Q}=5.2 \mu A+\left(\frac{V_{0 U T}}{R 1+R 2}\right)\left(\frac{V_{0 U T}}{V_{I N}}\right)\left(\frac{1}{\eta}\right)
$$

where $5.2 \mu \mathrm{~A}$ is the quiescent current of the LT8619 and the second term is the current in the feedback divider reflected to the input of the buck operating at its light load efficiency, $\eta$. For a 3.3 V application with $\mathrm{R} 1=1 \mathrm{M}$ and R2 $=316 \mathrm{k}$, the feedback divider draws $2.5 \mu \mathrm{~A}$ from $\mathrm{V}_{\text {OUT }}$. With $\mathrm{V}_{I N}=12 \mathrm{~V}$ and $\eta=85 \%$, this adds $0.8 \mu \mathrm{~A}$ to the $5.2 \mu \mathrm{~A}$ quiescent current resulting in $6 \mu \mathrm{~A}$ quiescent current from the 12 V supply. Note that this equation implies that the no-load current is a function of $\mathrm{V}_{\mathbb{N}}$; this is plotted in the Typical Performance Characteristics section.

When using large FB resistors, a 4.7pF to 10pF phase lead capacitor, C 1 , should be connected from $\mathrm{V}_{\text {OUT }}$ to FB .

## Setting the Switching Frequency

The LT8619 uses a constant frequency PWM architecture that can be programmed to switch from 300 kHz to 2.2MHz by using a resistor tied from the RT pin to ground. The $\mathrm{R}_{\top}$ resistor required for a desired oscillator frequency can be roughly obtain using:

$$
\mathrm{R}_{\mathrm{T}}=\frac{50.07}{\mathrm{f}_{\mathrm{OSC}}}-5
$$

where $R_{T}$ is in $k \Omega$ and $f_{0 S c}$ is the desired switching frequency in MHz .

Table 1 and Figure 4 show the typical $R_{T}$ value for a desired oscillator frequency.

Table 1. Oscillator Frequency vs $\mathrm{R}_{\mathrm{T}}$ Value (1\% Standard Value)

| $\mathbf{f}_{\mathbf{0 S c}} \mathbf{( M H z )}$ | $\mathbf{R}_{\mathbf{T}} \mathbf{( k \boldsymbol { \Omega } )}$ |
| :---: | :---: |
| 0.3 | 162 |
| 0.4 | 121 |
| 0.5 | 95.3 |
| 0.6 | 78.7 |
| 0.7 | 66.5 |
| 0.8 | 57.6 |
| 0.9 | 51.1 |
| 1.0 | 45.3 |
| 1.2 | 36.5 |


| $\mathbf{f}_{\mathbf{0 s C}}(\mathbf{M H z})$ | $\mathbf{R}_{\mathbf{T}} \mathbf{( k \Omega} \mathbf{)}$ |
| :---: | :---: |
| 1.4 | 30.9 |
| 1.6 | 26.1 |
| 1.8 | 22.6 |
| 2.0 | 20.0 |
| 2.2 | 17.8 |



Figure 4. Oscillator Frequency vs $\mathrm{R}_{\mathbf{T}}$ Value

## Operating Frequency Selection and Trade-Offs

Selection of the operating frequency is a trade-off between efficiency, component size, and input voltage range. The advantage of high frequency operation is that smaller inductor and capacitor values may be used. The disadvantages are lower efficiency and a smaller input voltage range.

For force continuous mode operation, the highest oscillator frequency ( $\mathrm{f}_{\mathrm{OSC}(\mathrm{MAX})}$ ) for a given application can be approximately given by the 1st order equation:

$$
\mathrm{f}_{\mathrm{OSC}(\mathrm{MAX})}=\frac{\mathrm{I}_{\text {LOAD }} \mathrm{R}_{\text {SW(BOT })}+\mathrm{V}_{\text {OUT }}}{\mathrm{t}_{\text {ON(MIN) })}\left(\mathrm{V}_{\text {IN }}-\mathrm{I}_{\mathrm{LOAD}} \mathrm{R}_{\text {SW(TOP) })}+\mathrm{I}_{\mathrm{LOAD}} \mathrm{R}_{\text {SW(BOT) }}\right)}
$$

Where $\mathrm{V}_{\text {IN }}$ is the input voltage, $\mathrm{V}_{\text {OUT }}$ is the output voltage, $\mathrm{R}_{\mathrm{SW}(\mathrm{TOP})}$ and $\mathrm{R}_{\mathrm{SW}(\mathrm{BOT})}$ are the internal switch on resistance ( $\sim 0.45 \Omega, \sim 0.22 \Omega$, respectively) and $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$

## APPLICATIONS INFORMATION

is the minimum top switch on-time at the loading condition as shown in Figure 5 . Figure 6 shows the relationship between the maximum input voltage vs the switching frequency. If a smaller $R_{T}$ is selected, to ensure that the regulator is switching at the higher frequency as illustrated in Figure 4, the maximum input supply voltage has to be lowered; and it needs to be further reduced if the load is decreased or removed.


Figure 5. Minimum On-Time vs Load Current


Figure 6. Forced Continuous Mode Maximum Input Voltage vs Switching Frequency

## High Supply Operation

For Burst Mode operation or pulse-skipping mode, VIN voltage may go as high as the absolute maximum rating of 60 V regardless of the frequency setting; however, the LT8619 will reduce the switching frequency as necessary to regulate the output voltage.

For forced continuous mode, if there is a momentarily $V_{I N}$ voltage surge higher than the voltage shown in Figure 6, resulting in minimum on-time operation, an overvoltage comparator guards against transient overshoots as well as other more serious conditions that may overvoltage the output. When the $V_{F B}$ voltage rises by more than $3.75 \%$ above its nominal value, the top MOSFET is turned off and the bottom MOSFET is turned on. At this moment, the output voltage continues to increase until the inductor current reverses. The actual peak output voltage will be higher than $3.75 \%$, depending on external components value, loading condition and output voltage setting. The bottom MOSFET remains on continuously until the inductor current exceeds the bottom MOSFET reverse current or overvoltage condition is cleared. With high reverse current, both top and bottom MOSFETs shut off till the next clock cycle.

## Low Supply Operation

The LT8619 is designed to remain operational during short line transients when the input voltage may briefly dip below 3.0V. Below this voltage, the INTV CC voltage might drop to a point that is not able to provide adequate gate drive voltage to turn on the MOSFET. The LT8619 has two circuits to detect this undervoltage condition. A UVLO comparator monitors the INTV ${ }_{C C}$ voltage to ensure that it is above 2.8 V during startup; once in regulation, the chip continues to operate as long as INTV ${ }_{\text {CC }}$ stays above 2.65V. If this UVLO comparator trips, the chip is shut down until INTV ${ }_{C C}$ recovers. Another comparator monitors the $V_{I N}$ supply voltage, add a resistor divider from $\mathrm{V}_{\text {IN }}$ to EN/UV to turn off the regulator if $\mathrm{V}_{\text {IN }}$ dips below the undesirable voltage.

The LT8619 is capable of a maximum duty cycle of greater than $99 \%$, and the $\mathrm{V}_{\text {IN }}-\mathrm{to}-\mathrm{V}_{\text {OUT }}$ dropout is limited by the $R_{D S(O N)}$ of the top switch. In deep dropout, the loop attempt to turn on the top switch continuously. However, the top switch gate drive is biased from the floating bootstrap capacitor $\mathrm{C}_{\mathrm{B}}$, which normally recharges during each off cycle; in dropout, this capacitor loses its refresh cycle and charge depleted. A comparator detects the drop in boot-strap capacitor voltage, forces the top switch off and recharges the capacitor.

## APPLICATIONS InFORMATION

For low $\mathrm{V}_{\text {IN }}$ applications that cannot allow deviation from the programmed oscillator frequency, use the following formula to set the switching frequency:

$$
V_{\operatorname{IN}(\mathrm{MIN})}=\frac{V_{\mathrm{SW}(\mathrm{BOT})}+\mathrm{V}_{\mathrm{OUT}}}{1-\mathrm{t}_{\mathrm{OFF}(\mathrm{MIN})} \bullet \mathrm{f}_{\mathrm{OSC}}}+\mathrm{V}_{\mathrm{SW}(\mathrm{TOP})}-\mathrm{V}_{\mathrm{SW}(\mathrm{BOT})}
$$

where $\mathrm{V}_{\mathrm{IN}_{\mathrm{N}}(\mathrm{MIN})}$ is the minimum input voltage without skipped cycles, $\mathrm{V}_{\text {OUT }}$ is the output voltage, $\mathrm{V}_{\text {SW(TOP) }}$ and $V_{S W(B O T)}$ are the internal switch drops ( $\sim 0.54 \mathrm{~V}, \sim 0.264 \mathrm{~V}$, respectively at maximum load), $\mathrm{f}_{0 \mathrm{c}}$ is the oscillating frequency (set by $R_{T}$ ), and $t_{0 F F}($ MII $)$ is the minimum switching off-time. Note that higher switching frequency will increase the minimum input voltage below which cycles will be dropped to achieve higher duty cycle.

## Inductor Selection and Maximum Output Current

The LT8619 is designed to minimize solution size by allowing the inductor to be chosen based on the output load requirements of the application. During overload or short-circuit conditions the LT8619 safely tolerates operation with a saturated inductor through the use of a high speed peak-current mode architecture.

A good first choice for the inductor value is:

$$
\mathrm{L}=2 \frac{\mathrm{~V}_{\text {OUT }}+V_{\text {SW(BOT) }}}{f_{\text {OSC }}}
$$

where $\mathrm{f}_{\text {Osc }}$ is the switching frequency in $\mathrm{MHz}, \mathrm{V}_{\text {OUt }}$ is the output voltage, $\mathrm{V}_{\mathrm{SW}(\mathrm{BOT})}$ is the bottom switch drop $(\sim 0.264 \mathrm{~V})$ and L is the inductor value in $\mu \mathrm{H}$.

To avoid overheating and poor efficiency, an inductor must be chosen with an RMS current rating that is greater than the maximum expected output load of the application. In addition, the saturation current (typically labeled $I_{\text {SAT }}$ ) rating of the inductor must be higher than the load current plus one-half of inductor ripple current:

$$
\mathrm{I}_{\mathrm{SAT}}>\mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})}+\frac{\Delta \mathrm{I}_{\mathrm{L}(\mathrm{MAX})}}{2}
$$

where $I_{\operatorname{LOAD}(\operatorname{MAX})}$ is the maximum output load for a given application and $\Delta I_{L(\operatorname{MAX})}$ is the inductor ripple current as calculated in the following equation:

$$
\Delta \mathrm{I}_{\mathrm{L}(\mathrm{MAX})}=\frac{1}{\mathrm{f}_{\mathrm{OSC}} \bullet \mathrm{~L}} \mathrm{~V}_{\text {OUT }}\left[1-\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN(MAX) }}}\right]
$$

As a quick example, an application requiring 1 A output current should use an inductor with an RMS rating of greater than 1 A and an $\mathrm{I}_{\text {SAT }}$ of greater than 1.5 A . During long duration overload or short-circuit conditions, the inductor RMS rating requirement is greater to avoid overheating of the inductor. To push for high efficiency, select an inductor with low series resistance (DCR), preferably below $0.04 \Omega$, and the core material should be intended for high frequency application. However, achieving this requires a large size inductor. An inductor with DCR around $0.1 \Omega$ is generally a good compromise for both efficiency and board area, at the expense of trimming $1 \%$ to $2 \%$ from the efficiency number.

The LT8619 limits the peak switch current in order to protect the switches and the system from overload faults. The top switch current limit (llim) is at least 1.5A. The inductor value must then be sufficient to supply the desired maximum output current (lLOAD(MAX)), which is a function of the switch current limit (lIIM) and the ripple current:

$$
\mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})}=\mathrm{I}_{\mathrm{LIM}}-\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}
$$

Therefore, the maximum output current that the LT8619 will deliver depends on the switch current limit, the inductor value, and the input and output voltages. The inductor value may have to be increased if the inductor ripple current does not allow sufficient maximum output current ( $\mathrm{L}_{\text {LOAD(MAX) }}$ ) given the switching frequency, and maximum input voltage used in the desired application.

In order to achieve higher light load efficiency, more energy must be delivered to the output during single small pulses in Burst Mode operation such that the LT8619 can

## APPLICATIONS InFORMATION

stay in sleep mode longer between each pulse. This can be achieved by using a larger value inductor, and should be considered independent of switching frequency when choosing an inductor. For example, while a lower inductor value would typically be used for a high switching frequency application, if high light load efficiency is desired, a higher inductor value should be chosen.

The optimum inductor for a given application may differ from the one indicated by this design guide. A larger value inductor provides a higher maximum load current and reduces the output voltage ripple. For applications requiring smaller load currents, the value of the inductor may be lower and the LT8619 may operate with higher ripple current. This allows you to use a physically smaller inductor, or one with a lower DCR resulting in higher efficiency. Be aware that low inductance may result in discontinuous mode operation, which further reduces maximum load current.

For details of maximum output current and discontinuous operation, see Analog Devices Application Note 44.

## Input Capacitor

Step-down regulators draw current from the input supply in pulses with very fast rise and fall times. The input capacitor is required to reduce the resulting voltage ripple at the LT8619 and to force this very high frequency switching current into a tight local loop, minimizing EMI. In continuous mode, the input capacitor RMS current is given by:


This equation has a maximum RMS current at $\mathrm{V}_{\mathrm{IN}}=$ $2 \mathrm{~V}_{\text {OUT }}$, where $\mathrm{I}_{\text {RMS(MAX) }}=I_{\text {LOAD(MAX) }} / 2$.

Bypass the input of the LT8619 circuit with a $2.2 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ceramic capacitor of X7R or X5R type placed as close as possible to the $\mathrm{V}_{\text {IN }}$ and GND pin. Y5V types have poor performance over temperature and applied voltage, and should not be used. Note that larger input capacitance is required when a lower switching frequency is used.

If the input power source has high impedance, or there is significant inductance due to long wires or cables, a ceramic input capacitor combined with the trace or cable inductance forms a high quality (underdamped) tank circuit. If the LT8619 circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the LT8619's voltage rating. This situation is easily avoided (see Analog Devices Application Note 88), by adding a lossy electrolytic capacitor in parallel with the ceramic capacitor.

## Output Capacitor and Output Ripple

The output capacitor has two essential functions. Along with the inductor, it filters the square wave generated by the LT8619 to produce the DC output. In this role it determines the output ripple, thus low impedance at the switching frequency is important. The second function is to store energy in order to satisfy transient loads and stabilize the LT8619's control loop. The current slew rate of a regulator is limited by the inductor and feedback loop. When the amount of current required by the load changes, the initial current deficit must be supplied by the output capacitor until the feedback loop reacts and compensates for the load changes. Ceramic capacitors have very low equivalent series resistance (ESR) and provide the best ripple performance. For good starting values, see the Typical Application section.

Transient performance can be improved with a higher value capacitor and the addition of a feedforward capacitor placed between V ${ }_{\text {OUT }}$ and FB. Increasing the output capacitance will also decrease the output voltage ripple. A lower value of output capacitor can be used to save space and cost but transient performance will suffer and may cause loop instability. See the Typical Application in this data sheet for suggested capacitor values.

## Ceramic Capacitors

When choosing a capacitor, special attention should be given to the manufacturer's data sheet in order to accurately calculate the effective capacitance under the relevant bias voltage and operating temperature conditions. Ceramic dielectrics can offer near ideal performance as

## APPLICATIONS InFORMATION

an output capacitor, i.e. high volumetric efficiency with extremely low equivalent resistance. There is a downside however; the high K dielectric material exhibits a substantial temperature and voltage coefficient, meaning that its capacitance varies depending on the operating temperature and applied voltage. X7R capacitors provide a range intermediate capacitance values which varies only $\pm 15 \%$ over the temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The Y5V capacitance can vary from $22 \%$ to $-82 \%$ over the $-30^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range and should not be used for the LT8619 application.

Figure 7 shows the voltage coefficient of four different ceramic $22 \mu \mathrm{~F}$ capacitors, all of which are rated for 16 V operation. Note that with the exception of the X7R in the 1210 and 1812 package, the capacitors lose more than $30 \%$ of their capacitance when biased at more than half of the rated voltage. Typically, as the package size increases, the bias voltage coefficient decreases. If the voltage coefficient of a big ceramic capacitor in a particular package size is not acceptable; multiple smaller capacitors with less voltage coefficient can be placed in parallel as an effective means of meeting the capacitance requirement. Not All Capacitors are Interchangeable. A wrong capacitor selection can degrade the circuit performance considerably.


Figure 7. Ceramic Capacitor Voltage Coefficient

Ceramic capacitors can also cause problems due to their piezoelectric nature. During Burst Mode operation, the switching frequency depends on the load current, and at very light loads the LT8619 can excite the ceramic capacitor at frequencies that may generate audible noise. Since the LT8619 operates at a lower inductor current during Burst Mode operation, the noise is typically very quiet to a casual ear. If this is unacceptable, consider using a high performance tantalum or electrolytic capacitor at the output instead. Low noise ceramic capacitors are also available.

Ceramic capacitors are also susceptible to mechanical stress which can result in significant loss of capacitance. The most common sources of mechanical stress includes bending or flexure of the PCB, contact pressure during in circuit parameter testing, and direct contact by a soldering iron tip. Consult the manufacturer's application notes for additional information regarding ceramic capacitor handling.

## Enable Pin

The LT8619 is in shutdown when the EN/UV pin is low and active when the pin is high. The power-on threshold of the EN comparator is 1.0 V , with 40 mV of hysteresis, once EN/UV drops below this power-on threshold, the MOSFETs are disabled, but the internal biasing circuit stays alive. When forced below 0.56 V , all the internal blocks are disabled and the IC is put into a low current shutdown mode. The EN/UV pin can be tied to $\mathrm{V}_{\text {IN }}$ if the shutdown feature is not used.

Adding a resistor divider from $\mathrm{V}_{\text {IN }}$ to EN/UV programs the LT8619 to regulate the output only when $\mathrm{V}_{\text {IN }}$ is above a desired voltage (see the Block Diagram). Typically, this threshold, $\mathrm{V}_{\text {IN(EN/UV) }}$, is used in situations where the input supply is current limited, or has a relatively high source resistance. A switching regulator draws constant power from the source, so source current increases as source voltage drops. This looks like a negative resistance load to the source and can cause the source to current limit or latch low under low source voltage conditions. The $\mathrm{V}_{\text {IN(EN/UV) }}$ threshold prevents the regulator from operating at source voltages where the problems might occur. This

## APPLICATIONS IIFORMATION

threshold can be adjusted by setting the values R3 and R4 such that they satisfy the following equation:

$$
V_{\operatorname{IN}(E N / U V)}=\left(1+\frac{R 3}{R 4}\right) \cdot 1 V
$$

where the LT8619 will remain off until $\mathrm{V}_{\text {IN }}$ is above $\mathrm{V}_{\text {IN(EN/UV). Due to the comparator's hysteresis, switching }}$ will not stop until the input falls slightly below $\mathrm{V}_{\operatorname{IN}(\mathrm{EN} / \mathrm{UV})}$.
When in Burst Mode operation for light load currents, the current through the $\mathrm{V}_{\operatorname{IN}(\mathrm{EN} / \mathrm{UV})}$ resistor network can easily be greater than the supply current consumed by the LT8619. Therefore, the $\mathrm{V}_{\operatorname{IN}(E N / U V)}$ resistors should be large enough to minimize their impact on efficiency at low loads.

## INTV $_{\text {cc }}$ Regulator

An internal low dropout (LDO) regulator produces the 3.3V supply from $\mathrm{V}_{\text {IN }}$ that powers the drivers and the internal bias circuitry. The INTV $C$ C can supply enough current for the LT8619's circuitry and must be bypassed to ground with at least a $1 \mu \mathrm{~F}$ ceramic capacitor. Good bypassing is necessary to supply the high transient currents required by the power MOSFET gate drivers. To improve efficiency the internal LDO can draw current from the BIAS pin when the BIAS pin is at 3.1 V or higher. Typically the BIAS pin can be tied to the output of the switching regulator, or can be tied to an external supply which must also be at 3.3 V or above. If BIAS is connected to a supply other than $\mathrm{V}_{\text {OUT }}$, be sure to bypass with a local ceramic capacitor. If the BIAS pin is below 3.0V, the internal LDO will consume current from $\mathrm{V}_{\text {IN }}$. Applications with high input voltage and high switching frequency where the internal LDO pulls current from $\mathrm{V}_{\mathrm{IN}}$ will increase die temperature because of the higher power dissipation across the LDO. Do not connect an external load to the INTV ${ }_{C C}$ pin.

## Output Power Good

When the LT8619's output voltage is within the $\pm 7.5 \%$ window of the regulation point, the open-drain PG pin goes high impedance and is typically pulled high with an
external resistor. Otherwise, the internal open-drain transistor will pull the PG pin low. The PG pin is also actively pulled low during several fault conditions: EN/UV pin is below 1 V , INTV ${ }_{\text {CC }}$ drops below its UVLO threshold, $\mathrm{V}_{\text {IN }}$ is too low, or thermal shutdown.

## Synchronization

Synchronizing the LT8619 oscillator to an external frequency can be done by connecting a square wave (with $20 \%$ to $80 \%$ duty cycle) to the SYNC pin. The square wave amplitude should have valleys that are below 0.4 V and peaks above 2 V (up to 6V). During frequency synchronization, the part operates in forced continuous mode with the SW rising edge synchronized to the SYNC positive edge. The LT8619 may be synchronized over a 300 kHz to 2.2 MHz range. The $\mathrm{R}_{\top}$ resistor must be chosen to set the LT8619 switching frequency equal or below the lowest synchronization input. For example, if the synchronization signal will be 500 kHz and higher, the $\mathrm{R}_{\top}$ should be selected for 500 kHz .

## Start-Up Inrush Current, Short-Circuit Protection

Upon start-up, the internal soft-start action regulates the $V_{\text {OUT }}$ slew rate; the LT8619 provides the maximum rated output current to charge up the output capacitor as quickly as possible. During start-up, if the output is overloaded, the regulator continues to provide the maximum sourcing current to overcome the output load, but at the same time, the bottom switch current is monitored such that if the inductor current is beyond the safe levels, switching of the top switch will be delay until such time as the inductor current falls to safe levels.

Once the soft-start period has expired and the FB voltage is higher than 0.74 V , the LT8619 switching frequency will be folded back if the external load pulls down the output. At the same time, the bottom switch current will continue to be monitored to limit the short-circuit current. Figure 8 shows the frequency foldback transfer curve and Figure 9 shows the short circuit waveform. During this overcurrent condition, if the SYNC pin is connected to a clock source, the LT8619 will get out from the synchronization mode.

## APPLICATIONS InFORMATION



Figure 8. Frequency Foldback Transfer Function


Figure 9. Short-Circuit Waveform with $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$,
$\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{f}_{\text {OSC }}=2 \mathrm{MHz}, \mathrm{L}=4.7 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$

## Reversed Input Protection

Load protection may be necessary in systems where the output will be held high when the input to the LT8619 is absent. This may occur in battery charging applications or in battery backup systems where a battery or some other supply is diode ORed with the LT8619's output. If the $\mathrm{V}_{\mathrm{IN}}$ pin is allowed to float and the EN/UV pin is held high (either by a logic signal or because it is tied to $\mathrm{V}_{\mathrm{IN}}$ ), then the LT8619's internal circuitry will pull its quiescent current through its SW pin. This is acceptable if the system can tolerate several $\mu \mathrm{A}$ in this state. If the EN/UV pin is grounded the SW pin current will drop to near $1 \mu \mathrm{~A}$. However, if the $V_{\text {IN }}$ pin is grounded while the output is held high, regardless of EN/UV, parasitic body diodes inside the LT8619 can pull current from the output through the SW pin and the $\mathrm{V}_{\text {IN }}$ pin. Figure 10 shows a connection of the $\mathrm{V}_{\text {IN }}$ and EN/UV pins that will allow the LT8619 to run only when the input voltage is present and that protects against a shorted or reversed input.


Figure 10. Reverse $V_{I N}$ Protection

## PCB Layout

For proper operation and minimum EMI, care must be taken during printed circuit board (PCB) layout. Figure 11 and Figure 12 show the recommended component placement with trace, ground plane and via locations. Note that large, switched currents flow in the LT8619's $\mathrm{V}_{\mathrm{IN}}$, SW, GND pins, and the input capacitor. The loop formed by these components should be as small as possible by placing the capacitor adjacent to the $\mathrm{V}_{\text {IN }}$ and GND pins. When using a physically large input capacitor, the resulting loop may become too large in which case using a small case/ value capacitor placed close to the $\mathrm{V}_{\text {IN }}$ and GND pins plus a larger capacitor further away is preferred. These components, along with the inductor and output capacitor, should be placed on the same side of the circuit board, and their connections should be made on that layer. Place a local, unbroken ground plane under the application circuit on the layer closest to the surface layer. The SW and BST nodes should be as small as possible. Finally, keep the FB and RT nodes small so that the ground traces will shield them from the SW and BST nodes. The exposed pad on the bottom of the package must be soldered to ground so that the pad is connected to ground electrically and also acts as a heat sink thermally. To keep thermal resistance low, extend the ground plane as much as possible, and add thermal vias under and near the LT8619 to additional ground planes within the circuit board and on the bottom side.

## High Temperature Output Current Considerations

The maximum practical continuous load that the LT8619 can drive, while rated at 1.2 A , actually depends upon both the internal current limit (refer to the Typical Performance Characteristics section) and the internal temperature which depends on operating conditions, PCB layout and airflow.

## APPLICATIONS INFORMATION



Figure 11. Recommended PCB Layout for LT8619 10-Pin DFN


Figure 12. Recommended PCB Layout for LT8619 16-Pin MSOP

## APPLICATIONS InFORMATION

For higher ambient temperatures, care should be taken in the layout of the PCB to ensure good heat sinking of the LT8619. The exposed pad on the bottom of the package must be soldered to a ground plane. This ground should be tied to large copper layers below with thermal vias; these layers will spread heat dissipated by the LT8619. Placing additional vias can reduce thermal resistance further. Figure 13 shows the rise in case temperature vs load current. Note that a higher ambient temperature will result in bigger case temperature rise as shown in Figure 14. Power dissipation within the LT8619 can be estimated by calculating the total power loss from an efficiency measurement and subtracting the inductor loss. The die temperature is calculated by multiplying the LT8619 power dissipation by the thermal resistance from junction to ambient.


Figure 13. Case Temperature Rise vs Load Current

Figure 15 shows the typical derating maximum output current curve. As with any monolithic switching regulator, the PCB layout, thermal resistance, air flow, other heat sources in the vicinity affect how efficiently heat can be removed from the die and radically change the die junction temperature. The actual LT8619 switcher output voltage and current sourcing capability might deviate from the performance curve stated in this data sheet. When pushing the LT8619 to its limit, verify its operation in the actual environment. AT HIGH AMBIENT TEMPERATURE, CONTINUOUS OPERATION ABOVE THE MAXIMUM OPERATION JUNCTION TEMPERATURE MAY IMPAIR DEVICE RELIABILITY OR PERMANENTLY DAMAGE THE DEVICE.


Figure 14. Case Temperature Rise vs Ambient Temperature


Figure 15. LT8619 Derating Maximum Output Current with Junction Temperature Less Than $125^{\circ} \mathrm{C}$

## TYPICAL APPLICATIONS

3.3V 400kHz Step-Down Converter


L = VISHAY IHLP-3232CZ-11
$C_{\text {OUT }}=$ TDK C3225X7R1C226K250
1.8V 2MHz Step-Down Converter


L = VISHAY IHLP-2020AB-01
$\mathrm{C}_{\text {OUT }}=$ TDK C3225X7R1C226K250

## LT8619/LT8619-5

TYPICAL APPLICATIONS


L = VISHAY IHLP-2020BZ-01
Cout $=$ TDK C3225X7R1C226K250

12V 700kHz Step-Down Converter

$\mathrm{L}=$ VISHAY IHLP-2020CZ-11
$C_{\text {OUT }}=$ MURATA GRM32ER7YA106K

## PACKAGE DESCRIPTION

DD Package
10-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1699 Rev C)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS


NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2). CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## LT8619/LT8619-5

PACKAGE DESCRIPTION
MSE Package
16-Lead Plastic MSOP, Exposed Die Pad
(Reference LTC DWG \# 05-08-1667 Rev F)


## REVISIOC HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| A | $07 / 18$ | Clarified SYNC Threshold Units <br> Clarified Efficiency at $V_{\text {OUT }}=5 \mathrm{~V}$ | 3 |
| B | $10 / 19$ | Clarified Conditions on VIN Quiescent Current at No Load and In Regulation <br> Added Note 5 to Feedback Voltage Line Regulation <br> Added Note 5 | 5 |
| C | $01 / 21$ | AEC-Q100 Qualified for Automotive Applications 3 <br> \#W Materials added on 3 |  |

## LT8619/LT8619-5

## TYPICAL APPLICATION

## Ultralow EMI 5V 2MHz Step-Down Converter



LIN = XFL4020
L = VISHAY IHLP-2020BZ-01
Cout $=$ TDK C3225X7R1C226K250

## RELATED PARTS

| PART | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT8602 | 42V, Quad Output ( $2.5 \mathrm{~A}+1.5 \mathrm{~A}+1.5 \mathrm{~A}+1.5 \mathrm{~A}$ ) $95 \%$ Efficiency, 2.2MHz Synchronous Micropower Step-Down DC/DC Converter with $\mathrm{I}_{\mathrm{Q}}=25 \mu \mathrm{~A}$ | $\begin{aligned} & V_{I N(M I N)}=3 V, V_{I N(M A X)}=42 \mathrm{~V}, V_{O U T(M I N)}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \\ & I_{\mathrm{SD}}<1 \mu \mathrm{~A}, 6 \mathrm{~mm} \times 6 \mathrm{~mm} \text { QFN-40 } \end{aligned}$ |
| LT8609/LT8609A | 42V, 2A, 94\% Efficiency, 2.2MHz Synchronous Micropower Step-Down DC/DC Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN) }}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \\ & \mathrm{I}_{S D}<1 \mu \mathrm{~A}, \mathrm{MSOP}^{2}-10 \mathrm{E} \end{aligned}$ |
| LT8610 | 42V, 2.5A, 96\% Efficiency, 2.2MHz Synchronous Micropower Step- Down DC/DC Converter with $\mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\operatorname{IN}(\mathrm{MIN})}=3.4 \mathrm{~V}, \mathrm{~V}_{\operatorname{IN}(\mathrm{MAX})}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT }(\mathrm{MIN})}=0.97 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-16 \mathrm{E} \end{aligned}$ |
| LT8610A/LT8610AB | 42V, 3.5A, 96\% Efficiency, 2.2MHz Synchronous Micropower Step- Down DC/DC Converter with $\mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}$ |  |
| LT8610AC | 42V, 3.5A, 96\% Efficiency, 2.2MHz Synchronous Micropower Step- Down DC/DC Converter with $\mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\operatorname{IN}(\operatorname{MIN)}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{0 U T(\mathrm{MIN})}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-16 \mathrm{E} \end{aligned}$ |
| LT8611 | 42V, 2.5A, $96 \%$ Efficiency, 2.2MHz Synchronous Micropower Step- Down DC/DC Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ and Input/Output Current Limit/Monitor | $\mathrm{V}_{\text {In(MIN) }}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.97 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A} \text {, }$ <br> $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN-24 |
| LT8612 | 42V, 6A, 96\% Efficiency, 2.2MHz Synchronous Micropower Step-Down DC/DC Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}_{(M I N)}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}_{(\text {max }}}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.97 \mathrm{~V}, \mathrm{I}_{Q}=3.0 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 6 \mathrm{~mm} \text { QFN-28 } \end{aligned}$ |
| LT8613 | 42V, 6A, 96\% Efficiency, 2.2MHz Synchronous Micropower Step- Down DC/DC Converter with Current Limiting |  |
| LT8614 | 42V, 4A, 96\% Efficiency, 2.2MHz Synchronous Silent Switcher Step- Down DC/DC Converter with $\mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN) })}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.97 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 4 \mathrm{~mm} \text { QFN-18 } \end{aligned}$ |
| LT8616 | 42V, Dual 2.5A + 1.5A, 95\% Efficiency, 2.2MHz Synchronous Micropower Step-Down DC/DC Converter with $I_{Q}=5 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{IIN}_{1 M I N}}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX }}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUTMIM }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<$ <br> $1 \mu \mathrm{~A}, \mathrm{TSSOP}-28 \mathrm{E}, 3 \mathrm{~mm} \times 6 \mathrm{~mm}$ QFN-28 |
| LT8620 | 65V, 2.5A, 94\% Efficiency, 2.2MHz Synchronous Micropower Step- Down DC/DC Converter with $\mathrm{I}_{Q}=2.5 \mu \mathrm{~A}$ | $\mathrm{V}_{\operatorname{IN}(\operatorname{MIN})}=3.4 \mathrm{~V}, \mathrm{~V}_{\operatorname{IN}(\mathrm{MAX})}=65 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.97 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A} \text {, }$ <br> ISD < 1 $\mu \mathrm{A}$, MSOP-16E, $3 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN-24 |
| LT8640/LT8640-1 | 42V, 5A, 96\% Efficiency, 3MHz Synchronous Micropower Step-Down DC/DC Converter with $\mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN })}=3.4 \mathrm{~V}, \mathrm{~V}_{\operatorname{IN}(\mathrm{MAX})}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT }(\mathrm{MIN})}=0.97 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 4 \mathrm{~mm} \text { QFN-18 } \end{aligned}$ |

