## ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E

### 3.0 V to $5.5 \mathrm{~V}, \pm 12 \mathrm{kV}$ IEC ESD Protected, $500 \mathrm{kbps} / 50 \mathrm{Mbps}$ RS-485 Transceivers

## FEATURES

- TIA/EIA RS-485 compliant over full supply range
- 3.0 V to 5.5 V operating voltage range on $\mathrm{V}_{\mathrm{C}}$
- 1.62 V to $5.5 \mathrm{~V} \mathrm{~V}_{10}$ logic supply option available
- ESD protection on the bus pins
- IEC 61000-4-2 $\geq \pm 12 \mathrm{kV}$ contact discharge
- IEC 61000-4-2 $\geq \pm 12 \mathrm{kV}$ air discharge
- HBM $\geq \pm 30 \mathrm{kV}$
- Full hot swap support (glitch free power-up/power-down)
- High speed 50 Mbps data rate (ADM3065E/ADM3066E/ ADM3067E/ADM3068E)
- Low speed 500 kbps data rate for long cables (ADM3061E/ ADM3062E/ADM3063E/ADM3064E)
- Full receiver short-circuit, open circuit, and bus idle fail-safe
- Extended temperature range up to $125^{\circ} \mathrm{C}$
- PROFIBUS compliant at $\mathrm{V}_{C C} \geq 4.5 \mathrm{~V}$
- Half-duplex and full duplex models available
- Allows connection of up to 128 transceivers onto the bus
- Space-saving package options
- 10-lead, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP
-8-lead and 10 -lead, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ MSOP
-8-lead and 14-lead, narrow-body SOIC


## APPLICATIONS

- Industrial fieldbuses
- Process control
- Building automation
- PROFIBUS networks
- Motor control servo drives and encoders


## FUNCTIONAL BLOCK DIAGRAMS



Figure 1. ADM3061E/ADM3065E Functional Block Diagram


Figure 2. ADM3063E/ADM3067E Functional Block Diagram


Figure 3. ADM3062E/ADM3066E Functional Block Diagram


Figure 4. ADM3064E/ADM3068E Functional Block Diagram

## ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E

Data Sheet

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagrams ..... 1
General Description ..... 3
Specifications ..... 4
Timing Specifications ..... 5
Absolute Maximum Ratings ..... 8
Thermal Resistance ..... 8
ESD Caution ..... 8
Pin Configurations and Function Descriptions ..... 9
Typical Performance Characteristics ..... 13
Test Circuits ..... 17
Theory of Operation ..... 18
IEC ESD Protected RS-485 ..... 18
High Driver Differential Output Voltage ..... 18
IEC 61000-4-2 ESD Protection ..... 18
Truth Tables ..... 18
Receiver Fail-Safe ..... 19
Hot Swap Capability ..... 19
128 Transceivers on the Bus ..... 19
Driver Output Protection ..... 19
Applications Information ..... 20
Isolated High Speed RS-485 Node. ..... 21
Outline Dimensions ..... 22
Ordering Guide ..... 23
Evaluation Boards ..... 24
REVISION HISTORY
3/2022—Rev. G to Rev. H
Changes to Figure 4 ..... 1
Changes to Isolated High Speed RS-485 Node Section and Figure 48 ..... 21
Updated Outline Dimensions ..... 23
Changes to Ordering Guide ..... 23

# ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E 

Data
Sheet

## GENERAL DESCRIPTION

The ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ ADM3066E/ADM3067E/ADM3068E are 3.0 V to 5.5 V , IEC electrostatic discharge (ESD) protected RS-485 transceivers, allowing the devices to withstand $\pm 12 \mathrm{kV}$ contact discharges on the transceiver bus pins without latch-up or damage. The ADM3062E/ADM3064E/ ADM3066E/ADM3068E feature a $\mathrm{V}_{10}$ logic supply pin that allows a flexible digital interface capable of operating as low as 1.62 V .
The ADM3065E/ADM3066E/ADM3067E/ADM3068E are suitable for high speed, 50 Mbps , bidirectional data communication on multipoint bus transmission lines. ADM3061E/ADM3062E/ADM3063E/ ADM3064E/ADM3065E/ADM3066E/ADM3067E/ADM3068E feature a $1 / 4$ unit load input impedance that allows up to 128 transceivers on a bus. The ADM3061E/ADM3062E/ADM3063E/ ADM3064E models offer all of the same features as the ADM3065E/ADM3066E/ ADM3067E/ADM3068E models at a low 500 kbps data rate that is suitable for operation over long cable runs.

The ADM3061E/ADM3062E/ADM3065E/ADM3066E are half-duplex RS-485 transceivers, fully compliant to the PROFIBUS® standard with increased 2.1 V bus differential voltage at $\mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$. The ADM3063E/ADM3064E/ADM3067E/ADM3068E are full duplex RS-485 transceiver options.

The RS-485 transceivers are available in a number of space-saving packages, including the 10 -lead, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ lead frame chip-scale package (LFCSP); the 8 -lead or 10 -lead, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ mini small outline package (MSOP); and the 8 -lead or 14 -lead, narrow-body standard small outline packages (SOIC N). Models with operating temperature ranges of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ are available.

Excessive power dissipation caused by bus contention or by output shorting is prevented by a thermal shutdown circuit. If a significant temperature increase is detected in the internal driver circuitry during fault conditions, this feature forces the driver output into a high impedance state.

The ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ ADM3066E/ADM3067E/ADM3068E guarantee a logic high receiver output when the receiver inputs are shorted, open, or connected to a terminated transmission line with all drivers disabled.

Table 2 presents an overview of
the ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ ADM3066E/ADM3067E/ADM3068E data rate capability across temperature, power supply, and package options. Refer to the Evaluation Boards section for model numbering.

Table 1. Generic Description Table

| Device No. | Duplex | Maximum Data Rate | $\mathrm{V}_{10}$ Logic Supply Available | Temperature Range | Packages Available |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADM3061E | Half | $500 \mathrm{kbps}^{1}$ | No |  | 8-lead SOIC_N, 8-lead MSOP |
| ADM3062E | Half | $500 \mathrm{kbps}^{1}$ | Yes |  | 10-lead MSOP, 10-lead LFCSP |
| ADM3063E | Full | $500 \mathrm{kbps}^{1}$ | No |  | 14-lead SOIC_N |
| ADM3064E | Full | $500 \mathrm{kbps}^{1}$ | Yes | A grade: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-lead SOIC_N |
| ADM3065E | Half | 50 Mbps | No | B grade. 40 - $10+12{ }^{\text {c }}$ | 8-lead SOIC_N, 8-lead MSOP |
| ADM3066E | Half | 50 Mbps | Yes |  | 10-lead MSOP, 10-lead LFCSP |
| ADM3067E | Full | 50 Mbps | No |  | 14-lead SOIC_N |
| ADM3068E | Full | 50 Mbps | Yes |  | 14-lead SOIC_N |

1 Driver outputs are slew rate limited to minimize common-mode emissions over long cable runs.

Table 2. Summary of the ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ADM3066E/ADM3067E/ADM3068E Operating Conditions—Data Rate Capability Across Temperature, Power Supply, and Package

| Maximum Data Rate ${ }^{1}$ | Maximum $\mathrm{V}_{\mathrm{CC}}(\mathrm{V})$ | Maximum Temperature | Package Description |
| :--- | :--- | :--- | :--- |
| 50 Mbps | 5.5 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-lead LFCSP |
| 50 Mbps | 5.5 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 8 -lead SOIC_N, 8-lead MSOP, 10-lead MSOP, and 14-lead SOIC_N |
| 50 Mbps | 3.6 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -lead SOIC_N, 8-lead MSOP, 10-lead MSOP, and 14-lead SOIC_N |
| 500 kbps | 5.5 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -lead SOIC_N, 8-lead MSOP, 10-lead MSOP, 10-lead LFCSP, and 14-lead |
|  |  |  | SOIC_N |

1 The ADM3065E/ADM3066E/ADM3067E/ADM3068E data input (DI) transmits 50 Mbps (or 500 kbps for the ADM3061E/ADM3062E/ADM3063E/ADM3064E) clock data, and the ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ADM3066E/ADM3067E/ADM3068E driver enable (DE) is enabled for $50 \%$ of the DI transmit time.

## SPECIFICATIONS

$\mathrm{V}_{C C}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{10}=1.62 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}\left(\right.$ (ADM3062E/ADM3064E/ADM3066E/ADM3068E), $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MI }}\left(-40^{\circ} \mathrm{C}\right)$ to $\mathrm{T}_{\text {MAX }}\left(+125^{\circ} \mathrm{C}\right)$, unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{10}=\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted.

Table 3.


## SPECIFICATIONS

Table 3.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low | VoL |  |  | 0.4 | V | $\begin{aligned} & \mathrm{V}_{10}=3.6 \mathrm{~V} \text {, output current (lout) }=2 \mathrm{~mA}, \\ & \mathrm{~V}_{10}{ }^{4} \leq-0.2 \mathrm{~V} \end{aligned}$ |
|  |  |  |  | 0.4 | V | $\mathrm{V}_{\text {IO }}=2.7 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}, \mathrm{~V}_{\text {ID }} \leq-0.2 \mathrm{~V}^{2}$ |
|  |  |  |  | 0.2 | V | $\mathrm{V}_{\text {IO }}=1.95 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=+500 \mu \mathrm{~A}, \mathrm{~V}_{\text {ID }} \leq-0.2 \mathrm{~V}^{2}$ |
| High | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 |  |  | V | $\mathrm{V}_{\text {IO }}=3.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-2 \mathrm{~mA}, \mathrm{~V}_{\text {ID }} \geq-0.03 \mathrm{~V}$ |
|  |  | 2.0 |  |  | V | $V_{\text {IO }}=2.3 \mathrm{~V}$, I OUT $=-1 \mathrm{~mA}, \mathrm{~V}_{\text {ID }} \geq-0.03 \mathrm{~V}^{2}$ |
|  |  | $\mathrm{V}_{10}-0.2$ |  |  | V | $\mathrm{V}_{\text {IO }}=1.65 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-500 \mu \mathrm{~A}, \mathrm{~V}_{\text {ID }} \geq-0.03 \mathrm{~V}^{2}$ |
| Short-Circuit Current |  |  |  | 85 | mA | $V_{\text {OUT }}=G N D$ or $V_{\text {IO }}$ |
| Three-State Output Leakage | $\mathrm{I}_{\text {ORR }}$ |  |  | $\pm 2$ | $\mu \mathrm{A}$ | RO pin $=0 \mathrm{~V}$ or $\mathrm{V}_{10}$ |

${ }^{1} \mathrm{~V}_{10}=\mathrm{V}_{\text {Cc }}$ for ADM3061E/ADM3063E/ADM3065E/ADM3067E.
2 ADM3062E/ADM3064E/ADM3066E/ADM3068E only.
${ }^{3}$ ADM3063E/ADM3064E/ADM3067E/ADM3068E only.
${ }^{4} V_{I D}$ is the receiver input differential voltage.

## TIMING SPECIFICATIONS

## ADM3061E/ADM3062E/ADM3063E/ADM3064E

$\mathrm{V}_{C C}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{10}=1.62 \mathrm{~V}$ to $\mathrm{V}_{C C}$ (ADM3062E/ADM3064E), $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}\left(-40^{\circ} \mathrm{C}\right)$ to $\mathrm{T}_{\mathrm{MAX}}\left(+125^{\circ} \mathrm{C}\right)$, unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{10}=\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted.

Table 4.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER |  |  |  |  |  |  |
| Maximum Data Rate ${ }^{1}$ |  | 500 |  |  | kbps |  |
| Propagation Delay | $\mathrm{t}_{\text {DPLH, }}, \mathrm{t}_{\text {DPHL }}$ |  | 220 | 800 | ns | $R_{\text {LDIFF }} \text { capacitor }=54 \Omega, C_{L 1} \text { capacitor }=C_{L 2} \text { capacitor }=100 \mathrm{pF} \text {, }$ $\text { see Figure } 5 \text { and Figure } 40$ |
| Skew | $\mathrm{t}_{\text {DSKEW }}$ |  | 5 | 100 | ns | $\mathrm{R}_{\text {LDIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L} 1}=\mathrm{C}_{\mathrm{L} 2}=100 \mathrm{pF}$, see Figure 5 and Figure 40 |
| Rise/Fall Times | $t_{\text {DR }}, t_{\text {DF }}$ | 120 | 300 | 800 | ns | $R_{\text {LDIFF }}=54 \Omega, C_{L 1}=C_{L 2}=100 \mathrm{pF}$, see Figure 5 and Figure 40 |
| Enable to Output High | $\mathrm{t}_{\text {DZH }}$ |  | 100 | 1000 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Enable to Output Low | tozl |  | 100 | 1000 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Disable Time from Low | $\mathrm{t}_{\text {DLZ }}$ |  | 350 | 2000 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Disable Time from High | $t_{\text {DHZ }}$ |  | 600 | 2000 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Enable Time from Shutdown to High | $\mathrm{t}_{\text {ZZH(SHON) }}{ }^{2}$ |  | 550 | 2000 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Enable Time from Shutdown to Low | $\mathrm{t}_{\text {ZZL(SHDN }}{ }^{2}$ |  | 550 | 2000 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| RECEIVER |  |  |  |  |  |  |
| Maximum Data Rate |  | 500 |  |  | kbps |  |
| Propagation Delay | $\mathrm{t}_{\text {RPLH, }}, \mathrm{t}_{\text {RPHL }}$ |  |  | 200 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mid \mathrm{V}_{\mathrm{ID}} \geq 1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V}$, see Figure 7 and Figure 42 |
| Skew/Pulse Width Distortion | trSKEw $^{\text {d }}$ |  |  | 50 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mid \mathrm{V}_{\mathrm{ID}} \geq 1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V}$, see Figure 7 and Figure 42 |
| Enable to Output High |  |  | 10 | 50 | ns | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF},\left\|V_{I D}\right\| \geq 1.5 \mathrm{~V}, \mathrm{DE}$ high, see Figure 8 and Figure 44 |
| Enable to Output Low | $t_{\text {RZL }}$ |  | 10 | 50 | ns | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF},\left\|V_{I D}\right\| \geq 1.5 \mathrm{~V}$, DE high, see Figure 8 and Figure 44 |
| Disable Time from Low | $t_{\text {RLL }}$ |  | 10 | 50 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF},\left\|\mathrm{V}_{\mathrm{ID}}\right\| \geq 1.5 \mathrm{~V}$, see Figure 8 and Figure 44 |
| Disable Time from High | trHz |  | 10 | 50 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF},\left\|\mathrm{V}_{\text {ID }}\right\| \geq 1.5 \mathrm{~V}$, see Figure 8 and Figure 44 |
| Enable from Shutdown to High | $\mathrm{t}_{\text {RZH }(\text { SHDN })}{ }^{3}$ |  |  | 2000 | ns | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF},\left\|\mathrm{V}_{10}\right\| \geq 1.5 \mathrm{~V}$, see Figure 8 and Figure 43 |

## SPECIFICATIONS

Table 4.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable from Shutdown to Low | $\mathrm{t}_{\text {RZL(SHON) }}{ }^{3}$ |  |  | 2000 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF},\left\|\mathrm{V}_{\text {ID }}\right\| \geq 1.5 \mathrm{~V}$, see Figure 8 and Figure 43 |
| TIME TO SHUTDOWN | $\mathrm{t}_{\text {SHDN }}{ }^{4}$ | 40 |  |  | ns |  |

1 Maximum data rate assumes a ratio of $t_{D R}: t_{B T T}: t_{D F}$ equal to 1:0.5:1.
${ }^{2} t_{D Z H(S H D N)}$ and $t_{D Z L(S H D N)}$ refer to the time for the device to enable when $D E$ changes from 0 V to $\mathrm{V}_{\mathrm{CC}} \cdot \overline{R E}=\mathrm{V}_{\mathrm{CC}}$ for this condition.
${ }^{3} t_{\text {RZH(SHDN) }}$ and $t_{\text {RZL(SHDN) }}$ refer to the time for the device to enable when $\overline{R E}$ changes from $V_{C C}$ to 0 V . $\mathrm{DE}=0 \mathrm{~V}$ for this condition.
${ }^{4}$ Minimum time required to put the device into shutdown: DE and $\overline{\mathrm{RE}}$ must be disabled for more than 40 ns for the device to go into shutdown.

## ADM3065E/ADM3066E/ADM3067E/ADM3068E

$\mathrm{V}_{C C}=3.0 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{10}=1.62 \mathrm{~V}$ to $\mathrm{V}_{C C}$ (ADM3066E/ADM3068E), $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}\left(-40^{\circ} \mathrm{C}\right)$ to $\mathrm{T}_{\mathrm{MAX}}\left(+125^{\circ} \mathrm{C}\right)$, unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{10}=\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted.

Table 5.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER |  |  |  |  |  |  |
| Maximum Data Rate ${ }^{1}$ |  | 50 |  |  | Mbps |  |
| Propagation Delay | $\mathrm{t}_{\text {DPLH }}, \mathrm{t}_{\text {DPHL }}$ |  | 9 | 15 | ns | $\mathrm{R}_{\text {LDIFF }}=54 \Omega, C_{L 1}=C_{L 2}=100 \mathrm{pF}$, see Figure 5 and Figure 40 |
| Skew | $\mathrm{t}_{\text {DSKEW }}$ |  | 1 | 2 | ns | $\mathrm{R}_{\text {LDIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L} 1}=\mathrm{C}_{\mathrm{L} 2}=100 \mathrm{pF}$, see Figure 5 and Figure 40 |
| Rise/Fall Times | $t_{\text {DR }}, t_{\text {DF }}$ |  | 4 | 6.7 | ns | $R_{\text {LIIFF }}=54 \Omega, C_{L 1}=C_{L 2}=100 \mathrm{pF}$, see Figure 5 and Figure 40 |
| Enable to Output High | $t_{\text {DZH }}$ |  | 10 | 30 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Enable to Output Low | $\mathrm{t}_{\text {DZL }}$ |  | 10 | 30 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Disable Time from Low | $\mathrm{t}_{\text {DLZ }}$ |  | 10 | 30 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Disable Time from High | $\mathrm{t}_{\text {DHZ }}$ |  | 10 | 30 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Enable Time from Shutdown to High | $\mathrm{t}_{\text {ZZH(SHON) }}{ }^{2}$ |  | 550 | 2000 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| Enable Time from Shutdown to Low | $\mathrm{t}_{\text {DZL(SHDN) }}{ }^{2}$ |  | 550 | 2000 | ns | $R_{L}=110 \Omega, C_{L}=50 \mathrm{pF}$, see Figure 6 and Figure 41 |
| RECEIVER |  |  |  |  |  |  |
| Maximum Data Rate |  | 50 |  |  | Mbps |  |
| Propagation Delay | $\mathrm{t}_{\text {RPLH, }}, \mathrm{t}_{\text {RPHL }}$ |  | 20 | 35 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF},\left\|\mathrm{V}_{\mathrm{ID}}\right\| \geq 1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V}$, see Figure 7 and Figure 42 |
| Skew/Pulse Width Distortion | $\mathrm{t}_{\text {RSKEW }}$ |  | 1 | 3 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF},\left\|\mathrm{V}_{\mathrm{ID}}\right\| \geq 1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V}$, see Figure 7 and Figure 42 |
| Enable to Output High | $\mathrm{t}_{\text {RzH }}$ |  | 10 | 35 | ns | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF},\left\|V_{I D}\right\| \geq 1.5 \mathrm{~V}, \mathrm{DE}$ high, see Figure 8 and Figure 44 |
| Enable to Output Low | trzL |  | 10 | 35 | ns | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF},\left\|\mathrm{V}_{\mathrm{I}}\right\| \geq 1.5 \mathrm{~V}$, DE high, see Figure 8 and Figure 44 |
| Disable Time from Low | $\mathrm{t}_{\text {RLZ }}$ |  | 10 | 35 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF},\left\|\mathrm{V}_{\mathrm{ID}}\right\| \geq 1.5 \mathrm{~V}$, see Figure 8 and Figure 44 |
| Disable Time from High | $\mathrm{t}_{\mathrm{RHZ}}$ |  | 10 | 35 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF},\left\|\mathrm{V}_{\mathrm{ID}}\right\| \geq 1.5 \mathrm{~V}$, see Figure 8 and Figure 44 |
| Enable from Shutdown to High | $\mathrm{t}_{\text {RZH }(\text { SHDN })}{ }^{3}$ |  | 450 | 2000 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF},\left\|\mathrm{V}_{\mathrm{ID}}\right\| \geq 1.5 \mathrm{~V}$, see Figure 8 and Figure 43 |
| Enable from Shutdown to Low | $\mathrm{t}_{\text {RZL (SHON) }}{ }^{3}$ |  | 450 | 2000 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF},\left\|\mathrm{V}_{\mathrm{ID}}\right\| \geq 1.5 \mathrm{~V}$, see Figure 8 and Figure 43 |
| TIME TO SHUTDOWN | $\mathrm{tsHoN}^{4}$ | 40 |  |  | ns |  |

${ }^{1}$ Maximum data rate assumes a ratio of $t_{D R} \cdot \mathrm{E}_{\mathrm{B}} \cdot \mathrm{t}_{\mathrm{DF}_{F}}$ equal to 1:1:1.
${ }^{2} t_{D Z H(S H D N)}$ and $t_{D Z L(S H D N)}$ refer to the time for the device to enable when $D E$ changes from $O V$ to $V_{C C} \cdot \overline{R E}=V_{C C}$ for this condition.
${ }^{3} t_{\text {RZH(SHDN) }}$ and $t_{\text {RZL(SHDN) }}$ refer to the time for the device to enable when $\overline{R E}$ changes from $V_{C C}$ to 0 V . $\mathrm{DE}=0 \mathrm{~V}$ for this condition.
${ }^{4}$ Minimum time required to put the device into shutdown: DE and $\overline{\mathrm{RE}}$ must be disabled for more than 40 ns for the device to go into shutdown.

## SPECIFICATIONS

## Timing Diagrams



Figure 5. Driver Propagation Delay Rise and Fall Timing Diagram


Figure 6. Driver Enable and Disable Timing Diagram


1. $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {IO }}$ FOR ADM3062E/ADM3064E/ADM3066E/ADM3068E. \%

Figure 7. Receiver Propagation Delay Timing Diagram


Figure 8. Receiver Enable and Disable Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {CC }}$ to GND | 6 V |
| $V_{10}$ to GND | -0.3 V to +6 V |
| Digital Input and Output Voltage ( $\mathrm{DE}, \overline{\mathrm{RE}}, \mathrm{DI}$, and RO) | -0.3 V to $\mathrm{V}_{10}{ }^{1}+0.3 \mathrm{~V}$ |
| Driver Output and Receiver Input Voltage | -9 V to +14 V |
| Operating Temperature Ranges | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
|  | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Continuous Total Power Dissipation |  |
| 8-Lead SOIC_N | 0.225 W |
| 8-Lead MSOP | 0.151 W |
| 10-Lead MSOP | 0.151 W |
| 10-Lead LFCSP | 0.450 W |
| 14-Lead SOIC_N | 0.239 W |
| Maximum Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) | $150^{\circ} \mathrm{C}$ |
| Lead Temperature |  |
| Soldering (10 sec) | $300^{\circ} \mathrm{C}$ |
| Vapor Phase ( 60 sec ) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $220^{\circ} \mathrm{C}$ |
| ESD on the Bus Pins (A, B, Y, Z) |  |
| IEC 61000-4-2 Contact Discharge | $\pm 12 \mathrm{kV}$ |
| IEC 61000-4-2 Air Discharge |  |
| 10 Positive and 10 Negative Discharges | $\geq \pm 12 \mathrm{kV}$ |
| Three Positive or Three Negative Discharges | $\pm 15 \mathrm{kV}$ |
| ESD Human Body Model (HBM) |  |
| On the Bus Pins (A, B, Y, Z) | $\geq \pm 30 \mathrm{kV}$ |
| All Other Pins | $\pm 8 \mathrm{kV}$ |

${ }^{1} V_{10}=V_{C C}$ on the ADM3061E/ADM3063E/ADM3065E/ADM3067E.
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.
$\theta_{\mathrm{Jc}}$ is the junction to case thermal resistance.
Table 7. Thermal Resistance

| Package Type | $\theta_{\text {JA }}{ }^{1}$ | $\theta_{\mathrm{JC}}{ }^{1}$ | Unit |
| :--- | :--- | :--- | :--- |
| R-8 | 110.88 | 58.63 | ${ }^{\circ} \mathrm{C} / W$ |
| RM-8 | 165.69 | 49.61 | ${ }^{\circ} \mathrm{C} / W$ |
| RM-10 | 165.69 | 49.61 | ${ }^{\circ} \mathrm{C} / W$ |
| R-14 | 104.5 | 42.90 | ${ }^{\circ} \mathrm{C} / W$ |
| CP-10-9 | 55.65 | 33.22 | ${ }^{\circ} \mathrm{C} / W$ |
| 1 Thermal impedance simulated values are based on JEDEC 2S2P thermal test |  |  |  |
| board with no bias. See JEDEC JESD-51. |  |  |  |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. Charged devi- <br> ces and circuit boards can discharge without detection. Although <br> this product features patented or proprietary protection circuitry, <br> damage may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to avoid <br> performance degradation or loss of functionality. |
| :---: | :---: |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 9. ADM3061E/ADM3065E 8-Lead Narrow Body SOIC_N Pin Configuration


Figure 10. ADM3061E/ADM3065E 8-Lead MSOP Pin Configuration

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | RO | Receiver Output Data. This output is high when $(A-B) \geq-30 \mathrm{mV}$ and low when $(A-B) \leq-200 \mathrm{mV}$. This output is tristated when the receiver is disabled, that is, when $\overline{\mathrm{RE}}$ is driven high. |
| 2 | $\overline{\mathrm{RE}}$ | Receiver Enable Input. This is an active low input. Driving this input low enables the receiver and driving it high disables the receiver. |
| 3 | DE | Driver Enable. A high level on this pin enables the driver differential outputs, $A$ and $B$. A low level places the driver output into a high impedance state. |
| 4 | DI | Transmit Data Input. Data to be transmitted by the driver is applied to this input. |
| 5 | GND | Ground. |
| 6 | A | Noninverting Driver Output and Receiver Input. When the driver is disabled, or when $\mathrm{V}_{\mathrm{CC}}$ is powered down, Pin A is put into a high impedance state to avoid overloading the bus. |
| 7 | B | Inverting Driver Output and Receiver Input. When the driver is disabled, or when $\mathrm{V}_{\mathrm{CC}}$ is powered down, Pin B is put into a high impedance state to avoid overloading the bus. |
| 8 | $\mathrm{V}_{\text {c }}$ | 3.0 V to 5.5 V Power Supply. Adding a $0.1 \mu \mathrm{~F}$ decoupling capacitor between the $\mathrm{V}_{\text {CC }}$ pin and the GND pin is recommended. |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS




Figure 12. ADM3062E/ADM3066E 10-Lead MSOP Pin Configuration

Figure 11. ADM3062E/ADM3066E 10-Lead LFCSP Pin Configuration
Table 9. ADM3062E/ADM3066E Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{10}$ | 1.62 V to 5.5 V Logic Supply. Adding a $0.1 \mu \mathrm{~F}$ decoupling capacitor between the $\mathrm{V}_{10}$ pin and the GND pin is recommended. |
| 2 | RO | Receiver Output Data. This output is high when $(A-B) \geq-30 \mathrm{mV}$ and low when $(\mathrm{A}-\mathrm{B}) \leq-200 \mathrm{mV}$. This output is tristated when the receiver is disabled; that is, when $\overline{\mathrm{RE}}$ is driven high. |
| 3 | DE | Driver Enable. A high level on this pin enables the driver differential outputs, A and B . A low level places the driver output into a high impedance state. |
| 4 | $\overline{\mathrm{RE}}$ | Receiver Enable Input. This is an active low input. Driving this input low enables the receiver, and driving it high disables the receiver. |
| 5 | DI | Transmit Data Input. Data to be transmitted by the driver is applied to this input. |
| 6 | GND | Ground. |
| 7 | NIC | No Internal Connection. This pin is not internally connected. |
| 8 | A | Noninverting Driver Output and Receiver Input. When the driver is disabled, or when $V_{C C}$ is powered down, Pin $A$ is put into a high impedance state to avoid overloading the bus. |
| 9 | B | Inverting Driver Output and Receiver Input. When the driver is disabled, or when $\mathrm{V}_{\mathrm{CC}}$ is powered down, Pin B is put into a high impedance state to avoid overloading the bus. |
| 10 | $V_{C C}$ EPAD | 3.0 V to 5.5 V Power Supply. Adding a $0.1 \mu \mathrm{~F}$ decoupling capacitor between the $\mathrm{V}_{\mathrm{CC}}$ pin and the GND pin is recommended. Exposed Pad. The exposed pad must be connected to ground. |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 13. ADM3063E/ADM3067E 14-Lead SOIC_N Pin Configuration

Table 10. ADM3063E/ADM3067E Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1,8 | NIC | No Internal Connection. This pin is not internally connected. |
| 2 | RO | Receiver Output Data. This output is high when $(A-B) \geq-30 \mathrm{mV}$ and low when $(\mathrm{A}-\mathrm{B}) \leq-200 \mathrm{mV}$. This output is tristated when the receiver is disabled, that is, when $\overline{\mathrm{RE}}$ is driven high. |
| 3 | $\overline{\mathrm{RE}}$ | Receiver Enable Input. This is an active low input. Driving this input low enables the receiver and driving it high disables the receiver. |
| 4 | DE | Driver Enable. A high level on this pin enables the driver differential outputs, Y and Z . A low level places the driver output into a high impedance state. |
| 5 | DI | Transmit Data Input. Data to be transmitted by the driver is applied to this input. |
| 6,7 | GND | Ground. |
| 9 | Y | Driver Noninverting Output. When the driver is disabled, or when $V_{C C}$ is powered down, Pin $Y$ is put into a high impedance state to avoid overloading the bus. |
| 10 | Z | Driver Inverting Output. When the driver is disabled, or when $V_{C C}$ is powered down, Pin Z is put into a high impedance state to avoid overloading the bus. |
| 11 | B | Inverting Receiver Input. |
| 12 | A | Noninverting Receiver Input. |
| 13,14 | $\mathrm{V}_{\text {c }}$ | 3.0 V to 5.5 V Power Supply. Adding a $0.1 \mu \mathrm{~F}$ decoupling capacitor between the $\mathrm{V}_{\text {CC }}$ pin and the GND pin is recommended. |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 14. ADM3064E/ADM3068E 14-Lead SOIC_N Pin Configuration

Table 11. ADM3064E/ADM3068E Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{10}$ | 1.62 V to 5.5 V Logic Supply. Adding a $0.1 \mu \mathrm{~F}$ decoupling capacitor between the $\mathrm{V}_{10}$ pin and the GND pin is recommended. |
| 2 | RO | Receiver Output Data. This output is high when $(A-B) \geq-30 \mathrm{mV}$ and low when $(\mathrm{A}-\mathrm{B}) \leq-200 \mathrm{mV}$. This output is tristated when the receiver is disabled, that is, when $\overline{\mathrm{RE}}$ is driven high. |
| 3 | DE | Driver Enable. A high level on this pin enables the driver differential outputs, Y and Z . A low level places the driver output into a high impedance state. |
| 4 | $\overline{\mathrm{RE}}$ | Receiver Enable Input. This is an active low input. Driving this input low enables the receiver and driving it high disables the receiver. |
| 5 | DI | Transmit Data Input. Data to be transmitted by the driver is applied to this input. |
| 6, 8 | GND | Ground. |
| 7, 13 | NIC | No Internal Connection. This pin is not internally connected. |
| 9 | Y | Driver Noninverting Output. When the driver is disabled, or when $\mathrm{V}_{\text {CC }}$ is powered down, Pin Y is put into a high impedance state to avoid overloading the bus. |
| 10 | Z | Driver Inverting Output. When the driver is disabled, or when $\mathrm{V}_{\mathrm{CC}}$ is powered down, Pin Z is put into a high impedance state to avoid overloading the bus. |
| 11 | B | Inverting Receiver Input. |
| 12 | A | Noninverting Receiver Input. |
| 14 | $\mathrm{V}_{\text {CC }}$ | 3.0 V to 5.5 V Power Supply. Adding a $0.1 \mu \mathrm{~F}$ decoupling capacitor between the $\mathrm{V}_{C C}$ pin and the GND pin is recommended. |

## ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E

TYPICAL PERFORMANCE CHARACTERISTICS


Figure 15. Shutdown Current (ISHDN) vs. Temperature


Figure 16. Supply Current (Icc) vs. Temperature, Data Rate $=50 \mathrm{Mbps}, 50$ Mbps Models, $V_{c C}=3.3 \mathrm{~V}$


Figure 17. Supply Current (Icc) vs. Temperature, Data Rate $=50 \mathrm{Mbps}, 50$ Mbps Models, $V_{c c}=5.0 \mathrm{~V}$


Figure 18. Supply Current (Icc) vs. Data Rate with $54 \Omega$ Load Resistance, 50 Mbps Models


Figure 19. Supply Current (Icc) vs. Data Rate with No Load Resistance, 50 Mbps Models


Figure 20. Supply Current ( $I_{c c}$ ) vs. Data Rate with $54 \Omega$ Load Resistance and No Load Resistance, 500 kbps Models

## ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E

TYPICAL PERFORMANCE CHARACTERISTICS


Figure 21. Supply Current (Icc) vs. Temperature, Data Rate $=500 \mathrm{kbps}, 500$ kbps Models, $V_{c C}=3.0 \mathrm{~V}$


Figure 22. Supply Current $\left(I_{c c}\right)$ vs. Temperature, Data Rate $=500 \mathrm{kbps}, 500$ kbps Models, $V_{c c}=5.5 \mathrm{~V}$


Figure 23. Driver Differential Propagation Delay vs. Temperature, 500 kbps Models


Figure 24. Receiver Propagation Delay (Oscilloscope Plot), Data Rate $=500$ kbps, $V_{I D} \geq 1.5 \mathrm{~V}$


Figure 25. Driver Propagation Delay (Oscilloscope Plot), Data Rate $=500$ kbps, 500 kbps Models


Figure 26. Driver Differential Propagation Delay vs. Temperature, 50 Mbps Models

## ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 27. Driver Propagation Delay (Oscilloscope Plot), Data Rate $=50$ Mbps, 50 Mbps Models


Figure 28. Driver Output Current vs. Driver Differential Output Voltage


Figure 29. Driver Differential Output Voltage vs. Temperature


Figure 30. Driver Output Current vs. Driver Output High Voltage


Figure 31. Driver Output Current vs. Driver Output Low Voltage


Figure 32. Receiver Propagation Delay (Oscilloscope Plot) at $50 \mathrm{Mbps},\left|V_{I D}\right| \geq$ 1.5 V

## ADM3061E/ADM3062E/ADM3063E/ADM3064E/ <br> ADM3065E/ADM3066E/ADM3067E/ADM3068E

TYPICAL PERFORMANCE CHARACTERISTICS


Figure 33. Receiver Propagation Delay vs. Temperature, 50 Mbps


Figure 34. Receiver Output Current vs. Receiver Output Low Voltage (VCC $=$ 3.3 V )


Figure 35. Receiver Output Current vs. Receiver Output High Voltage (VCC $=$ 3.3 V)


Figure 36. Receiver Output High Voltage vs. Temperature


Figure 37. Receiver Output Low Voltage vs. Temperature

## TEST CIRCUITS



Figure 38. Driver Voltage Measurements


ฐั
Figure 39. Driver Voltage Measurements over Common-Mode Range


Figure 40. Driver Propagation Delay


Figure 41. Driver Enable/Disable


Figure 42. Receiver Propagation Delay/Skew


1. $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{10}$ FOR ADM3062E/ADM3066E/ADM3064E/ADM3068E. ूㅡㅇ

Figure 43. Receiver Enable/Disable from Shutdown


NOTES

1. $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{10}$ FOR ADM3062E/ADM3064E/ADM3066E/ADM3068E.

Figure 44. Receiver Enable/Disable

## THEORY OF OPERATION

## IEC ESD PROTECTED RS-485

The ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ ADM3066E/ADM3067E/ADM3068E are 3.0 V to $5.5 \mathrm{~V}, 50 \mathrm{Mbps}$ RS-485 transceivers with IEC 61000-4-2 Level 4 ESD protection on the bus pins. These devices can withstand up to $\pm 12 \mathrm{kV}$ contact discharge on transceiver bus pins ( $\mathrm{A}, \mathrm{B}, \mathrm{Y}$, and Z ) without latch-up or damage. The ADM3061E/ADM3062E/ADM3063E/ ADM3064E have the same robust IEC 61000-4-2 ESD protection as the ADM3065E/ADM3066E/ADM3067E/ADM3068E models, and operate at a lower, 500 kbps data rate.

## HIGH DRIVER DIFFERENTIAL OUTPUT VOLTAGE

The ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ ADM3066E/ADM3067E/ADM3068E have characteristics that are optimized for use in PROFIBUS applications. When powered at $V_{C C} \geq 4.5 \mathrm{~V}$, the ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E driver output differential voltage meets or exceeds the PROFIBUS requirements of 2.1 $\checkmark$ with a $54 \Omega$ load.

## IEC 61000-4-2 ESD PROTECTION

ESD is the sudden transfer of electrostatic charge between bodies at different potentials either caused by near contact or induced by an electric field. It has the characteristics of high current in a short time period. The primary purpose of the IEC 61000-4-2 test is to determine the immunity of systems to external ESD events outside the system during operation. IEC 61000-4-2 describes testing using two coupling methods: contact discharge and air discharge. Contact discharge implies a direct contact between the discharge gun and the equipment under test (EUT). During air discharge testing, the charged electrode of the discharge gun is moved toward the EUT until a discharge occurs as an arc across the air gap. The discharge gun does not make direct contact with the EUT. A number of factors affect the results and repeatability of the air discharge test, including humidity, temperature, barometric pressure, distance, and rate of approach to the EUT. This method is a more accurate representation of an actual ESD event but is not as repeatable. Therefore, contact discharge is the preferred test method.

During testing, the data port is subjected to at least 10 positive and 10 negative single discharges. Selection of the test voltage is dependent on the system end environment.

Figure 45 shows the 8 kV contact discharge current waveform as described in the IEC 61000-4-2 specification. Some of the key waveform parameters are rise times of less than 1 ns and pulse widths of approximately 60 ns .


Figure 45. IEC 61000-4-2 ESD Waveform (8 kV)
Figure 46 shows the 8 kV contact discharge current waveform from the IEC 61000-4-2 standard compared to the HBM ESD 8 kV waveform. Figure 46 shows that the two standards specify a different waveform shape and peak current. The peak current associated with an IEC 61000-4-2 8 kV pulse is 30 A , whereas the corresponding peak current for HBM ESD is more than five times less at 5.33 A . The other difference is the rise time of the initial voltage spike, with the IEC 61000-4-2 ESD waveform having a much faster rise time of 1 ns , compared to the 10 ns associated with the HBM ESD waveform. The amount of power associated with an IEC ESD waveform is much greater than that of an HBM ESD waveform. The HBM ESD standard requires the EUT to be subjected to three positive and three negative discharges, whereas the IEC ESD standard requires 10 positive and 10 negative discharge tests.

The ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ ADM3066E/ADM3067E/ADM3068E with IEC 61000-4-2 ESD ratings is better suited for operation in harsh environments compared to other RS-485 transceivers that state varying levels of HBM ESD protection.


Figure 46. IEC 61000-4-2 ESD Waveform (8 kV) Compared to HBM ESD Waveform (8 kV)

## TRUTH TABLES

Table 13 and Table 14 use the abbreviations shown in Table 12.

## THEORY OF OPERATION

Table 12. Truth Table Abbreviations

| Letter | Description |
| :--- | :--- |
| H | High level |
| I | Indeterminate |
| L | Low level |
| X | Any state |
| Z | High impedance (off) |

Table 13. Transmitting Truth Table

| Supply Status |  |  | Inputs |  |  | Outputs |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $V_{\text {IO }}{ }^{1}$ | V $_{\text {CC }}$ | $\overline{R E}$ | DE | DI | A/Y | B/Z |  |  |
| On | On | X | H | H | H | L |  |  |
| On | On | X | H | L | L | H |  |  |
| On | On | X | L | X | Z | Z |  |  |
| Off | On | X | X | X | I | I |  |  |
| On | Off | X | X | X | Z | Z |  |  |
| Off | Off | X | X | X | Z | Z |  |  |

1 The $\mathrm{V}_{10}$ pin is not applicable for the ADM3061E/ADM3063E/ADM3065E/ ADM3067E.

Table 14. Receiving Truth Table

| Supply Status |  | Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{10}{ }^{1}$ | $V_{\text {cc }}$ | A-B | $\overline{\mathrm{RE}}$ | DE | RO |
| On | On | $>-0.03 \mathrm{~V}$ | L | X | H |
| On | On | <-0.2 V | L | X | L |
| On | On | $-0.2 \mathrm{~V} \leq \mathrm{A}-\mathrm{B} \leq-0.03 \mathrm{~V}$ | L | X | I |
| On | On | Inputs open/shorted | L | X | H |
| On | On | X | H | X | Z |
| On | Off | X | L | X | 1 |
| On | Off | X | H | X | Z |
| Off | On | X | L | X | 1 |
| Off | Off | X | X | X | I |

1 The $\mathrm{V}_{10}$ pin is not applicable for the ADM3061E/ADM3063E/ADM3065E/ ADM3067E.

## RECEIVER FAIL-SAFE

The ADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ ADM3066E/ADM3067E/ADM3068E guarantee a logic high receiver output when the receiver inputs are shorted, open, or connected to a terminated transmission line with all drivers disabled. This receiver output is achieved by setting the receiver input threshold between -30 mV and -200 mV . If the differential receiver input voltage $(A-B)$ is greater than or equal to -30 mV , the $R O$ pin is logic high.

If the $(A-B)$ input is less than or equal to -200 mV , the $R O$ pin is logic low. In the case of a shorted, open circuit or terminated bus with all transmitters disabled, the receiver differential input voltage
is pulled to 0 V , resulting in a logic high with a 30 mV minimum noise margin.

## HOT SWAP CAPABILITY

When a circuit board is inserted into a powered (or hot) backplane, differential disturbances to the data bus can lead to data errors. During this period, processor logic output drivers are high impedance and are unable to drive the DE and $\overline{\mathrm{RE}}$ inputs of the RS-485 transceivers to a defined logic level. Leakage currents up to $\pm 10$ $\mu \mathrm{A}$ from the high impedance state of the processor logic drivers can cause standard complementary metal-oxide semiconductor (CMOS) enable inputs of a transceiver to drift to an incorrect logic level. Additionally, parasitic circuit board capacitance can cause coupling of $V_{C C}$ or $G N D$ to the enable inputs. Without the hot swap capability, these factors can improperly enable the driver or receiver of the transceiver. When $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{10}$ rises, an internal pull-down circuit holds DE low and RE high. After the initial power-up sequence, the pull-down circuit becomes transparent, resetting the hot swap tolerable input.

## 128 TRANSCEIVERS ON THE BUS

The standard RS-485 receiver input impedance is $12 \mathrm{k} \Omega$ (one unit load), and the standard driver can drive up to 32 unit loads. The ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E transceivers have a $1 / 4$ unit load receiver input impedance ( $48 \mathrm{k} \Omega$ ), allowing up to 128 transceivers to be connected in parallel on one communication line. Any combination of these devices and other RS-485 transceivers with a total of 32 unit loads or fewer can be connected to the line.

## DRIVER OUTPUT PROTECTION

TheADM3061E/ADM3062E/ADM3063E/ADM3064E/ADM3065E/ ADM3066E/ADM3067E/ADM3068E feature two methods to prevent excessive output current and power dissipation caused by faults or by bus contention. Current-limit protection on the output stage provides immediate protection against short circuits over the whole common-mode voltage range. In addition, a thermal shutdown circuit forces the driver outputs into a high impedance state if the die temperature rises excessively. This circuitry is designed to disable the driver outputs when a die temperature of $150^{\circ} \mathrm{C}$ is reached. As the device cools, the drivers are reenabled at a temperature of $140^{\circ} \mathrm{C}$.

## APPLICATIONS INFORMATION

The ADM3061E/ADM3065E transceiver is designed for bidirectional data communications on multipoint bus transmission lines. Figure 47 shows a typical network applications circuit.
To minimize reflections, terminate the line at both ends with a termination resistor (the value of the termination resistor must be
equal to the characteristic impedance of the cable used) and keep stub lengths off the main line as short as possible.


NOTES 1 THE MAXIMUM NUMBER OF NODES IS 128.
2. RT IS EQUAL TO THE CHARACTERISTIC IMPEDANCE OF THE CABLE USED.

है
Figure 47. ADM3061E/ADM3065E Typical Half-Duplex RS-485 Communications Network

## APPLICATIONS INFORMATION

## ISOLATED HIGH SPEED RS-485 NODE

Galvanic isolation, with reinforced insulation and 5 kV rms transient withstand voltage, can be added to the ADM3065E using Analog Devices, Inc., iCoupler ${ }^{\circledR}$ and isoPower ${ }^{\circledR}$ technology. The ADuM6421A provides the required quad channels of 5 kV rms signal isolation, operating at rates up to 100 Mbps , together with an integrated dc-to-dc converter. The ADuM6421A combines with the ADM3065E (shown in Figure 48) with the $\mathrm{V}_{\text {ISO }}$ pin configured for 3.3 V by connecting the $\mathrm{V}_{\text {SEL }}$ pin to $\mathrm{GND}_{\text {ISO }}$ and a 5 V supply connected to $\mathrm{V}_{\mathrm{DDP}}$ and $\mathrm{V}_{\mathrm{DD} 1}$. Operation at 3.3 V ensures the ADM3065E remains within the load capability of the ADuM6421A.
uM6421A is designed to meet Class B radiated emissions requirements on a 2 -layer PCB. See the ADuM6421A data sheet for PCB layout recommendations.
Galvanic isolation of the ADM3065E at the full data rate, up to 50 Mbps , can be implemented using the ADuM241D quad-channel digital isolator and the ADuM6028 isolated dc-to-dc converter, as shown in Figure 49. The ADuM6028 is an 8-pin device that contains a 300 mW dc-to-dc converter optimized to meet emissions standards on a 2 -layer PCB using two ferrite beads. The ADuM241D operates at a data rate up to 150 Mbps , and offers the precise timing required to fully support the ADM3065E at 50 Mbps.

The dc-to-dc converter in the ADuM6421A isoPower device provides regulated, isolated power to the ADM3065E. The AD-


Figure 48. Signal and Power Isolated 25 Mbps RS-485 Solution (Simplified Diagram—All Connections Not Shown)


Figure 49. Signal and Power Isolated 50 Mbps RS-485 Solution (Simplified Diagram—All Connections Not Shown)

## OUTLINE DIMENSIONS



CONTROLLING DIMENSIONS ARE IN MILLMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 50. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body
(R-8)
Dimensions shown in millimeters and (inches)


Figure 51. 8-Lead Mini Small Outline Package [MSOP]
(RM-8)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-187-BA
Figure 52. 10-Lead Mini Small Outline Package [MSOP]
(RM-10)
Dimensions shown in millimeters

# ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E 

Data Sheet

## OUTLINE DIMENSIONS



Figure 53. 10-Lead Lead Frame Chip Scale Package [LFCSP] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-10-9)
Dimensions shown in millimeters


Figure 54. 14-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
(R-14)
Dimensions shown in millimeters and (inches)
Updated: January 18, 2022

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Packing Quantity | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADM3061EARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | Tube, 50 | RM-8 | MBY |
| ADM3061EARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 1000 | RM-8 | MBY |
| ADM3061EARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | Tube, 98 | R-8 |  |
| ADM3061EARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| ADM3061EBRMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | Tube, 50 | RM-8 | MCX |
| ADM3061EBRMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 1000 | RM-8 | MCX |
| ADM3061EBRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Tube, 98 | R-8 |  |
| ADM3061EBRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| ADM3062EACPZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) | Tray, 714 | CP-10-9 | MCC |
| ADM3062EACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP (3mm x 3mm) | Reel, 1500 | CP-10-9 | MCC |
| ADM3062EARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | MC7 |
| ADM3062EARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | Reel, 1000 | RM-10 | MC7 |

# ADM3061E/ADM3062E/ADM3063E/ADM3064E/ ADM3065E/ADM3066E/ADM3067E/ADM3068E 

Data Sheet

OUTLINE DIMENSIONS

| Model ${ }^{1}$ | Temperature Range | Package Description | Packing Quantity | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADM3062EBCPZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead LFCSP (3mm x 3mm) | Tray, 714 | CP-10-9 | MCL |
| ADM3062EBCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead LFCSP (3mm x 3mm) | Reel, 1500 | CP-10-9 | MCL |
| ADM3062EBRMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | MC8 |
| ADM3062EBRMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Reel, 1000 | RM-10 | MC8 |
| ADM3063EARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | Tube, 56 | R-14 |  |
| ADM3063EARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |
| ADM3063EBRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Tube, 56 | R-14 |  |
| ADM3063EBRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |
| ADM3064EARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | Tube, 56 | R-14 |  |
| ADM3064EARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |
| ADM3064EBRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Tube, 56 | R-14 |  |
| ADM3064EBRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |
| ADM3065EARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | Tube, 50 | RM-8 | MC1 |
| ADM3065EARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 1000 | RM-8 | MC1 |
| ADM3065EARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | Tube, 98 | R-8 |  |
| ADM3065EARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| ADM3065EBRMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | Tube, 50 | RM-8 | MCQ |
| ADM3065EBRMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 1000 | RM-8 | MCQ |
| ADM3065EBRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Tube, 98 | R-8 |  |
| ADM3065EBRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| ADM3066EACPZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP (3mm x 3mm) | Tray, 714 | CP-10-9 | MC9 |
| ADM3066EACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP (3mm x 3mm) | Reel, 1500 | CP-10-9 | MC9 |
| ADM3066EARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | MC4 |
| ADM3066EARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | Reel, 1000 | RM-10 | MC4 |
| ADM3066EBCPZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead LFCSP (3mm x 3mm) | Tray, 714 | CP-10-9 | MCY |
| ADM3066EBCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead LFCSP (3mm x 3mm) | Reel, 1500 | CP-10-9 | MCY |
| ADM3066EBRMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | MCR |
| ADM3066EBRMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Reel, 1000 | RM-10 | MCR |
| ADM3067EARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | Tube, 56 | R-14 |  |
| ADM3067EARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |
| ADM3067EBRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Tube, 56 | R-14 |  |
| ADM3067EBRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |
| ADM3068EARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | Tube, 56 | R-14 |  |
| ADM3068EARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |
| ADM3068EBRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Tube, 56 | R-14 |  |
| ADM3068EBRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |

1 Z = RoHS Compliant Part.

## EVALUATION BOARDS

| Model $^{1}$ | Package Description |
| :--- | :--- |
| EVAL-ADM3061EEBZ | 8-Lead SOIC Evaluation Board |
| EVAL-ADM3061EEB1Z | 8-Lead MSOP Evaluation Board |
| EVAL-ADM3062EEBZ | 10-Lead MSOP Evaluation Board |
| EVAL-ADM3062EEB1Z | 10-Lead LFCSP Evaluation Board |
| EVAL-ADM3063EEBZ | 14-Lead SOIC Evaluation Board |

## OUTLINE DIMENSIONS

| Model $^{1}$ | Package Description |
| :--- | :--- |
| EVAL-ADM3064EEBZ | 14-Lead SOIC Evaluation Board |
| EVAL-ADM3065EEBZ | 8-Lead SOIC Evaluation Board |
| EVAL-ADM3065EEB1Z | 8-Lead MSOP Evaluation Board |
| EVAL-ADM3066EEBZ | 10-Lead MSOP Evaluation Board |
| EVAL-ADM3066EEB1Z | 10-Lead LFCSP Evaluation Board |
| EVAL-ADM3067EEBZ | 14-Lead SOIC Evaluation Board |
| EVAL-ADM3068EEBZ | 14-Lead SOIC Evaluation Board |
| 1 Z = RoHS Compliant Part. |  |

