

# L6235Q

## DMOS driver for 3-phase brushless dc motor

### Features

- Operating supply voltage from 8 to 52 V
- 5.6 A output peak current
- R<sub>DS(on)</sub> 0.3 Ω typ. value @ T<sub>J</sub> = 25 °C
- Operating frequency up to 100 kHz
- Non-dissipative overcurrent protection
- Diagnostic output
- Constant t<sub>OFF</sub> PWM current controller
- Slow decay synchronous rectification
- 60° and 120° Hall effect decoding logic
- Brake function
- Tacho output for speed loop
- Cross conduction protection
- Thermal shutdown
- Undervoltage lockout
- Integrated fast freewheeling diodes



### **Description**

The L6235Q is a DMOS fully integrated 3-phase motor driver with overcurrent protection. Realized in BCDmultipower technology, the device combines isolated DMOS power transistors with CMOS and bipolar circuits on the same chip. The device includes all the circuitry needed to drive a 3-phase BLDC motor including: a 3-phase DMOS bridge, a constant OFF time PWM current controller and the decoding logic for single ended Hall sensors that generates the required sequence for the power stage. Available in QFN48 7x7 package, the L6235Q features a non-dissipative overcurrent protection on the high-side power MOSFETs and thermal shutdown.



November 2011

#### Doc ID 018997 Rev 2

www.st.com

## Contents

| 1  | Elec | Electrical data                                      |  |  |  |  |  |
|----|------|------------------------------------------------------|--|--|--|--|--|
|    | 1.1  | Absolute maximum ratings 3                           |  |  |  |  |  |
|    | 1.2  | Recommended operating conditions                     |  |  |  |  |  |
| 2  | Pin  | connection                                           |  |  |  |  |  |
| 3  | Elec | trical characteristics6                              |  |  |  |  |  |
| 4  | Circ | uit description                                      |  |  |  |  |  |
|    | 4.1  | Power stages and charge pump 9                       |  |  |  |  |  |
|    | 4.2  | Logic inputs                                         |  |  |  |  |  |
|    | 4.3  | PWM current control 11                               |  |  |  |  |  |
|    | 4.4  | Slow decay mode 15                                   |  |  |  |  |  |
|    | 4.5  | Decoding logic                                       |  |  |  |  |  |
|    | 4.6  | Tacho                                                |  |  |  |  |  |
|    | 4.7  | Non-dissipative overcurrent detection and protection |  |  |  |  |  |
|    | 4.8  | Thermal protection                                   |  |  |  |  |  |
| 5  | Арр  | lication information                                 |  |  |  |  |  |
| 6  | Outp | out current capability and IC power dissipation      |  |  |  |  |  |
| 7  | The  | rmal management                                      |  |  |  |  |  |
| 8  | Elec | trical characteristics curves 27                     |  |  |  |  |  |
| 9  | Pack | Package mechanical data 29                           |  |  |  |  |  |
| 10 | Orde | Order codes                                          |  |  |  |  |  |
| 11 | Revi | sion history                                         |  |  |  |  |  |



Unit V

V

V V V

V

А

А

°C

# 1 Electrical data

## 1.1 Absolute maximum ratings

| Table 1.                           | Absolute maximum ratings                                                                                           |                                                                                       |                     |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------|
| Symbol                             | Parameter                                                                                                          | Parameter                                                                             | Value               |
| V <sub>S</sub>                     | Supply voltage                                                                                                     | $V_{SA} = V_{SB} = V_S$                                                               | 60                  |
| V <sub>OD</sub>                    | Differential voltage between $VS_A$ , $OUT1_A$ , $OUT2_A$ , $SENSE_A$ and $VS_B$ , $OUT1_B$ , $OUT2_B$ , $SENSE_B$ | $V_{SA} = V_{SB} = V_S = 60 V;$<br>VSENSE <sub>A</sub> = VSENSE <sub>B</sub> =<br>GND | 60                  |
| V <sub>BOOT</sub>                  | Bootstrap peak voltage                                                                                             | $V_{SA} = V_{SB} = V_S$                                                               | V <sub>S</sub> + 10 |
| $V_{IN}, V_{EN}$                   | Input and enable voltage range                                                                                     |                                                                                       | -0.3 to +7          |
| $V_{REF}$                          | Voltage range at pin V <sub>REF</sub>                                                                              |                                                                                       | -0.3 to +7          |
| V <sub>RCOFF</sub>                 | Voltage range at pin RC <sub>OFF</sub>                                                                             |                                                                                       | -0.3 to +7          |
| V <sub>SENSE</sub>                 | Voltage range at pins $SENSE_A$ and $SENSE_B$                                                                      |                                                                                       | -1 to +4            |
| I <sub>S(peak)</sub>               | Pulsed supply current (for each $V_{SA}$ and $V_{SB}$ pin)                                                         | V <sub>SA</sub> = V <sub>SB</sub> = V <sub>S</sub> ;<br>t <sub>PULSE</sub> < 1 ms     | 7.1                 |
| ۱ <sub>S</sub>                     | DC supply current (for each $\text{VS}_{\text{A}}$ and $\text{VS}_{\text{B}}$ pin)                                 | $VS_A = VS_B = V_S$                                                                   | 2.5                 |
| T <sub>stg</sub> , T <sub>OP</sub> | Storage and operating temperature range                                                                            |                                                                                       | -40 to 150          |

### Table 1. Absolute maximum ratings

## 1.2 Recommended operating conditions

#### Table 2. Recommended operating conditions

| Symbol             | Parameter                                                                                                          | Parameter                                         | Min. | Max. | Unit |
|--------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|------|------|
| V <sub>S</sub>     | Supply voltage                                                                                                     | $VS_A = VS_B = V_S$                               | 8    | 52   | V    |
| V <sub>OD</sub>    | Differential voltage between $VS_A$ , $OUT1_A$ , $OUT2_A$ , $SENSE_A$ and $VS_B$ , $OUT1_B$ , $OUT2_B$ , $SENSE_B$ | $VS_A = VS_B = V_S;$<br>$V_{SENSEA} = V_{SENSEB}$ |      | 52   | V    |
| V <sub>REF</sub>   | Voltage range at pin V <sub>REF</sub>                                                                              |                                                   | -0.1 | 5    | V    |
| V                  | Voltage range at pins $SENSE_A$ and $SENSE_B$                                                                      | Pulsed t <sub>W</sub> < t <sub>rr</sub>           | -6   | 6    | V    |
| V <sub>SENSE</sub> |                                                                                                                    | DC                                                | -1   | 1    | V    |
| I <sub>OUT</sub>   | DC output current                                                                                                  | $VS_A = VS_B = V_S;$                              |      | 2.5  | А    |
| Тj                 | Operating junction temperature                                                                                     |                                                   | -25  | +125 | °C   |
| f <sub>sw</sub>    | Switching frequency                                                                                                |                                                   |      | 100  | kHz  |



#### 2 **Pin connection**



#### Figure 2. Pin connection (top view)

The exposed PAD must be connected to GND pin. Note:

| Pin    | Name               | Туре                 | Function                                                                                                                                                                                             |  |
|--------|--------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 43     | H1                 | Sensor input         | Single ended Hall effect sensor input 1.                                                                                                                                                             |  |
| 44     | DIAG               | Open drain<br>output | Overcurrent detection and thermal protection pin. An internal oper<br>drain transistor pulls to GND when an overcurrent on one of the<br>high-side MOSFETs is detected or during thermal protection. |  |
| 45, 46 | SENSE <sub>A</sub> | Power supply         | Half bridge 1 and half bridge 2 source pin. This pin must be connected together with pin SENSE <sub>B</sub> to power ground through a sensing power resistor.                                        |  |
| 48     | RC <sub>OFF</sub>  | RC pin               | RC network pin. A parallel RC network connected between this pin and ground sets the current controller OFF time.                                                                                    |  |
| 2, 3   | OUT1               | Power output         | Output 1                                                                                                                                                                                             |  |
| 6, 31  | GND                | GND                  | Ground terminals.                                                                                                                                                                                    |  |
| 12     | TACHO              | Open drain<br>output | Frequency-to-voltage open drain output. Every pulse from pin $H_1$ is shaped as a fixed and adjustable length pulse.                                                                                 |  |
| 13     | RCPULSE            | RC pin               | RC network pin. A parallel RC network connected between this pin<br>and ground sets the duration of the monostable pulse used for the<br>frequency-to-voltage converter.                             |  |

#### Table 3. **Pin description**



| Pin    | Name               | Туре           | Function                                                                                                                                                                                                      |
|--------|--------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15, 16 | SENSE <sub>B</sub> | Power supply   | Half bridge 3 source pin. This pin must be connected together with pin $SENSE_A$ to power ground through a sensing power resistor. At this pin also the inverting input of the sense comparator is connected. |
| 17     | FWD/REV            | Logic input    | Selects the direction of the rotation. High logic level sets forward operation, whereas low logic level sets reverse operation. If not used, it must be connected to GND or +5 V.                             |
| 18     | EN                 | Logic input    | Chip enable. Low logic level switches off all power MOSFETs. If not used, it must be connected to +5 V.                                                                                                       |
| 19     | VREF               | Logic input    | Current controller reference voltage. Do not leave this pin open or connect to GND.                                                                                                                           |
| 20     | BRAKE              | Logic input    | Brake input pin. Low logic level switches on all high-side power MOSFETs, implementing the brake function. If not used, it must be connected to +5 V.                                                         |
| 21     | VBOOT              | Supply voltage | Bootstrap voltage needed for driving the upper power MOSFETs.                                                                                                                                                 |
| 22, 23 | OUT <sub>3</sub>   | Power output   | Output 3.                                                                                                                                                                                                     |
| 26, 27 | VS <sub>B</sub>    | Power supply   | Half bridge 3 power supply voltage. It must be connected to the supply voltage together with pin $VS_A$ .                                                                                                     |
| 34, 35 | VS <sub>A</sub>    | Power supply   | Half bridge 1 and half bridge 2 power supply voltage. It must be connected to the supply voltage together with pin VS <sub>B</sub> .                                                                          |
| 38, 39 | OUT <sub>2</sub>   | Power output   | Output 2.                                                                                                                                                                                                     |
| 40     | VCP                | Output         | Charge pump oscillator output.                                                                                                                                                                                |
| 41     | H <sub>2</sub>     | Sensor input   | Single ended Hall effect sensor input 2.                                                                                                                                                                      |
| 42     | H <sub>3</sub>     | Sensor input   | Single ended Hall effect sensor input 3.                                                                                                                                                                      |

 Table 3.
 Pin description (continued)



## 3 Electrical characteristics

 $V_S$  = 48 V,  $T_A$  = 25 °C, unless otherwise specified.

 Table 4.
 Electrical characteristics

| Symbol                | Parameter                                          | Test condition                                  | Min.  | Тур. | Max. | Unit |
|-----------------------|----------------------------------------------------|-------------------------------------------------|-------|------|------|------|
| V <sub>Sth(ON)</sub>  | Turn-on threshold                                  |                                                 | 6.6   | 7    | 7.4  | V    |
| V <sub>Sth(OFF)</sub> | Turn-off threshold                                 |                                                 | 5.6   | 6    | 6.4  | V    |
| ۱ <sub>S</sub>        | Quiescent supply current                           | All bridges OFF; Tj = -25 °C to 125 °C $^{(1)}$ |       | 5    | 10   | mA   |
| T <sub>j(OFF)</sub>   | Thermal shutdown temperature                       |                                                 |       | 165  |      | °C   |
| Output DM             | OS transistors                                     |                                                 | -     | -    |      |      |
|                       |                                                    | Tj = 25 °C                                      |       | 0.34 | 0.4  |      |
| P                     | High-side switch ON resistance                     | Tj =125 °C <sup>(1)</sup>                       |       | 0.53 | 0.59 |      |
| R <sub>DS(ON)</sub>   |                                                    | Tj = 25 °C                                      |       | 0.28 | 0.34 | Ω    |
|                       | Low-side switch ON resistance                      | Tj =125 °C <sup>(1)</sup>                       |       | 0.47 | 0.53 |      |
| 1                     |                                                    | $EN = Iow; OUT = V_S$                           |       |      | 2    | mA   |
| I <sub>DSS</sub>      | Leakage current                                    | EN = low; OUT = GND                             | -0.15 |      |      | mA   |
| Source dra            | in diodes                                          |                                                 |       |      |      |      |
| V <sub>SD</sub>       | Forward ON voltage                                 | I <sub>SD</sub> = 2.5 A, EN = low               |       | 1.15 | 1.3  | V    |
| t <sub>rr</sub>       | Reverse recovery time                              | lf = 2.5 A                                      |       | 300  |      | ns   |
| t <sub>fr</sub>       | Forward recovery time                              |                                                 |       | 200  |      | ns   |
| Logic input           | (H1, H2, H3, EN, FWD/REV, BRAKE)                   |                                                 |       | •    |      |      |
| V <sub>IL</sub>       | Low level logic input voltage                      |                                                 | -0.3  |      | 0.8  | V    |
| V <sub>IH</sub>       | High level logic input voltage                     |                                                 | 2     |      | 7    | V    |
| IIL                   | Low level logic input current                      | GND logic input voltage                         | -10   |      |      | μA   |
| I <sub>IH</sub>       | High level logic input current                     | 7 V logic input voltage                         |       |      | 10   | μA   |
| V <sub>th(ON)</sub>   | Turn-on input threshold                            |                                                 |       | 1.8  | 2.0  | V    |
| $V_{th(OFF)}$         | Turn-off input threshold                           |                                                 | 0.8   | 1.3  |      | V    |
| V <sub>th(HYS)</sub>  | Input threshold hysteresis                         |                                                 | 0.25  | 0.5  |      | V    |
| Switching o           | characteristics                                    |                                                 |       |      |      |      |
| t <sub>D(on)EN</sub>  | Enable to out turn ON delay time <sup>(2)</sup>    | I <sub>LOAD</sub> =2.5 A, resistive load        | 100   | 250  | 400  | ns   |
| t <sub>D(off)EN</sub> | Enable to out turn OFF delay time <sup>(2)</sup>   | I <sub>LOAD</sub> =2.5 A, resistive load        | 300   | 550  | 800  | ns   |
| t <sub>D(on)IN</sub>  | Other logic inputs to output turn<br>ON delay time | I <sub>LOAD</sub> =2.5 A, resistive load        |       |      | 2    | ns   |
| t <sub>D(off)IN</sub> | Other logic inputs to out turn OFF delay time      | I <sub>LOAD</sub> =2.5 A, resistive load        |       |      | 2    | ns   |



| Table 4.              | Electrical characteristics (continued)           |                                                                                     |      |      |      |      |  |
|-----------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|--|
| Symbol                | Parameter                                        | Test condition                                                                      | Min. | Тур. | Max. | Unit |  |
| t <sub>RISE</sub>     | Output rise time <sup>(2)</sup>                  | I <sub>LOAD</sub> =2.5 A, resistive load                                            | 40   |      | 250  | ns   |  |
| t <sub>FALL</sub>     | Output fall time (2)                             | I <sub>LOAD</sub> =2.5 A, resistive load                                            | 40   |      | 250  | ns   |  |
| t <sub>DT</sub>       | Dead time protection                             |                                                                                     | 0.5  | 1    |      | μs   |  |
| f <sub>CP</sub>       | Charge pump frequency                            | Tj = -25 °C to 125 °C (7)                                                           |      | 0.6  | 1    | MHz  |  |
| PWM comp              | parator and monostable                           |                                                                                     | ·    |      |      |      |  |
| I <sub>RCOFF</sub>    | Source current at pin RCOFF                      | V <sub>RCOFF =</sub> 2.5 V                                                          | 3.5  | 5.5  |      | mA   |  |
| V <sub>offset</sub>   | Offset voltage on sense comparator               | V <sub>REF</sub> = 0.5 V                                                            |      | ±5   |      | mV   |  |
| t <sub>PROP</sub>     | Turn OFF propagation delay <sup>(3)</sup>        |                                                                                     |      | 500  |      | ns   |  |
| t <sub>BLANK</sub>    | Internal blanking time on SENSE comparator       |                                                                                     |      | 1    |      | μs   |  |
| t <sub>ON(MIN)</sub>  | Minimum ON time                                  |                                                                                     |      | 1.5  | 2    | μs   |  |
| +.                    | PWM recirculation time                           | $R_{OFF}$ = 20 k $\Omega$ ; $C_{OFF}$ = 1 nF                                        |      | 13   |      | μs   |  |
| t <sub>OFF</sub>      |                                                  | R <sub>OFF</sub> = 100 kΩ; C <sub>OFF</sub> = 1 nF                                  |      | 61   |      | μs   |  |
| I <sub>BIAS</sub>     | Input bias current at pins $VREF_A$ and $VREF_B$ |                                                                                     |      |      | 10   | μA   |  |
| Tacho mon             | ostable                                          |                                                                                     | ·    |      |      |      |  |
| IRCPULSE              | Source current at pin RCPULSE                    | V <sub>RCPULSE</sub> = 2.5 V                                                        | 3.5  | 5.5  |      | mA   |  |
| +                     | Monostable of time                               | R <sub>PUL</sub> = 20 kΩ; C <sub>PUL</sub> =1 nF                                    |      | 12   |      | μs   |  |
| t <sub>PULSE</sub>    |                                                  | R <sub>PUL</sub> = 100 kΩ; C <sub>PUL</sub> =1 nF                                   |      | 60   |      | μs   |  |
| R <sub>TACHO</sub>    | Open drain ON resistance                         |                                                                                     |      | 40   | 60   | Ω    |  |
| Over curre            | nt detection e protection                        |                                                                                     | ·    |      |      |      |  |
| I <sub>sover</sub>    | Supply overcurrent protection threshold          | -25 °C <tj <125="" td="" °c<=""><td>4.0</td><td>5.6</td><td>7.1</td><td>А</td></tj> | 4.0  | 5.6  | 7.1  | А    |  |
| R <sub>OPDR</sub>     | Open drain ON resistance                         | I = 4 mA                                                                            |      | 40   | 60   | Ω    |  |
| I <sub>OH</sub>       | OCD high level leakage current                   | V <sub>DIAG</sub> = 5 V                                                             |      | 1    |      | μA   |  |
| t <sub>OCD(ON)</sub>  | OCD turn-on delay time <sup>(4)</sup>            | I = 4 mA; CEN < 100 pF                                                              |      | 200  |      | ns   |  |
| t <sub>OCD(OFF)</sub> | OCD turn-off delay time <sup>(4)</sup>           | I = 4 mA; CEN < 100 pF                                                              |      | 100  |      | ns   |  |

### Table 4. Electrical characteristics (continued)

1. Tested at 25  $^\circ\text{C}$  in a restricted range and guaranteed by characterization.

2. See Figure 3.

3. Measured applying a voltage of 1 V to pin SENSE and a voltage drop from 2 V to 0 V to pin  $V_{REF}$ .

4. See *Figure 4*.





Figure 3. Switching characteristic definition

Figure 4. Overcurrent detection timing definition





## 4 **Circuit description**

### 4.1 Power stages and charge pump

The L6235Q integrates a 3-phase bridge, which consists of 6 power MOSFETs connected as shown in *Figure 1*, each power MOSFET has an  $R_{DS(ON)} = 0.3 \Omega$  (typical value @ 25 °C) with intrinsic fast freewheeling diode. Switching patterns are generated by the PWM current controller and the Hall effect sensor decoding logic (*Chapter 4.3 on page 11*). Cross conduction protection is implemented by using a dead time (t<sub>DT</sub> = 1 µs typical value) set by internal timing circuit between the turn-off and turn-on of two power MOSFETs in one leg of a bridge.

Pins  $VS_A$  and  $VS_B$  must be connected together to the supply voltage (V<sub>S</sub>).

Using an N-channel power MOSFET for the upper transistors in the bridge requires a gate drive voltage above the power supply voltage. The bootstrapped supply ( $V_{BOOT}$ ) is obtained through an internal oscillator and a few external components to realize a charge pump circuit, as shown in *Figure 5*. The oscillator output (pin VCP) is a square wave at 600 kHz (typically) with 10 V amplitude. Recommended values/part numbers for the charge pump circuit are shown in *Table 5*.

| Table J. | able 5. Charge pump external component values |        |  |
|----------|-----------------------------------------------|--------|--|
|          | Component                                     | Value  |  |
|          | C <sub>BOOT</sub>                             | 220 nF |  |
|          | CP                                            | 10 nF  |  |
|          | R <sub>P</sub>                                | 100 Ω  |  |
|          | D1                                            | 1N4148 |  |
|          | D2                                            | 1N4148 |  |

#### Table 5. Charge pump external component values

#### Figure 5. Charge pump circuit





### 4.2 Logic inputs

Pins FWD/REV, BRAKE, EN, H1, H2 and H3 are TTL/CMOS and  $\mu$ C compatible logic inputs. The internal structure is shown in *Figure 6*. Typical value for turn-on and turn-off thresholds are respectively V<sub>thon</sub>=1.8 V and V<sub>thoff</sub> = 1.3 V.

Pin EN (enable) may be used to implement overcurrent and thermal protection by connecting it to the open collector DIAG output. If the protection and an external disable function are both desired, the appropriate connection must be implemented. When the external signal is from an open collector output, the circuit in *Figure 7* may be used. For external circuits that are push-pull outputs the circuit in *Figure 8* may be used. The resistor R<sub>EN</sub> should be chosen in the range from 2.2 k $\Omega$  to 180 k $\Omega$ . Recommended values for R<sub>EN</sub> and C<sub>EN</sub> are respectively 100 k $\Omega$  and 5.6 nF. More information for selecting the values can be found in *Section 4.7*.





#### Figure 7. EN pins open collector driving



### Figure 8. EN pins push-pull driving



Doc ID 018997 Rev 2



### 4.3 **PWM current control**

The L6235Q includes a constant OFF time PWM current controller. The current control circuit senses the bridge current by sensing the voltage drop across an external sense resistor connected between the source of the three lower power MOSFET transistors and ground, as shown in *Figure 9*. As the current in the motor increases, the voltage across the sense resistor increases proportionally. When the voltage drop across the sense resistor becomes greater than the voltage at the reference input pin  $V_{\text{REF}}$  the sense comparator triggers the monostable switching the bridge off. The power MOSFET remains off for the time set by the monostable and the motor current recirculates around the upper half of the bridge in slow decay mode, as described in *Section 4.4*. When the monostable times out, the bridge again turns on. Since the internal dead time, used to prevent cross conduction in the bridge, delays the turn-on of the power MOSFET, the effective OFF time t<sub>OFF</sub> is the sum of the monostable time plus the dead time.

*Figure 10* shows the typical operating waveforms of the output current, the voltage drop across the sensing resistor, the pin RC voltage and the status of the bridge. More details regarding the synchronous rectification and the output stage configuration are included in *Section 4.4*.

Immediately after the power MOSFET turns on, a high peak current flows through the sense resistor due to the reverse recovery of the freewheeling diodes. The L6235 provides a 1 $\mu$ s blanking time t<sub>BLANK</sub> that inhibits the comparator output so that the current spike cannot prematurely re-trigger the monostable.



Figure 9. PWM current controller simplified schematic





Figure 10. Output current regulation waveforms

*Figure 11* shows the magnitude of the OFF time t<sub>OFF</sub> versus C<sub>OFF</sub> and R<sub>OFF</sub> values. It can be approximately calculated from the equations:

 $t_{\mathsf{RCFALL}} = 0.6 \cdot \mathsf{R}_{\mathsf{OFF}} \cdot \mathsf{C}_{\mathsf{OFF}}$ 

 $t_{OFF} = t_{RCFALL} + t_{DT} = 0.6 \cdot R_{OFF} \cdot C_{OFF} + t_{DT}$ 

where  $R_{\text{OFF}}$  and  $C_{\text{OFF}}$  are the external component values and  $t_{\text{DT}}$  is the internally generated dead time with:

 $\begin{array}{l} 20 \ k\Omega \leq R_{OFF} \leq 100 \ k\Omega \\ 0.47 \ nF \leq C_{OFF} \leq 100 \ nF \\ t_{DT} = 1 \ \mu s \ (typical \ value) \end{array}$ 

therefore:

 $t_{OFF(MIN)} = 6.6 \ \mu s$  $t_{OFF(MAX)} = 6 \ m s$ 

These values allow a sufficient range of t<sub>OFF</sub> to implement the drive circuit for most motors.

The capacitor value chosen for  $C_{OFF}$  also affects the rise time  $t_{RCRISE}$  of the voltage at the pin  $R_{COFF}$ . The rise time  $t_{RCRISE}$  is only an issue if the capacitor is not completely charged before the next time the monostable is triggered. Therefore, the ON time  $t_{ON}$ , which depends on motors and supply parameters, must be bigger than  $t_{RCRISE}$  to allow a good current regulation by the PWM stage. Furthermore, the ON time  $t_{ON}$  can not be smaller than the minimum ON time  $t_{ON(MIN)}$ .



$$t_{ON} > t_{ON(MIN)}$$
  
$$t_{ON} > t_{RCRISE} - t_{DT} = 1.5 \mu s(typ)$$
  
$$t_{RCRISE} = 600 \cdot C_{OFF}$$

*Figure 12* shows the lower limit for the ON time  $t_{ON}$  for having a good PWM current regulation capacity. It should be mentioned that  $t_{ON}$  is always bigger than  $t_{ON(MIN)}$  because the device imposes this condition, but it can be smaller than  $t_{RCRISE}$  -  $t_{DT}$ . In this last case the device continues to work but the OFF time  $t_{OFF}$  is not more constant.

Therefore, a small  $C_{OFF}$  value gives more flexibility to the applications (allows smaller ON time and, therefore, higher switching frequency), but, the smaller the value for  $C_{OFF}$  the more influential the noises on the circuit performance.

Figure 11. t<sub>OFF</sub> vs. C<sub>OFF</sub> and R<sub>OFF</sub>







10

100

/

Coff [nF]

Figure 12. Area where  $t_{\rm ON}$  can vary maintaining the PWM regulation

1.5µs (typ. value) ||||

1

100

ton(min) [µs] 10

1 0.1



### 4.4 Slow decay mode

*Figure 13* shows the operation of the bridge in slow decay mode during the OFF time. At any time only two legs of the 3-phase bridge are active, therefore, only the two active legs of the bridge are shown in the figure and the third leg is off. At the start of the OFF time, the lower power MOSFET is switched off and the current recirculates around the upper half of the bridge. Since the voltage across the coil is low, the current decays slowly.

After the dead time the upper power MOSFET is operated in the synchronous rectification mode reducing the impedance of the freewheeling diode and the related conducting losses. When the monostable times out, the upper power MOSFET that was operating the synchronous mode turns off and the lower power MOSFET is turned on again after some delay set by the dead time to prevent cross conduction.



Figure 13. Slow decay mode output stage configurations

### 4.5 Decoding logic

The decoding logic section is a combinatory logic that provides the appropriate driving of the 3-phase bridge outputs according to the signals coming from the three Hall sensors that detect rotor position in a 3-phase BLDC motor. This novel combinatory logic discriminates between the actual sensor positions for sensors spaced at 60, 120, 240 and 300 electrical degrees. This decoding method allows the implementation of a universal IC without dedicating pins to select the sensor configuration.

There are eight possible input combinations for three sensor inputs. Six combinations are valid for rotor positions with 120 electrical degrees sensor phasing (see *Figure 14*, positions 1, 2, 3a, 4, 5 and 6a) and six combinations are valid for rotor positions with 60 electrical degrees phasing (see *Figure 15*, positions 1, 2, 3b, 4, 5 and 6b). Four of them are used in common (1, 2, 4 and 5) whereas there are two combinations used only in 120 electrical degrees sensor phasing (3a and 6a) and two combinations used only in 60 electrical degrees sensor phasing (3b and 6b).

The decoder can drive motors with different sensor configurations simply by following *Table 2*. For any input configuration (H1, H2 and H3) there is one output configuration ( $OUT_1$ ,  $OUT_2$  and  $OUT_3$ ). The output configuration 3a is the same as 3b and analogously output configuration 6a is the same as 6b.

The sequence of the Hall codes for 300 electrical degrees phasing is the reverse of 60 and the sequence of the Hall codes for 240 phasing is the reverse of 120. So, by decoding the 60 and the 120 codes it is possible to drive the motor with all four conventions by changing the direction set.



Doc ID 018997 Rev 2

| Hall 120°         1         2         3a         -         4         5         5           Hall 60°         1         2         -         3b         4         5         5           H1         H         H         L         H         L         L         L |        |        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|
|                                                                                                                                                                                                                                                               | 6a     | -      |
| H1 H H L H L L                                                                                                                                                                                                                                                | -      | 6b     |
|                                                                                                                                                                                                                                                               | Н      | L      |
| H2 L H H H H L                                                                                                                                                                                                                                                | L      | L      |
| H3 L L L H H H                                                                                                                                                                                                                                                | Н      | L      |
| OUT1 Vs High Z GND GND GND High Z                                                                                                                                                                                                                             | Vs     | Vs     |
| OUT2 High Z Vs Vs Vs High Z GND                                                                                                                                                                                                                               | GND    | GND    |
| OUT3 GND GND High Z High Z Vs Vs                                                                                                                                                                                                                              | High Z | High Z |
| Phasing         1->3         2->3         2->1         2->1         3->1         3->2                                                                                                                                                                         | 1->2   | 1->2   |

 Table 6.
 60 and 120 electrical degree decoding logic in forward direction

Figure 14. 120° Hall sensor sequence



Figure 15. 60° Hall sensor sequence



### 4.6 Tacho

The tachometer function consists of a monostable, with constant OFF time ( $t_{PULSE}$ ), whose input is one Hall effect signal (H<sub>1</sub>). It allows to develop an easy speed control loop by using an external op amp, as shown in *Figure 17*. For component values refer to *Section 5*.

The monostable output drives an open drain output pin (TACHO). At each rising edge of the Hall effect sensors H1, the monostable is triggered and the MOSFET connected to pin TACHO is turned off for a constant time  $t_{PULSE}$  (see *Figure 16*). The OFF time  $t_{PULSE}$  can be set using the external RC network ( $R_{PUL}$ ,  $C_{PUL}$ ) connected to the pin RCPULSE. *Figure 18* gives the relation between  $t_{PULSE}$  and  $C_{PUL}$ ,  $R_{PUL}$ . It is approximately:

$$t_{PULSE} = 0.6 \cdot R_{PUL} \cdot C_{PUL}$$

Doc ID 018997 Rev 2



16/33

where  $C_{PUL}$  should be chosen in the range 1 nF  $\dots$  100 nF and  $R_{PUL}$  in the range 20 k $\Omega$   $\dots$  100 k $\Omega$ 

By connecting the tachometer pin to an external pull-up resistor, the output signal average value VM is proportional to the frequency of the Hall effect signal and, therefore, to the motor speed. This realizes a simple frequency-to-voltage converter. An op amp, configured as an integrator, filters the signal and compares it with a reference voltage  $V_{\text{REF}}$  which sets the speed of the motor.

$$V_{M} = \frac{t_{PULSE}}{T} \cdot V_{DD}$$

#### Figure 16. Tacho operation waveforms



#### Figure 17. Tachometer speed control loop





Doc ID 018997 Rev 2



Figure 18. t<sub>PULSE</sub> vs. C<sub>PUL</sub> and R<sub>PUL</sub>

### 4.7 Non-dissipative overcurrent detection and protection

The L6235Q integrates an overcurrent detection circuit (OCD) for full protection. With this internal overcurrent detection, the external current sense resistor normally used and its associated power dissipation are eliminated. *Figure 19* shows a simplified schematic of the overcurrent detection circuit.

To implement the overcurrent detection, a sensing element that delivers a small but precise fraction of the output current is implemented with each high-side power MOSFET. Since this current is a small fraction of the output current there is very little additional power dissipation. This current is compared with an internal reference current I<sub>REF</sub> When the output current reaches the detection threshold (typically I<sub>SOVER</sub> = 5.6 A), the OCD comparator signals a fault condition. When a fault condition is detected, an internal open drain MOSFET with a pull-down capability of 4 mA connected to pin DIAG is turned on.

Pin DIAG can be used to signal the fault condition to a  $\mu$ C or to shut down the 3-phase bridge simply by connecting it to pin EN and adding an external R-C (see R<sub>EN</sub>, C<sub>EN</sub>).





Figure 19. Overcurrent protection simplified schematic

*Figure 20* shows the overcurrent detection operation. The disable time  $t_{DISABLE}$  before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs. It is affected by both  $C_{EN}$  and  $R_{EN}$  values and its magnitude is reported in *Figure 21*. The delay time  $t_{DELAY}$  before turning off the bridge, when an overcurrent has been detected, depends only on the  $C_{EN}$  value. Its magnitude is reported in *Figure 22*.

 $C_{EN}$  is also used for providing immunity to pin EN against fast transient noises. Therefore the value of  $C_{EN}$  should be chosen as big as possible according to the maximum tolerable delay time and the  $R_{EN}$  value should be chosen according to the desired disable time.

The resistor R<sub>EN</sub> should be chosen in the range from 2.2 k $\Omega$  to 180 k $\Omega$ . Recommended values for R<sub>EN</sub> and C<sub>EN</sub> are respectively 100 k $\Omega$  and 5.6 nF which allow to obtain 200 µs disable time.





Figure 20. Overcurrent protection waveforms

20/33











Doc ID 018997 Rev 2

### 4.8 Thermal protection

In addition to the overcurrent detection, the L6235Q integrates a thermal protection to prevent device destruction in case of junction overtemperature. It works sensing the die temperature by means of a sensitive element integrated in the die. The device switches off when the junction temperature reaches 165 °C (typ. value) with 15 °C hysteresis (typ. value).

22/33



## 5 Application information

A typical application using L6235Q is shown in *Figure 23*. Typical component values for the application are shown in *Table 7*. A high quality ceramic capacitor ( $C_2$ ) in the range of 100 to 200 nF should be placed between the power pins (VS<sub>A</sub> and VS<sub>B</sub>) and ground near the L6235Q to improve the high frequency filtering on the power supply and reduce high frequency transients generated by the switching. The capacitors ( $C_{EN}$ ) connected from the EN input to ground sets the shutdown time when an overcurrent is detected (see *Section 4.7*). The two current sensing inputs (SENSE<sub>A</sub> and SENSE<sub>B</sub>) should be connected to the sensing resistors  $R_{SENSE}$  with a trace length as short as possible in the layout. The sense resistors should be non-inductive resistors to minimize the di/dt transients across the resistor. To increase noise immunity, unused logic pins are best connected to 5 V (high logic level) or GND (low logic level) (see *Section 2*). It is recommended to keep power ground and signal ground separated on the PCB.

| Component                                         | Value  |
|---------------------------------------------------|--------|
| C <sub>1</sub>                                    | 100 uF |
| C <sub>2</sub>                                    | 100 nF |
| C <sub>3</sub>                                    | 220 nF |
| C <sub>BOOT</sub>                                 | 220 nF |
| C <sub>OFF</sub>                                  | 1 nF   |
| C <sub>PUL</sub>                                  | 10 nF  |
| C <sub>REF1</sub>                                 | 33 nF  |
| C <sub>REF2</sub>                                 | 100 nF |
| C <sub>EN</sub>                                   | 5.6 nF |
| C <sub>P</sub>                                    | 10 nF  |
| D <sub>1</sub>                                    | 1N4148 |
| D <sub>2</sub>                                    | 1N4148 |
| R <sub>1</sub>                                    | 5Κ6Ω   |
| R <sub>2</sub>                                    | 1Κ8Ω   |
| R <sub>3</sub>                                    | 4Κ7Ω   |
| R <sub>4</sub>                                    | 1 MΩ   |
| R <sub>DD</sub>                                   | 1 ΚΩ   |
| R <sub>EN</sub>                                   | 100 kΩ |
| R <sub>P</sub>                                    | 100 Ω  |
| R <sub>SENSE</sub>                                | 0.3 Ω  |
| R <sub>OFF</sub>                                  | 33 kΩ  |
| R <sub>PUL</sub>                                  | 47 kΩ  |
| R <sub>H1,</sub> R <sub>H2,</sub> R <sub>H3</sub> | 10 kΩ  |

| Table 7. Component va | lues for typical application |
|-----------------------|------------------------------|
|-----------------------|------------------------------|





Figure 23. Typical application

Note: To reduce the IC thermal resistance, therefore improving the dissipation path, the NC pins can be connected to GND.



## 6 Output current capability and IC power dissipation

*Figure 24* shows the approximate relation between the output current and the IC power dissipation using PWM current control.

For a given output current the power dissipated by the IC can be easily evaluated, in order to establish which package should be used and how large the onboard copper dissipating area must be to guarantee a safe operating junction temperature (125 °C maximum).



Figure 24. IC power dissipation vs. output power



## 7 Thermal management

In most applications the power dissipation in the IC is the main factor that sets the maximum current that can be delivered by the device in a safe operating condition. Selecting the appropriate package and heatsinking configuration for the application is required to maintain the IC within the allowed operating temperature range for the application.

26/33



### L6235Q

## 8 Electrical characteristics curves



Figure 27. Normalized typical quiescent current vs. switching frequency

Figure 28. Normalized R<sub>DS(on)</sub> vs. junction temperature (typical value)





Figure 29. Typical low-side R<sub>DS(on)</sub> vs. supply Figure 30. Typical drain-source diode forward voltage ON characteristic



#### 28/33

Doc ID 018997 Rev 2



Downloaded from Arrow.com.

## 9 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

| Dim. |      | (mm) |      |
|------|------|------|------|
| Dim. | Min. | Тур. | Max. |
| A    | 0.80 | 0.90 | 1.00 |
| A1   |      | 0.02 | 0.05 |
| A2   |      | 0.65 | 1.00 |
| A3   |      | 0.25 |      |
| b    | 0.18 | 0.23 | 0.30 |
| D    | 6.85 | 7.00 | 7.15 |
| D2   | 4.95 | 5.10 | 5.25 |
| E    | 6.85 | 7.00 | 7.15 |
| E2   | 4.95 | 5.10 | 5.25 |
| e    | 0.45 | 0.50 | 0.55 |
| L    | 0.30 | 0.40 | 0.50 |
| ddd  |      | 0.08 |      |

 Table 8.
 VFQFPN48 (7 x 7 x 1.0 mm) package mechanical data





Figure 31. VFQFPN48 (7 x 7 x 1.0 mm) package outline

30/33

Doc ID 018997 Rev 2



# 10 Order codes

Table 9.Ordering information

| Order codes | Package              | Packaging     |
|-------------|----------------------|---------------|
| L6235Q      | QFN48 7 x 7 x 1.0 mm | Tray          |
| L6235QTR    |                      | Tape and reel |



# 11 Revision history

### Table 10. Document revision history

| Date        | Revision | Changes                                            |  |
|-------------|----------|----------------------------------------------------|--|
| 30-Jul-2011 | 1        | First release                                      |  |
| 28-Nov-2011 | 2        | Document moved from preliminary to final datasheet |  |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 018997 Rev 2