







TLV7031, TLV7032, TLV7041, TLV7042, TLV7034, TLV7044 SLVSE13H – SEPTEMBER 2017 – REVISED JULY 2021

# TLV703x and TLV704x Small-Size, Nanopower, Low-Voltage Comparators

### 1 Features

Texas

INSTRUMENTS

- Ultra-small X2SON, WSON, WQFN packages
- Tiny SOT-23, SC70, VSSOP, and TSSOP packages
- Wide supply voltage range of 1.6 V to 6.5 V
- Quiescent supply current of 315 nA
- Low propagation delay of 3 µs
- Rail-to-rail common-mode input voltage
- · Internal hysteresis
- Push-pull output (TLV703x)
- Open-drain output (TLV704x)
- · No phase reversal for overdriven inputs
- –40°C to 125°C Operating temperature

### 2 Applications

- Mobile phones and tablets
- Headsets/headphones & earbuds
- PC & notebooks
- Gas Detector
- Smoke & heat detector
- Motion Detector
- Gas Meter
- Servo drive position sensor

## **3 Description**

The TLV7031/TLV7041 (single-channel), TLV7032/42 (dual-channel), and TLV7034/44 (quad-channel) are low-voltage, nanoPower comparators. These devices are available in an ultra-small, leadless packages as well as standard 5-pin SC70, SOT-23, VSSOP, and TSSOP packages, making them applicable for space-critical designs like smartphones, smart meters, and other portable or battery-powered applications.

The TLV703x and TLV704x offer an excellent combination of speed and power, with a propagation

US dime (18x18x1.35 mm3)

delay of 3  $\mu$ s and a quiescent supply current of 315 nA. The benefit of fast response time at nanoPower enables power-conscious systems to monitor and respond quickly to fault conditions. With an operating voltage range of 1.6 V to 6.5 V, these comparators are compatible with 3-V and 5-V systems.

The TLV703x and TLV704x also ensure no output phase inversion with overdriven inputs and internal hysteresis, so engineers can use this family of comparators for precision voltage monitoring in harsh, noisy environments where slow-moving input signals must be converted into clean digital outputs.

The TLV703x has a push-pull output stage capable of sinking and sourcing milliamps of current when controlling an LED or driving a capacitive load. The TLV704x has an open-drain output stage that can be pulled beyond  $V_{CC}$ , making it appropriate for level translators and bipolar to single-ended converters.

| Device Information            |                                                                                                                          |  |  |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PACKAGE (PINS) <sup>(1)</sup> | BODY SIZE (NOM)                                                                                                          |  |  |  |
| X2SON (5)                     | 0.80 mm × 0.80 mm                                                                                                        |  |  |  |
| SC70 (5)                      | 2.00 mm × 1.25 mm                                                                                                        |  |  |  |
| SOT-23 (5)                    | 2.90 mm × 1.60 mm                                                                                                        |  |  |  |
| VSSOP (8)                     | 3.00 mm x 3.00 mm                                                                                                        |  |  |  |
| SOT-23 (8)                    | 2.90 mm x 1.60 mm                                                                                                        |  |  |  |
| WSON (8)                      | 2.00 mm x 2.00 mm                                                                                                        |  |  |  |
| WQFN (16)                     | 3.00 mm x 3.00 mm                                                                                                        |  |  |  |
| TSSOP (14)                    | 4.40 mm x 5.00 mm                                                                                                        |  |  |  |
|                               | PACKAGE (PINS) <sup>(1)</sup><br>X2SON (5)<br>SC70 (5)<br>SOT-23 (5)<br>VSSOP (8)<br>SOT-23 (8)<br>WSON (8)<br>WQFN (16) |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





## **Table of Contents**

| 1 Features                              | 1              | 7 Detailed Description                              | 18                |
|-----------------------------------------|----------------|-----------------------------------------------------|-------------------|
| 2 Applications                          | 1              | 7.1 Overview                                        | 18                |
| 3 Description                           | 1              | 7.2 Functional Block Diagram                        | 18                |
| 4 Revision History                      | <mark>2</mark> | 7.3 Feature Description                             | 18                |
| 5 Pin Configuration and Functions       | 4              | 7.4 Device Functional Modes                         | 18                |
| Pin Functions                           | 4              | 8 Application and Implementation                    | 20                |
| Pin Functions: TLV7032/42               | <mark>5</mark> | 8.1 Application Information                         | 20                |
| Pin Functions: TLV7034/44               | <mark>6</mark> | 8.2 Typical Applications                            | 23                |
| 6 Specifications                        | 7              | 9 Power Supply Recommendations                      | 30                |
| 6.1 Absolute Maximum Ratings            | 7              | 10 Layout                                           | 31                |
| 6.2 ESD Ratings                         | 7              | 10.1 Layout Guidelines                              | 31                |
| 6.3 Recommended Operating Conditions    | 7              | 10.2 Layout Example                                 | <mark>31</mark>   |
| 6.4 Thermal Information (Single)        | 7              | 11 Device and Documentation Support                 | 32                |
| 6.5 Thermal Information (Dual)          | 8              | 11.1 Device Support                                 | 32                |
| 6.6 Thermal Information (Quad)          | <mark>8</mark> | 11.2 Documentation Support                          | 32                |
| 6.7 Electrical Characteristics (Single) | 9              | 11.3 Receiving Notification of Documentation Update | s <mark>32</mark> |
| 6.8 Switching Characteristics (Single)  | 9              | 11.4 Support Resources                              | 32                |
| 6.9 Electrical Characteristics (Dual)   | 10             | 11.5 Trademarks                                     | 32                |
| 6.10 Switching Characteristics (Dual)   | 10             | 11.6 Electrostatic Discharge Caution                | 32                |
| 6.11 Electrical Characteristics (Quad)  |                | 11.7 Glossary                                       | 32                |
| 6.12 Switching Characteristics (Quad)   | 11             | 12 Mechanical, Packaging, and Orderable             |                   |
| 6.13 Timing Diagrams                    |                | Information                                         | 32                |
| 6.14 Typical Characteristics            | 13             |                                                     |                   |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Page                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| Releasing TSSOP package option                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                  |
| Changes from Revision F (November 2019) to Revision G (December 2020)                                                                                                                                                                                                                                                                                                                                                                               | Page                               |
| · Updated the numbering format for tables, figures, and cross-references throughout the docur                                                                                                                                                                                                                                                                                                                                                       | nent1                              |
| Added SOT-23 (8) and WSON (8) for dual channel options                                                                                                                                                                                                                                                                                                                                                                                              | 1                                  |
| Changes from Revision E (June 2019) to Revision F (November 2019)                                                                                                                                                                                                                                                                                                                                                                                   | Page                               |
| Added quad channel versions                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                  |
| Added SOT-23 (8) and WSON (8) for dual channel options                                                                                                                                                                                                                                                                                                                                                                                              | 1                                  |
| Added QUAD package options                                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |
| Added TSSOP and RTE pinout information to <i>Pin Configuration and Functions</i> section                                                                                                                                                                                                                                                                                                                                                            | 5                                  |
| Changes from Revision D (April 2019) to Revision E (June 2019)                                                                                                                                                                                                                                                                                                                                                                                      | Page                               |
| Changed VOH min from 4.7V to 4.65V for all package options in EC Table (Single)                                                                                                                                                                                                                                                                                                                                                                     | 0                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                    |
| <ul> <li>Changed VOL max from 300mV to 350mV for all package options in EC Table (Single)</li> <li>Deleted separate rows for VOH &amp; VOL for DBV package options only in EC Table (Single)</li> </ul>                                                                                                                                                                                                                                             | 9                                  |
| Changed VOL max from 300mV to 350mV for all package options in EC Table (Single)                                                                                                                                                                                                                                                                                                                                                                    | 9                                  |
| <ul> <li>Changed VOL max from 300mV to 350mV for all package options in EC Table (Single)</li> <li>Deleted separate rows for VOH &amp; VOL for DBV package options only in EC Table (Single)</li> </ul>                                                                                                                                                                                                                                             | 9<br>9<br>9<br>Page                |
| <ul> <li>Changed VOL max from 300mV to 350mV for all package options in EC Table (Single)</li> <li>Deleted separate rows for VOH &amp; VOL for DBV package options only in EC Table (Single)</li> <li>Changes from Revision C (March 2019) to Revision D (April 2019)</li> </ul>                                                                                                                                                                    | 9<br>9<br>9<br>Page                |
| <ul> <li>Changed VOL max from 300mV to 350mV for all package options in EC Table (Single)</li> <li>Deleted separate rows for VOH &amp; VOL for DBV package options only in EC Table (Single)</li> <li>Changes from Revision C (March 2019) to Revision D (April 2019)</li> <li>Added separate rows for VOH &amp; VOL for DBV package options in EC Table (Single)</li> <li>Changes from Revision B (May 2018) to Revision C (March 2019)</li> </ul> | 9<br>9<br>Page<br>9<br>9<br>9<br>9 |
| <ul> <li>Changed VOL max from 300mV to 350mV for all package options in EC Table (Single)</li> <li>Deleted separate rows for VOH &amp; VOL for DBV package options only in EC Table (Single)</li> <li>Changes from Revision C (March 2019) to Revision D (April 2019)</li> <li>Added separate rows for VOH &amp; VOL for DBV package options in EC Table (Single)</li> </ul>                                                                        | 9<br>9<br>Page<br>9<br>Page<br>1   |

Copyright © 2021 Texas Instruments Incorporated



| • | Added Device Information dual channel versions in VSSOP package1 | 1 |
|---|------------------------------------------------------------------|---|
| • | Deleted The SOT-23 package is in preview only1                   | 1 |

## Changes from Revision A (January 2018) to Revision B (May 2018) Page

| • | hanged the preview SC70 package to production data1 |
|---|-----------------------------------------------------|
|---|-----------------------------------------------------|

| CI | nanges from Revision * (September 2017) to Revision A (January 2018)                                                                                                                                                                                                                   | Page          |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|    | Changed data sheet title from: TLV7031/TLV7041 Small-Size, nanoPower, Low-Voltage Comparators to TLV7031 and TLV7041 Small Size, nanopower, Low-Voltage Comparators                                                                                                                    | 1             |
| •  | Specified which device has push-pull output and open-drain output options in Features                                                                                                                                                                                                  |               |
| •  | Removed (TLV7031) from key graphic title because the graph covers both the TLV7031 and TLV7041 devices.                                                                                                                                                                                | 1             |
| •  | Added X2SON tablenote to Pin Functions table                                                                                                                                                                                                                                           | 4             |
| •  | Changed Figure 6-2                                                                                                                                                                                                                                                                     |               |
| •  | Added note to the Timing Diagrams section                                                                                                                                                                                                                                              | 12            |
| •  | Smoothed Propagation Delay plots in Propagation Delay (L-H) vs Input Overdrive through                                                                                                                                                                                                 | 13            |
| •  | Changed vertical labels on Output Voltage Low vs Output Sink Current, Output Voltage Low vs Output S<br>Current, Figure 6-17, and Rise/Fall Time vs Load Capacitance                                                                                                                   | Sink          |
| •  | Changed Functional Block Diagram                                                                                                                                                                                                                                                       |               |
|    | Changed text 'the TLV7041 features an open-drain output stage enabling the output logic levels to be pu<br>up to an external source up to 7 V' to 'the TLV7041 features an open-drain output stage enabling the out<br>logic levels to be pulled up to an external source up to 6.5 V' | ulled<br>tput |
|    | Changed Figure 8-3                                                                                                                                                                                                                                                                     |               |
|    | Added note to the Layout Example section                                                                                                                                                                                                                                               |               |
|    | Added Documentation Support section                                                                                                                                                                                                                                                    |               |



## **5** Pin Configuration and Functions



#### Figure 5-2. DBV and DCK Package 5-Pin SOT-23 and SC70 Top View

### **Pin Functions**

|                      | PIN          |                 | I/O <sup>(2)</sup> | DESCRIPTION                     |
|----------------------|--------------|-----------------|--------------------|---------------------------------|
| X2SON <sup>(1)</sup> | SOT-23, SC70 | NAME            |                    | DESCRIPTION                     |
| 1                    | 1            | OUT             | 0                  | Output                          |
| 2                    | 5            | V <sub>CC</sub> | Р                  | Positive (highest) power supply |
| 3                    | 2            | V <sub>EE</sub> | Р                  | Negative (lowest) power supply  |
| 4                    | 4            | IN–             | I                  | Inverting input                 |
| 5                    | 3            | IN+             | I                  | Noninverting input              |

(1) The application report *Designing and Manufacturing With TI's X2SON Packages* (SCEA055) provides more details on the optimal PCB designs.

(2) I = Input, O = Output, P = Power





#### Figure 5-3. TLV7032/42 DGK, DDF Packages 8-Pin VSSOP, SOT-23 Top View



A. Connect thermal pad to V-.

#### Figure 5-4. TLV7032/42 DSG Package 8-Pin WSON With Exposed Thermal Pad Top View

### Pin Functions: TLV7032/42

|      | PIN | I/O | DESCRIPTION                                                     |  |
|------|-----|-----|-----------------------------------------------------------------|--|
| NAME | NO. | 1/0 | DESCRIPTION                                                     |  |
| INA- | 2   | I   | nverting input, channel A                                       |  |
| INA+ | 3   | I   | Noninverting input, channel A                                   |  |
| INB- | 6   | I   | verting input, channel B                                        |  |
| INB+ | 5   | I   | oninverting input, channel B                                    |  |
| OUTA | 1   | 0   | tput, channel A                                                 |  |
| OUTB | 7   | 0   | Output, channel B                                               |  |
| VEE  | 4   | —   | egative (lowest) supply or ground (for single-supply operation) |  |
| VCC  | 8   | —   | Positive (highest) supply                                       |  |



#### **TLV7031, TLV7032, TLV7041, TLV7042, TLV7034, TLV7044** SLVSE13H – SEPTEMBER 2017 – REVISED JULY 2021





A. Connect thermal pad to V–. Figure 5-6. TLV7034/44 RTE Package 16-Pin WQFN With Exposed Thermal Pad Top View

|        | PIN   |       | /O    | DESCRIPTION                                                      |  |
|--------|-------|-------|-------|------------------------------------------------------------------|--|
| NAME   | TSSOP | WQFN  | - 1/0 | DESCRIPTION                                                      |  |
| –IN1 A | 2     | 16    | I     | Inverting input, channel A                                       |  |
| +IN A  | 3     | 1     | I     | Noninverting input, channel A                                    |  |
| –IN B  | 6     | 5     | I     | Inverting input, channel B                                       |  |
| +IN B  | 5     | 4     | I     | Noninverting input, channel B                                    |  |
| –IN C  | 9     | 8     | I     | Inverting input, channel C                                       |  |
| +IN C  | 10    | 9     | I     | Noninverting input, channel C                                    |  |
| –IN D  | 13    | 13    | I     | Inverting input, channel D                                       |  |
| +IN D  | 12    | 12    | I     | Noninverting input, channel D                                    |  |
| NC     | _     | 3, 10 | _     | No internal connection                                           |  |
| OUT A  | 1     | 15    | 0     | Output, channel A                                                |  |
| OUT B  | 7     | 6     | 0     | Output, channel B                                                |  |
| OUT C  | 8     | 7     | 0     | Output, channel C                                                |  |
| OUT D  | 14    | 14    | 0     | Output, channel D                                                |  |
| VEE    | 11    | 11    | _     | Negative (lowest) supply or ground (for single-supply operation) |  |
| VCC    | 4     | 2     |       | Positive (highest) supply                                        |  |

### Pin Functions: TLV7034/44



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                   | MIN                  | MAX                   | UNIT |
|-------------------------------------------------------------------|----------------------|-----------------------|------|
| Supply voltage V <sub>S</sub> = V <sub>CC</sub> - V <sub>EE</sub> | -0.3                 | 7                     | V    |
| Input pins (IN+, IN-) <sup>(2)</sup>                              | V <sub>EE</sub> -0.3 | 7                     | V    |
| Current into Input pins (IN+, IN-)                                |                      | ±10                   | mA   |
| Output (OUT) (TLV703x) <sup>(3)</sup>                             | V <sub>EE</sub> -0.3 | V <sub>CC</sub> + 0.3 | V    |
| Output (OUT) (TLV704x)                                            | V <sub>EE</sub> -0.3 | 7                     | V    |
| Output short-circuit duration <sup>(4)</sup>                      |                      | 10                    | S    |
| Junction temperature, T <sub>J</sub>                              |                      | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>                             | -65                  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) Input terminals are diode-clamped to V<sub>EE</sub>. Input signals that can swing 0.3V below V<sub>EE</sub> must be current-limited to 10mA or less
- (3) Output maximum is (V<sub>CC</sub> + 0.3 V) or 7 V, whichever is less.
- (4) Short-circuit to ground, one comparator per package.

### 6.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |  |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|--|
|                    | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |  |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                        | MIN                   | MAX                   | UNIT |
|----------------------------------------|-----------------------|-----------------------|------|
| Supply voltage $V_S = V_{CC} - V_{EE}$ | 1.6                   | 6.5                   | V    |
| Input voltage range                    | V <sub>EE</sub> - 0.1 | V <sub>CC</sub> + 0.1 | V    |
| Ambient temperature, T <sub>A</sub>    | -40                   | 125                   | °C   |

#### 6.4 Thermal Information (Single)

|                       |                                              |             | TLV7031/TLV7041 |            |      |
|-----------------------|----------------------------------------------|-------------|-----------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DPW (X2SON) | DBV (SOT-23)    | DCK (SC70) | UNIT |
|                       |                                              | 5 PINS      | 5 PINS          | 5 PINS     |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 533.2       | 297.2           | 278.8      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 302.7       | 224.7           | 186.6      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 408.3       | 200.1           | 113.2      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 71.5        | 141.2           | 82.3       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 405.9       | 198.9           | 112.4      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 188.3       | N/A             | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Thermal Information (Dual)

|                               |                                              |                                     | TLV7032/TLV7042 |        |      |  |  |
|-------------------------------|----------------------------------------------|-------------------------------------|-----------------|--------|------|--|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | DGK (VSSOP) DDF (SOT-23) DSG (WSON) |                 |        |      |  |  |
|                               |                                              | 8 PINS                              | 8 PINS          | 8 PINS |      |  |  |
| R <sub>0JA</sub>              | Junction-to-ambient thermal resistance       | 211.7                               | 212.5           | 106.1  | °C/W |  |  |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 96.1                                | 127.3           | 127.3  | °C/W |  |  |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 133.5                               | 129.2           | 72.5   | °C/W |  |  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 28.3                                | 25.8            | 16.8   | °C/W |  |  |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 131.7                               | 129.0           | 72.2   | °C/W |  |  |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A                                 | N/A             | 47.6   | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.6 Thermal Information (Quad)

|                       |                                              | TLV7      | 034/44     |      |
|-----------------------|----------------------------------------------|-----------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTE (QFN) | PW (TSSOP) | UNIT |
|                       |                                              | 16 PINS   | 14 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 65.4      | 131.0      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 70.2      | 60.5       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 40.5      | 74.1       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 5.6       | 12.6       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 40.5      | 73.5       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 24.1      | n/a        | °C/W |



## 6.7 Electrical Characteristics (Single)

 $V_S$  = 1.8 V to 5 V,  $V_{CM}$  =  $V_S$  / 2; minimum and maximum values are at  $T_A$  = -40°C to +125°C (unless otherwise noted). Typical values are at  $T_A$  = 25°C.

|                  | PARAMETER                                                                                | TEST CONDITIONS                                                        | MIN             | TYP  | MAX                   | UNIT |
|------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|------|-----------------------|------|
| V <sub>IO</sub>  | Input Offset Voltage                                                                     | $V_{S}$ = 1.8 V and 5 V, $V_{CM}$ = VS / 2                             |                 | ±0.1 | ±8                    | mV   |
| V <sub>HYS</sub> | Hysteresis                                                                               | $V_{\rm S}$ = 1.8 V and 5 V, $V_{\rm CM}$ = VS / 2, $T_{\rm A}$ = 25°C | 2               | 7    | 17                    | mV   |
| V <sub>CM</sub>  | Common-mode voltage range                                                                |                                                                        | V <sub>EE</sub> |      | V <sub>CC</sub> + 0.1 | V    |
| I <sub>B</sub>   | Input bias current                                                                       |                                                                        |                 | 2    |                       | pА   |
| l <sub>os</sub>  | Input offset current                                                                     |                                                                        |                 | 1    |                       | pА   |
| V <sub>OH</sub>  | Output voltage high<br>(for TLV7031 only)                                                | $V_{S} = 5 V, V_{EE} = 0 V, I_{O} = 3 mA$                              | 4.65            | 4.8  |                       | V    |
| V <sub>OL</sub>  | Output voltage low                                                                       | V <sub>S</sub> = 5 V, V <sub>EE</sub> = 0 V, I <sub>O</sub> = 3 mA     |                 | 250  | 350                   | mV   |
| I <sub>LKG</sub> | Open-drain output leakage<br>current (TLV7041 only)                                      | $V_{S} = 5 V, V_{ID} = +0.1 V$ (output high),<br>$V_{PULLUP} = V_{CC}$ |                 | 100  |                       | pA   |
| CMRR             | Common-mode rejection ratio                                                              | $V_{EE} < V_{CM} < V_{CC}, V_S = 5 V$                                  |                 | 73   |                       | dB   |
| PSRR             | Power supply rejection ratio                                                             | $V_{\rm S}$ = 1.8 V to 5 V, $V_{\rm CM}$ = $V_{\rm S}$ / 2             |                 | 77   |                       | dB   |
|                  | Short-circuit current                                                                    | VS = 5 V, sourcing                                                     |                 | 29   |                       | mA   |
| I <sub>SC</sub>  | Short-circuit current                                                                    | VS = 5 V, sinking                                                      |                 | 33   |                       | ma   |
| I <sub>CC</sub>  | Supply current $V_{S} = 1.8 \text{ V}$ , no load, $V_{ID} = -0.1 \text{ V}$ (Output Low) |                                                                        |                 | 335  | 900                   | nA   |

## 6.8 Switching Characteristics (Single)

Typical values are at  $T_A = 25^{\circ}$ C,  $V_S = 5$  V,  $V_{CM} = V_S / 2$ ; CL = 15 pF, input overdrive = 100 mV (unless otherwise noted).

|                  | PARAMETER                                                                                    | TEST CONDITIONS                                                                                      | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub> | Propagation delay time, high to-<br>low (RP = $2.5 \text{ k}\Omega \text{ TLV7041}$<br>only) | Midpoint of input to midpoint of output, $V_{OD} = 100 \text{ mV}$                                   |     | 3   |     | μs   |
| t <sub>PLH</sub> | Propagation delay time, low-to high (RP = $2.5 \text{ k}\Omega \text{ TLV7041}$ only)        | Midpoint of input to midpoint of output, $V_{OD} = 100 \text{ mV}$                                   |     | 3   |     | μs   |
| t <sub>R</sub>   | Rise time (TLV7031 only)                                                                     | Measured from 10% to 90%                                                                             |     | 4.5 |     | ns   |
| t <sub>F</sub>   | Fall time                                                                                    | Measured from 10% to 90%                                                                             |     | 4.5 |     | ns   |
| t <sub>ON</sub>  | Power-up time                                                                                | During power on, $V_{CC}$ must exceed 1.6V for 200 $\mu$ s before the output will reflect the input. |     | 200 |     | μs   |



## 6.9 Electrical Characteristics (Dual)

 $V_S$  = 1.8 V to 5 V,  $V_{CM}$  =  $V_S$  / 2; minimum and maximum values are at  $T_A$  = -40°C to +125°C (unless otherwise noted). Typical values are at  $T_A$  = 25°C.

|                  | PARAMETER                                        | TEST CONDITIONS                                                            | MIN             | TYP  | MAX                   | UNIT |
|------------------|--------------------------------------------------|----------------------------------------------------------------------------|-----------------|------|-----------------------|------|
| V <sub>IO</sub>  | Input Offset Voltage                             | $V_{\rm S}$ = 1.8 V and 5 V, $V_{\rm CM}$ = VS / 2                         |                 | ±0.1 | ±8                    | mV   |
| V <sub>HYS</sub> | Hysteresis                                       | $V_{\rm S}$ = 1.8 V and 5 V, $V_{\rm CM}$ = VS / 2                         | 3               | 10   | 25                    | mV   |
| V <sub>CM</sub>  | Common-mode voltage range                        |                                                                            | V <sub>EE</sub> |      | V <sub>CC</sub> + 0.1 | V    |
| I <sub>B</sub>   | Input bias current                               |                                                                            |                 | 2    |                       | pА   |
| l <sub>os</sub>  | Input offset current                             |                                                                            |                 | 1    |                       | pА   |
| V <sub>OH</sub>  | Output voltage high (for TLV7032 only)           | $V_{S} = 5 V, V_{EE} = 0 V, I_{O} = 3 mA$                                  | 4.65            | 4.8  |                       | V    |
| V <sub>OL</sub>  | Output voltage low                               | V <sub>S</sub> = 5 V, V <sub>EE</sub> = 0 V, I <sub>O</sub> = 3 mA         |                 | 250  | 350                   | mV   |
| I <sub>LKG</sub> | Open-drain output leakage current (TLV7042 only) | $V_{S}$ = 5 V, $V_{ID}$ = +0.1 V (output high),<br>$V_{PULLUP}$ = $V_{CC}$ |                 | 100  |                       | pА   |
| CMRR             | Common-mode rejection ratio                      | $V_{EE} < V_{CM} < V_{CC}, V_{S} = 5 V$                                    |                 | 73   |                       | dB   |
| PSRR             | Power supply rejection ratio                     | $V_{\rm S}$ = 1.8 V to 5 V, $V_{\rm CM}$ = $V_{\rm S}$ / 2                 |                 | 77   |                       | dB   |
| 1                | Chart aircuit aurrant                            | VS = 5 V, sourcing (for TLV7032 only)                                      |                 | 29   |                       |      |
| I <sub>SC</sub>  | Short-circuit current                            | VS = 5 V, sinking                                                          |                 | 33   |                       | mA   |
| I <sub>CC</sub>  | Supply current / Channel                         | $V_{\rm S}$ = 1.8 V, no load, $V_{\rm ID}$ = -0.1 V (Output Low)           |                 | 315  | 750                   | nA   |

### 6.10 Switching Characteristics (Dual)

Typical values are at  $T_A = 25^{\circ}$ C,  $V_S = 5$  V,  $V_{CM} = V_S / 2$ ; CL = 15 pF, input overdrive = 100 mV (unless otherwise noted).

|                  | PARAMETER                                                                                             | TEST CONDITIONS                                                                                   | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub> | Propagation delay time, high to-<br>low (RP = 4.99 k $\Omega$ TLV7042 only) $^{(1)}$                  | Midpoint of input to midpoint of output, $V_{OD} = 100 \text{ mV}$                                |     | 3   |     | μs   |
| t <sub>PLH</sub> | Propagation delay time, low-to high (RP = $4.99 \text{ k}\Omega \text{ TLV7042}$ only) <sup>(1)</sup> | Midpoint of input to midpoint of output,<br>V <sub>OD</sub> = 100 mV                              |     | 3   |     | μs   |
| t <sub>R</sub>   | Rise time (TLV7032 only)                                                                              | Measured from 20% to 80%                                                                          |     | 4.5 |     | ns   |
| t <sub>F</sub>   | Fall time                                                                                             | Measured from 20% to 80%                                                                          |     | 4.5 |     | ns   |
| t <sub>ON</sub>  | Power-up time                                                                                         | During power on, $V_{CC}$ must exceed 1.6V for $t_{ON}$ before the output will reflect the input. |     | 200 |     | μs   |

(1) The lower limit for RP is 650  $\Omega$ 



## 6.11 Electrical Characteristics (Quad)

 $V_S$  = 1.8 V to 5 V,  $V_{CM}$  =  $V_S$  / 2; minimum and maximum values are at  $T_A$  = -40°C to +125°C (unless otherwise noted). Typical values are at  $T_A$  = 25°C.

|                  | PARAMETER                                        | TEST CONDITIONS                                                            | MIN                                           | TYP  | MAX                   | UNIT |
|------------------|--------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------|------|-----------------------|------|
| V <sub>IO</sub>  | Input Offset Voltage                             | $V_{S}$ = 1.8 V and 5 V, $V_{CM}$ = VS / 2                                 |                                               | ±0.1 | ±8                    | mV   |
| V <sub>HYS</sub> | Hysteresis                                       | $V_{S}$ = 1.8 V and 5 V, $V_{CM}$ = VS / 2                                 | 8 V and 5 V, V <sub>CM</sub> = VS / 2 3 10 25 |      | mV                    |      |
| V <sub>CM</sub>  | Common-mode voltage range                        |                                                                            | V <sub>EE</sub>                               |      | V <sub>CC</sub> + 0.1 | V    |
| I <sub>B</sub>   | Input bias current                               |                                                                            |                                               | 2    |                       | pА   |
| l <sub>os</sub>  | Input offset current                             |                                                                            |                                               | 1    |                       | pА   |
| V <sub>OH</sub>  | Output voltage high (for TLV7034 only)           | $V_{S} = 5 V, V_{EE} = 0 V, I_{O} = 3 mA$                                  | 4.65                                          | 4.8  |                       | V    |
| V <sub>OL</sub>  | Output voltage low                               | $V_{S} = 5 V, V_{EE} = 0 V, I_{O} = 3 mA$                                  |                                               | 250  | 350                   | mV   |
| I <sub>LKG</sub> | Open-drain output leakage current (TLV7044 only) | $V_{S}$ = 5 V, $V_{ID}$ = +0.1 V (output high),<br>$V_{PULLUP}$ = $V_{CC}$ |                                               | 100  |                       | pА   |
| CMRR             | Common-mode rejection ratio                      | $V_{EE} < V_{CM} < V_{CC}, V_S = 5 V$                                      |                                               | 73   |                       | dB   |
| PSRR             | Power supply rejection ratio                     | $V_{\rm S}$ = 1.8 V to 5 V, $V_{\rm CM}$ = $V_{\rm S}$ / 2                 |                                               | 77   |                       | dB   |
| 1                | Short-circuit current                            | VS = 5 V, sourcing (for TLV7034 only)                                      |                                               | 29   |                       | m۸   |
| I <sub>SC</sub>  | Short-circuit current                            | VS = 5 V, sinking                                                          |                                               | 33   |                       | mA   |
| I <sub>CC</sub>  | Supply current / Channel                         | $V_{\rm S}$ = 1.8 V, no load, $V_{\rm ID}$ = -0.1 V (Output Low)           |                                               | 315  | 750                   | nA   |

### 6.12 Switching Characteristics (Quad)

Typical values are at T<sub>A</sub> = 25°C, V<sub>S</sub> = 5 V, V<sub>CM</sub> = V<sub>S</sub> / 2; CL = 15 pF, input overdrive = 100 mV (unless otherwise noted).

| 71                        | A = = 7 0 =                                                                                           |                                                                                                  |     |     |     |      |  |  |
|---------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|
|                           | PARAMETER                                                                                             | TEST CONDITIONS                                                                                  | MIN | TYP | MAX | UNIT |  |  |
| 10W/RP = 4.99 kO 11 V/044 |                                                                                                       | Midpoint of input to midpoint of output, $V_{OD} = 100 \text{ mV}$                               |     | 3   |     | μs   |  |  |
| t <sub>PLH</sub>          | Propagation delay time, low-to high (RP = $4.99 \text{ k}\Omega \text{ TLV7044}$ only) <sup>(1)</sup> | Midpoint of input to midpoint of output,<br>V <sub>OD</sub> = 100 mV                             |     | 3   |     | μs   |  |  |
| t <sub>R</sub>            | Rise time (TLV7034 only)                                                                              | Measured from 20% to 80%                                                                         |     | 4.5 |     | ns   |  |  |
| t <sub>F</sub>            | Fall time                                                                                             | Measured from 20% to 80%                                                                         |     | 4.5 |     | ns   |  |  |
| t <sub>ON</sub>           | Power-up time                                                                                         | During power on, $V_{CC}$ must exceed 1.6V for $t_{ON}$ before the output will reflect the input |     | 400 |     | μs   |  |  |

(1) The lower limit for RP is 650  $\Omega$ 



#### 6.13 Timing Diagrams







Figure 6-2. Propagation Delay Timing Diagram

Note

The propagation delays  $t_{\text{pLH}}$  and  $t_{\text{pHL}}$  include the contribution of input offset and hysteresis.



### 6.14 Typical Characteristics

 $T_{\text{A}}$  = 25°C,  $V_{\text{CC}}$  = 5 V,  $V_{\text{EE}}$  = 0 V,  $V_{\text{CM}}$  =  $V_{\text{CC}}/2,$   $C_{\text{L}}$  = 15 pF





 $T_{A}$  = 25°C,  $V_{CC}$  = 5 V,  $V_{EE}$  = 0 V,  $V_{CM}$  =  $V_{CC}/2,\,C_{L}$  = 15 pF



Copyright © 2021 Texas Instruments Incorporated



 $T_{\text{A}}$  = 25°C,  $V_{\text{CC}}$  = 5 V,  $V_{\text{EE}}$  = 0 V,  $V_{\text{CM}}$  =  $V_{\text{CC}}/2,$   $C_{\text{L}}$  = 15 pF





 $T_{\text{A}}$  = 25°C,  $V_{\text{CC}}$  = 5 V,  $V_{\text{EE}}$  = 0 V,  $V_{\text{CM}}$  =  $V_{\text{CC}}/2,$   $C_{\text{L}}$  = 15 pF



Copyright © 2021 Texas Instruments Incorporated



 $T_{\text{A}}$  = 25°C,  $V_{\text{CC}}$  = 5 V,  $V_{\text{EE}}$  = 0 V,  $V_{\text{CM}}$  =  $V_{\text{CC}}/2,$   $C_{\text{L}}$  = 15 pF





## 7 Detailed Description

### 7.1 Overview

The TLV703x and TLV704x are nano-power comparators with push-pull and open-drain outputs. Operating from 1.6 V to 6.5 V and consuming only 315 nA, the TLV703x and TLV704x are designed for portable and industrial applications. The TLV703x and TLV704x are available in a variety of leadless and leaded packages to offer significant board space saving in space-challenged designs.

#### 7.2 Functional Block Diagram



### 7.3 Feature Description

The TLV703x and TLV704x devices are nanoPower comparators that are capable of operating at low voltages. The TLV703x and TLV704x feature a rail-to-rail input stage capable of operating up to 100 mV beyond the VCC power supply rail. The TLV703x (push-pull) and TLV704x (open-drain) also feature internal hysteresis.

### 7.4 Device Functional Modes

The TLV703x and TLV704x have a power-on-reset (POR) circuit. While the power supply ( $V_S$ ) is less than the minimum supply voltage, either upon ramp-up or ramp-down, the POR circuitry is activated.

For the TLV703x, the POR circuit holds the output low (at  $V_{EE}$ ) while activated.

For the TLV704x, the POR circuit keeps the output high impedance (logical high) while activated.

When the supply voltage is greater than, or equal to, the minimum supply voltage, the comparator output reflects the state of the differential input ( $V_{ID}$ ).



#### 7.4.1 Inputs

The TLV703x and TLV704x input common-mode extends from  $V_{EE}$  to 100 mV above  $V_{CC}$ . The differential input voltage ( $V_{ID}$ ) can be any voltage within these limits. No phase inversion of the comparator output occurs when the input pins exceed  $V_{CC}$  and  $V_{EE}$ .

The input of TLV703x and TLV704x is fault tolerant. It maintains the same high input impedance when  $V_{CC}$  is unpowered or ramping up. The input can be safely driven up to the specified maximum voltage (7 V) with  $V_{CC}$  = 0 V or any value up to the maximum specified. The  $V_{CC}$  is isolated from the input such that it maintains its value even when a higher voltage is applied to the input.

The input bias current is typically 1 pA for input voltages between  $V_{CC}$  and  $V_{EE}$ . The comparator inputs are protected from voltages below  $V_{EE}$  by internal diodes connected to  $V_{EE}$ . As the input voltage goes under  $V_{EE}$ , the protection diodes become forward biased and begin to conduct causing the input bias current to increase exponentially. Input bias current typically doubles every 10°C temperature increases.

#### 7.4.2 Internal Hysteresis

The device hysteresis transfer curve is shown in Figure 7-1. This curve is a function of three components:  $V_{TH}$ ,  $V_{OS}$ , and  $V_{HYST}$ :

- V<sub>TH</sub> is the actual set voltage or threshold trip voltage.
- V<sub>OS</sub> is the internal offset voltage between V<sub>IN+</sub> and V<sub>IN-</sub>. This voltage is added to V<sub>TH</sub> to form the actual trip
  point at which the comparator must respond to change output states.
- V<sub>HYST</sub> is the internal hysteresis (or trip window) that is designed to reduce comparator sensitivity to noise (7 mV for both TLV703x and TLV704x).



Figure 7-1. Hysteresis Transfer Curve

#### 7.4.3 Output

The TLV703x features a push-pull output stage eliminating the need for an external pullup resistor. On the other hand, the TLV704x features an open-drain output stage enabling the output logic levels to be pulled up to an external source up to 6.5 V independent of the supply voltage.



### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TLV703x and TLV704x are nano-power comparators with reasonable response time. The comparators have a rail-to-rail input stage that can monitor signals beyond the positive supply rail with integrated hysteresis. When higher levels of hysteresis are required, positive feedback can be externally added. The push-pull output stage of the TLV703x is optimal for reduced power budget applications and features no shoot-through current. When level shifting or wire-ORing of the comparator outputs is needed, the TLV704x with its open-drain output stage is well suited to meet the system needs. In either case, the wide operating voltage range, low quiescent current, and small size of the TLV703x and TLV704x make these comparators excellent candidates for battery-operated and portable, handheld designs.

#### 8.1.1 Inverting Comparator With Hysteresis for TLV703x

The inverting comparator with hysteresis requires a three-resistor network that is referenced to the comparator supply voltage ( $V_{CC}$ ), as shown in Figure 8-1. When  $V_{IN}$  at the inverting input is less than  $V_A$ , the output voltage is high (for simplicity, assume  $V_O$  switches as high as  $V_{CC}$ ). The three network resistors can be represented as R1 || R3 in series with R2. Equation 1 defines the high-to-low trip voltage ( $V_{A1}$ ).

$$V_{A1} = V_{CC} \times \frac{R2}{(R1 \parallel R3) + R2}$$
 (1)

When  $V_{IN}$  is greater than  $V_A$ , the output voltage is low, very close to ground. In this case, the three network resistors can be presented as R2 || R3 in series with R1. Use Equation 2 to define the low to high trip voltage  $(V_{A2})$ .

$$V_{A2} = V_{CC} \times \frac{R2 \parallel R3}{R1 + (R2 \parallel R3)}$$
(2)

Equation 3 defines the total hysteresis provided by the network.

$$\Delta V_{A} = V_{A1} - V_{A2} \tag{3}$$





Figure 8-1. TLV703x in an Inverting Configuration With Hysteresis

#### 8.1.2 Noninverting Comparator With Hysteresis for TLV703x

A noninverting comparator with hysteresis requires a two-resistor network, as shown in Figure 8-2, and a voltage reference ( $V_{REF}$ ) at the inverting input. When  $V_{IN}$  is low, the output is also low. For the output to switch from low to high,  $V_{IN}$  must rise to  $V_{IN1}$ . Use Equation 4 to calculate  $V_{IN1}$ .

$$V_{\rm IN1} = R1 \times \frac{V_{\rm REF}}{R2} + V_{\rm REF}$$
(4)

When  $V_{IN}$  is high, the output is also high. For the comparator to switch back to a low state,  $V_{IN}$  must drop to  $V_{IN2}$  such that  $V_A$  is equal to  $V_{REF}$ . Use Equation 5 to calculate  $V_{IN2}$ .

$$V_{\rm IN2} = \frac{V_{\rm REF} \left( {\rm R1} + {\rm R2} \right) - V_{\rm CC} \times {\rm R1}}{{\rm R2}}$$
(5)

The hysteresis of this circuit is the difference between  $V_{IN1}$  and  $V_{IN2}$ , as shown in Equation 6.

$$\Delta V_{\rm IN} = V_{\rm CC} \times \frac{\rm R1}{\rm R2}$$
(6)



Figure 8-2. TLV703x in a Noninverting Configuration With Hysteresis



### 8.2 Typical Applications

#### 8.2.1 Window Comparator

Window comparators are commonly used to detect undervoltage and overvoltage conditions. Figure 8-3 shows a simple window comparator circuit.



Figure 8-3. TLV704x-Based Window Comparator

#### 8.2.1.1 Design Requirements

For this design, follow these design requirements:

- Alert (logic low output) when an input signal is less than 1.1 V
- Alert (logic low output) when an input signal is greater than 2.2 V
- Alert signal is active low
- Operate from a 3.3-V power supply

#### 8.2.1.2 Detailed Design Procedure

Configure the circuit as shown in Figure 8-3. Connect  $V_{CC}$  to a 3.3-V power supply and  $V_{EE}$  to ground. Make R1, R2, and R3 each 10-M $\Omega$  resistors. These three resistors are used to create the positive and negative thresholds for the window comparator ( $V_{TH+}$  and  $V_{TH-}$ ). With each resistor being equal,  $V_{TH+}$  is 2.2 V and  $V_{TH-}$  is 1.1 V. Large resistor values such as 10 M $\Omega$  are used to minimize power consumption. The sensor output voltage is applied to the inverting and noninverting inputs of the two TLV704x devices. The TLV704x is used for its open-drain output configuration. Using the TLV704x allows the two comparator outputs to be wire-ored together. The respective comparator outputs are low when the sensor is less than 1.1 V or greater than 2.2 V.  $V_{OUT}$  is high when the sensor is in the range of 1.1 V to 2.2 V.



#### 8.2.1.3 Application Curve



Figure 8-4. Window Comparator Results

#### 8.2.2 IR Receiver Analog Front End

A single TLV703x device can be used to build a complete IR receiver analog front end (AFE). The nanoamp quiescent current and low input bias current make it possible to be powered with a coin cell battery, which could last for years.



Copyright © 2017, Texas Instruments Incorporated

Figure 8-5. IR Receiver Analog Front End Using TLV703x

#### 8.2.2.1 Design Requirements

For this design, follow these design requirements:

- Use a proper resistor (R<sub>1</sub>) value to generate an adequate signal amplitude applied to the inverting input of the comparator.
- The low input bias current I<sub>B</sub> (2 pA typical) ensures that a greater value of R1 to be used.
- The RC constant value (R<sub>2</sub> and C<sub>1</sub>) must support the targeted data rate (that is, 9,600 bauds) in order to maintain a valid tripping threshold.
- The hysteresis introduced with R<sub>3</sub> and R<sub>4</sub> helps to avoid spurious output toggles.



#### 8.2.2.2 Detailed Design Procedure

The IR receiver AFE design is highly streamlined and optimized.  $R_1$  converts the IR light energy induced current into voltage and applies to the inverting input of the comparator. The RC network of  $R_2$  and  $C_1$  establishes a reference voltage  $V_{ref}$ , which tracks the mean amplitude of the IR signal. The noninverting input is directly connected to  $V_{ref}$  through R3. R3 and R4 are used to produce a hysteresis to keep transitions free of spurious toggles. To reduce the current drain from the coin cell battery, data transmission must be short and infrequent.

More technical details are provided in the TI TechNote Low Power Comparator for Signal Processing and Wake-Up Circuit in Smart Meters (SNVA808).



#### 8.2.2.3 Application Curve

Figure 8-6. IR Receiver AFE Waveforms



#### 8.2.3 Square-Wave Oscillator

A square-wave oscillator can be used as low-cost timing reference or system supervisory clock source.



Figure 8-7. Square-Wave Oscillator

#### 8.2.3.1 Design Requirements

The square-wave period is determined by the RC time constant of the capacitor and resistor. The maximum frequency is limited by the propagation delay of the device and the capacitance load at the output. The low input bias current allows a lower capacitor value and larger resistor value combination for a given oscillator frequency, which may help reduce BOM cost and board space.

#### 8.2.3.2 Detailed Design Procedure

The oscillation frequency is determined by the resistor and capacitor values. The following section provides details to calculate these component values.



Figure 8-8. Square-Wave Oscillator Timing Thresholds

First consider the output of figure Figure 8-7 is high, which indicates the inverted input  $V_C$  is lower than the noninverting input ( $V_A$ ). This causes the  $C_1$  to be charged through  $R_4$ , and the voltage  $V_C$  increases until it is equal to the noninverting input. The value of  $V_A$  at the point is calculated by Equation 7.

$$V_{A1} = \frac{V_{CC} \times R_2}{R_2 + R_1 I I R_3}$$
(7)

If  $R_1 = R_2 = R_3$ , then  $V_{A1} = 2 V_{CC}/3$ 



At this time the comparator output trips pulling down the output to the negative rail. The value of  $V_A$  at this point is calculated by Equation 8.

$$V_{A2} = \frac{V_{CC}(R_2 I I R_3)}{R_1 + R_2 I I R_3}$$
(8)

If 
$$R_1 = R_2 = R_3$$
, then  $V_{A2} = V_{CC}/3$ 

The C<sub>1</sub> now discharges though the R<sub>4</sub>, and the voltage V<sub>CC</sub> decreases until it reaches V<sub>A2</sub>. At this point, the output switches back to the starting state. The oscillation period equals the time duration from 2 V<sub>CC</sub> / 3 to V<sub>CC</sub> / 3 then back to 2 V<sub>CC</sub> / 3, which is given by R<sub>4</sub>C<sub>1</sub> × ln2 for each trip. Therefore, the total time duration is calculated as 2 R<sub>4</sub>C<sub>1</sub> × ln2. The oscillation frequency can be obtained by Equation 9:

$$f=1/\left(2~R4\!\times\!C1\!\times\!In2\right)$$

(9)

#### 8.2.3.3 Application Curve

Figure 8-9 shows the simulated results of an oscillator using the following component values:

- $R_1 = R_2 = R_3 = R_4 = 100 \text{ k}\Omega$
- $C_1 = 100 \text{ pF}, C_L = 20 \text{ pF}$
- V+ = 5 V, V- = GND
- C<sub>strav</sub> (not shown) from V<sub>A</sub> to GND = 10 pF



Figure 8-9. Square-Wave Oscillator Output Waveform



#### 8.2.4 Quadrature Rotary Encoder

A quadrature encoder for rotary motors/shafts utilizing a Tunneling Magnetoresitance (TMR) Rotation Sensor can track the position of the motor shaft even when power is turned off, while the TLV7032 provides additional hysteresis to prevent unwanted output toggling between quadrants. The TLV7032 can be used with other sensing techniques as well, such as optical, capacitive, or inductive.



Figure 8-10. Quadrant Encoder Detector

#### 8.2.4.1 Design Requirements

TMR Rotation Sensors general have two digital, binary outputs that are 90 degrees out of phase. The TLV7032 can be used to provide additional hysteresis to ensure there isn't any unwanted toggling of the output when the sensors are between the transition points of two quadrants. The TLV7032 already provides 10mV of typical internal hysteresis. By dividing down the output voltage from the rotation sensor using a voltage divider, the internal hysteresis will be scaled up by the same voltage divider ratio.



Figure 8-11. Voltage Divider Equation



#### 8.2.4.2 Detailed Design Procedure

First, choose a target range of hysteresis to achieve. For this design example, 50mV of hysteresis will be the target. Since the TLV7032 already has 10mV (typ) of internal hysteresis, the voltage output from the TMR Rotation Sensor should be scaled down by a factor of 5. This way, the 10mV of internal hysteresis gets scaled up by a factor of 5, resulting in 50mV of hysteresis. The minimum output HIGH level for the TMR Rotation Sensor used in Figure 47 is 5.25 V. Since 5.25V will be the minimum output high value, it can be used to substitute V<sub>IN</sub> from the Voltage Divider Equation in Figure 48. Since the voltage from the TMR rotation sensor needs to be scaled down by a factor of 5, the equation in Figure 48 can be rewritten as:

$$\frac{1}{5} = \frac{R_2}{R_1 + R_2}$$

The above equation can be solved for using standard resistor values, where  $R_1 = 100k\Omega$ , and  $R_2 = 24.9k\Omega$ . The minimum voltage seen at the noninverting pins of the comparator when the output is HIGH will be 1.05V. To make the device transition at 50% output high level, the inverting pins of the TLV7032 should be tied to a 0.525V reference.

#### 8.2.4.3 Application Curve

Figure 49 shows the TLV7032 achieving approximately 50mV of hysteresis using the following component values:

- R<sub>1</sub> = 100kΩ
- R<sub>2</sub> = 24.9kΩ
- V<sub>REF</sub> (IN-) = 0.525V



Figure 8-12. DC Input Voltage Sweep



### 9 Power Supply Recommendations

The TLV703x and TLV704x have a recommended operating voltage range (V<sub>S</sub>) of 1.6 V to 6.5 V. V<sub>S</sub> is defined as  $V_{CC} - V_{EE}$ . Therefore, the supply voltages used to create V<sub>S</sub> can be single-ended or bipolar. For example, single-ended supply voltages of 5 V and 0 V and bipolar supply voltages of +2.5 V and -2.5 V create comparable operating voltages for V<sub>S</sub>. However, when bipolar supply voltages are used, it is important to realize that the logic low level of the comparator output is referenced to V<sub>EE</sub>.

Output capacitive loading and output toggle rate will cause the average supply current to rise over the quiescent current.



### 10 Layout

### **10.1 Layout Guidelines**

To reduce PCB fabrication cost and improve reliability, TI recommends using a 4-mil via at the center pad connected to the ground trace or plane on the bottom layer.

TI recommends a power-supply bypass capacitor of 100 nF when supply output impedance is high, supply traces are long, or when excessive noise is expected on the supply lines. Bypass capacitors are also recommended when the comparator output drives a long trace or is required to drive a capacitive load. Due to the fast rising and falling edge rates and high-output sink and source capability of the TLV703x and TLV704x output stages, higher than normal quiescent current can be drawn from the power supply. Under this circumstance, the system would benefit from a bypass capacitor across the supply pins.

### 10.2 Layout Example



Figure 10-1. Layout Example

The application report *Designing and Manufacturing With TI's X2SON Packages* (SCEA055) helps PCB designers to achieve optimal designs.



### 11 Device and Documentation Support

### **11.1 Device Support**

### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV70x1 device family. The TLV7011 Micro-Power Comparator Dip Adaptor Evaluation Module can be requested at the Texas Instruments website through the product folder or purchased directly from the TI eStore.

### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation, see the following:

- Designing and Manufacturing With TI's X2SON Packages (SCEA055)
- Low Power Comparator for Signal Processing and Wake-Up Circuit in Smart Meters (SNVA808)

#### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TLV7031DBVR      | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | 1IE2                    | Samples |
| TLV7031DCKR      | ACTIVE        | SC70         | DCK                | 5    | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | 19P                     | Samples |
| TLV7031DCKT      | ACTIVE        | SC70         | DCK                | 5    | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | 19P                     | Samples |
| TLV7031DPWR      | ACTIVE        | X2SON        | DPW                | 5    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 7К                      | Samples |
| TLV7032DDFR      | ACTIVE        | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 22KF                    | Samples |
| TLV7032DGKR      | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | 7032                    | Samples |
| TLV7032DSGR      | ACTIVE        | WSON         | DSG                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 1ZXH                    | Samples |
| TLV7034PWR       | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | TLV7034                 | Samples |
| TLV7034RTER      | ACTIVE        | WQFN         | RTE                | 16   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | TL7034                  | Samples |
| TLV7041DBVR      | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | 1IF2                    | Samples |
| TLV7041DCKR      | ACTIVE        | SC70         | DCK                | 5    | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | 19Q                     | Samples |
| TLV7041DCKT      | ACTIVE        | SC70         | DCK                | 5    | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | 19Q                     | Samples |
| TLV7041DPWR      | ACTIVE        | X2SON        | DPW                | 5    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 7L                      | Samples |
| TLV7042DDFR      | ACTIVE        | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 22LF                    | Samples |
| TLV7042DGKR      | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | 7042                    | Samples |
| TLV7042DSGR      | ACTIVE        | WSON         | DSG                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 1ZZH                    | Samples |
| TLV7044PWR       | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | TLV7044                 | Samples |
| TLV7044RTER      | ACTIVE        | WQFN         | RTE                | 16   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | TL7044                  | Samples |

(1) The marketing status values are defined as follows:
 ACTIVE: Product device recommended for new designs.
 LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.



#### www.ti.com

# PACKAGE OPTION ADDENDUM

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV7031, TLV7034, TLV7041, TLV7044 :

• Automotive : TLV7031-Q1, TLV7034-Q1, TLV7041-Q1, TLV7044-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV7031DBVR | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV7031DCKR | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV7031DCKT | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV7031DPWR | X2SON           | DPW                | 5    | 3000 | 178.0                    | 8.4                      | 0.91       | 0.91       | 0.5        | 2.0        | 8.0       | Q2               |
| TLV7032DDFR | SOT-<br>23-THIN | DDF                | 8    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV7032DGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV7032DSGR | WSON            | DSG                | 8    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TLV7034PWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV7034RTER | WQFN            | RTE                | 16   | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TLV7041DBVR | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV7041DCKR | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV7041DCKT | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV7041DPWR | X2SON           | DPW                | 5    | 3000 | 178.0                    | 8.4                      | 0.91       | 0.91       | 0.5        | 2.0        | 8.0       | Q2               |
| TLV7042DDFR | SOT-<br>23-THIN | DDF                | 8    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV7042DGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV7042DSGR | WSON            | DSG                | 8    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TLV7044PWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

PACKAGE MATERIALS INFORMATION

12-Aug-2021

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV7044RTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV7031DBVR | SOT-23       | DBV             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TLV7031DCKR | SC70         | DCK             | 5    | 3000 | 190.0       | 190.0      | 30.0        |
| TLV7031DCKT | SC70         | DCK             | 5    | 250  | 190.0       | 190.0      | 30.0        |
| TLV7031DPWR | X2SON        | DPW             | 5    | 3000 | 205.0       | 200.0      | 33.0        |
| TLV7032DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7032DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV7032DSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7034PWR  | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |
| TLV7034RTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TLV7041DBVR | SOT-23       | DBV             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TLV7041DCKR | SC70         | DCK             | 5    | 3000 | 190.0       | 190.0      | 30.0        |
| TLV7041DCKT | SC70         | DCK             | 5    | 250  | 190.0       | 190.0      | 30.0        |
| TLV7041DPWR | X2SON        | DPW             | 5    | 3000 | 205.0       | 200.0      | 33.0        |
| TLV7042DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7042DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV7042DSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |



www.ti.com

12-Aug-2021

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV7044PWR  | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |
| TLV7044RTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AA.



#### LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# **DDF0008A**



#### **PACKAGE OUTLINE**

#### SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



## **DDF0008A**

# **EXAMPLE BOARD LAYOUT**

#### SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### **DDF0008A**

# **EXAMPLE STENCIL DESIGN**

#### SOT-23 - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**



- A. All linear almensions are in millimeters. Dimensioning and tolerancing per A B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. Falls within JEDEC MO-220.



#### RTE (S-PWQFN-N16)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







#### RTE (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# **DBV0005A**



## **PACKAGE OUTLINE**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



## DBV0005A

# **EXAMPLE BOARD LAYOUT**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### DBV0005A

# **EXAMPLE STENCIL DESIGN**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



#### **GENERIC PACKAGE VIEW**

# X2SON - 0.4 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4211218-3/D

# **DPW0005A**



## **PACKAGE OUTLINE**

#### X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The size and shape of this feature may vary.



## DPW0005A

# **EXAMPLE BOARD LAYOUT**

#### X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271).



## DPW0005A

# **EXAMPLE STENCIL DESIGN**

#### X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

#### PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DSG 8

2 x 2, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# DSG0008A



#### **PACKAGE OUTLINE**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## DSG0008A

# **EXAMPLE BOARD LAYOUT**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## DSG0008A

# **EXAMPLE STENCIL DESIGN**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated