### **STM8L052R8**



# Value Line, 8-bit ultralow power MCU, 64-KB Flash, 256-byte data EEPROM, RTC, LCD, timers, USART, I2C, SPI, ADC

Datasheet - production data

#### **Features**

- · Operating conditions
  - Operating power supply: 1.8 V to 3.6 V
  - Temperature range: -40 °C to 85 °C
- Low power features
  - 5 low power modes: Wait, Low power run (5.9 μA), Low power wait (3 μA), Active-halt with full RTC (1.4 μA), Halt (400 nA)
  - Dynamic power consumption:
     200 μA/MHz + 330 μA
  - Ultra-low leakage per I/0: 50 nA
  - Fast wakeup from Halt: 4.7 μs
- Advanced STM8 core
  - Harvard architecture and 3-stage pipeline
  - Max freq. 16 MHz, 16 CISC MIPS peak
  - Up to 40 external interrupt sources
- · Reset and supply management
  - Low power, ultra-safe BOR reset with 5 programmable thresholds
  - Ultra low power POR/PDR
  - Programmable voltage detector (PVD)
- · Clock management
  - 32 kHz and 1 to 16 MHz crystal oscillators
  - Internal 16 MHz factory-trimmed RC
  - 38 kHz low consumption RC
  - Clock security system
- Low power RTC
  - BCD calendar with alarm interrupt
  - Digital calibration with +/- 0.5ppm accuracy
  - Advanced anti-tamper detection
- LCD: 8x24 or 4x28 w/ step-up converter
- Memories
  - 64 KB Flash program memory and 256 bytes data EEPROM with ECC, RWW
  - Flexible write and read protection modes
  - 4 KB of RAM

This is information on a product in full production.



- DMA
  - 4 channels supporting ADC, SPIs, I2C, USARTs, timers
  - 1 channel for memory-to-memory
- 12-bit ADC up to 1 Msps/27 channels
  - Internal reference voltage
- Timers
  - Three 16-bit timers with 2 channels (used as IC, OC, PWM), quadrature encoder
  - One 16-bit advanced control timer with 3 channels, supporting motor control
  - One 8-bit timer with 7-bit prescaler
  - 2 watchdogs: 1 Window, 1 Independent
  - Beeper timer with 1, 2 or 4 kHz frequencies
- · Communication interfaces
  - Two synchronous serial interfaces (SPI)
  - Fast I2C 400 kHz SMBus and PMBus
  - Three USARTs (ISO 7816 interface + IrDA)
- Up to 54 I/Os, all mappable on interrupt vectors
- Development support
  - Fast on-chip programming and nonintrusive debugging with SWIM
  - Bootloader using USART

Downloaded from Arrow.com.

Contents STM8L052R8

# **Contents**

| 1 | Intro | duction                                               | . 8 |
|---|-------|-------------------------------------------------------|-----|
| 2 | Desc  | cription                                              | . 9 |
|   | 2.1   | Device overview                                       | 10  |
|   | 2.2   | Ultra low power continuum                             | .11 |
| 3 | Fund  | ctional overview                                      | 12  |
|   | 3.1   | Low power modes                                       | 13  |
|   | 3.2   | Central processing unit STM8                          | 14  |
|   |       | 3.2.1 Advanced STM8 Core                              | 14  |
|   |       | 3.2.2 Interrupt controller                            | 14  |
|   | 3.3   | Reset and supply management                           | 15  |
|   |       | 3.3.1 Power supply scheme                             | 15  |
|   |       | 3.3.2 Power supply supervisor                         | 15  |
|   |       | 3.3.3 Voltage regulator                               | 15  |
|   | 3.4   | Clock management                                      | 16  |
|   | 3.5   | Low power real-time clock                             | 17  |
|   | 3.6   | LCD (Liquid crystal display)                          | 18  |
|   | 3.7   | Memories                                              | 18  |
|   | 3.8   | DMA                                                   | 18  |
|   | 3.9   | Analog-to-digital converter                           | 19  |
|   | 3.10  | System configuration controller and routing interface | 19  |
|   | 3.11  | Timers                                                | 19  |
|   |       | 3.11.1 TIM1 - 16-bit advanced control timer           | 20  |
|   |       | 3.11.2 16-bit general purpose timers                  | 20  |
|   |       | 3.11.3 8-bit basic timer                              | 20  |
|   | 3.12  | Watchdog timers                                       | 20  |
|   |       | 3.12.1 Window watchdog timer                          | 20  |
|   |       | 3.12.2 Independent watchdog timer                     | 20  |
|   | 3.13  | Beeper                                                | 21  |
|   | 3.14  | Communication interfaces                              | 21  |
|   |       | 3.14.1 SPI                                            | 21  |
|   |       | 3.14.2 I <sup>2</sup> C                               | 21  |
|   |       |                                                       |     |

| STM8L052R8 | Contents |
|------------|----------|
| STM8L052R8 |          |

|   |       | 3.14.3    | USART                                                  | 21    |
|---|-------|-----------|--------------------------------------------------------|-------|
|   | 3.15  | Infrare   | d (IR) interface                                       | 22    |
|   | 3.16  | Develo    | pment support                                          | 22    |
| 4 | Pin c | lescript  | ion                                                    | 23    |
|   | 4.1   | System    | n configuration options                                | 30    |
| 5 | Mem   | ory and   | I register map                                         | 31    |
|   | 5.1   | Memor     | ry mapping                                             | 31    |
|   | 5.2   | Registe   | er map                                                 | 32    |
| 6 | Inter | rupt ved  | ctor mapping                                           | 51    |
| 7 | Optio | on bytes  | s                                                      | 53    |
| 8 | Elect | trical pa | arameters                                              | 56    |
|   | 8.1   | Param     | eter conditions                                        | 56    |
|   |       | 8.1.1     | Minimum and maximum values                             | 56    |
|   |       | 8.1.2     | Typical values                                         | 56    |
|   |       | 8.1.3     | Typical curves                                         | 56    |
|   |       | 8.1.4     | Loading capacitor                                      | 56    |
|   |       | 8.1.5     | Pin input voltage                                      | 57    |
|   | 8.2   | Absolu    | te maximum ratings                                     | 57    |
|   | 8.3   |           | ing conditions                                         |       |
|   |       | 8.3.1     | General operating conditions                           |       |
|   |       | 8.3.2     | Embedded reset and power control block characteristics | 60    |
|   |       | 8.3.3     | Supply current characteristics                         |       |
|   |       | 8.3.4     | Clock and timing characteristics                       | 76    |
|   |       | 8.3.5     | Memory characteristics                                 | 81    |
|   |       | 8.3.6     | I/O current injection characteristics                  | 83    |
|   |       | 8.3.7     | I/O port pin characteristics                           | 83    |
|   |       | 8.3.8     | Communication interfaces                               | 92    |
|   |       | 8.3.9     | LCD controller                                         | 97    |
|   |       | 8.3.10    | Embedded reference voltage                             | 98    |
|   |       | 8.3.11    | 12-bit ADC1 characteristics                            | 99    |
|   |       | 8.3.12    | EMC characteristics                                    | 104   |
|   | 8.4   | Therma    | al characteristics                                     | 106   |
|   |       |           | DC0111 Dov. 4                                          | 2/440 |



| Contents | STM8L052R8 |
|----------|------------|
|          |            |

| 9  | Package information            |  |  |  |  |  |  |  |
|----|--------------------------------|--|--|--|--|--|--|--|
|    | 9.1 LQFP64 package information |  |  |  |  |  |  |  |
| 10 | Ordering information110        |  |  |  |  |  |  |  |
| 11 | Revision history               |  |  |  |  |  |  |  |



STM8L052R8 List of tables

# List of tables

| Table 1.               | High density value line STM8L05xxx low power device features and             |       |
|------------------------|------------------------------------------------------------------------------|-------|
|                        | peripheral counts                                                            | . 10  |
| Table 2.               | Timer feature comparison                                                     | . 19  |
| Table 3.               | Legend/abbreviation for <i>Table 4</i>                                       | . 24  |
| Table 4.               | High density value line STM8L05xxx pin description                           | . 24  |
| Table 5.               | Flash and RAM boundary addresses                                             | . 31  |
| Table 6.               | I/O port hardware register map                                               | . 32  |
| Table 7.               | General hardware register map                                                | . 33  |
| Table 8.               | CPU/SWIM/debug module/interrupt controller registers                         | . 49  |
| Table 9.               | Interrupt mapping                                                            | . 51  |
| Table 10.              | Option byte addresses                                                        | . 53  |
| Table 11.              | Option byte description                                                      | . 54  |
| Table 12.              | Voltage characteristics                                                      | . 57  |
| Table 13.              | Current characteristics                                                      | . 58  |
| Table 14.              | Thermal characteristics                                                      |       |
| Table 15.              | General operating conditions                                                 | . 59  |
| Table 16.              | Embedded reset and power control block characteristics                       | . 60  |
| Table 17.              | Total current consumption in Run mode                                        | . 63  |
| Table 18.              | Total current consumption in Wait mode                                       | . 66  |
| Table 19.              | Total current consumption and timing in Low power run mode at VDD = 1.8 V to |       |
|                        | 3.6 V                                                                        |       |
| Table 20.              | Total current consumption in Low power wait mode at VDD = 1.8 V to 3.6 V     | . 70  |
| Table 21.              | Total current consumption and timing in Active-halt mode                     | 71    |
| Table 22               | at VDD = 1.8 V to 3.6 V                                                      | . / I |
| Table 22.<br>Table 23. | Total current consumption and timing in Halt mode at VDD = 1.8 to 3.6 V      |       |
| Table 23.              | ·                                                                            |       |
| Table 24.              | Peripheral current consumption                                               |       |
| Table 25.              | HSE external clock characteristics                                           |       |
| Table 20.              | LSE external clock characteristics                                           |       |
| Table 27.              | HSE oscillator characteristics                                               |       |
| Table 20.              | LSE oscillator characteristics                                               |       |
| Table 29.              | HSI oscillator characteristics                                               |       |
| Table 30.              | LSI oscillator characteristics                                               |       |
| Table 31.              | RAM and hardware registers                                                   |       |
| Table 33.              | Flash program and data EEPROM memory                                         |       |
| Table 33.              | I/O current injection susceptibility                                         |       |
| Table 35.              | I/O static characteristics                                                   |       |
| Table 36.              | Output driving current (high sink ports)                                     |       |
| Table 37.              | Output driving current (true open drain ports)                               |       |
| Table 38.              | Output driving current (PA0 with high sink LED driver capability).           |       |
| Table 39.              | NRST pin characteristics                                                     |       |
| Table 40.              | SPI1 characteristics                                                         |       |
| Table 41.              | I2C characteristics                                                          |       |
| Table 42.              | LCD characteristics                                                          |       |
| Table 43.              | Reference voltage characteristics.                                           |       |
| Table 44.              | ADC1 characteristics                                                         |       |
| Table 45.              | ADC1 accuracy with VDDA = 3.3 V to 2.5 V.                                    |       |
| . 4515 40.             | 7.20 - documenty with 1257. 0.0 1 to 2.0 1                                   | , , , |



DS9111 Rev 4 5/112

List of tables STM8L052R8

| Table 46. | ADC1 accuracy with VDDA = 2.4 V to 3.6 V                                  | 101 |
|-----------|---------------------------------------------------------------------------|-----|
|           | ADC1 accuracy with VDDA = VREF <sub>+</sub> = 1.8 V to 2.4 V              |     |
| Table 48. | EMS data                                                                  | 104 |
| Table 49. | EMI data                                                                  | 105 |
| Table 50. | ESD absolute maximum ratings                                              | 105 |
| Table 51. | Electrical sensitivities                                                  | 105 |
| Table 52. | Thermal characteristics                                                   | 106 |
| Table 53. | LQFP64 – 10 x 10 mm, 64-pin low-profile quad flat package mechanical data | 108 |
| Table 54. | Document revision history                                                 | 111 |



STM8L052R8 List of figures

# List of figures

| Figure 2. High density value line STMBLO5xxx clock tree diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Figure 1. | High density value line STM8L05xxx device block diagram                                                              | 12    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------|-------|
| Figure 4.  Memory map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Figure 2. |                                                                                                                      |       |
| Figure 4.         Memory map         31           Figure 5.         Pin loading conditions.         56           Figure 7.         Power supply thresholds.         57           Figure 8.         Typical I <sub>DD(RUN)</sub> from RAM vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> = 16 MHz¹).         65           Figure 10.         Typical I <sub>DD(Wait)</sub> from Flash vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> = 16 MHz¹).         65           Figure 11.         Typical I <sub>DD(Wait)</sub> from Flash (HSI clock source), f <sub>CPU</sub> = 16 MHz¹).         67           Figure 12.         Typical I <sub>DD(Wait)</sub> from Flash (HSI clock source), all peripherals OFF.         69           Figure 13.         Typical IDD(LPW) vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF.         69           Figure 13.         Typical IDD(Halt) vs. V <sub>DD</sub> (LSI clock source).         73           Figure 14.         Typical IDD(Halt) vs. V <sub>DD</sub> (Internal reference voltage OFF).         74           Figure 15.         LSE oscillator circuit diagram.         78           Figure 16.         HSE oscillator circuit diagram.         78           Figure 17.         Lypical VIL and VIH vs. VDD (standard I/Os).         85           Figure 20.         Typical VIL and VIH vs. VDD (standard I/Os).         85           Figure 21.         Typical VOL and VIP vs. VDD (with VIN=VSS).         86           Figure 22.         Typ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -         |                                                                                                                      |       |
| Figure 6. Pin loading conditions. 56 Figure 7. Power supply thresholds. 57 Figure 8. Typical I <sub>DD(RUN)</sub> from RAM vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> =16 MHz ¹) 65 Figure 9. Typical I <sub>DD(RUN)</sub> from RAM vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> =16 MHz ¹) 65 Figure 9. Typical I <sub>DD(RUN)</sub> from RAM vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> = 16 MHz ¹) 67 Figure 10. Typical I <sub>DD(Wait)</sub> from RAM vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> = 16 MHz ¹) 67 Figure 11. Typical I <sub>DD(Wait)</sub> from Flash (HSI clock source), f <sub>CPU</sub> = 16 MHz ¹) 67 Figure 12. Typical I <sub>DD(LPN)</sub> vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF 69 Figure 13. Typical I <sub>DD(LPN)</sub> vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF 67 Figure 14. Typical IDD(Halt) vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF 70 Figure 15. Typical IDD(Halt) vs. V <sub>DD</sub> (internal reference voltage OFF). 74 Figure 16. HSE oscillator circuit diagram 78 Figure 17. LSE oscillator circuit diagram 79 Figure 18. Typical HSI frequency vs. V <sub>DD</sub> 80 Figure 19. Typical UIL and VIH vs. VDD (standard I/Os). 85 Figure 20. Typical VIL and VIH vs. VDD (true open drain I/Os). 85 Figure 21. Typical pull-up resistance R <sub>PU</sub> vs. V <sub>DD</sub> with VIN=VSS 86 Figure 23. Typical pull-up corrent I <sub>PU</sub> vs. V <sub>DD</sub> with VIN=VSS 86 Figure 24. Typical VOL @ VDD = 3.0 V (high sink ports) 88 Figure 25. Typical VOL @ VDD = 3.0 V (true open drain ports) 88 Figure 26. Typical VOL @ VDD = 3.0 V (true open drain ports) 88 Figure 27. Typical VOL @ VDD = 1.8 V (high sink ports) 88 Figure 28. Typical VOL @ VDD = 1.8 V (high sink ports) 88 Figure 29. Typical VOL @ VDD = 1.8 V (high sink ports) 88 Figure 30. Typical NRST pull-up current I <sub>PU</sub> vs. V <sub>DD</sub> 90 Figure 31. Typical NRST pull-up current I <sub>PU</sub> vs. V <sub>DD</sub> 90 Figure 32. Recommended NRST pin configuration 91 Figure 33. SPI1 timing diagram - slave mode and CPHA= 91 Figure 34. SPI1 timing diagram - slave mode and CPHA= 91 Figure 35. SPI1 timing diagram - master mode and CPHA= 91 Figure 36. Typical application with I2C bus and timing diagram 1) 96 Figure 37. ADC1 accuracy characteris | Figure 4. |                                                                                                                      |       |
| Figure 7. Power supply thresholds. 62 Figure 8. Typical l <sub>DD(RUN)</sub> from RAM vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> = 16 MHz <sup>1)</sup> 65 Figure 9. Typical l <sub>DD(Wait)</sub> from Flash vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> = 16 MHz <sup>1)</sup> 65 Figure 10. Typical l <sub>DD(Wait)</sub> from RAM vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> = 16 MHz <sup>1)</sup> 67 Figure 11. Typical l <sub>DD(Wait)</sub> from Flash (HSI clock source), f <sub>CPU</sub> = 16 MHz <sup>1)</sup> 67 Figure 12. Typical l <sub>DD(LPR)</sub> vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF 69 Figure 13. Typical l <sub>DD(LPR)</sub> vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF 70 Figure 14. Typical IDD(HAI) vs. V <sub>DD</sub> (LSI clock source) Figure 15. Typical IDD(HAI) vs. V <sub>DD</sub> (Internal reference voltage OFF) 74 Figure 16. HSE oscillator circuit diagram 78 Figure 17. LSE oscillator circuit diagram 79 Figure 18. Typical HSI frequency vs. V <sub>DD</sub> (standard I/Os) 81 Figure 20. Typical VIL and VIH vs. VDD (standard I/Os) 85 Figure 21. Typical VIL and VIH vs. VDD (true open drain I/Os) 85 Figure 22. Typical pull-up current I <sub>pu</sub> vs. V <sub>DD</sub> with VIN=VSS 86 Figure 23. Typical pull-up current I <sub>pu</sub> vs. V <sub>DD</sub> with VIN=VSS 86 Figure 24. Typical VOL @ VDD = 3.0 V (high sink ports) 88 Figure 25. Typical VOL @ VDD = 3.0 V (high sink ports) 88 Figure 26. Typical VOL @ VDD = 1.8 V (true open drain ports) 88 Figure 27. Typical VOL @ VDD = 1.8 V (true open drain ports) 88 Figure 28. Typical VOL @ VDD = 1.8 V (true open drain ports) 88 Figure 29. Typical VOL @ VDD = 1.8 V (true open drain ports) 88 Figure 29. Typical VOL @ VDD = 1.8 V (true open drain ports) 88 Figure 29. Typical Application vith I2C bus and timing diagram 1) 96 Figure 31. Typical Application with I2C bus and timing diagram 1) 96 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 34. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 35. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 36. Typical Application with I2C bus and timing diagram 1) 96 Figure 37. ADC1 accuracy characteristics. 102 Figure 38. Power supply and reference decoupling (V <sub>REF</sub> -, not connected                       | Figure 5. |                                                                                                                      |       |
| Figure 8. Typical $I_{DD(RUN)}$ from RAM vs. $V_{DD}$ (HSI clock source), $f_{CPU}$ = 16 MHz <sup>1)</sup> . 65 Figure 9. Typical $I_{DD(RUN)}$ from Flash vs. $V_{DD}$ (HSI clock source), $f_{CPU}$ = 16 MHz <sup>1)</sup> . 67 Figure 11. Typical $I_{DD(Wait)}$ from RAM vs. $V_{DD}$ (HSI clock source), $f_{CPU}$ = 16 MHz <sup>1)</sup> . 67 Figure 12. Typical $I_{DD(Wait)}$ from Flash (HSI clock source), $I_{CPU}$ = 16 MHz <sup>1)</sup> . 67 Figure 12. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF . 69 Figure 13. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF . 70 Figure 14. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source) . 73 Figure 15. Typical IDD(Halt) vs. $V_{DD}$ (Internal reference voltage OFF) . 74 HSE oscillator circuit diagram . 78 Figure 16. HSE oscillator circuit diagram . 79 Figure 17. LSE oscillator circuit diagram . 79 Figure 19. Typical LSI clock source frequency vs. $V_{DD}$ . 80 Figure 29. Typical VIL and VIH vs. VDD (standard $I$ Os) . 85 Figure 21. Typical pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 22. Typical pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 24. Typical VOL @ VDD = 3.0 V (high sink ports) . 88 Figure 25. Typical VOL @ VDD = 3.0 V (true open drain ports) . 88 Figure 27. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 28. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 29. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 29. Typical VOL @ VDD = 1.8 V (high sink ports) . 89 Figure 31. Typical Pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSD . 89 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 34. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 35. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 37. ADC1 accuracy characteristics . 102 Figure 38. Typical Optical Op                                                                                                                                                                                                                                                          | Figure 6. | Pin input voltage                                                                                                    | 57    |
| Figure 8. Typical $I_{DD(RUN)}$ from RAM vs. $V_{DD}$ (HSI clock source), $f_{CPU}$ = 16 MHz <sup>1)</sup> . 65 Figure 9. Typical $I_{DD(RUN)}$ from Flash vs. $V_{DD}$ (HSI clock source), $f_{CPU}$ = 16 MHz <sup>1)</sup> . 67 Figure 11. Typical $I_{DD(Wait)}$ from RAM vs. $V_{DD}$ (HSI clock source), $f_{CPU}$ = 16 MHz <sup>1)</sup> . 67 Figure 12. Typical $I_{DD(Wait)}$ from Flash (HSI clock source), $I_{CPU}$ = 16 MHz <sup>1)</sup> . 67 Figure 12. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF . 69 Figure 13. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF . 70 Figure 14. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source) . 73 Figure 15. Typical IDD(Halt) vs. $V_{DD}$ (Internal reference voltage OFF) . 74 HSE oscillator circuit diagram . 78 Figure 16. HSE oscillator circuit diagram . 79 Figure 17. LSE oscillator circuit diagram . 79 Figure 19. Typical LSI clock source frequency vs. $V_{DD}$ . 80 Figure 29. Typical VIL and VIH vs. VDD (standard $I$ Os) . 85 Figure 21. Typical pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 22. Typical pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 24. Typical VOL @ VDD = 3.0 V (high sink ports) . 88 Figure 25. Typical VOL @ VDD = 3.0 V (true open drain ports) . 88 Figure 27. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 28. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 29. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 29. Typical VOL @ VDD = 1.8 V (high sink ports) . 89 Figure 31. Typical Pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSD . 89 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 34. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 35. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 37. ADC1 accuracy characteristics . 102 Figure 38. Typical Optical Op                                                                                                                                                                                                                                                          | Figure 7. | Power supply thresholds                                                                                              | 62    |
| Figure 9. Typical $ _{DD(RUN)}$ from Flash vs. $V_{DD}$ (HSI clock source), $f_{CPU} = 16 \text{ MHz}^{-1}$ 65 Figure 10. Typical $ _{DD(Walt)}$ from RAM vs. $V_{DD}$ (HSI clock source), $f_{CPU} = 16 \text{ MHz}^{-1}$ 67 Figure 11. Typical $ _{DD(Walt)}$ from Flash (HSI clock source), $f_{CPU} = 16 \text{ MHz}^{-1}$ 67 Figure 12. Typical $ _{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF 69 Figure 13. Typical $ _{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF 70 Tigure 14. Typical $ _{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF 71 Typical $ _{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF 72 Typical $ _{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source) 73 Figure 15. Typical $ _{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source) 74 HSE oscillator circuit diagram 75 Figure 17. Typical HSI frequency vs. $V_{DD}$ 79 Typical HSI frequency vs. $V_{DD}$ 79 Typical HSI frequency vs. $V_{DD}$ 79 Typical VIL and VIH vs. $V_{DD}$ (standard $ _{IOS}$ ) 85 Figure 20. Typical VIL and VIH vs. $V_{DD}$ (standard $ _{IOS}$ ) 85 Figure 22. Typical pull-up resistance $ _{PQ}$ vs. $V_{DD}$ with VIN=VSS 86 Figure 23. Typical pull-up current $ _{PU}$ vs. $V_{DD}$ with VIN=VSS 86 Figure 24. Typical VOL @ VDD = 3.0 V (figh sink ports) 88 Figure 25. Typical VOL @ VDD = 1.8 V (figh sink ports) 88 Figure 26. Typical VOL @ VDD = 1.8 V (figh sink ports) 88 Figure 27. Typical VOL @ VDD = 1.8 V (figh sink ports) 88 Figure 29. Typical VOL @ VDD = 1.8 V (figh sink ports) 88 Figure 29. Typical VOL @ VDD = 1.8 V (figh sink ports) 88 Figure 29. Typical VOL @ VDD = 1.8 V (figh sink ports) 89 Figure 31. Typical NRST pull-up resistance $ _{PU}$ vs. $V_{DD}$ 89 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 34. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 35. Typical application with I2C bus and timing diagram 1) 94 Figure 36. Typical application with I2C bus and timing diagram 1) 94 Figure 37. ADC1 accuracy characteristics. 102 Figure 38. Power supply and reference decoupling (VREF+ co                                                                                                                                                                                                                                                                                     | Figure 8. | Typical I <sub>DD(RUN)</sub> from RAM vs. V <sub>DD</sub> (HSI clock source), f <sub>CPU</sub> =16 MHz <sup>1)</sup> | 65    |
| Figure 10. Typical $ _{DD(Wait)}$ from RAM vs. $V_{DD}$ (HSI clock source), $f_{CPU}$ = 16 MHz $^{1}$ . 67 Figure 11. Typical $ _{DD(Wait)}$ from Flash (HSI clock source), all peripherals OFF . 69 Figure 13. Typical $ _{DD(LPN)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF . 69 Figure 13. Typical $ _{DD(LPN)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF . 70 Figure 15. Typical IDD(AH) vs. $V_{DD}$ (LSI clock source) . 73 Figure 15. Typical IDD(Halt) vs. $V_{DD}$ (internal reference voltage OFF) . 74 HSE oscillator circuit diagram . 78 Figure 17. LSE oscillator circuit diagram . 79 Figure 18. Typical HSI frequency vs. $V_{DD}$ . 80 Figure 20. Typical VIL and VIH vs. VDD (standard $ _{VOS}$ ) . 85 Figure 21. Typical VIL and VIH vs. VDD (true open drain $ _{VOS}$ ) . 85 Figure 22. Typical pull-up resistance $R_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 23. Typical pull-up current $ _{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 26. Typical VOL @ VDD = 3.0 V (high sink ports) . 88 Figure 27. Typical VOL @ VDD = 3.0 V (high sink ports) . 88 Figure 28. Typical VOL @ VDD = 3.0 V (true open drain ports) . 88 Figure 28. Typical VOL @ VDD = 3.0 V (true open drain ports) . 88 Figure 29. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 29. Typical VOL @ VDD = 3.0 V (true open drain ports) . 88 Figure 29. Typical VOL @ VDD = 1.8 V (true open drain ports) . 88 Figure 29. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 30. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ . 89 Figure 31. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ . 89 Figure 32. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 34. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 35. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 37. ADC1 accuracy characteristics . 102 Figure 38. Typical application with I2C bus and timing diagram 1) . 96 Figure 37. ADC1 accuracy characteristics . 102 Figure 39. Power supply and reference decoupling                                                                                                                                                                                                                                                                                                  | -         | Typical $I_{DD(RIIN)}$ from Flash vs. $V_{DD}$ (HSI clock source), $f_{CRII} = 16 \text{ MHz}^{1)}$                  | 65    |
| Figure 12. Typical $I_{DD(Wait)}$ from Flash (HSI clock source), $I_{CPU} = 16$ MHz $^{11}$ . 67 Figure 12. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF. 69 Figure 13. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF $^{(1)}$ . 70 Figure 14. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF $^{(1)}$ . 73 Figure 15. Typical $I_{DD(HAII)}$ vs. $V_{DD}$ (LSI clock source) . 74 Figure 16. HSE oscillator circuit diagram . 78 Figure 17. LSE oscillator circuit diagram . 79 Figure 18. Typical HSI frequency vs. $V_{DD}$ . 80 Figure 19. Typical LSI clock source frequency vs. VDD . 81 Typical VIL and VIH vs. VDD (standard I/Os) . 85 Figure 21. Typical VIL and VIH vs. VDD (standard I/Os) . 85 Figure 22. Typical pull-up resistance $R_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 23. Typical pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 24. Typical VOL @ VDD = 3.0 V (high sink ports) . 88 Figure 25. Typical VOL @ VDD = 3.0 V (high sink ports) . 88 Figure 26. Typical VOL @ VDD = 1.8 V (high sink ports) . 88 Figure 27. Typical VOL @ VDD = 1.8 V (true open drain ports) . 88 Figure 27. Typical VOL @ VDD = 1.8 V (true open drain ports) . 88 Figure 29. Typical VDD - VOH @ VDD = 3.0 V (high sink ports) . 88 Figure 29. Typical VDD - VOH @ VDD = 1.8 V (high sink ports) . 88 Figure 30. Typical VDD - VOH @ VDD = 1.8 V (high sink ports) . 89 Figure 31. Typical VDD - VOH @ VDD = 1.8 V (high sink ports) . 89 Figure 32. Recommended NRST pin configuration . 91 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 35. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 36. Typical vdagram - master mode(1) . 94 Figure 37. ADC1 accuracy characteristics . 102 Figure 38. SPI1 timing diagram - slave mode and CPHA=1 . 94 Figure 39. Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) . 103 Figure 40. Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) . 103 Figure 41. LQFP64 - 10 x 10 mm, 64 pin lo                                                                                                                                                                                                                                                        |           | Typical $I_{DD/(Wait)}$ from RAM vs. $V_{DD}$ (HSI clock source), $f_{CPLI} = 16$ MHz $^{1)}$                        | 67    |
| Figure 12. Typical $I_{DD(LPR)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF. 69 Figure 13. Typical $I_{DD(LPW)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF. 70 Figure 14. Typical $IDD(AH)$ vs. $V_{DD}$ (LSI clock source). 73 Figure 15. Typical $IDD(AH)$ vs. $V_{DD}$ (internal reference voltage OFF). 74 Figure 16. HSE oscillator circuit diagram. 78 Figure 17. LSE oscillator circuit diagram. 79 Figure 18. Typical HSI frequency vs. $V_{DD}$ . 80 Figure 19. Typical LSI clock source frequency vs. VDD. 81 Figure 19. Typical LSI clock source frequency vs. VDD. 85 Figure 20. Typical VIL and VIH vs. VDD (standard $I/Os$ ). 85 Figure 21. Typical VIL and VIH vs. VDD (true open drain $I/Os$ ). 85 Figure 22. Typical pull-up current $I_{Pu}$ vs. $V_{DD}$ with VIN=VSS. 86 Figure 23. Typical pull-up current $I_{Pu}$ vs. $V_{DD}$ with VIN=VSS. 86 Figure 24. Typical VOL @ VDD = 3.0 V (high sink ports). 88 Figure 25. Typical VOL @ VDD = 1.8 V (high sink ports). 88 Figure 26. Typical VOL @ VDD = 1.8 V (true open drain ports). 88 Figure 27. Typical VOL @ VDD = 1.8 V (true open drain ports). 88 Figure 28. Typical VOL @ VDD = 1.8 V (true open drain ports). 88 Figure 29. Typical VDD - VOH @ VDD = 3.0 V (high sink ports). 88 Figure 29. Typical VDD - VOH @ VDD = 1.8 V (high sink ports). 89 Figure 30. Typical NRST pull-up current $I_{Pu}$ vs. $V_{DD}$ 90 Figure 31. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ 90 Figure 32. SPI1 timing diagram - slave mode and CPHA=1(1) 93 Figure 35. SPI1 timing diagram - slave mode and CPHA=1(1) 93 Figure 36. Typical Application with I2C bus and timing diagram 1) 96 Figure 37. ADC1 accuracy characteristics. 102 Figure 38. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ). 103 Figure 40. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ). 103 Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline 107 Figure 42. Recommended footprint 109 Figure 42. Example of package marking (package top view) 109                                                                                                                                                                                                                                                                                                   |           | Typical I <sub>DD(Wait)</sub> from Flash (HSI clock source), f <sub>CPU</sub> = 16 MHz <sup>1)</sup>                 | 67    |
| Figure 13. Typical $I_{DD(LPW)}$ vs. $V_{DD}$ (LSI clock source), all peripherals OFF ${}^{(1)}$ . 70 Figure 14. Typical IDD(AH) vs. $V_{DD}$ (LSI clock source) . 73 Figure 15. Typical IDD(Halt) vs. $V_{DD}$ (internal reference voltage OFF) . 74 Figure 16. HSE oscillator circuit diagram . 78 Figure 17. LSE oscillator circuit diagram . 79 Figure 17. LSE oscillator circuit diagram . 79 Figure 18. Typical HSI frequency vs. $V_{DD}$ . 80 Figure 19. Typical LSI clock source frequency vs. VDD . 81 Figure 20. Typical VIL and VIH vs. VDD (standard I/Os) . 85 Figure 21. Typical VIL and VIH vs. VDD (true open drain I/Os) . 85 Figure 22. Typical pull-up resistance $R_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 23. Typical pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSS . 86 Figure 24. Typical VOL @ VDD = 3.0 V (high sink ports) . 88 Figure 25. Typical VOL @ VDD = 3.0 V (frue open drain ports) . 88 Figure 26. Typical VOL @ VDD = 1.8 V (frue open drain ports) . 88 Figure 27. Typical VOL @ VDD = 3.0 V (true open drain ports) . 88 Figure 28. Typical VOL @ VDD = 1.8 V (true open drain ports) . 88 Figure 29. Typical VOL @ VDD = 3.0 V (high sink ports) . 88 Figure 29. Typical VOL @ VDD = 1.8 V (frue open drain ports) . 88 Figure 29. Typical VDL OVDH @ VDD = 3.0 V (high sink ports) . 88 Figure 29. Typical VDL POH @ VDD = 3.0 V (high sink ports) . 89 Figure 30. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ . 89 Figure 31. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ . 89 Figure 32. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 35. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 36. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 37. ADC1 accuracy characteristics . 102 Figure 38. Typical application with I2C bus and timing diagram 1) . 96 Figure 39. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) . 103 Figure 40. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) . 103 Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat                                                                                                                                                                                                                                                                                                | -         | Typical I <sub>DD(I PR)</sub> vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF                            | 69    |
| Figure 14.         Typical IDD(AH) vs. V <sub>DD</sub> (LSI clock source)         73           Figure 15.         Typical IDD(Halt) vs. V <sub>DD</sub> (internal reference voltage OFF)         74           Figure 16.         HSE oscillator circuit diagram         78           Figure 17.         LSE oscillator circuit diagram         79           Figure 18.         Typical HSI frequency vs. V <sub>DD</sub> 80           Figure 20.         Typical LSI clock source frequency vs. VDD         81           Figure 21.         Typical VIL and VIH vs. VDD (standard I/Os)         85           Figure 22.         Typical VIL and VIH vs. VDD (true open drain I/Os)         85           Figure 23.         Typical VIL and VIH vs. VDD (true open drain I/Os)         86           Figure 24.         Typical pull-up current I <sub>pu</sub> vs. V <sub>DD</sub> with VIN=VSS         86           Figure 25.         Typical VOL @ VDD = 3.0 V (high sink ports)         88           Figure 26.         Typical VOL @ VDD = 3.0 V (true open drain ports)         88           Figure 27.         Typical VOL @ VDD = 1.8 V (true open drain ports)         88           Figure 28.         Typical VDD - VOH @ VDD = 3.0 V (high sink ports)         88           Figure 29.         Typical VDD - VOH @ VDD = 1.8 V (high sink ports)         88           Figure 30.         Typical NRST pull-up resistance R <sub>PU</sub> vs. V <sub>DD</sub> </td <td></td> <td>Typical I<sub>DD(I PW)</sub> vs. V<sub>DD</sub> (LSI clock source), all peripherals OFF <sup>(1)</sup></td> <td> 70</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |           | Typical I <sub>DD(I PW)</sub> vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF <sup>(1)</sup>             | 70    |
| Figure 15. Typical IDD(Halt) vs. $V_{DD}$ (internal reference voltage OFF). 74 Figure 16. HSE oscillator circuit diagram. 78 Figure 17. LSE oscillator circuit diagram. 79 Figure 18. Typical HSI frequency vs. $V_{DD}$ . 80 Figure 19. Typical LSI clock source frequency vs. VDD. 81 Figure 20. Typical VIL and VIH vs. VDD (standard I/Os). 85 Figure 21. Typical VIL and VIH vs. VDD (true open drain I/Os). 85 Figure 22. Typical pull-up resistance $R_{PU}$ vs. $V_{DD}$ with VIN=VSS. 86 Figure 23. Typical pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSS. 86 Figure 24. Typical pull-up current $I_{PU}$ vs. $V_{DD}$ with VIN=VSS. 86 Figure 25. Typical VOL @ VDD = 3.0 V (high sink ports). 88 Figure 26. Typical VOL @ VDD = 1.8 V (high sink ports). 88 Figure 27. Typical VOL @ VDD = 1.8 V (true open drain ports). 88 Figure 28. Typical VOL @ VDD = 1.8 V (true open drain ports). 88 Figure 29. Typical VDD - VOH @ VDD = 3.0 V (high sink ports). 88 Figure 29. Typical VDD - VOH @ VDD = 1.8 V (high sink ports). 88 Figure 30. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ so $V_{DD}$ s                                                                                                                                                                                                                                                                                                  |           | Typical IDD(AH) vs. V <sub>DD</sub> (LSI clock source)                                                               | 73    |
| Figure 16.         HSE oscillator circuit diagram.         78           Figure 17.         LSE oscillator circuit diagram.         79           Figure 18.         Typical HSI frequency vs. VDD.         80           Figure 19.         Typical LSI clock source frequency vs. VDD.         81           Figure 20.         Typical VIL and VIH vs. VDD (true open drain I/Os).         85           Figure 21.         Typical pull-up current I <sub>PU</sub> vs. V <sub>DD</sub> with VIN=VSS.         86           Figure 22.         Typical pull-up current I <sub>PU</sub> vs. V <sub>DD</sub> with VIN=VSS.         86           Figure 23.         Typical PUL @ VDD = 3.0 V (high sink ports).         88           Figure 24.         Typical VOL @ VDD = 3.0 V (high sink ports).         88           Figure 25.         Typical VOL @ VDD = 3.0 V (true open drain ports).         88           Figure 26.         Typical VOL @ VDD = 1.8 V (true open drain ports).         88           Figure 27.         Typical VDD - VOH @ VDD = 1.8 V (high sink ports).         88           Figure 28.         Typical VDD - VOH @ VDD = 1.8 V (high sink ports).         88           Figure 29.         Typical NRST pull-up current I <sub>PU</sub> vs. V <sub>DD</sub> .         89           Figure 30.         Typical NRST pull-up current I <sub>PU</sub> vs. V <sub>DD</sub> .         90           Figure 31.         SPI1 timing diagram - slave mode and CPHA=0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                                                                                                                      |       |
| Figure 17.LSE oscillator circuit diagram79Figure 18.Typical HSI frequency vs. $V_{DD}$ 80Figure 19.Typical LSI clock source frequency vs. VDD81Figure 20.Typical VIL and VIH vs. VDD (standard I/Os)85Figure 21.Typical VIL and VIH vs. VDD (true open drain I/Os)85Figure 22.Typical pull-up resistance $R_{PU}$ vs. $V_{DD}$ with VIN=VSS86Figure 23.Typical pull-up current $I_{pu}$ vs. $V_{DD}$ with VIN=VSS86Figure 24.Typical VOL @ VDD = 3.0 V (high sink ports)88Figure 25.Typical VOL @ VDD = 1.8 V (high sink ports)88Figure 26.Typical VOL @ VDD = 1.8 V (true open drain ports)88Figure 27.Typical VOL @ VDD = 1.8 V (true open drain ports)88Figure 28.Typical VDD - VOH @ VDD = 3.0 V (high sink ports)88Figure 29.Typical VDD - VOH @ VDD = 3.0 V (high sink ports)88Figure 29.Typical NRST pull-up current $I_{pu}$ vs. $V_{DD}$ 89Figure 30.Typical NRST pull-up current $I_{pu}$ vs. $V_{DD}$ 90Figure 31.Typical NRST pull-up current $I_{pu}$ vs. $V_{DD}$ 90Figure 32.Recommended NRST pin configuration91Figure 33.SPI1 timing diagram - slave mode and CPHA=093Figure 34.SPI1 timing diagram - master mode(1)93Figure 35.SPI1 timing diagram - master mode(1)94Figure 36.Typical application with 12C bus and timing diagram 1)96Figure 37.ADC1 accuracy characteristics102 <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           |                                                                                                                      |       |
| Figure 18. Typical HSI frequency vs. V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | · · · · · · · · · · · · · · · · · · ·                                                                                |       |
| Figure 19.Typical LSI clock source frequency vs. VDD81Figure 20.Typical VIL and VIH vs. VDD (standard I/Os).85Figure 21.Typical VIL and VIH vs. VDD (true open drain I/Os).85Figure 22.Typical pull-up resistance $R_{PU}$ vs. $V_{DD}$ with VIN=VSS.86Figure 23.Typical pull-up current $I_{pu}$ vs. $V_{DD}$ with VIN=VSS.86Figure 24.Typical VOL @ VDD = 3.0 V (high sink ports).88Figure 25.Typical VOL @ VDD = 1.8 V (high sink ports).88Figure 26.Typical VOL @ VDD = 3.0 V (true open drain ports).88Figure 27.Typical VOL @ VDD = 1.8 V (true open drain ports).88Figure 28.Typical VDD - VOH @ VDD = 3.0 V (high sink ports).88Figure 29.Typical VDD - VOH @ VDD = 1.8 V (high sink ports).88Figure 30.Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ .89Figure 31.Typical NRST pull-up current $I_{pu}$ vs. $V_{DD}$ .89Figure 32.Recommended NRST pin configuration.91Figure 33.SPI1 timing diagram - slave mode and CPHA=0.93Figure 34.SPI1 timing diagram - slave mode and CPHA=193Figure 35.SPI1 timing diagram - master mode(1)94Figure 36.Typical application with I2C bus and timing diagram 1)96Figure 37.ADC1 accuracy characteristics.102Figure 38.Typical connection diagram using the ADC102Figure 39.Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ).103Figure 40. <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |                                                                                                                      |       |
| $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -         |                                                                                                                      |       |
| Figure 21.Typical VIL and VIH vs. VDD (true open drain I/Os).85Figure 22.Typical pull-up resistance $R_{PU}$ vs. $V_{DD}$ with VIN=VSS.86Figure 23.Typical pull-up current $I_{pu}$ vs. $V_{DD}$ with VIN=VSS.86Figure 24.Typical VOL @ VDD = 3.0 V (high sink ports)88Figure 25.Typical VOL @ VDD = 1.8 V (high sink ports)88Figure 26.Typical VOL @ VDD = 3.0 V (true open drain ports)88Figure 27.Typical VOL @ VDD = 1.8 V (true open drain ports)88Figure 28.Typical VDD - VOH @ VDD = 3.0 V (high sink ports)88Figure 29.Typical VDD - VOH @ VDD = 1.8 V (high sink ports)88Figure 30.Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ 89Figure 31.Typical NRST pull-up current $I_{PU}$ vs. $V_{DD}$ 90Figure 32.Recommended NRST pin configuration91Figure 33.SPI1 timing diagram - slave mode and CPHA=093Figure 34.SPI1 timing diagram - slave mode and CPHA=1(1)93Figure 35.SPI1 timing diagram - master mode(1)94Figure 36.Typical application with I2C bus and timing diagram 1)96Figure 37.ADC1 accuracy characteristics102Figure 38.Typical connection diagram using the ADC102Figure 39.Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ )103Figure 40.Power supply and reference decoupling ( $V_{REF+}$ connected to $V_{DDA}$ )103Figure 41.LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -         |                                                                                                                      |       |
| Figure 22.Typical pull-up resistance $R_{PU}$ vs. $V_{DD}$ with VIN=VSS86Figure 23.Typical pull-up current $I_{pu}$ vs. $V_{DD}$ with VIN=VSS86Figure 24.Typical VOL @ VDD = 3.0 V (high sink ports)88Figure 25.Typical VOL @ VDD = 1.8 V (high sink ports)88Figure 26.Typical VOL @ VDD = 3.0 V (true open drain ports)88Figure 27.Typical VOL @ VDD = 1.8 V (true open drain ports)88Figure 28.Typical VDD - VOH @ VDD = 3.0 V (high sink ports)88Figure 29.Typical VDD - VOH @ VDD = 1.8 V (high sink ports)88Figure 30.Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ 89Figure 31.Typical NRST pull-up current $I_{PU}$ vs. $V_{DD}$ 90Figure 32.Recommended NRST pin configuration91Figure 33.SPI1 timing diagram - slave mode and CPHA=093Figure 34.SPI1 timing diagram - slave mode and CPHA=1(1)93Figure 35.SPI1 timing diagram - master mode(1)94Figure 37.ADC1 accuracy characteristics102Figure 39.Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> )103Figure 40.Power supply and reference decoupling (V <sub>REF+</sub> not connected to VDDA)103Figure 41.LQFP64 - 10 x 10 mm, 64 pin low-profile quad flat package outline107Figure 42.Recommended footprint108Figure 43.Example of package marking (package top view)109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -         |                                                                                                                      |       |
| Figure 23. Typical pull-up current $I_{pu}$ vs. $V_{DD}$ with VIN=VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -         |                                                                                                                      |       |
| Figure 24. Typical VOL @ VDD = 3.0 V (high sink ports)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -         | Typical pull-up current I <sub>DU</sub> vs. V <sub>DD</sub> with VIN=VSS                                             | 86    |
| Figure 25. Typical VOL @ VDD = 1.8 V (high sink ports)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -         |                                                                                                                      |       |
| Figure 26. Typical VOL @ VDD = 3.0 V (true open drain ports) 88 Figure 27. Typical VOL @ VDD = 1.8 V (true open drain ports) 88 Figure 28. Typical VDD - VOH @ VDD = 3.0 V (high sink ports) 88 Figure 29. Typical VDD - VOH @ VDD = 1.8 V (high sink ports) 88 Figure 30. Typical NRST pull-up resistance R <sub>PU</sub> vs. V <sub>DD</sub> 89 Figure 31. Typical NRST pull-up current I <sub>pu</sub> vs. V <sub>DD</sub> 90 Figure 32. Recommended NRST pin configuration 91 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 34. SPI1 timing diagram - slave mode and CPHA=1 93 Figure 35. SPI1 timing diagram - master mode 10 94 Figure 36. Typical application with I2C bus and timing diagram 1) 96 Figure 37. ADC1 accuracy characteristics 102 Figure 38. Typical connection diagram using the ADC 102 Figure 39. Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) 103 Figure 40. Power supply and reference decoupling (VREF+ connected to VDDA) 103 Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline 107 Figure 43. Example of package marking (package top view) 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -         |                                                                                                                      |       |
| Figure 27. Typical VOL @ VDD = 1.8 V (true open drain ports)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -         |                                                                                                                      |       |
| Figure 28. Typical VDD - VOH @ VDD = $3.0 \text{ V}$ (high sink ports). 88 Figure 29. Typical VDD - VOH @ VDD = $1.8 \text{ V}$ (high sink ports). 88 Figure 30. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ 89 Figure 31. Typical NRST pull-up current $I_{pu}$ vs. $V_{DD}$ 90 Figure 32. Recommended NRST pin configuration 91 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 34. SPI1 timing diagram - slave mode and CPHA= $1^{(1)}$ 93 Figure 35. SPI1 timing diagram - master mode $1^{(1)}$ 94 Figure 36. Typical application with I2C bus and timing diagram 1) 96 Figure 37. ADC1 accuracy characteristics 102 Figure 38. Typical connection diagram using the ADC 102 Figure 39. Power supply and reference decoupling ( $1^{(1)}$ Not connected to $1^{(1)}$ Not connected to $1^{(1)}$ Not connected 103 Figure 40. Power supply and reference decoupling ( $1^{(1)}$ Not connected to $1^{(1)}$ Not connected 104 Figure 41. LQFP64 - 10 x 10 mm, 64 pin low-profile quad flat package outline 107 Figure 42. Recommended footprint 108 Figure 43. Example of package marking (package top view) 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -         |                                                                                                                      |       |
| Figure 29. Typical VDD - VOH @ VDD = 1.8 V (high sink ports). 88 Figure 30. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ . 89 Figure 31. Typical NRST pull-up current $I_{pu}$ vs. $V_{DD}$ . 90 Figure 32. Recommended NRST pin configuration . 91 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 . 93 Figure 34. SPI1 timing diagram - slave mode and CPHA=1(1) . 93 Figure 35. SPI1 timing diagram - master mode(1) . 94 Figure 36. Typical application with I2C bus and timing diagram 1) . 96 Figure 37. ADC1 accuracy characteristics . 102 Figure 38. Typical connection diagram using the ADC . 102 Figure 39. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) . 103 Figure 40. Power supply and reference decoupling ( $V_{REF+}$ connected to VDDA) . 103 Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline . 107 Figure 42. Recommended footprint . 108 Figure 43. Example of package marking (package top view) . 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -         |                                                                                                                      |       |
| Figure 30. Typical NRST pull-up resistance $R_{PU}$ vs. $V_{DD}$ . 89 Figure 31. Typical NRST pull-up current $I_{pu}$ vs. $V_{DD}$ . 90 Figure 32. Recommended NRST pin configuration 91 Figure 33. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 34. SPI1 timing diagram - master mode and CPHA=1 93 Figure 35. SPI1 timing diagram - master mode 94 Figure 36. Typical application with I2C bus and timing diagram 1) 96 Figure 37. ADC1 accuracy characteristics 102 Figure 38. Typical connection diagram using the ADC 102 Figure 39. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) 103 Figure 40. Power supply and reference decoupling ( $V_{REF+}$ connected to $V_{DDA}$ ) 103 Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline 107 Figure 42. Recommended footprint 108 Figure 43. Example of package marking (package top view) 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -         |                                                                                                                      |       |
| Figure 31. Typical NRST pull-up current $I_{pu}$ vs. $V_{DD}$ 90. Figure 32. Recommended NRST pin configuration 91. Figure 33. SPI1 timing diagram - slave mode and CPHA=0 93. Figure 34. SPI1 timing diagram - slave mode and CPHA=1(1) 93. Figure 35. SPI1 timing diagram - master mode(1) 94. Figure 36. Typical application with I2C bus and timing diagram 1) 96. Figure 37. ADC1 accuracy characteristics 102. Figure 38. Typical connection diagram using the ADC 102. Figure 39. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) 103. Figure 40. Power supply and reference decoupling ( $V_{REF+}$ connected to $V_{DDA}$ ) 103. Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline 107. Figure 42. Recommended footprint 108. Figure 43. Example of package marking (package top view) 109.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -         |                                                                                                                      |       |
| Figure 32. Recommended NRST pin configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -         |                                                                                                                      |       |
| Figure 33. SPI1 timing diagram - slave mode and CPHA=0 93 Figure 34. SPI1 timing diagram - slave mode and CPHA=1(1) 93 Figure 35. SPI1 timing diagram - master mode(1) 94 Figure 36. Typical application with I2C bus and timing diagram 1) 96 Figure 37. ADC1 accuracy characteristics 102 Figure 38. Typical connection diagram using the ADC 102 Figure 39. Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) 103 Figure 40. Power supply and reference decoupling (VREF+ connected to VDDA) 103 Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline 107 Figure 42. Recommended footprint 108 Figure 43. Example of package marking (package top view) 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -         |                                                                                                                      |       |
| Figure 34. SPI1 timing diagram - slave mode and CPHA=1 <sup>(1)</sup> . 93  Figure 35. SPI1 timing diagram - master mode <sup>(1)</sup> . 94  Figure 36. Typical application with I2C bus and timing diagram 1). 96  Figure 37. ADC1 accuracy characteristics. 102  Figure 38. Typical connection diagram using the ADC 102  Figure 39. Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ). 103  Figure 40. Power supply and reference decoupling (VREF+ connected to VDDA). 103  Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline 107  Figure 42. Recommended footprint 108  Figure 43. Example of package marking (package top view) 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -         |                                                                                                                      |       |
| Figure 35. SPI1 timing diagram - master mode <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -         |                                                                                                                      |       |
| Figure 36.Typical application with I2C bus and timing diagram 1)96Figure 37.ADC1 accuracy characteristics102Figure 38.Typical connection diagram using the ADC102Figure 39.Power supply and reference decoupling (VREF+ not connected to VDDA)103Figure 40.Power supply and reference decoupling (VREF+ connected to VDDA)103Figure 41.LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline107Figure 42.Recommended footprint108Figure 43.Example of package marking (package top view)109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -         | SPI1 timing diagram - master mode <sup>(1)</sup>                                                                     | 94    |
| Figure 37.ADC1 accuracy characteristics102Figure 38.Typical connection diagram using the ADC102Figure 39.Power supply and reference decoupling (VREF+ not connected to VDDA)103Figure 40.Power supply and reference decoupling (VREF+ connected to VDDA)103Figure 41.LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline107Figure 42.Recommended footprint108Figure 43.Example of package marking (package top view)109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -         |                                                                                                                      |       |
| Figure 38. Typical connection diagram using the ADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -         |                                                                                                                      |       |
| Figure 39. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           | Typical connection diagram using the ADC                                                                             | . 102 |
| Figure 40. Power supply and reference decoupling (VREF+ connected to VDDA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •         | Power supply and reference decoupling (V <sub>PEE+</sub> not connected to V <sub>PDA</sub> )                         | . 103 |
| Figure 41.LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline107Figure 42.Recommended footprint108Figure 43.Example of package marking (package top view)109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •         | Power supply and reference decoupling (VREF+ connected to VDDA)                                                      | . 103 |
| Figure 42. Recommended footprint                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •         |                                                                                                                      |       |
| Figure 43. Example of package marking (package top view)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |                                                                                                                      |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | •         | Example of package marking (package top view)                                                                        | . 109 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | •         |                                                                                                                      |       |



DS9111 Rev 4 7/112

Introduction STM8L052R8

#### 1 Introduction

This document describes the features, pinout, mechanical data and ordering information of the high density value line STM8L052R8 microcontroller with a Flash memory density of 64 Kbytes.

For further details on the whole STMicroelectronics high density family please refer to *Section 2.2: Ultra low power continuum*.

For detailed information on device operation and registers, refer to the reference manual (RM0031).

For information on to the Flash program memory and data EEPROM, refer to the programming manual (PM0054).

For information on the debug module and SWIM (single wire interface module), refer to the STM8 SWIM communication protocol and debug module user manual (UM0470).

For information on the STM8 core, refer to the STM8 CPU programming manual (PM0044).

High density value line devices provide the following benefits:

- Integrated system
  - 64 Kbytes of high density embedded Flash program memory
  - 256 bytes of data EEPROM
  - 4 Kbytes of RAM
  - Internal high speed and low-power low speed RC
  - Embedded reset
- Ultra low power consumption
  - 1 µA in Active-halt mode
  - Clock gated system and optimized power management
  - Capability to execute from RAM for Low power wait mode and low power run mode
- Advanced features
  - Up to 16 MIPS at 16 MHz CPU clock frequency
  - Direct memory access (DMA) for memory-to-memory or peripheral-to-memory access
- Short development cycles
  - Application scalability across a common family product architecture with compatible pinout, memory map and modular peripherals
  - Wide choice of development tools

These features make the value line STM8L05xxx ultra low power microcontroller family suitable for a wide range of consumer and mass market applications.

Refer to *Table 1: High density value line STM8L05xxx low power device features and peripheral counts* and *Section 3: Functional overview* for an overview of the complete range of peripherals proposed in this family.

Figure 1 shows the block diagram of the high density value line STM8L05xxx family.

STM8L052R8 Description

### 2 Description

The high density value line STM8L05xxx devices are members of the STM8L ultra low power 8-bit family.

The value line STM8L05xxx ultra low power family features the enhanced STM8 CPU core providing increased processing power (up to 16 MIPS at 16 MHz) while maintaining the advantages of a CISC architecture with improved code density, a 24-bit linear addressing space and an optimized architecture for low power operations.

The family includes an integrated debug module with a hardware interface (SWIM) which allows non-intrusive In-application debugging and ultra-fast Flash programming.

High density value line STM8L05xxx microcontrollers feature embedded data EEPROM and low-power, low-voltage, single-supply program Flash memory.

All devices offer 12-bit ADC, real-time clock, four 16-bit timers, one 8-bit timer as well as standard communication interface such as two SPIs, I2C, three USARTs and 8x24 or 4x28-segment LCD. The 8x24 or 4x 28-segment LCD is available on the high density value line STM8L05xxx.

The STM8L05xxx family operates from 1.8 V to 3.6 V and is available in the -40 to +85 °C temperature range.

The modular design of the peripheral set allows the same peripherals to be found in different ST microcontroller families including 32-bit families. This makes any transition to a different family very easy, and simplified even more by the use of a common set of development tools.

All value line STM8L ultra low power products are based on the same architecture with the same memory mapping and a coherent pinout.



DS9111 Rev 4 9/112

Description STM8L052R8

### 2.1 Device overview

Table 1. High density value line STM8L05xxx low power device features and peripheral counts

| Fea                               | atures           | STM8L052R8                                                                                                                   |  |  |  |  |  |
|-----------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Flash (Kbytes)                    |                  | 64                                                                                                                           |  |  |  |  |  |
| Data EEPROM (                     | (bytes)          | 256                                                                                                                          |  |  |  |  |  |
| RAM (Kbytes)                      |                  | 4                                                                                                                            |  |  |  |  |  |
| LCD                               |                  | 8x24 or 4x28                                                                                                                 |  |  |  |  |  |
|                                   | Basic            | 1<br>(8-bit)                                                                                                                 |  |  |  |  |  |
| Timers                            | General purpose  | 3<br>(16-bit)                                                                                                                |  |  |  |  |  |
|                                   | Advanced control | 1<br>(16-bit)                                                                                                                |  |  |  |  |  |
|                                   | SPI              | 2                                                                                                                            |  |  |  |  |  |
| Communication interfaces          | I2C              | 1                                                                                                                            |  |  |  |  |  |
|                                   | USART            | 3                                                                                                                            |  |  |  |  |  |
| GPIOs                             |                  | 54 <sup>(1)</sup>                                                                                                            |  |  |  |  |  |
| 12-bit synchroniz (number of chan |                  | 1<br>(26)                                                                                                                    |  |  |  |  |  |
| Others                            |                  | RTC, window watchdog, independent watchdog,<br>16-MHz and 38-kHz internal RC,<br>1- to 16-MHz and 32-kHz external oscillator |  |  |  |  |  |
| CPU frequency                     |                  | 16 MHz                                                                                                                       |  |  |  |  |  |
| Operating voltag                  | е                | 1.8 V to 3.6 V                                                                                                               |  |  |  |  |  |
| Operating temper                  | erature          | -40 to +85 °C                                                                                                                |  |  |  |  |  |
| Package                           |                  | LQFP64                                                                                                                       |  |  |  |  |  |

The number of GPIOs given in this table includes the NRST/PA1 pin but the application can use the NRST/PA1 pin as general purpose output only (PA1).

DS9111 Rev 4

10/112

STM8L052R8 Description

#### 2.2 Ultra low power continuum

The ultra low power value line STM8L05xxx and STM8L15xxx are fully pin-to-pin, software and feature compatible. Besides the full compatibility within the STM8L family, the devices are part of STMicroelectronics microcontrollers ultra low power strategy which also includes STM8L101xx and STM32L15xxx. The STM8L and STM32L families allow a continuum of performance, peripherals, system architecture, and features.

They are all based on STMicroelectronics 0.13 µm ultra-low leakage process.

Note: 1 The STM8L05xxx is pin-to-pin compatible with STM8L101xx devices.

The STM32L family is pin-to-pin compatible with the general purpose STM32F family. Please refer to STM32L15x documentation for more information on these devices.

#### **Performance**

All families incorporate highly energy-efficient cores with both Harvard architecture and pipelined execution: advanced STM8 core for STM8L families and ARM Cortex™-M3 core for STM32L family. In addition specific care for the design architecture has been taken to optimize the mA/DMIPS and mA/MHz ratios.

This allows the ultra low power performance to range from 5 up to 33.3 DMIPs.

#### Shared peripherals

STM8L05x, STM8L15x and STM32L15xx share identical peripherals which ensure a very easy migration from one family to another:

- Analog peripheral: ADC1
- Digital peripherals: RTC and some communication interfaces

#### Common system strategy

To offer flexibility and optimize performance, the STM8L and STM32L devices use a common architecture:

- Same power supply range from 1.8 to 3.6 V
- Architecture optimized to reach ultra-low consumption both in low power modes and Run mode
- Fast startup strategy from low power modes
- Flexible system clock
- Ultra-safe reset: same reset strategy for both STM8L and STM32L including power-on reset, power-down reset, brownout reset and programmable voltage detector

#### **Features**

ST ultra low power continuum also lies in feature compatibility:

- More than 10 packages with pin count from 20 to 100 pins and size down to 3 x 3 mm
- Memory density ranging from 4 to 128 Kbytes



DS9111 Rev 4 11/112

**Functional overview** STM8L052R8

#### 3 **Functional overview**

OSC\_IN, OSC\_OUT @V<sub>DD</sub> 1-16 MHz oscillator V<sub>DD</sub>=1.8 V V<sub>SS</sub> to 3.6 V V<sub>DD18</sub> Power 16 MHz internal RC Vss Clock VOLT. REG. OSC32\_IN, OSC32\_OUT 32 kHz oscillator Clocks and CSS to core and 38 kHz internal RC NRST RESET Interrupt controller POR/PDR STM8 Core Debug module (SWIM) BOR SWIM PVD\_IN PVD 3 channels 16-bit Timer 1 16-bit Timer 2 up to 64-Kbyte 16-bit Timer 3 Program memory 8-bit Timer 4 256 bytes Data EEPROM databuses 2 channels IR TIM Infrared interface 4-Kbyte RAM and ( DMA1 (4 channels) PA[7:0]
PA[7:0]
PB[7:0]
PC[7:0]
PD[7:0]
PE[7:0]
PF[7:0]
PG[7:0] SCL, SDA, SMB Port A I<sup>2</sup>C1 control Port B SPI1\_MOSI, SPI1\_MISO, SPI1\_SCK, SPI1\_NSS SPI1 SPI2\_MOSI, SPI2\_MISO, SPI2\_SCK, SPI2\_NSS Port C SPI2 SPIZ\_SCK, SPIZ\_NSS
USART1\_RX, USART1\_TX,
USART1\_CK
USART2\_RX, USART2\_TX,
USART2\_CK
USART3\_RX, USART3\_TX,
USART3\_CK Port D USART1 Port E USART2 Port F USART3 Port G BEEP

ALARM, CALIB, TAMP1/2/3 V<sub>DDA,</sub> V<sub>SSA</sub> Beepe ADC1\_INx 12-bit ADC1 RTC V<sub>REF+</sub> IWDG (38 kHz clock) WWDG VREFINT out LCD driver SEGX, COMX V<sub>LCD</sub> = 2.5 to 3.6 V LCD booster

Figure 1. High density value line STM8L05xxx device block diagram

Legend:

ADC: Analog-to-digital converter BOR: Brownout reset

DMA: Direct memory access I<sup>2</sup>C: Inter-integrated circuit multimaster interface

LCD: Liquid crystal display

POR/PDR: Power on reset / power down reset

RTC: Real-time clock SPI: Serial peripheral interface

SWIM: Single wire interface module
USART: Universal synchronous asynchronous receiver transmitter
WWDG: Window watchdog

IWDG: independent watchdog



MS30323V1

STM8L052R8 Functional overview

#### 3.1 Low power modes

The high density value line STM8L05xxx devices support five low power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

- Wait mode: The CPU clock is stopped, but selected peripherals keep running. An
  internal or external interrupt, event or a Reset can be used to exit the microcontroller
  from Wait mode (WFE or WFI mode).
- Low power run mode: The CPU and the selected peripherals are running. Execution is done from RAM with a low speed oscillator (LSI or LSE). Flash memory and data EEPROM are stopped and the voltage regulator is configured in ultra low power mode. The microcontroller enters Low power run mode by software and can exit from this mode by software or by a reset.
  - All interrupts must be masked. They cannot be used to exit the microcontroller from this mode.
- Low power wait mode: This mode is entered when executing a Wait for event in Low power run mode. It is similar to Low power run mode except that the CPU clock is stopped. The wakeup from this mode is triggered by a Reset or by an internal or external event (peripheral event generated by the timers, serial interfaces, DMA controller (DMA1) and I/O ports). When the wakeup is triggered by an event, the system goes back to Low power run mode.

  All interrupts must be masked. They cannot be used to exit the microcontroller from this
- mode.
- Active-halt mode: CPU and peripheral clocks are stopped, except RTC. The wakeup can be triggered by RTC interrupts, external interrupts or reset.
- Halt mode: CPU and peripheral clocks are stopped, the device remains powered on. The wakeup is triggered by an external interrupt or reset. A few peripherals have also a wakeup from Halt capability. Switching off the internal reference voltage reduces power consumption. Through software configuration it is also possible to wake up the device without waiting for the internal reference voltage wakeup time to have a fast wakeup time of 5 μs.



DS9111 Rev 4 13/112

Downloaded from **Arrow.com**.

**Functional overview** STM8L052R8

#### 3.2 Central processing unit STM8

#### 3.2.1 Advanced STM8 Core

The 8-bit STM8 core is designed for code efficiency and performance with an Harvard architecture and a 3-stage pipeline.

It contains 6 internal registers which are directly addressable in each execution context, 20 addressing modes including indexed indirect and relative addressing, and 80 instructions.

#### Architecture and registers

- Harvard architecture
- 3-stage pipeline
- 32-bit wide program memory bus single cycle fetching most instructions
- X and Y 16-bit index registers enabling indexed addressing modes with or without offset and read-modify-write type data manipulations
- 8-bit accumulator
- 24-bit program counter 16-Mbyte linear memory space
- 16-bit stack pointer access to a 64-Kbyte level stack
- 8-bit condition code register 7 condition flags for the result of the last instruction

#### Addressing

- 20 addressing modes
- Indexed indirect addressing mode for lookup tables located anywhere in the address
- Stack pointer relative addressing mode for local variables and parameter passing

#### Instruction set

- 80 instructions with 2-byte average instruction size
- Standard data movement and logic/arithmetic functions
- 8-bit by 8-bit multiplication
- 16-bit by 8-bit and 16-bit by 16-bit division
- Bit manipulation
- Data transfer between stack and accumulator (push/pop) with direct stack access
- Data transfer using the X and Y registers or direct memory-to-memory transfers

#### 3.2.2 Interrupt controller

Downloaded from Arrow.com.

The high density value line STM8L05xxx devices feature a nested vectored interrupt controller:

- Nested interrupts with 3 software priority levels
- 32 interrupt vectors with hardware priority
- Up to 40 external interrupt sources on 11 vectors
- Trap and reset interrupts

STM8L052R8 Functional overview

#### 3.3 Reset and supply management

#### 3.3.1 Power supply scheme

The device requires a 1.8 V to 3.6 V operating supply voltage ( $V_{DD}$ ). The external power supply pins must be connected as follows:

- V<sub>SS1</sub>, V<sub>DD1</sub>, V<sub>SS2</sub>, V<sub>DD2</sub>, V<sub>SS3</sub>, V<sub>DD3</sub> = 1.8 to 3.6 V: external power supply for I/Os and for the internal regulator. Provided externally through V<sub>DD</sub> pins, the corresponding ground pin is VSS. V<sub>SS1</sub>/V<sub>SS2</sub>/V<sub>SS3</sub>/V<sub>SS4</sub> and V<sub>DD1</sub>/V<sub>DD2</sub>/V<sub>DD3</sub> must not be left unconnected.
- V<sub>SSA</sub>; V<sub>DDA</sub> = 1.8 to 3.6 V: external power supplies for analog peripherals. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively.
- V<sub>REF+</sub>; V<sub>REF-</sub> (for ADC1): external reference voltage for ADC1. Must be provided externally through V<sub>REF+</sub> and V<sub>REF-</sub> pin.

#### 3.3.2 Power supply supervisor

The device has an integrated ZEROPOWER power-on reset (POR)/power-down reset (PDR), coupled with a brownout reset (BOR) circuitry that ensures proper operation starting from 1.8 V. After the 1.8 V BOR threshold is reached, the option byte loading process starts, either to confirm or modify default thresholds, or to disable BOR permanently.

Five BOR thresholds are available through option bytes, starting from 1.8 V to 3 V. To reduce the power consumption in Halt mode, it is possible to automatically switch off the internal reference voltage (and consequently the BOR) in Halt mode. The device remains under reset when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$  or  $V_{BOR}$ , without the need for any external reset circuit.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

#### 3.3.3 Voltage regulator

The high density value line STM8L05xxx embeds an internal voltage regulator for generating the 1.8 V power supply for the core and peripherals.

This regulator has two different modes:

- Main voltage regulator mode (MVR) for Run, Wait for interrupt (WFI) and Wait for event (WFE) modes
- Low power voltage regulator mode (LPVR) for Halt, Active-halt, Low power run and Low power wait modes

When entering Halt or Active-halt modes, the system automatically switches from the MVR to the LPVR in order to reduce current consumption.



DS9111 Rev 4 15/112

Functional overview STM8L052R8

### 3.4 Clock management

The clock controller distributes the system clock (SYSCLK) coming from different oscillators to the core and the peripherals. It also manages clock gating for low power modes and ensures clock robustness.

#### **Features**

- Clock prescaler: To get the best compromise between speed and current consumption the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler.
- **Safe clock switching:** Clock sources can be changed safely on the fly in run mode through a configuration register.
- **Clock management:** To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.
- System clock sources: 4 different clock sources can be used to drive the system clock:
  - 1-16 MHz High speed external crystal (HSE)
  - 16 MHz High speed internal RC oscillator (HSI)
  - 32.768 kHz Low speed external crystal (LSE)
  - 38 kHz Low speed internal RC (LSI)
- RTC and LCD clock sources: The above four sources can be chosen to clock the RTC and the LCD, whatever the system clock.
- **Startup clock:** After reset, the microcontroller restarts by default with an internal 2 MHz clock (HSI/8). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.
- Clock security system (CSS): This feature can be enabled by software. If a HSE clock failure occurs, the system clock is automatically switched to HSI.
- Configurable main clock output (CCO): This outputs an external clock for use by the application.



STM8L052R8 Functional overview



Figure 2. High density value line STM8L05xxx clock tree diagram

- The HSE clock source can be either an external crystal/ceramic resonator or an external source (HSE bypass). Refer to Section HSE clock in the STM8L15x and STM8L16x reference manual (RM0031).
- The LSE clock source can be either an external crystal/ceramic resonator or a external source (LSE bypass). Refer to Section LSE clock in the STM8L15x and STM8L16x reference manual (RM0031).

### 3.5 Low power real-time clock

The real-time clock (RTC) is an independent binary coded decimal (BCD) timer/counter.

Six byte locations contain the second, minute, hour (12/24 hour), week day, date, month, year, in BCD (binary coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day months are made automatically. The subsecond field can also be read in binary format.

The calendar can be corrected from 1 to 32767 RTC clock pulses. This allows to make a synchronization to a master clock.

The RTC offers a digital calibration which allows an accuracy of +/-0.5ppm.

It provides a programmable alarm and programmable periodic interrupts with wakeup from Halt capability.

- Periodic wakeup time using the 32.768 kHz LSE with the lowest resolution (of 61  $\mu$ s) is from min. 122  $\mu$ s to max. 3.9 s. With a different resolution, the wakeup time can reach 36 hours.
- Periodic alarms based on the calendar can also be generated from every second to every year.

A clock security system detects a failure on LSE, and can provide an interrupt with wakeup capability. The RTC clock can automatically switch to LSI in case of LSE failure.

The RTC also provides 3 anti-tamper detection pins. This detection embeds a programmable filter and can wakeup the MCU.



DS9111 Rev 4 17/112

Functional overview STM8L052R8

### 3.6 LCD (Liquid crystal display)

The LCD is only available on STM8L052xx devices.

The liquid crystal display drives up to 8 common terminals and up to 24 segment terminals to drive up to 192 pixels. It can also be configured to drive up to 4 common and 28 segments (up to 112 pixels).

- Internal step-up converter to guarantee contrast control whatever V<sub>DD</sub>.
- Static 1/2, 1/3, 1/4, 1/8 duty supported.
- Static 1/2, 1/3, 1/4 bias supported.
- Phase inversion to reduce power consumption and EMI.
- Up to 8 pixels which can be programmed to blink.
- The LCD controller can operate in Halt mode.

Note: Unnecessary segments and common pins can be used as general I/O pins.

#### 3.7 Memories

The high density value line STM8L05xxx devices have the following main features:

- 4 Kbytes of RAM
- The non-volatile memory is divided into three arrays:
  - 64 Kbytes of high density embedded Flash program memory
  - 256 bytes of data EEPROM
  - Option bytes

The EEPROM embeds the error correction code (ECC) feature. It supports the read-while-write (RWW): it is possible to execute the code from the program matrix while programming/erasing the data matrix.

The option byte protects part of the Flash program memory from write and readout piracy.

#### 3.8 DMA

A 4-channel direct memory access controller (DMA1) offers a memory-to-memory and peripherals-from/to-memory transfer capability. The 4 channels are shared between the following IPs with DMA capability: ADC1, I2C1, SPI1, SPI 2, USART1, USART2, USART3 and the five timers.

STM8L052R8 Functional overview

### 3.9 Analog-to-digital converter

• 12-bit analog-to-digital converter (ADC1) with 27 channels (including 4 fast channels) and internal reference voltage

- Conversion time down to 1 µs with f<sub>SYSCLK</sub>= 16 MHz
- Programmable resolution
- Programmable sampling time
- Single and continuous mode of conversion
- Scan capability: automatic conversion performed on a selected group of analog inputs
- Analog watchdog: interrupt generation when the converted voltage is outside the programmed threshold
- Triggered by timer

Note: ADC1 can be served by DMA1.

### 3.10 System configuration controller and routing interface

The system configuration controller provides the capability to remap some alternate functions on different I/O ports. TIM4 and ADC1 DMA channels can also be remapped.

The highly flexible routing interface allows application software to control the routing of different I/Os to the TIM1 timer input captures. It also controls the routing of internal analog signals to ADC1 and the internal reference voltage  $V_{REFINT}$ .

#### 3.11 Timers

The high density value line STM8L05xxx devices contain one advanced control timer (TIM1), three 16-bit general purpose timers (TIM2, TIM3 and TIM5) and one 8-bit basic timer (TIM4).

All the timers can be served by DMA1.

Table 2 compares the features of the advanced control, general-purpose and basic timers.

Table 2. Timer feature comparison

| Timer | Counter resolution | Counter<br>type | Prescaler factor               | DMA1<br>request<br>generation | Capture/compare channels | Complementary outputs |
|-------|--------------------|-----------------|--------------------------------|-------------------------------|--------------------------|-----------------------|
| TIM1  |                    |                 | Any integer<br>from 1 to 65536 |                               | 3 + 1                    | 3                     |
| TIM2  | 16-bit             | up/down         |                                |                               |                          | None                  |
| TIM3  |                    |                 | Any power of 2 from 1 to 128   | Yes                           | 2                        |                       |
| TIM5  |                    |                 |                                |                               |                          |                       |
| TIM4  | 8-bit              | up              | Any power of 2 from 1 to 32768 |                               | 0                        |                       |



DS9111 Rev 4 19/112

Functional overview STM8L052R8

#### 3.11.1 TIM1 - 16-bit advanced control timer

This is a high-end timer designed for a wide range of control applications. With its complementary outputs, dead-time control and center-aligned PWM capability, the field of applications is extended to motor control, lighting and half-bridge driver.

- 16-bit up, down and up/down autoreload counter with 16-bit prescaler
- 3 independent capture/compare channels (CAPCOM) configurable as input capture, output compare, PWM generation (edge and center aligned mode) and single pulse mode output
- 1 additional capture/compare channel which is not connected to an external I/O
- Synchronization module to control the timer with external signals
- Break input to force timer outputs into a defined state
- 3 complementary outputs with adjustable dead time
- Encoder mode
- Interrupt capability on various events (capture, compare, overflow, break, trigger)

#### 3.11.2 16-bit general purpose timers

- 16-bit autoreload (AR) up/down-counter
- 7-bit prescaler adjustable to fixed power of 2 ratios (1...128)
- 2 individually configurable capture/compare channels
- PWM mode
- Interrupt capability on various events (capture, compare, overflow, break, trigger)
- Synchronization with other timers or external signals (external clock, reset, trigger and enable)

#### 3.11.3 8-bit basic timer

The 8-bit timer consists of an 8-bit up auto-reload counter driven by a programmable prescaler. It can be used for timebase generation with interrupt generation on timer overflow.

#### 3.12 Watchdog timers

The watchdog system is based on two independent timers providing maximum security to the applications.

#### 3.12.1 Window watchdog timer

The window watchdog (WWDG) is used to detect the occurrence of a software fault, usually generated by external interferences or by unexpected logical conditions, which cause the application program to abandon its normal sequence.

#### 3.12.2 Independent watchdog timer

The independent watchdog peripheral (IWDG) can be used to resolve processor malfunctions due to hardware or software failures.



STM8L052R8 Functional overview

It is clocked by the internal LSI RC clock source, and thus stays active even in case of a CPU clock failure.

#### 3.13 Beeper

The beeper function outputs a signal on the BEEP pin for sound generation. The signal is in the range of 1, 2 or 4 kHz.

#### 3.14 Communication interfaces

#### 3.14.1 SPI

The serial peripheral interfaces (SPI1 and SPI2) provide half/ full duplex synchronous serial communication with external devices.

- Maximum speed: 8 Mbit/s (f<sub>SYSCLK</sub>/2) both for master and slave
- Full duplex synchronous transfers
- Simplex synchronous transfers on 2 lines with a possible bidirectional data line
- Master or slave operation selectable by hardware or software
- Hardware CRC calculation
- Slave/master selection input pin

Note: SPI1 and SPI2 can be served by the DMA1 Controller.

#### 3.14.2 I<sup>2</sup>C

The I<sup>2</sup>C bus interface (I<sup>2</sup>C1) provides multi-master capability, and controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing.

- Master, slave and multi-master capability
- Standard mode up to 100 kHz and fast speed modes up to 400 kHz
- 7-bit and 10-bit addressing modes
- SMBus 2.0 and PMBus support
- Hardware CRC calculation

Note:  $I^2C1$  can be served by the DMA1 Controller.

#### 3.14.3 USART

The USART interfaces (USART1, USART2 and USART3) allow full duplex, asynchronous communications with external devices requiring an industry standard NRZ asynchronous serial data format. It offers a very wide range of baud rates.

- 1 Mbit/s full duplex SCI
- SPI1 emulation
- High precision baud rate generator
- Smartcard emulation
- IrDA SIR encoder decoder
- Single wire half duplex mode

Note: USART1, USART2 and USART3 can be served by the DMA1 Controller.



DS9111 Rev 4 21/112

Functional overview STM8L052R8

#### 3.15 Infrared (IR) interface

The high density value line STM8L05xxx devices contain an infrared interface which can be used with an IR LED for remote control functions. Two timer output compare channels are used to generate the infrared remote control signals.

#### 3.16 Development support

#### **Development tools**

Development tools for the STM8 microcontrollers include:

- The STice emulation system offering tracing and code profiling
- The STVD high-level language debugger including C compiler, assembler and integrated development environment
- The STVP Flash programming software

The STM8 also comes with starter kits, evaluation boards and low-cost in-circuit debugging/programming tools.

#### Single wire data interface (SWIM) and debug module

The debug module with its single wire data interface (SWIM) permits non-intrusive real-time in-circuit debugging and fast memory programming.

The Single wire interface is used for direct access to the debugging module and memory programming. The interface can be activated in all device operation modes.

The non-intrusive debugging module features a performance close to a full-featured emulator. Beside memory and peripherals, CPU operation can also be monitored in real-time by means of shadow registers.

#### **Bootloader**

A bootloader is available to reprogram the Flash memory using the USART1, USART2,

USART3 (USARTs in asynchronous mode), SPI1 or SPI2 interfaces. The reference document for the bootloader is *UM0560: STM8 bootloader user manual*.

The bootloader is used to download application software into the device memories, including RAM, program and data memory, using standard serial interfaces. It is a complementary solution to programming via the SWIM debugging interface.



STM8L052R8 Pin description

# 4 Pin description

Figure 3. STM8L052R8 64-pin LQFP64 package pinout





DS9111 Rev 4 23/112

Pin description STM8L052R8

Table 3. Legend/abbreviation for Table 4

| Туре             | I= input, O  | I= input, O = output, S = power supply                                                                                                                           |  |  |  |  |  |  |  |
|------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                  | FT           | Five-volt tolerant                                                                                                                                               |  |  |  |  |  |  |  |
| Level            | TT           | 3.6 V tolerant                                                                                                                                                   |  |  |  |  |  |  |  |
|                  | Output       | HS = high sink/source (20 mA)                                                                                                                                    |  |  |  |  |  |  |  |
| Port and control | Input        | float = floating, wpu = weak pull-up                                                                                                                             |  |  |  |  |  |  |  |
| configuration    | Output       | T = true open drain, OD = open drain, PP = push pull                                                                                                             |  |  |  |  |  |  |  |
| Reset state      | Unless other | state after reset release). erwise specified, the pin state is the same during the reset phase (i.e. t") and after internal reset release (i.e. at reset state). |  |  |  |  |  |  |  |

Table 4. High density value line STM8L05xxx pin description

|               | Tuble 4. High density value line of mozooxxx pin desert                   |      |                   |          |       |                |                  |    |    |                                |                                                                               |
|---------------|---------------------------------------------------------------------------|------|-------------------|----------|-------|----------------|------------------|----|----|--------------------------------|-------------------------------------------------------------------------------|
| Pin<br>number |                                                                           |      |                   | l        | Input |                | Output           |    |    |                                |                                                                               |
| LQFP64        | Pin name                                                                  | Туре | I/O level         | floating | ndw   | Ext. interrupt | High sink/source | αo | dd | Main function<br>(after reset) | Default alternate function                                                    |
| 2             | NRST/PA1 <sup>(1)</sup>                                                   | I/O  | -                 | -        | Χ     | -              | HS               | Χ  | Х  | Reset                          | PA1                                                                           |
| 3             | PA2/OSC_IN/<br>[USART1_TX] <sup>(8)</sup> /<br>[SPI1_MISO] <sup>(8)</sup> | I/O  | -                 | Х        | Х     | X              | HS               | X  | X  | Port A2                        | HSE oscillator input /<br>[USART1 transmit] / [SPI1<br>master in- slave out]  |
| 4             | PA3/OSC_OUT/[USART1_<br>RXJ <sup>(8)</sup> /[SPI1_MOSIJ <sup>(8)</sup>    | I/O  | -                 | Х        | Х     | Х              | HS               | X  | Х  | Port A3                        | HSE oscillator output /<br>[USART1 receive]/ [SPI1<br>master out/slave in]/   |
| 5             | PA4/TIM2_BKIN/<br>[TIM2_ETR] <sup>(8)</sup> /<br>LCD_COM0/ADC1_IN2        | I/O  | FT <sup>(2)</sup> | Х        | Х     | Х              | HS               | X  | Х  | Port A4                        | Timer 2 - break input<br>/[Timer 2 - trigger]/<br>LCD COM 0 / ADC1 input 2    |
| 6             | PA5/TIM3_BKIN/<br>[TIM3_ETR] <sup>(8)</sup> /<br>LCD_COM1/ADC1_IN1        | I/O  | FT <sup>(2)</sup> | Х        | X     | X              | HS               | X  | X  | Port A5                        | Timer 3 - break input<br>/[Timer 3 - trigger]/<br>LCD_COM 1 / ADC1 input<br>1 |
| 7             | PA6/[ADC1_TRIG]/<br>LCD_COM2/ADC1_IN0                                     | I/O  | FT <sup>(2)</sup> | Х        | Х     | Х              | HS               | Х  | Х  | Port A6                        | [ADC1 - trigger] /<br>LCD_COM2 /<br>ADC1 input 0                              |
| 8             | PA7/LCD_SEG0 <sup>(2)</sup><br>/TIM5_CH1                                  | I/O  | FT <sup>(2)</sup> | Х        | X     | X              | HS               | X  | X  | Port A7                        | LCD segment 0/ TIM5 channel 1                                                 |
| 31            | PB0 <sup>(3)</sup> /TIM2_CH1/<br>LCD_SEG10/ADC1_IN18                      | I/O  | FT <sup>(2)</sup> | Х        | X     | X              | HS               | X  | X  | Port B0                        | Timer 2 - channel 1 / LCD segment 10 / ADC1_IN18                              |



STM8L052R8 Pin description

Table 4. High density value line STM8L05xxx pin description (continued)

| Pin<br>number |                                                                            |      |                   |                  | Input            | Ì              | O                | utpu             | ıt |                                |                                                                                        |
|---------------|----------------------------------------------------------------------------|------|-------------------|------------------|------------------|----------------|------------------|------------------|----|--------------------------------|----------------------------------------------------------------------------------------|
| LQFP64        | Pin name                                                                   | Туре | I/O level         | floating         | ndw              | Ext. interrupt | High sink/source | ОО               | dd | Main function<br>(after reset) | Default alternate function                                                             |
| 32            | PB1/TIM3_CH1/<br>LCD_SEG11/<br>ADC1_IN17                                   | I/O  | FT <sup>(2)</sup> | X                | х                | X              | HS               | х                | X  | Port B1                        | Timer 3 - channel 1 / LCD<br>segment 11 / ADC1_IN17                                    |
| 33            | PB2/ TIM2_CH2/<br>LCD_SEG12/<br>ADC1_IN16                                  | I/O  | FT <sup>(2)</sup> | X                | Х                | X              | HS               | Х                | X  | Port B2                        | Timer 2 - channel 2 / LCD segment 12 / ADC1_IN16                                       |
| 34            | PB3/TIM2_ETR/<br>LCD_SEG13/<br>ADC1_IN15                                   | I/O  | FT <sup>(2)</sup> | Х                | х                | Х              | HS               | х                | Х  | Port B3                        | Timer 2 - trigger / LCD segment 13 /ADC1_IN15                                          |
| 35            | PB4 <sup>(3)</sup> /[SPI1_NSS] <sup>(8)</sup> /<br>LCD_SEG14/<br>ADC1_IN14 | I/O  | FT <sup>(2)</sup> | X <sup>(3)</sup> | X <sup>(3)</sup> | Х              | HS               | х                | Х  | Port B4                        | [SPI1 master/slave select] /<br>LCD segment 14 /<br>ADC1_IN14                          |
| 36            | PB5/[SPI1_SCK] <sup>(8)</sup> /<br>LCD_SEG15/<br>ADC1_IN13                 | I/O  | FT <sup>(2)</sup> | Х                | Х                | Х              | HS               | Х                | Х  | Port B5                        | [SPI1 clock] / LCD segment<br>15 / ADC1_IN13                                           |
| 37            | PB6/[SPI1_MOSIJ <sup>(8)</sup> /<br>LCD_SEG16/<br>ADC1_IN12                | I/O  | FT <sup>(2)</sup> | Х                | х                | Х              | HS               | х                | Х  | Port B6                        | [SPI1 master out/slave in]/<br>LCD segment 16 /<br>ADC1_IN12                           |
| 38            | PB7/[SPI1_MISO] <sup>(8)</sup> /<br>LCD_SEG17/<br>ADC1_IN11                | I/O  | FT <sup>(2)</sup> | Х                | Х                | Х              | HS               | Х                | Х  | Port B7                        | [SPI1 master in- slave out]<br>/LCD segment 17 /<br>ADC1_IN11                          |
| 53            | PC0 <sup>(2)</sup> /I2C1_SDA                                               | I/O  | FT <sup>(2)</sup> | Х                | -                | Х              |                  | T <sup>(4)</sup> |    | Port C0                        | I2C1 data                                                                              |
| 54            | PC1 <sup>(2)</sup> /I2C1_SCL                                               | I/O  | FT <sup>(2)</sup> | Х                | -                | Х              |                  | T <sup>(4)</sup> |    | Port C1                        | I2C1 clock                                                                             |
| 57            | PC2/USART1_RX/<br>LCD_SEG22/ADC1_IN6/<br>VREFINT                           | I/O  | FT <sup>(2)</sup> | Х                | х                | Х              | HS               | х                | X  | Port C2                        | USART1 receive /<br>LCD segment 22 /<br>ADC1_IN6 /Internal voltage<br>reference output |
| 58            | PC3/USART1_TX/<br>LCD_SEG23/<br>ADC1_IN5                                   | I/O  | FT <sup>(2)</sup> | X                | х                | X              | HS               | х                | Х  | Port C3                        | USART1 transmit /<br>LCD segment 23 /<br>ADC1_IN5                                      |
| 59            | PC4/USART1_CK/<br>I2C1_SMB/CCO/<br>ADC1_IN4                                | I/O  | FT <sup>(2)</sup> | Х                | Х                | Х              | HS               | Х                | Х  | Port C4                        | USART1 synchronous<br>clock / I2C1_SMB /<br>Configurable clock output /<br>ADC1_IN4    |



DS9111 Rev 4 25/112

Pin description STM8L052R8

Table 4. High density value line STM8L05xxx pin description (continued)

| Pin<br>number | rable 4. High densit                                                        |      |                   |          | nput |                |                  | utpu |    |                                |                                                                                                                     |
|---------------|-----------------------------------------------------------------------------|------|-------------------|----------|------|----------------|------------------|------|----|--------------------------------|---------------------------------------------------------------------------------------------------------------------|
| LQFP64        | Pin name                                                                    | Type | I/O level         | floating | ndw  | Ext. interrupt | High sink/source | ОО   | dd | Main function<br>(after reset) | Default alternate function                                                                                          |
| 60            | PC5/OSC32_IN<br>/[SPI1_NSS] <sup>(8)</sup> /<br>[USART1_TX] <sup>(8)</sup>  | I/O  | FT <sup>(2)</sup> | Х        | Х    | Х              | HS               | Х    | Х  | Port C5                        | LSE oscillator input / [SPI1<br>master/slave select] /<br>[USART1 transmit]                                         |
| 61            | PC6/OSC32_OUT/<br>[SPI1_SCK] <sup>(8)</sup> /<br>[USART1_RX] <sup>(8)</sup> | I/O  | FT <sup>(2)</sup> | Х        | х    | Х              | HS               | х    | Х  | Port C6                        | LSE oscillator output /<br>[SPI1 clock] / [USART1<br>receive]                                                       |
| 62            | PC7/ADC1_IN3                                                                | I/O  | FT <sup>(2)</sup> | Χ        | Х    | Х              | HS               | Х    | Х  | Port C7                        | ADC1_IN3                                                                                                            |
| 25            | PD0/TIM3_CH2/<br>[ADC1_TRIG] <sup>(8)</sup> /<br>LCD_SEG7/ADC1_IN22/        | I/O  | FT <sup>(2)</sup> | Х        | Х    | Х              | HS               | Х    | Х  | Port D0                        | Timer 3 - channel 2 /<br>[ADC1_Trigger] / LCD<br>segment 7 / ADC1_IN22                                              |
| 26            | PD1/TIM3_ETR/<br>LCD_COM3/<br>ADC1_IN21                                     | I/O  | FT <sup>(2)</sup> | Х        | Х    | Х              | HS               | Х    | Х  | Port D1                        | Timer 3 - trigger /<br>LCD_COM3 / ADC1_IN21                                                                         |
| 27            | PD2/TIM1_CH1<br>/LCD_SEG8/<br>ADC1_IN20                                     | I/O  | FT <sup>(2)</sup> | Х        | Х    | Х              | HS               | Х    | Х  | Port D2                        | Timer 1 - channel 1 / LCD segment 8 / ADC1_IN20                                                                     |
| 28            | PD3/ TIM1_ETR/<br>LCD_SEG9/ADC1_IN19                                        | I/O  | FT <sup>(2)</sup> | Х        | Х    | X              | HS               | Х    | X  | Port D3                        | Timer 1 - trigger / LCD segment 9 / ADC1_IN19                                                                       |
| 45            | PD4/TIM1_CH2<br>/LCD_SEG18/<br>ADC1_IN10                                    | I/O  | FT <sup>(2)</sup> | X        | X    | X              | HS               | X    | X  | Port D4                        | Timer 1 - channel 2 / LCD<br>segment 18 / ADC1_IN10                                                                 |
| 46            | PD5/TIM1_CH3<br>/LCD_SEG19/<br>ADC1_IN9                                     | I/O  | FT <sup>(2)</sup> | Х        | Х    | X              | HS               | Х    | Х  | Port D5                        | Timer 1 - channel 3 / LCD segment 19 / ADC1_IN9                                                                     |
| 47            | PD6/TIM1_BKIN<br>/LCD_SEG20/<br>ADC1_IN8/RTC_CALIB/<br>/VREFINT             | I/O  | FT <sup>(2)</sup> | Х        | X    | Х              | HS               | X    | Х  | Port D6                        | Timer 1 - break input / LCD segment 20 / ADC1_IN8 / RTC calibration / Internal voltage reference output             |
| 48            | PD7/TIM1_CH1N<br>/LCD_SEG21/<br>ADC1_IN7/RTC_ALARM/V<br>REFINT              | I/O  | FT <sup>(2)</sup> | Х        | х    | Х              | HS               | Х    | x  | Port D7                        | Timer 1 - inverted channel<br>1/ LCD segment 21 /<br>ADC1_IN7 / RTC alarm /<br>Internal voltage reference<br>output |



STM8L052R8 Pin description

Table 4. High density value line STM8L05xxx pin description (continued)

| Pin<br>number | Table 4. Figil delisii                              |      |                   |          | Input |                |                  | utpu |    | •                              |                                                                                          |
|---------------|-----------------------------------------------------|------|-------------------|----------|-------|----------------|------------------|------|----|--------------------------------|------------------------------------------------------------------------------------------|
| LQFP64        | Pin name                                            | ed/T | I/O level         | floating | ndw   | Ext. interrupt | High sink/source | ОО   | dd | Main function<br>(after reset) | Default alternate function                                                               |
| 49            | PG4/SPI2_NSS                                        | I/O  | FT <sup>(2)</sup> | X        | Х     | Х              | HS               | Х    | Х  | Port G4                        | SPI2<br>master/slave select                                                              |
| 50            | PG5/SPI2_SCK                                        | I/O  | FT <sup>(2)</sup> | Х        | Χ     | Х              | HS               | Χ    | Χ  | Port G5                        | SPI2 clock                                                                               |
| 51            | PG6/SPI2_MOSI                                       | I/O  | FT <sup>(2)</sup> | X        | X     | Х              | HS               | Χ    | Х  | Port G6                        | SPI2<br>master out- slave in                                                             |
| 52            | PG7/SPI2_MISO                                       | I/O  | FT <sup>(2)</sup> | х        | Х     | Х              | HS               | Х    | Х  | Port G7                        | SPI2<br>master in- slave out                                                             |
| 19            | PE0 <sup>(2)</sup> /LCD_SEG1/TIM5_C<br>H2/RTC_TAMP1 | I/O  | FT <sup>(2)</sup> | Х        | Х     | Х              | HS               | Х    | Х  | Port E0                        | LCD segment 1/Timer 5 channel 2/RTC tamper 1                                             |
| 20            | PE1/TIM1_CH2N/<br>LCD_SEG2/RTC_TAMP2                | I/O  | FT <sup>(2)</sup> | Х        | х     | Х              | HS               | х    | Х  | Port E1                        | Timer 1 - inverted channel 2<br>/ LCD segment 2/<br>RTC tamper 2                         |
| 21            | PE2/TIM1_CH3N/<br>LCD_SEG3/RTC_TAMP3/<br>[CCO]      | I/O  | FT <sup>(2)</sup> | Х        | Х     | Х              | HS               | х    | X  | Port E2                        | Timer 1 - inverted channel 3 / LCD segment 3/ RTC tamper 3 / [Configurable clock output] |
| 22            | PE3/LCD_SEG4<br>/USART2_RX                          | I/O  | FT <sup>(2)</sup> | Х        | Х     | Х              | HS               | Х    | Х  | Port E3                        | LCD segment 4<br>/USART2 receive                                                         |
| 23            | PE4/LCD_SEG5<br>/USART2_TX                          | I/O  | FT <sup>(2)</sup> | Х        | Х     | Х              | HS               | Х    | Х  | Port E4                        | LCD segment 5<br>/USART2 transmit                                                        |
| 24            | PE5/LCD_SEG6/<br>ADC1_IN23/USART2_CK                | I/O  | FT <sup>(2)</sup> | Х        | Х     | Х              | HS               | X    | X  | Port E5                        | LCD segment 6 /<br>ADC1_IN23/USART2<br>synchronous clock                                 |
| 63            | PE6/PVD_IN/TIM5_BKIN                                | I/O  | FT <sup>(2)</sup> | Х        | X     | X              | HS               | X    | X  | Port E6                        | PVD_IN<br>/TIM5 break input                                                              |
| 64            | PE7<br>/TIM5_ETR                                    | I/O  | FT <sup>(2)</sup> | Х        | Х     | Х              | HS               | Х    | X  | Port E7                        | TIM5 trigger                                                                             |
| 39            | PF0/ADC1_IN24<br>/[USART3_TX]                       | I/O  | -                 | Х        | Х     | Х              | HS               | Х    | Х  | Port F0                        | ADC1_IN24/<br>[USART3 transmit]                                                          |
| 40            | PF1/ADC1_IN25/<br>[USART3_RX]                       | I/O  | -                 | X        | Х     | Х              | HS               | Х    | Х  | Port F1                        | ADC1_IN25/<br>[USART3 receive]                                                           |
| 41            | PF4/LCD_SEG36<br>/LCD_COM4 <sup>(5)</sup>           | I/O  | FT <sup>(2)</sup> | х        | Х     | Х              | HS               | Х    | X  | Port F4                        | LCD_SEG36/<br>LCD COM4 <sup>(5)</sup>                                                    |



DS9111 Rev 4 27/112

Pin description STM8L052R8

Table 4. High density value line STM8L05xxx pin description (continued)

| Pin<br>number |                                                                                     |      |                   | 1        | Input | :              | С                | utpu | ıt | -                              |                                                                                                        |
|---------------|-------------------------------------------------------------------------------------|------|-------------------|----------|-------|----------------|------------------|------|----|--------------------------------|--------------------------------------------------------------------------------------------------------|
| LQFP64        | Pin name                                                                            | Type | I/O level         | floating | ndw   | Ext. interrupt | High sink/source | Ф    | dd | Main function<br>(after reset) | Default alternate function                                                                             |
| 42            | PF5/LCD_SEG37/<br>LCD_COM5 <sup>(5)</sup>                                           | I/O  | FT <sup>(2)</sup> | X        | X     | X              | HS               | Χ    | X  | Port F5                        | LCD_SEG37/<br>LCD COM5 <sup>(5)</sup>                                                                  |
| 43            | PF6/LCD_SEG38/<br>LCD_COM6 <sup>(5)</sup>                                           | I/O  | FT <sup>(2)</sup> | X        | X     | Х              | HS               | X    | Х  | Port F6                        | LCD_SEG38/<br>LCD COM6 <sup>(5)</sup>                                                                  |
| 44            | PF7/LCD_SEG39/<br>LCD_COM7 <sup>(5)</sup>                                           | I/O  | FT <sup>(2)</sup> | X        | X     | Х              | HS               | Х    | Х  | Port F7                        | LCD_SEG39/<br>LCD COM7 <sup>(5)</sup>                                                                  |
| 18            | VLCD                                                                                | S    | -                 | ı        | ı     | 1              | -                | 1    | -  | LCD booster external capacitor |                                                                                                        |
| 11            | V <sub>DD1</sub>                                                                    | S    | -                 | ı        | -     | -              | -                | -    | -  | Digital po                     | wer supply                                                                                             |
| 10            | V <sub>SS1</sub>                                                                    | -    | -                 | ı        | -     | -              | -                | -    | -  | I/O groun                      | ıd                                                                                                     |
| 12            | $V_{DDA}$                                                                           | S    | -                 | -        | -     | -              | -                | -    | -  | Analog s                       | upply voltage                                                                                          |
| 13            | V <sub>REF+</sub>                                                                   | S    | -                 | -        | -     | -              | -                | -    | -  | ADC1 po                        | ositive voltage reference                                                                              |
| 14            | PG0/USART3_RX/<br>[TIM2_BKIN]                                                       | I/O  | FT <sup>(2)</sup> | x        | Х     | Х              | HS               | Х    | Х  | Port G0                        | USART3 receive /<br>[Timer 2 - break input]                                                            |
| 15            | PG1/USART3_TX/<br>[TIM3_BKIN]                                                       | I/O  | FT <sup>(2)</sup> | x        | Х     | Х              | HS               | Х    | Х  | Port G1                        | USART3 transmit / [Timer 3 -break input]                                                               |
| 16            | PG2/USART3_CK                                                                       | I/O  | FT <sup>(2)</sup> | х        | Х     | Х              | HS               | Х    | Х  | Port G2                        | USART 3 synchronous clock                                                                              |
| 17            | PG3[TIM3_ETR]                                                                       | I/O  | FT <sup>(2)</sup> | X        | Х     | Х              | HS               | Х    | Х  | Port G3                        | [Timer 3 - trigger]                                                                                    |
| 9             | V <sub>SSA</sub> /V <sub>REF-</sub>                                                 | S    | -                 | -        | -     | -              | -                | -    | -  |                                | round voltage /<br>gative voltage reference                                                            |
| 55            | V <sub>DD2</sub>                                                                    | S    | -                 | -        | -     | 1              | -                | 1    | -  | IOs supp                       | ly voltage                                                                                             |
| 56            | V <sub>SS2</sub>                                                                    | S    | -                 | -        | -     | -              | -                | -    | -  | IOs groui                      | nd voltage                                                                                             |
| 1             | PA0 <sup>(6)</sup> /[USART1_CK] <sup>(8)</sup> /<br>SWIM/BEEP/IR_TIM <sup>(7)</sup> | I/O  | -                 | Х        | Х     | Х              | HS               | Х    | Х  | Port A0                        | [USART1 synchronous clock] <sup>(8)</sup> / SWIM input and output /Beep output / Infrared Timer output |
| 29            | $V_{DD3}$                                                                           | S    | _                 | ı        | ı     | _              | _                |      |    | IOs supp                       | ly voltage                                                                                             |
| 30            | V <sub>SS3</sub>                                                                    | S    | -                 | 1        | -     | -              | -                | -    | -  | IOs groui                      | nd voltage                                                                                             |

<sup>1.</sup> At power-up, the PA1/NRST pin is a reset input pin with pull-up. To be used as a general purpose pin (PA1), it can be configured only as output open-drain or push-pull, not as a general purpose input. Refer to Section Configuring NRST/PA1 pin as general purpose output in the STM8L15x and STM8L16x reference manual (RM0031).



STM8L052R8 Pin description

- 2. In the 5 V tolerant I/Os, protection diode to  $\mathrm{V}_{\mathrm{DD}}$  is not implemented.
- 3. A pull-up is applied to PB0 and PB4 during the reset phase. These two pins are input floating after reset release.
- In the open-drain output column, 'T' defines a true open-drain I/O (P-buffer, weak pull-up and protection diode to V<sub>DD</sub> are not implemented).
- 5. SEG/COM multiplexing available on medium+ and high density devices. SEG signals are available by default (see reference manual for details).
- 6. The PA0 pin is in input pull-up during the reset phase and after reset release.
- 7. High Sink LED driver capability available on PA0.
- 8. [] Alternate function remapping option (if the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function).



DS9111 Rev 4 29/112

Pin description STM8L052R8

### 4.1 System configuration options

As shown in *Table 4: High density value line STM8L05xxx pin description*, some alternate functions can be remapped on different I/O ports by programming one of the two remapping registers described in the "Routing interface (RI) and system configuration controller" section in the STM8L15x and STM8L16x reference manual (RM0031).

### 5 Memory and register map

### 5.1 Memory mapping

The memory map is shown in Figure 4.



Figure 4. Memory map

Refer to *Table 7* for an overview of hardware register mapping, to *Table 6* for details on I/O port hardware registers, and to *Table 8* for information on CPU/SWIM/debug module controller registers.

Table 5. Flash and RAM boundary addresses

program memory

(64 Kbytes)

0x00 FFFF

| Memory area          | Size      | Start address | End address |
|----------------------|-----------|---------------|-------------|
| RAM                  | 4 Kbytes  | 0x00 0000     | 0x00 0FFF   |
| Flash program memory | 64 Kbytes | 0x00 8000     | 0x01 7FFF   |

577

DS9111 Rev 4 31/112

0x00 5440

0x00 5444

Reserved

MSv45210V2

Table 5 lists the boundary addresses for each memory size. The top of the stack is at the RAM end address.

# 5.2 Register map

Table 6. I/O port hardware register map

| Address   | Block  | Register label | Register name                     | Reset status |
|-----------|--------|----------------|-----------------------------------|--------------|
| 0x00 5000 |        | PA_ODR         | Port A data output latch register | 0x00         |
| 0x00 5001 |        | PA_IDR         | Port A input pin value register   | 0xXX         |
| 0x00 5002 | Port A | PA_DDR         | Port A data direction register    | 0x00         |
| 0x00 5003 |        | PA_CR1         | Port A control register 1         | 0x01         |
| 0x00 5004 |        | PA_CR2         | Port A control register 2         | 0x00         |
| 0x00 5005 |        | PB_ODR         | Port B data output latch register | 0x00         |
| 0x00 5006 |        | PB_IDR         | Port B input pin value register   | 0xXX         |
| 0x00 5007 | Port B | PB_DDR         | Port B data direction register    | 0x00         |
| 0x00 5008 |        | PB_CR1         | Port B control register 1         | 0x00         |
| 0x00 5009 |        | PB_CR2         | Port B control register 2         | 0x00         |
| 0x00 500A |        | PC_ODR         | Port C data output latch register | 0x00         |
| 0x00 500B |        | PC_IDR         | Port C input pin value register   | 0xXX         |
| 0x00 500C | Port C | PC_DDR         | Port C data direction register    | 0x00         |
| 0x00 500D |        | PC_CR1         | Port C control register 1         | 0x00         |
| 0x00 500E |        | PC_CR2         | Port C control register 2         | 0x00         |
| 0x00 500F |        | PD_ODR         | Port D data output latch register | 0x00         |
| 0x00 5010 |        | PD_IDR         | Port D input pin value register   | 0xXX         |
| 0x00 5011 | Port D | PD_DDR         | Port D data direction register    | 0x00         |
| 0x00 5012 |        | PD_CR1         | Port D control register 1         | 0x00         |
| 0x00 5013 |        | PD_CR2         | Port D control register 2         | 0x00         |
| 0x00 5014 |        | PE_ODR         | Port E data output latch register | 0x00         |
| 0x00 5015 |        | PE_IDR         | Port E input pin value register   | 0xXX         |
| 0x00 5016 | Port E | PE_DDR         | Port E data direction register    | 0x00         |
| 0x00 5017 |        | PE_CR1         | Port E control register 1         | 0x00         |
| 0x00 5018 |        | PE_CR2         | Port E control register 2         | 0x00         |
| 0x00 5019 |        | PF_ODR         | Port F data output latch register | 0x00         |
| 0x00 501A |        | PF_IDR         | Port F input pin value register   | 0xXX         |
| 0x00 501B | Port F | PF_DDR         | Port F data direction register    | 0x00         |
| 0x00 501C |        | PF_CR1         | Port F control register 1         | 0x00         |
| 0x00 501D |        | PF_CR2         | Port F control register 2         | 0x00         |
|           | •      |                | •                                 |              |



Table 6. I/O port hardware register map (continued)

| Address                   | Block  | Register label           | Register name                     | Reset<br>status |  |  |  |  |
|---------------------------|--------|--------------------------|-----------------------------------|-----------------|--|--|--|--|
| 0x00 501E                 |        | PG_ODR                   | Port F data output latch register | 0x00            |  |  |  |  |
| 0x00 501F                 |        | PG_IDR                   | Port G input pin value register   | 0xXX            |  |  |  |  |
| 0x00 5020                 | Port G | PG_DDR                   | Port G data direction register    | 0x00            |  |  |  |  |
| 0x00 5021                 |        | PG_CR1                   | Port G control register 1         | 0x00            |  |  |  |  |
| 0x00 5022                 |        | PG_CR2                   | Port G control register 2         | 0x00            |  |  |  |  |
| 0x00 5023 to<br>0x00 502C |        | Reserved area (10 bytes) |                                   |                 |  |  |  |  |

#### Table 7. General hardware register map

| Address                   | Block                    | Register label | Register name                                    | Reset<br>status |  |  |  |  |
|---------------------------|--------------------------|----------------|--------------------------------------------------|-----------------|--|--|--|--|
| 0x00 502E to<br>0x00 5049 | Reserved area (27 bytes) |                |                                                  |                 |  |  |  |  |
| 0x00 5050                 |                          | FLASH_CR1      | Flash control register 1                         | 0x00            |  |  |  |  |
| 0x00 5051                 |                          | FLASH_CR2      | Flash control register 2                         | 0x00            |  |  |  |  |
| 0x00 5052                 | Flash                    | FLASH_PUKR     | Flash program memory unprotection key register   | 0x00            |  |  |  |  |
| 0x00 5053                 |                          | FLASH_DUKR     | Data EEPROM unprotection key register            | 0x00            |  |  |  |  |
| 0x00 5054                 |                          | FLASH_IAPSR    | Flash in-application programming status register | 0x00            |  |  |  |  |
| 0x00 5055 to<br>0x00 506F | Reserved area (27 bytes) |                |                                                  |                 |  |  |  |  |



DS9111 Rev 4 33/112

Table 7. General hardware register map (continued)

| Address                   | Block | Register label          | Register name                                        | Reset<br>status |  |  |  |  |
|---------------------------|-------|-------------------------|------------------------------------------------------|-----------------|--|--|--|--|
| 0x00 5070                 |       | DMA1_GCSR               | DMA1 global configuration & status register          | 0xFC            |  |  |  |  |
| 0x00 5071                 |       | DMA1_GIR1               | DMA1 global interrupt register 1                     | 0x00            |  |  |  |  |
| 0x00 5072 to<br>0x00 5074 |       | Reserved area (3 bytes) |                                                      |                 |  |  |  |  |
| 0x00 5075                 |       | DMA1_C0CR               | DMA1 channel 0 configuration register                | 0x00            |  |  |  |  |
| 0x00 5076                 |       | DMA1_C0SPR              | DMA1 channel 0 status & priority register            | 0x00            |  |  |  |  |
| 0x00 5077                 |       | DMA1_C0NDTR             | DMA1 number of data to transfer register (channel 0) | 0x00            |  |  |  |  |
| 0x00 5078                 |       | DMA1_C0PARH             | DMA1 peripheral address high register (channel 0)    | 0x52            |  |  |  |  |
| 0x00 5079                 |       | DMA1_C0PARL             | DMA1 peripheral address low register (channel 0)     | 0x00            |  |  |  |  |
| 0x00 507A                 | DMA1  |                         | Reserved area (1 byte)                               |                 |  |  |  |  |
| 0x00 507B                 |       | DMA1_C0M0ARH            | DMA1 memory 0 address high register (channel 0)      | 0x00            |  |  |  |  |
| 0x00 507C                 |       | DMA1_C0M0ARL            | DMA1 memory 0 address low register (channel 0)       | 0x00            |  |  |  |  |
| 0x00 507D<br>0x00 507E    |       |                         | Reserved area (2 bytes)                              |                 |  |  |  |  |
| 0x00 507F                 |       | DMA1_C1CR               | DMA1 channel 1 configuration register                | 0x00            |  |  |  |  |
| 0x00 5080                 |       | DMA1_C1SPR              | DMA1 channel 1 status & priority register            | 0x00            |  |  |  |  |
| 0x00 5081                 |       | DMA1_C1NDTR             | DMA1 number of data to transfer register (channel 1) | 0x00            |  |  |  |  |
| 0x00 5082                 |       | DMA1_C1PARH             | DMA1 peripheral address high register (channel 1)    | 0x52            |  |  |  |  |
| 0x00 5083                 |       | DMA1_C1PARL             | DMA1 peripheral address low register (channel 1)     | 0x00            |  |  |  |  |

Table 7. General hardware register map (continued)

| Address                   | Block | Register label          | Register name                                        | Reset<br>status |  |  |  |  |
|---------------------------|-------|-------------------------|------------------------------------------------------|-----------------|--|--|--|--|
| 0x00 5084                 |       |                         | Reserved area (1 byte)                               |                 |  |  |  |  |
| 0x00 5085                 |       | DMA1_C1M0ARH            | DMA1 memory 0 address high register (channel 1)      | 0x00            |  |  |  |  |
| 0x00 5086                 |       | DMA1_C1M0ARL            | DMA1 memory 0 address low register (channel 1)       | 0x00            |  |  |  |  |
| 0x00 5087<br>0x00 5088    |       | Reserved area (2 bytes) |                                                      |                 |  |  |  |  |
| 0x00 5089                 |       | DMA1_C2CR               | DMA1 channel 2 configuration register                | 0x00            |  |  |  |  |
| 0x00 508A                 |       | DMA1_C2SPR              | DMA1 channel 2 status & priority register            | 0x00            |  |  |  |  |
| 0x00 508B                 |       | DMA1_C2NDTR             | DMA1 number of data to transfer register (channel 2) | 0x00            |  |  |  |  |
| 0x00 508C                 |       | DMA1_C2PARH             | DMA1 peripheral address high register (channel 2)    | 0x52            |  |  |  |  |
| 0x00 508D                 |       | DMA1_C2PARL             | DMA1 peripheral address low register (channel 2)     | 0x00            |  |  |  |  |
| 0x00 508E                 |       |                         | Reserved area (1 byte)                               |                 |  |  |  |  |
| 0x00 508F                 |       | DMA1_C2M0ARH            | DMA1 memory 0 address high register (channel 2)      | 0x00            |  |  |  |  |
| 0x00 5090                 | DMA1  | DMA1_C2M0ARL            | DMA1 memory 0 address low register (channel 2)       | 0x00            |  |  |  |  |
| 0x00 5091<br>0x00 5092    |       |                         | Reserved area (2 bytes)                              |                 |  |  |  |  |
| 0x00 5093                 |       | DMA1_C3CR               | DMA1 channel 3 configuration register                | 0x00            |  |  |  |  |
| 0x00 5094                 |       | DMA1_C3SPR              | DMA1 channel 3 status & priority register            | 0x00            |  |  |  |  |
| 0x00 5095                 |       | DMA1_C3NDTR             | DMA1 number of data to transfer register (channel 3) | 0x00            |  |  |  |  |
| 0x00 5096                 |       | DMA1_C3PARH_<br>C3M1ARH | DMA1 peripheral address high register (channel 3)    | 0x40            |  |  |  |  |
| 0x00 5097                 |       | DMA1_C3PARL_<br>C3M1ARL | DMA1 peripheral address low register (channel 3)     | 0x00            |  |  |  |  |
| 0x00 5098                 |       |                         | Reserved area (1 byte)                               |                 |  |  |  |  |
| 0x00 5099                 |       | DMA1_C3M0ARH            | DMA1 memory 0 address high register (channel 3)      | 0x00            |  |  |  |  |
| 0x00 509A                 |       | DMA1_C3M0ARL            | DMA1 memory 0 address low register (channel 3)       | 0x00            |  |  |  |  |
| 0x00 509B to<br>0x00 509C |       |                         | Reserved area (2 bytes)                              |                 |  |  |  |  |



DS9111 Rev 4 35/112

Table 7. General hardware register map (continued)

| Address                   | Block            | Register label                                       | Register name                             | Reset<br>status |  |  |  |  |
|---------------------------|------------------|------------------------------------------------------|-------------------------------------------|-----------------|--|--|--|--|
| 0x00 509D                 |                  | SYSCFG_RMPCR3                                        | Remapping register 3                      | 0x00            |  |  |  |  |
| 0x00 509E                 | SYSCFG<br>SYSCFG | SYSCFG_RMPCR1                                        | Remapping register 1                      | 0x00            |  |  |  |  |
| 0x00 509F                 | 010010           | SYSCFG_RMPCR2                                        | Remapping register 2                      | 0x00            |  |  |  |  |
| 0x00 50A0                 |                  | EXTI_CR1                                             | External interrupt control register 1     | 0x00            |  |  |  |  |
| 0x00 50A1                 |                  | EXTI_CR2                                             | External interrupt control register 2     | 0x00            |  |  |  |  |
| 0x00 50A2                 | ITC - EXTI       | EXTI_CR3                                             | External interrupt control register 3     | 0x00            |  |  |  |  |
| 0x00 50A3                 |                  | EXTI_SR1                                             | External interrupt status register 1      | 0x00            |  |  |  |  |
| 0x00 50A4                 |                  | EXTI_SR2 External interrupt status register          |                                           |                 |  |  |  |  |
| 0x00 50A5                 |                  | EXTI_CONF1 External interrupt port select register 1 |                                           |                 |  |  |  |  |
| 0x00 50A6                 |                  | WFE_CR1                                              | WFE control register 1                    | 0x00            |  |  |  |  |
| 0x00 50A7                 | WFE              | WFE_CR2                                              | WFE control register 2                    | 0x00            |  |  |  |  |
| 0x00 50A8                 | - VVF⊑           | WFE_CR3                                              | WFE control register 3                    | 0x00            |  |  |  |  |
| 0x00 50A9                 |                  | WFE_CR4                                              | WFE control register 4                    | 0x00            |  |  |  |  |
| 0x00 50AA                 | ITC - EXTI       | EXTI_CR4                                             | External interrupt control register 4     | 0x00            |  |  |  |  |
| 0x00 50AB                 | IIC-EXII         | EXTI_CONF2                                           | External interrupt port select register 2 | 0x00            |  |  |  |  |
| 0x00 50A9 to<br>0x00 50AF |                  | F                                                    | Reserved area (7 bytes)                   |                 |  |  |  |  |
| 0x00 50B0                 | RST              | RST_CR                                               | Reset control register                    | 0x00            |  |  |  |  |
| 0x00 50B1                 | KOI              | RST_SR                                               | Reset status register                     | 0x01            |  |  |  |  |
| 0x00 50B2                 | PWR              | PWR_CSR1                                             | Power control and status register 1       | 0x00            |  |  |  |  |
| 0x00 50B3                 | PWK              | PWR_CSR2                                             | Power control and status register 2       | 0x00            |  |  |  |  |
| 0x00 50B4 to<br>0x00 50BF |                  | Reserved area (12 bytes)                             |                                           |                 |  |  |  |  |

Table 7. General hardware register map (continued)

| Address                   | Block                    | Register label | Register name                           | Reset<br>status     |
|---------------------------|--------------------------|----------------|-----------------------------------------|---------------------|
| 0x00 50C0                 |                          | CLK_CKDIVR     | Clock master divider register           | 0x03                |
| 0x00 50C1                 |                          | CLK_CRTCR      | Clock RTC register                      | 0x00 <sup>(1)</sup> |
| 0x00 50C2                 |                          | CLK_ICKR       | Internal clock control register         | 0x11                |
| 0x00 50C3                 |                          | CLK_PCKENR1    | Peripheral clock gating register 1      | 0x00                |
| 0x00 50C4                 |                          | CLK_PCKENR2    | Peripheral clock gating register 2      | 0x00                |
| 0x00 50C5                 |                          | CLK_CCOR       | Configurable clock control register     | 0x00                |
| 0x00 50C6                 | 1                        | CLK_ECKR       | External clock control register         | 0x00                |
| 0x00 50C7                 |                          | CLK_SCSR       | System clock status register            | 0x01                |
| 0x00 50C8                 | CLK                      | CLK_SWR        | System clock switch register            | 0x01                |
| 0x00 50C9                 |                          | CLK_SWCR       | Clock switch control register           | 0xX0                |
| 0x00 50CA                 |                          | CLK_CSSR       | Clock security system register          | 0x00                |
| 0x00 50CB                 |                          | CLK_CBEEPR     | Clock BEEP register                     | 0x00                |
| 0x00 50CC                 |                          | CLK_HSICALR    | HSI calibration register                | 0xXX                |
| 0x00 50CD                 |                          | CLK_HSITRIMR   | HSI clock calibration trimming register | 0x00                |
| 0x00 50CE                 | 1                        | CLK_HSIUNLCKR  | HSI unlock register                     | 0x00                |
| 0x00 50CF                 |                          | CLK_REGCSR     | Main regulator control status register  | 0bxx11100x          |
| 0x00 50D0                 | 1                        | CLK_PCKENR3    | Peripheral clock gating register 3      | 0x00                |
| 0x00 50D1 to<br>0x00 50D2 |                          | F              | Reserved area (2 bytes)                 |                     |
| 0x00 50D3                 | WWDG                     | WWDG_CR        | WWDG control register                   | 0x7F                |
| 0x00 50D4                 | WWDG                     | WWDG_WR        | WWDR window register                    | 0x7F                |
| 0x00 50D5 to<br>00 50DF   |                          | R              | deserved area (11 bytes)                |                     |
| 0x00 50E0                 |                          | IWDG_KR        | IWDG key register                       | 0xXX                |
| 0x00 50E1                 | IWDG                     | IWDG_PR        | IWDG prescaler register                 | 0x00                |
| 0x00 50E2                 |                          | IWDG_RLR       | IWDG reload register                    | 0xFF                |
| 0x00 50E3 to<br>0x00 50EF | Reserved area (13 bytes) |                |                                         |                     |
| 0x00 50F0                 |                          | BEEP_CSR1      | BEEP control/status register 1          | 0x00                |
| 0x00 50F1<br>0x00 50F2    | BEEP                     |                | Reserved area (2 bytes)                 | •                   |
| 0x00 50F3                 |                          | BEEP_CSR2      | BEEP control/status register 2          | 0x1F                |
| 0x00 50F4 to<br>0x00 513F |                          | R              | eserved area (76 bytes)                 | •                   |



DS9111 Rev 4 37/112

Table 7. General hardware register map (continued)

| Address                   | Block | Register label            | Register name                        | Reset<br>status     |
|---------------------------|-------|---------------------------|--------------------------------------|---------------------|
| 0x00 5140                 |       | RTC_TR1                   | Time register 1                      | 0x00                |
| 0x00 5141                 |       | RTC_TR2                   | Time register 2                      | 0x00                |
| 0x00 5142                 | Block | RTC_TR3                   | Time register 3                      | 0x00                |
| 0x00 5143                 |       |                           | Reserved area (1 byte)               | 1                   |
| 0x00 5144                 |       | RTC_DR1                   | Date register 1                      | 0x01                |
| 0x00 5145                 | 1     | RTC_DR2                   | Date register 2                      | 0x21                |
| 0x00 5146                 | 1     | RTC_DR3                   | Date register 3                      | 0x00                |
| 0x00 5147                 |       |                           | Reserved area (1 byte)               | 1                   |
| 0x00 5148                 |       | RTC_CR1                   | Control register 1                   | 0x00 <sup>(1)</sup> |
| 0x00 5149                 | 1     | RTC_CR2                   | Control register 2                   | 0x00 <sup>(1)</sup> |
| 0x00 514A                 | 1     | RTC_CR3                   | Control register 3                   | 0x00 <sup>(1)</sup> |
| 0x00 514B                 | 1     |                           | Reserved area (1 byte)               | <u> </u>            |
| 0x00 514C                 |       | RTC_ISR1                  | Initialization and status register 1 | 0x01                |
| 0x00 514D                 | 1     | RTC_ISR2                  | Initialization and Status register 2 | 0x00                |
| 0x00 514E<br>0x00 514F    | 1     |                           | Reserved area (2 bytes)              |                     |
| 0x00 5150                 | DTO   | RTC_SPRERH <sup>(1)</sup> | Synchronous prescaler register high  | 0x00 <sup>(1)</sup> |
| 0x00 5151                 | RIC   | RTC_SPRERL <sup>(1)</sup> | Synchronous prescaler register low   | 0xFF <sup>(1)</sup> |
| 0x00 5152                 | 1     | RTC_APRER <sup>(1)</sup>  | Asynchronous prescaler register      | 0x7F <sup>(1)</sup> |
| 0x00 5153                 | 1     |                           | Reserved area (1 byte)               | <u> </u>            |
| 0x00 5154                 |       | RTC_WUTRH <sup>(1)</sup>  | Wakeup timer register high           | 0xFF <sup>(1)</sup> |
| 0x00 5155                 | 1     | RTC_WUTRL <sup>(1)</sup>  | Wakeup timer register low            | 0xFF <sup>(1)</sup> |
| 0x00 5156                 |       |                           | Reserved area (1 bytes)              | 1                   |
| 0x00 5157                 | 1     | RTC_SSRL                  | Subsecond register low               | 0x00                |
| 0x00 5158                 |       | RTC_SSRH                  | Subsecond register high              | 0x00                |
| 0x00 5159                 |       | RTC_WPR                   | Write protection register            | 0x00                |
| 0x00 515A                 |       | RTC_SHIFTRH               | Shift register high                  | 0x00                |
| 0x00 515B                 |       | RTC_SHIFTRL               | Shift register low                   | 0x00                |
| 0x00 515C                 |       | RTC_ALRMAR1               | Alarm A register 1                   | 0x00 <sup>(1)</sup> |
| 0x00 515D                 |       | RTC_ALRMAR2               | Alarm A register 2                   | 0x00 <sup>(1)</sup> |
| 0x00 515E                 | 1     | RTC_ALRMAR3               | Alarm A register 3                   | 0x00 <sup>(1)</sup> |
| 0x00 515F                 | 1     | RTC_ALRMAR4               | Alarm A register 4                   | 0x00 <sup>(1)</sup> |
| 0x00 5160 to<br>0x00 5163 |       | R                         | Reserved area (4 bytes)              |                     |



Table 7. General hardware register map (continued)

| Address                   | Block  | Register label      | Register name                          | Reset<br>status     |  |
|---------------------------|--------|---------------------|----------------------------------------|---------------------|--|
| 0x00 5164                 |        | RTC_ALRMASSRH       | Alarm A subsecond register high        | 0x00 <sup>(1)</sup> |  |
| 0x00 5165                 | RTC    | RTC_ALRMASSRL       | Alarm A subsecond register low         | 0x00 <sup>(1)</sup> |  |
| 0x00 5166                 |        | RTC_ALRMASSMS<br>KR | Alarm A masking register               | 0x00 <sup>(1)</sup> |  |
| 0x00 5167 to<br>0x00 5169 |        | F                   | Reserved area (3 bytes)                |                     |  |
| 0x00 516A                 |        | RTC_CALRH           | Calibration register high              | 0x00 <sup>(1)</sup> |  |
| 0x00 516B                 | RTC    | RTC_CALRL           | Calibration register low               | 0x00 <sup>(1)</sup> |  |
| 0x00 516C                 |        | RTC_TCR1            | Tamper control register 1              | 0x00 <sup>(1)</sup> |  |
| 0x00 516D                 | 1      | RTC_TCR2            | Tamper control register 2              | 0x00 <sup>(1)</sup> |  |
| 0x00 516E to<br>0x00 518A |        | Reserved area       |                                        |                     |  |
| 0x00 5190                 | CSSLSE | CSSLSE_CSR          | CSS on LSE control and status register | 0x00 <sup>(1)</sup> |  |
| 0x00 519A to<br>0x00 51FF |        |                     | Reserved area                          |                     |  |
| 0x00 5200                 |        | SPI1_CR1            | SPI1 control register 1                | 0x00                |  |
| 0x00 5201                 |        | SPI1_CR2            | SPI1 control register 2                | 0x00                |  |
| 0x00 5202                 |        | SPI1_ICR            | SPI1 interrupt control register        | 0x00                |  |
| 0x00 5203                 | SPI1   | SPI1_SR             | SPI1 status register                   | 0x02                |  |
| 0x00 5204                 | 3 3711 | SPI1_DR             | SPI1 data register                     | 0x00                |  |
| 0x00 5205                 |        | SPI1_CRCPR          | SPI1 CRC polynomial register           | 0x07                |  |
| 0x00 5206                 |        | SPI1_RXCRCR         | SPI1 Rx CRC register                   | 0x00                |  |
| 0x00 5207                 |        | SPI1_TXCRCR         | SPI1 Tx CRC register                   | 0x00                |  |
| 0x00 5208 to<br>0x00 520F |        | F                   | Reserved area (8 bytes)                |                     |  |



DS9111 Rev 4 39/112

Table 7. General hardware register map (continued)

| Address                   | Block  | Register label | Register name                           | Reset<br>status |  |  |
|---------------------------|--------|----------------|-----------------------------------------|-----------------|--|--|
| 0x00 5210                 |        | I2C1_CR1       | I2C1 control register 1                 | 0x00            |  |  |
| 0x00 5211                 | -      | I2C1_CR2       | I2C1 control register 2                 | 0x00            |  |  |
| 0x00 5212                 |        | I2C1_FREQR     | I2C1 frequency register                 | 0x00            |  |  |
| 0x00 5213                 |        | I2C1_OARL      | I2C1 own address register low           | 0x00            |  |  |
| 0x00 5214                 |        | I2C1_OARH      | I2C1 own address register high          | 0x00            |  |  |
| 0x00 5215                 |        | I2C1_OARH      | I2C1 own address register for dual mode | 0x00            |  |  |
| 0x00 5216                 | 1      | I2C1_DR        | I2C1 data register                      | 0x00            |  |  |
| 0x00 5217                 | I2C1   | I2C1_SR1       | I2C1 status register 1                  | 0x00            |  |  |
| 0x00 5218                 | 1201   | I2C1_SR2       | I2C1 status register 2                  | 0x00            |  |  |
| 0x00 5219                 | 1      | I2C1_SR3       | I2C1 status register 3                  | 0x0x            |  |  |
| 0x00 521A                 |        | I2C1_ITR       | I2C1 interrupt control register         | 0x00            |  |  |
| 0x00 521B                 | 1      | I2C1_CCRL      | I2C1 clock control register low         | 0x00            |  |  |
| 0x00 521C                 |        | I2C1_CCRH      | I2C1 clock control register high        | 0x00            |  |  |
| 0x00 521D                 |        | I2C1_TRISER    | I2C1 TRISE register                     | 0x02            |  |  |
| 0x00 521E                 | 1      | I2C1_PECR      | I2C1 packet error checking register     | 0x00            |  |  |
| 0x00 521F to<br>0x00 522F |        | F              | Reserved area (17 bytes)                |                 |  |  |
| 0x00 5230                 |        | USART1_SR      | USART1 status register                  | 0xC0            |  |  |
| 0x00 5231                 |        | USART1_DR      | USART1 data register                    | 0xXX            |  |  |
| 0x00 5232                 | 1      | USART1_BRR1    | USART1 baud rate register 1             | 0x00            |  |  |
| 0x00 5233                 |        | USART1_BRR2    | USART1 baud rate register 2             | 0x00            |  |  |
| 0x00 5234                 | 1      | USART1_CR1     | USART1 control register 1               | 0x00            |  |  |
| 0x00 5235                 | USART1 | USART1_CR2     | USART1 control register 2               | 0x00            |  |  |
| 0x00 5236                 | 1      | USART1_CR3     | USART1 control register 3               | 0x00            |  |  |
| 0x00 5237                 |        | USART1_CR4     | USART1 control register 4               | 0x00            |  |  |
| 0x00 5238                 |        | USART1_CR5     | USART1 control register 5               | 0x00            |  |  |
| 0x00 5239                 |        | USART1_GTR     | USART1 guard time register              | 0x00            |  |  |
| 0x00 523A                 |        | USART1_PSCR    | USART1 prescaler register               | 0x00            |  |  |
| 0x00 523B to<br>0x00 524F |        | F              | Reserved area (21 bytes)                |                 |  |  |



Table 7. General hardware register map (continued)

| Address                   | Block | Register label | Register name                          | Reset<br>status |
|---------------------------|-------|----------------|----------------------------------------|-----------------|
| 0x00 5250                 |       | TIM2_CR1       | TIM2 control register 1                | 0x00            |
| 0x00 5251                 |       | TIM2_CR2       | TIM2 control register 2                | 0x00            |
| 0x00 5252                 |       | TIM2_SMCR      | TIM2 Slave mode control register       | 0x00            |
| 0x00 5253                 |       | TIM2_ETR       | TIM2 external trigger register         | 0x00            |
| 0x00 5254                 |       | TIM2_DER       | TIM2 DMA1 request enable register      | 0x00            |
| 0x00 5255                 |       | TIM2_IER       | TIM2 interrupt enable register         | 0x00            |
| 0x00 5256                 |       | TIM2_SR1       | TIM2 status register 1                 | 0x00            |
| 0x00 5257                 |       | TIM2_SR2       | TIM2 status register 2                 | 0x00            |
| 0x00 5258                 |       | TIM2_EGR       | TIM2 event generation register         | 0x00            |
| 0x00 5259                 |       | TIM2_CCMR1     | TIM2 capture/compare mode register 1   | 0x00            |
| 0x00 525A                 | 1     | TIM2_CCMR2     | TIM2 capture/compare mode register 2   | 0x00            |
| 0x00 525B                 | TIM2  | TIM2_CCER1     | TIM2 capture/compare enable register 1 | 0x00            |
| 0x00 525C                 |       | TIM2_CNTRH     | TIM2 counter high                      | 0x00            |
| 0x00 525D                 |       | TIM2_CNTRL     | TIM2 counter low                       | 0x00            |
| 0x00 525E                 |       | TIM2_PSCR      | TIM2 prescaler register                | 0x00            |
| 0x00 525F                 |       | TIM2_ARRH      | TIM2 auto-reload register high         | 0xFF            |
| 0x00 5260                 |       | TIM2_ARRL      | TIM2 auto-reload register low          | 0xFF            |
| 0x00 5261                 |       | TIM2_CCR1H     | TIM2 capture/compare register 1 high   | 0x00            |
| 0x00 5262                 |       | TIM2_CCR1L     | TIM2 capture/compare register 1 low    | 0x00            |
| 0x00 5263                 |       | TIM2_CCR2H     | TIM2 capture/compare register 2 high   | 0x00            |
| 0x00 5264                 |       | TIM2_CCR2L     | TIM2 capture/compare register 2 low    | 0x00            |
| 0x00 5265                 |       | TIM2_BKR       | TIM2 break register                    | 0x00            |
| 0x00 5266                 |       | TIM2_OISR      | TIM2 output idle state register        | 0x00            |
| 0x00 5267 to<br>0x00 527F |       | F              | Reserved area (25 bytes)               |                 |



DS9111 Rev 4 41/112

Table 7. General hardware register map (continued)

| Address                   | Block | Register label | Register name                          | Reset<br>status |
|---------------------------|-------|----------------|----------------------------------------|-----------------|
| 0x00 5280                 |       | TIM3_CR1       | TIM3 control register 1                | 0x00            |
| 0x00 5281                 |       | TIM3_CR2       | TIM3 control register 2                | 0x00            |
| 0x00 5282                 |       | TIM3_SMCR      | TIM3 Slave mode control register       | 0x00            |
| 0x00 5283                 |       | TIM3_ETR       | TIM3 external trigger register         | 0x00            |
| 0x00 5284                 |       | TIM3_DER       | TIM3 DMA1 request enable register      | 0x00            |
| 0x00 5285                 |       | TIM3_IER       | TIM3 interrupt enable register         | 0x00            |
| 0x00 5286                 |       | TIM3_SR1       | TIM3 status register 1                 | 0x00            |
| 0x00 5287                 |       | TIM3_SR2       | TIM3 status register 2                 | 0x00            |
| 0x00 5288                 |       | TIM3_EGR       | TIM3 event generation register         | 0x00            |
| 0x00 5289                 |       | TIM3_CCMR1     | TIM3 Capture/Compare mode register 1   | 0x00            |
| 0x00 528A                 | 1     | TIM3_CCMR2     | TIM3 Capture/Compare mode register 2   | 0x00            |
| 0x00 528B                 | TIM3  | TIM3_CCER1     | TIM3 Capture/Compare enable register 1 | 0x00            |
| 0x00 528C                 |       | TIM3_CNTRH     | TIM3 counter high                      | 0x00            |
| 0x00 528D                 |       | TIM3_CNTRL     | TIM3 counter low                       | 0x00            |
| 0x00 528E                 |       | TIM3_PSCR      | TIM3 prescaler register                | 0x00            |
| 0x00 528F                 |       | TIM3_ARRH      | TIM3 Auto-reload register high         | 0xFF            |
| 0x00 5290                 |       | TIM3_ARRL      | TIM3 Auto-reload register low          | 0xFF            |
| 0x00 5291                 |       | TIM3_CCR1H     | TIM3 Capture/Compare register 1 high   | 0x00            |
| 0x00 5292                 |       | TIM3_CCR1L     | TIM3 Capture/Compare register 1 low    | 0x00            |
| 0x00 5293                 |       | TIM3_CCR2H     | TIM3 Capture/Compare register 2 high   | 0x00            |
| 0x00 5294                 |       | TIM3_CCR2L     | TIM3 Capture/Compare register 2 low    | 0x00            |
| 0x00 5295                 |       | TIM3_BKR       | TIM3 break register                    | 0x00            |
| 0x00 5296                 |       | TIM3_OISR      | TIM3 output idle state register        | 0x00            |
| 0x00 5297 to<br>0x00 52AF |       | F              | Reserved area (25 bytes)               |                 |

Table 7. General hardware register map (continued)

| Address   | Block      | Register label | Register name                          | Reset<br>status |
|-----------|------------|----------------|----------------------------------------|-----------------|
| 0x00 52B0 |            | TIM1_CR1       | TIM1 control register 1                | 0x00            |
| 0x00 52B1 |            | TIM1_CR2       | TIM1 control register 2                | 0x00            |
| 0x00 52B2 |            | TIM1_SMCR      | TIM1 Slave mode control register       | 0x00            |
| 0x00 52B3 |            | TIM1_ETR       | TIM1 external trigger register         | 0x00            |
| 0x00 52B4 |            | TIM1_DER       | TIM1 DMA1 request enable register      | 0x00            |
| 0x00 52B5 |            | TIM1_IER       | TIM1 Interrupt enable register         | 0x00            |
| 0x00 52B6 |            | TIM1_SR1       | TIM1 status register 1                 | 0x00            |
| 0x00 52B7 |            | TIM1_SR2       | TIM1 status register 2                 | 0x00            |
| 0x00 52B8 |            | TIM1_EGR       | TIM1 event generation register         | 0x00            |
| 0x00 52B9 |            | TIM1_CCMR1     | TIM1 Capture/Compare mode register 1   | 0x00            |
| 0x00 52BA |            | TIM1_CCMR2     | TIM1 Capture/Compare mode register 2   | 0x00            |
| 0x00 52BB |            | TIM1_CCMR3     | TIM1 Capture/Compare mode register 3   | 0x00            |
| 0x00 52BC |            | TIM1_CCMR4     | TIM1 Capture/Compare mode register 4   | 0x00            |
| 0x00 52BD |            | TIM1_CCER1     | TIM1 Capture/Compare enable register 1 | 0x00            |
| 0x00 52BE |            | TIM1_CCER2     | TIM1 Capture/Compare enable register 2 | 0x00            |
| 0x00 52BF |            | TIM1_CNTRH     | TIM1 counter high                      | 0x00            |
| 0x00 52C0 | TIM1       | TIM1_CNTRL     | TIM1 counter low                       | 0x00            |
| 0x00 52C1 | - I IIVI I | TIM1_PSCRH     | TIM1 prescaler register high           | 0x00            |
| 0x00 52C2 |            | TIM1_PSCRL     | TIM1 prescaler register low            | 0x00            |
| 0x00 52C3 |            | TIM1_ARRH      | TIM1 Auto-reload register high         | 0xFF            |
| 0x00 52C4 |            | TIM1_ARRL      | TIM1 Auto-reload register low          | 0xFF            |
| 0x00 52C5 |            | TIM1_RCR       | TIM1 Repetition counter register       | 0x00            |
| 0x00 52C6 |            | TIM1_CCR1H     | TIM1 Capture/Compare register 1 high   | 0x00            |
| 0x00 52C7 |            | TIM1_CCR1L     | TIM1 Capture/Compare register 1 low    | 0x00            |
| 0x00 52C8 |            | TIM1_CCR2H     | TIM1 Capture/Compare register 2 high   | 0x00            |
| 0x00 52C9 |            | TIM1_CCR2L     | TIM1 Capture/Compare register 2 low    | 0x00            |
| 0x00 52CA |            | TIM1_CCR3H     | TIM1 Capture/Compare register 3 high   | 0x00            |
| 0x00 52CB |            | TIM1_CCR3L     | TIM1 Capture/Compare register 3 low    | 0x00            |
| 0x00 52CC |            | TIM1_CCR4H     | TIM1 Capture/Compare register 4 high   | 0x00            |
| 0x00 52CD |            | TIM1_CCR4L     | TIM1 Capture/Compare register 4 low    | 0x00            |
| 0x00 52CE |            | TIM1_BKR       | TIM1 break register                    | 0x00            |
| 0x00 52CF |            | TIM1_DTR       | TIM1 dead-time register                | 0x00            |
| 0x00 52D0 |            | TIM1_OISR      | TIM1 output idle state register        | 0x00            |
| 0x00 52D1 | ]          | TIM1_DCR1      | DMA1 control register 1                | 0x00            |



DS9111 Rev 4 43/112

Table 7. General hardware register map (continued)

| Address                   | Block      | Register label           | Register name                          | Reset<br>status |  |  |
|---------------------------|------------|--------------------------|----------------------------------------|-----------------|--|--|
| 0x00 52D2                 | TIM1       | TIM1_DCR2                | TIM1 DMA1 control register 2           | 0x00            |  |  |
| 0x00 52D3                 | - I IIVI I | TIM1_DMA1R               | TIM1 DMA1 address for burst mode       | 0x00            |  |  |
| 0x00 52D4 to<br>0x00 52DF |            | Reserved area (12 bytes) |                                        |                 |  |  |
| 0x00 52E0                 |            | TIM4_CR1                 | TIM4 control register 1                | 0x00            |  |  |
| 0x00 52E1                 |            | TIM4_CR2                 | TIM4 control register 2                | 0x00            |  |  |
| 0x00 52E2                 |            | TIM4_SMCR                | TIM4 Slave mode control register       | 0x00            |  |  |
| 0x00 52E3                 |            | TIM4_DER                 | TIM4 DMA1 request enable register      | 0x00            |  |  |
| 0x00 52E4                 | TIMA       | TIM4_IER                 | TIM4 Interrupt enable register         | 0x00            |  |  |
| 0x00 52E5                 | TIM4       | TIM4_SR1                 | TIM4 status register 1                 | 0x00            |  |  |
| 0x00 52E6                 |            | TIM4_EGR                 | TIM4 Event generation register         | 0x00            |  |  |
| 0x00 52E7                 |            | TIM4_CNTR                | TIM4 counter                           | 0x00            |  |  |
| 0x00 52E8                 |            | TIM4_PSCR                | TIM4 prescaler register                | 0x00            |  |  |
| 0x00 52E9                 |            | TIM4_ARR                 | TIM4 Auto-reload register              | 0x00            |  |  |
| 0x00 52EA to<br>0x00 52FE |            |                          | Reserved area (21 bytes)               |                 |  |  |
| 0x00 52FF                 | IRTIM      | IR_CR                    | Infrared control register              | 0x00            |  |  |
| 0x00 5300                 |            | TIM5_CR1                 | TIM5 control register 1                | 0x00            |  |  |
| 0x00 5301                 |            | TIM5_CR2                 | TIM5 control register 2                | 0x00            |  |  |
| 0x00 5302                 |            | TIM5_SMCR                | TIM5 Slave mode control register       | 0x00            |  |  |
| 0x00 5303                 |            | TIM5_ETR                 | TIM5 external trigger register         | 0x00            |  |  |
| 0x00 5304                 |            | TIM5_DER                 | TIM5 DMA1 request enable register      | 0x00            |  |  |
| 0x00 5305                 |            | TIM5_IER                 | TIM5 interrupt enable register         | 0x00            |  |  |
| 0x00 5306                 |            | TIM5_SR1                 | TIM5 status register 1                 | 0x00            |  |  |
| 0x00 5307                 |            | TIM5_SR2                 | TIM5 status register 2                 | 0x00            |  |  |
| 0x00 5308                 | TIM5       | TIM5_EGR                 | TIM5 event generation register         | 0x00            |  |  |
| 0x00 5309                 | 1          | TIM5_CCMR1               | TIM5 Capture/Compare mode register 1   | 0x00            |  |  |
| 0x00 530A                 | 1          | TIM5_CCMR2               | TIM5 Capture/Compare mode register 2   | 0x00            |  |  |
| 0x00 530B                 | 1          | TIM5_CCER1               | TIM5 Capture/Compare enable register 1 | 0x00            |  |  |
| 0x00 530C                 |            | TIM5_CNTRH               | TIM5 counter high                      | 0x00            |  |  |
| 0x00 530D                 | 1          | TIM5_CNTRL               | TIM5 counter low                       | 0x00            |  |  |
| 0x00 530E                 | 1          | TIM5_PSCR                | TIM5 prescaler register                | 0x00            |  |  |
| 0x00 530F                 | 1          | TIM5_ARRH                | TIM5 Auto-reload register high         | 0xFF            |  |  |
| 0x00 5310                 | 1          | TIM5_ARRL                | TIM5 Auto-reload register low          | 0xFF            |  |  |



Table 7. General hardware register map (continued)

| Address                      | Block | Register label | Register name                        | Reset<br>status |
|------------------------------|-------|----------------|--------------------------------------|-----------------|
| 0x00 5311                    |       | TIM5_CCR1H     | TIM5 Capture/Compare register 1 high | 0x00            |
| 0x00 5312                    |       | TIM5_CCR1L     | TIM5 Capture/Compare register 1 low  | 0x00            |
| 0x00 5313                    | TIM5  | TIM5_CCR2H     | TIM5 Capture/Compare register 2 high | 0x00            |
| 0x00 5314                    | CIVIL | TIM5_CCR2L     | TIM5 Capture/Compare register 2 low  | 0x00            |
| 0x00 5315                    |       | TIM5_BKR       | TIM5 break register                  | 0x00            |
| 0x00 5316                    |       | TIM5_OISR      | TIM5 output idle state register      | 0x00            |
| 0x00 5317<br>to<br>0x00 533F |       |                | Reserved area                        |                 |
| 0x00 5340                    |       | ADC1_CR1       | ADC1 configuration register 1        | 0x00            |
| 0x00 5341                    |       | ADC1_CR2       | ADC1 configuration register 2        | 0x00            |
| 0x00 5342                    |       | ADC1_CR3       | ADC1 configuration register 3        | 0x1F            |
| 0x00 5343                    |       | ADC1_SR        | ADC1 status register                 | 0x00            |
| 0x00 5344                    |       | ADC1_DRH       | ADC1 data register high              | 0x00            |
| 0x00 5345                    |       | ADC1_DRL       | ADC1 data register low               | 0x00            |
| 0x00 5346                    |       | ADC1_HTRH      | ADC1 high threshold register high    | 0x0F            |
| 0x00 5347                    |       | ADC1_HTRL      | ADC1 high threshold register low     | 0xFF            |
| 0x00 5348                    | ADC1  | ADC1_LTRH      | ADC1 low threshold register high     | 0x00            |
| 0x00 5349                    | ADCI  | ADC1_LTRL      | ADC1 low threshold register low      | 0x00            |
| 0x00 534A                    |       | ADC1_SQR1      | ADC1 channel sequence 1 register     | 0x00            |
| 0x00 534B                    |       | ADC1_SQR2      | ADC1 channel sequence 2 register     | 0x00            |
| 0x00 534C                    |       | ADC1_SQR3      | ADC1 channel sequence 3 register     | 0x00            |
| 0x00 534D                    |       | ADC1_SQR4      | ADC1 channel sequence 4 register     | 0x00            |
| 0x00 534E                    |       | ADC1_TRIGR1    | ADC1 trigger disable 1               | 0x00            |
| 0x00 534F                    |       | ADC1_TRIGR2    | ADC1 trigger disable 2               | 0x00            |
| 0x00 5350                    |       | ADC1_TRIGR3    | ADC1 trigger disable 3               | 0x00            |
| 0x00 5351                    |       | ADC1_TRIGR4    | ADC1 trigger disable 4               | 0x00            |
| 0x00 5352 to<br>0x00 53BF    |       | R              | eserved area (110 bytes)             |                 |



DS9111 Rev 4 45/112

Table 7. General hardware register map (continued)

| Address                   | Block  | Register label | Register name                   | Reset status |
|---------------------------|--------|----------------|---------------------------------|--------------|
| 0x00 53C0                 |        | SPI2_CR1       | SPI2 control register 1         | 0x00         |
| 0x00 53C1                 |        | SPI2_CR2       | SPI2 control register 2         | 0x00         |
| 0x00 53C2                 |        | SPI2_ICR       | SPI2 interrupt control register | 0x00         |
| 0x00 53C3                 | SPI2   | SPI2_SR        | SPI2 status register            | 0x02         |
| 0x00 53C4                 | - SPI2 | SPI2_DR        | SPI2 data register              | 0x00         |
| 0x00 53C5                 |        | SPI2_CRCPR     | SPI2 CRC polynomial register    | 0x07         |
| 0x00 53C6                 |        | SPI2_RXCRCR    | SPI2 Rx CRC register            | 0x00         |
| 0x00 53C7                 |        | SPI2_TXCRCR    | SPI2 Tx CRC register            | 0x00         |
| 0x00 53C8 to<br>0x00 53DF |        |                | Reserved area                   |              |
| 0x00 53E0                 |        | USART2_SR      | USART2 status register          | 0xC0         |
| 0x00 53E1                 |        | USART2_DR      | USART2 data register            | 0xXX         |
| 0x00 53E2                 |        | USART2_BRR1    | USART2 baud rate register 1     | 0x00         |
| 0x00 53E3                 |        | USART2_BRR2    | USART2 baud rate register 2     | 0x00         |
| 0x00 53E4                 |        | USART2_CR1     | USART2 control register 1       | 0x00         |
| 0x00 53E5                 | USART2 | USART2_CR2     | USART2 control register 2       | 0x00         |
| 0x00 53E6                 |        | USART2_CR3     | USART2 control register 3       | 0x00         |
| 0x00 53E7                 |        | USART2_CR4     | USART2 control register 4       | 0x00         |
| 0x00 53E8                 |        | USART2_CR5     | USART2 control register 5       | 0x00         |
| 0x00 53E9                 |        | USART2_GTR     | USART2 guard time register      | 0x00         |
| 0x00 53EA                 |        | USART2_PSCR    | USART2 prescaler register       | 0x00         |
| 0x00 53EB to<br>0x00 53EF |        |                | Reserved area                   | •            |
| 0x00 53F0                 |        | USART3_SR      | USART3 status register          | 0xC0         |
| 0x00 53F1                 |        | USART3_DR      | USART3 data register            | 0xXX         |
| 0x00 53F2                 |        | USART3_BRR1    | USART3 baud rate register 1     | 0x00         |
| 0x00 53F3                 |        | USART3_BRR2    | USART3 baud rate register 2     | 0x00         |
| 0x00 53F4                 | 7      | USART3_CR1     | USART3 control register 1       | 0x00         |
| 0x00 53F5                 | USART3 | USART3_CR2     | USART3 control register 2       | 0x00         |
| 0x00 53F6                 |        | USART3_CR3     | USART3 control register 3       | 0x00         |
| 0x00 53F7                 |        | USART3_CR4     | USART3 control register 4       | 0x00         |
| 0x00 53F8                 |        | USART3_CR5     | USART3 control register 5       | 0x00         |
| 0x00 53F9                 | 7      | USART3_GTR     | USART3 guard time register      | 0x00         |
| 0x00 53FA                 | 7      | USART3_PSCR    | USART3 prescaler register       | 0x00         |



Table 7. General hardware register map (continued)

| Address                   | Block | Register label | Register name                    | Reset<br>status |
|---------------------------|-------|----------------|----------------------------------|-----------------|
| 0x00 53FB to<br>0x00 53FF |       |                | Reserved area                    |                 |
| 0x00 5400                 |       | LCD_CR1        | LCD control register 1           | 0x00            |
| 0x00 5401                 |       | LCD_CR2        | LCD control register 2           | 0x00            |
| 0x00 5402                 | 1     | LCD_CR3        | LCD control register 3           | 0x00            |
| 0x00 5403                 | 1.00  | LCD_FRQ        | LCD frequency selection register | 0x00            |
| 0x00 5404                 | LCD   | LCD_PM0        | LCD Port mask register 0         | 0x00            |
| 0x00 5405                 |       | LCD_PM1        | LCD Port mask register 1         | 0x00            |
| 0x00 5406                 |       | LCD_PM2        | LCD Port mask register 2         | 0x00            |
| 0x00 5407                 |       |                | Reserved area                    |                 |
| 0x00 5408                 | _     | LCD_PM4        | LCD Port mask register 4         | 0x00            |
| 0x00 5409 to<br>0x00 540B |       |                | Reserved area (3 bytes)          | - 1             |
| 0x00 540C                 |       | LCD_RAM0       | LCD display memory 0             | 0x00            |
| 0x00 540D                 | _     | LCD_RAM1       | LCD display memory 1             | 0x00            |
| 0x00 540E                 | 1     | LCD_RAM2       | LCD display memory 2             | 0x00            |
| 0x00 540F                 | 1     | LCD_RAM3       | LCD display memory 3             | 0x00            |
| 0x00 5410                 | 1     | LCD_RAM4       | LCD display memory 4             | 0x00            |
| 0x00 5411                 | _     | LCD_RAM5       | LCD display memory 5             | 0x00            |
| 0x00 5412                 | _     | LCD_RAM6       | LCD display memory 6             | 0x00            |
| 0x00 5413                 |       | LCD_RAM7       | LCD display memory 7             | 0x00            |
| 0x00 5414                 | _     | LCD_RAM8       | LCD display memory 8             | 0x00            |
| 0x00 5415                 |       | LCD_RAM9       | LCD display memory 9             | 0x00            |
| 0x00 5416                 | LCD   | LCD_RAM10      | LCD display memory 10            | 0x00            |
| 0x00 5417                 | _     | LCD_RAM11      | LCD display memory 11            | 0x00            |
| 0x00 5418                 |       | LCD_RAM12      | LCD display memory 12            | 0x00            |
| 0x00 5419                 | _     | LCD_RAM13      | LCD display memory 13            | 0x00            |
| 0x00 541A                 | _     |                | Reserved area                    |                 |
| 0x00 541B                 | _     | LCD_RAM15      | LCD display memory 15            | 0x00            |
| 0x00 541C                 |       |                | Reserved area                    |                 |
| 0x00 541D                 | 1     | LCD_RAM17      | LCD display memory 17            | 0x00            |
| 0x00 541E                 | 1     |                | Reserved area                    | - 1             |
| 0x00 541F                 | 1     | LCD_RAM19      | LCD display memory 19            | 0x00            |
| 0x00 5420                 | 1     |                | Reserved area                    | Į.              |
| 0x00 5421                 | 1     | LCD_RAM21      | LCD display memory 21            | 0x00            |



DS9111 Rev 4 47/112

Table 7. General hardware register map (continued)

| Address                   | Block | Register label | Register name                          | Reset<br>status |
|---------------------------|-------|----------------|----------------------------------------|-----------------|
| 0x00 5422 to<br>0x00 542E |       |                | Reserved area                          |                 |
| 0x00 542F                 | LCD   | LCD_CR4        | LCD control register 4                 | 0x00            |
| 0x00 5430                 |       |                | Reserved area (1 byte)                 | 0x00            |
| 0x00 5431                 |       | RI_ICR1        | Timer input capture routing register 1 | 0x00            |
| 0x00 5432                 |       | RI_ICR2        | Timer input capture routing register 2 | 0x00            |
| 0x00 5433                 |       | RI_IOIR1       | I/O input register 1                   | 0xXX            |
| 0x00 5434                 |       | RI_IOIR2       | I/O input register 2                   | 0xXX            |
| 0x00 5435                 |       | RI_IOIR3       | I/O input register 3                   | 0xXX            |
| 0x00 5436                 |       | RI_IOCMR1      | I/O control mode register 1            | 0x00            |
| 0x00 5437                 | RI    | RI_IOCMR2      | I/O control mode register 2            | 0x00            |
| 0x00 5438                 | KI    | RI_IOCMR3      | I/O control mode register 3            | 0x00            |
| 0x00 5439                 |       | RI_IOSR1       | I/O switch register 1                  | 0x00            |
| 0x00 543A                 |       | RI_IOSR2       | I/O switch register 2                  | 0x00            |
| 0x00 543B                 |       | RI_IOSR3       | I/O switch register 3                  | 0x00            |
| 0x00 543C                 |       | RI_IOGCR       | I/O group control register             | 0x3F            |
| 0x00 543D                 |       | RI_ASCR1       | Analog switch register 1               | 0x00            |
| 0x00 543E                 |       | RI_ASCR2       | Analog switch register 2               | 0x00            |
| 0x00 543F                 |       | RI_RCR         | Resistor control register 1            | 0x00            |
| 0x00 5440 to<br>0x00 5444 |       |                | Reserved area (5 bytes)                | •               |

<sup>1.</sup> These registers are not impacted by a system reset. They are reset at power-on.

Table 8. CPU/SWIM/debug module/interrupt controller registers

| Address                   | Block                    | Register Label          | Register Name                          | Reset<br>Status |  |
|---------------------------|--------------------------|-------------------------|----------------------------------------|-----------------|--|
| 0x00 7F00                 |                          | Α                       | Accumulator                            | 0x00            |  |
| 0x00 7F01                 |                          | PCE                     | Program counter extended               | 0x00            |  |
| 0x00 7F02                 |                          | PCH                     | Program counter high                   | 0x00            |  |
| 0x00 7F03                 |                          | PCL                     | Program counter low                    | 0x00            |  |
| 0x00 7F04                 |                          | XH                      | X index register high                  | 0x00            |  |
| 0x00 7F05                 | CPU <sup>(1)</sup>       | XL                      | X index register low                   | 0x00            |  |
| 0x00 7F06                 |                          | YH                      | Y index register high                  | 0x00            |  |
| 0x00 7F07                 |                          | YL                      | Y index register low                   | 0x00            |  |
| 0x00 7F08                 |                          | SPH                     | Stack pointer high                     | 0x03            |  |
| 0x00 7F09                 |                          | SPL                     | Stack pointer low                      | 0xFF            |  |
| 0x00 7F0A                 |                          | CCR                     | Condition code register                | 0x28            |  |
| 0x00 7F0B to<br>0x00 7F5F | CPU                      |                         | Reserved area (85 bytes)               |                 |  |
| 0x00 7F60                 |                          | CFG_GCR                 | Global configuration register          | 0x00            |  |
| 0x00 7F70                 |                          | ITC_SPR1                | Interrupt Software priority register 1 | 0xFF            |  |
| 0x00 7F71                 |                          | ITC_SPR2                | Interrupt Software priority register 2 | 0xFF            |  |
| 0x00 7F72                 |                          | ITC_SPR3                | Interrupt Software priority register 3 | 0xFF            |  |
| 0x00 7F73                 | ITC-SPR                  | ITC_SPR4                | Interrupt Software priority register 4 | 0xFF            |  |
| 0x00 7F74                 | IIC-SPR                  | ITC_SPR5                | Interrupt Software priority register 5 | 0xFF            |  |
| 0x00 7F75                 |                          | ITC_SPR6                | Interrupt Software priority register 6 | 0xFF            |  |
| 0x00 7F76                 |                          | ITC_SPR7                | Interrupt Software priority register 7 | 0xFF            |  |
| 0x00 7F77                 |                          | ITC_SPR8                | Interrupt Software priority register 8 | 0xFF            |  |
| 0x00 7F78 to<br>0x00 7F79 |                          | Reserved area (2 bytes) |                                        |                 |  |
| 0x00 7F80                 | SWIM                     | SWIM_CSR                | SWIM control status register           | 0x00            |  |
| 0x00 7F81 to<br>0x00 7F8F | Reserved area (15 bytes) |                         |                                        |                 |  |



DS9111 Rev 4 49/112

Table 8. CPU/SWIM/debug module/interrupt controller registers (continued)

| Address                   | Block                   | Register Label | Register Label Register Name              |      |  |
|---------------------------|-------------------------|----------------|-------------------------------------------|------|--|
| 0x00 7F90                 |                         | DM_BK1RE       | DM breakpoint 1 register extended byte    | 0xFF |  |
| 0x00 7F91                 |                         | DM_BK1RH       | DM breakpoint 1 register high byte        | 0xFF |  |
| 0x00 7F92                 |                         | DM_BK1RL       | DM breakpoint 1 register low byte         | 0xFF |  |
| 0x00 7F93                 |                         | DM_BK2RE       | DM breakpoint 2 register extended byte    | 0xFF |  |
| 0x00 7F94                 |                         | DM_BK2RH       | DM breakpoint 2 register high byte        | 0xFF |  |
| 0x00 7F95                 | DM                      | DM_BK2RL       | DM breakpoint 2 register low byte         | 0xFF |  |
| 0x00 7F96                 |                         | DM_CR1         | DM Debug module control register 1        | 0x00 |  |
| 0x00 7F97                 |                         | DM_CR2         | DM Debug module control register 2        | 0x00 |  |
| 0x00 7F98                 |                         | DM_CSR1        | DM Debug module control/status register 1 | 0x10 |  |
| 0x00 7F99                 |                         | DM_CSR2        | DM Debug module control/status register 2 | 0x00 |  |
| 0x00 7F9A                 |                         | DM_ENFCTR      | DM enable function register               | 0xFF |  |
| 0x00 7F9B to<br>0x00 7F9F | Reserved area (5 bytes) |                |                                           |      |  |

<sup>1.</sup> Accessible by debug module only



# 6 Interrupt vector mapping

Table 9. Interrupt mapping

| IRQ<br>No. | Source<br>block                 | Description                                                                                                            | Wakeup<br>from Halt<br>mode | Wakeup<br>from<br>Active-<br>halt mode | Wakeup<br>from Wait<br>(WFI<br>mode) | Wakeup<br>from Wait<br>(WFE<br>mode) <sup>(1)</sup> | Vector<br>address |
|------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------|--------------------------------------|-----------------------------------------------------|-------------------|
|            | RESET                           | Reset                                                                                                                  | Yes                         | Yes                                    | Yes                                  | Yes                                                 | 0x00 8000         |
|            | TRAP                            | Software interrupt                                                                                                     | 1                           | -                                      | -                                    | -                                                   | 0x00 8004         |
| 0          | TLI <sup>(2)</sup>              | External Top level Interrupt                                                                                           | 1                           | -                                      | -                                    | -                                                   | 0x00 8008         |
| 1          | FLASH                           | EOP/WR_PG_DIS                                                                                                          | ı                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 800C         |
| 2          | DMA1 0/1                        | DMA1 channels 0/1                                                                                                      | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8010         |
| 3          | DMA1 2/3                        | DMA1 channels 2/3                                                                                                      | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8014         |
| 4          | RTC/LSE_<br>CSS                 | RTC alarm interrupt/LSE<br>CSS interrupt                                                                               | Yes                         | Yes                                    | Yes                                  | Yes                                                 | 0x00 8018         |
| 5          | EXTI E/F/<br>PVD <sup>(3)</sup> | PortE/F interrupt/PVD interrupt                                                                                        | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 801C         |
| 6          | EXTIB/G                         | External interrupt port B/G                                                                                            | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8020         |
| 7          | EXTID/H                         | External interrupt port D                                                                                              | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8024         |
| 8          | EXTI0                           | External interrupt 0                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8028         |
| 9          | EXTI1                           | External interrupt 1                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 802C         |
| 10         | EXTI2                           | External interrupt 2                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8030         |
| 11         | EXTI3                           | External interrupt 3                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8034         |
| 12         | EXTI4                           | External interrupt 4                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8038         |
| 13         | EXTI5                           | External interrupt 5                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 803C         |
| 14         | EXTI6                           | External interrupt 6                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8040         |
| 15         | EXTI7                           | External interrupt 7                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8044         |
| 16         | LCD                             | LCD interrupt                                                                                                          | -                           | -                                      | Yes                                  | Yes                                                 | 0x00 8048         |
| 17         | CLK/TIM1                        | system clock switch/<br>CSS interrupt/<br>TIM 1 break                                                                  | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 804C         |
| 18         | ADC1                            | ACD1                                                                                                                   | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8050         |
| 19         | TIM2/USART2                     | TIM2 update/overflow/<br>trigger/break<br>USART2 transmission<br>complete/transmit data<br>register empty<br>interrupt | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8054         |
| 20         | TIM2/USART2                     | capture/<br>compare/USART2 interrupt                                                                                   | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8058         |



DS9111 Rev 4 51/112

Table 9. Interrupt mapping (continued)

| IRQ<br>No. | Source<br>block        | Description                                                                                                            | Wakeup<br>from Halt<br>mode | Wakeup<br>from<br>Active-<br>halt mode | Wakeup<br>from Wait<br>(WFI<br>mode) | Wakeup<br>from Wait<br>(WFE<br>mode) <sup>(1)</sup> | Vector<br>address |
|------------|------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------|--------------------------------------|-----------------------------------------------------|-------------------|
| 21         | TIM3/USART3            | TIM3 update/overflow/<br>trigger/break USART3<br>transmission<br>complete/transmit data<br>register empty<br>interrupt | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 805C         |
| 22         | TIM3/USART3            | TIM3 capture/compareUSART3 Receive register data full/overrun/idle line detected/parity error/ interrupt               | ·                           | ,                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8060         |
| 23         | TIM1                   | Update /overflow/trigger/<br>COM                                                                                       | -                           | -                                      | -                                    | Yes <sup>(5)</sup>                                  | 0x00 8064         |
| 24         | TIM1                   | Capture/compare                                                                                                        | -                           | -                                      | -                                    | Yes <sup>(5)</sup>                                  | 0x00 8068         |
| 25         | TIM4                   | TIM4 update/overflow/<br>trigger                                                                                       | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 806C         |
| 26         | SPI1                   | End of Transfer                                                                                                        | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8070         |
| 27         | USART1/TIM5            | USART1 transmission<br>complete/transmit data<br>register empty/<br>TIM5 update/overflow/<br>trigger/break             | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8074         |
| 28         | USART1/TIM5            | USART1 received data ready/overrun error/ idle line detected/parity error/TIM5 capture/compare                         | -                           | -                                      | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 8078         |
| 29         | I <sup>2</sup> C1/SPI2 | I <sup>2</sup> C1 interrupt <sup>(4)</sup> /SPI2                                                                       | Yes                         | Yes                                    | Yes                                  | Yes <sup>(5)</sup>                                  | 0x00 807C         |

- 1. The Low power wait mode is entered when executing a WFE instruction in Low power run mode.
- 2. The TLI interrupt is the logic OR between TIM2 overflow interrupt, and TIM4 overflow interrupts.
- The interrupt from PVD is logically OR-ed with Port E and F interrupts. Register EXTI\_CONF allows to select between Port E and Port F interrupt (see External interrupt port select register (EXTI\_CONF) in the RM0031).
- 4. The device is woken up from Halt or Active-halt mode only when the address received matches the interface address.
- In WFE mode, this interrupt is served if it has been previously enabled. After processing the interrupt, the processor goes back to WFE mode. When this interrupt is configured as a wakeup event, the CPU wakes up and resumes processing.

STM8L052R8 Option bytes

## 7 Option bytes

Option bytes contain configurations for device hardware features as well as the memory protection of the device. They are stored in a dedicated memory block.

All option bytes can be modified in ICP mode (with SWIM) by accessing the EEPROM address. See *Table 10* for details on option byte addresses.

The option bytes can also be modified 'on the fly' by the application in IAP mode, except for the ROP, UBC and PCODESIZE values which can only be taken into account when they are modified in ICP mode (with the SWIM).

Refer to the STM8Lxx Flash programming manual (PM0054) and STM8 SWIM and Debug Manual (UM0320) for information on SWIM programming procedures.

Table 10. Option byte addresses

| A -1 -1 | 0                                                                            | Option        |   | Option bits     |   |                                  |             |                |             | Factory |                    |
|---------|------------------------------------------------------------------------------|---------------|---|-----------------|---|----------------------------------|-------------|----------------|-------------|---------|--------------------|
| Address | Option name                                                                  | byte<br>No.   | 7 | 6               | 5 | 4                                | 3           | 2              | 1           | 0       | default<br>setting |
| 00 4800 | Read-out<br>protection<br>(ROP)                                              | OPT0          |   | ROP[7:0]        |   |                                  |             | 0x00           |             |         |                    |
| 00 4802 | UBC (User<br>Boot code size)                                                 | OPT1          |   | UBC[7:0]        |   |                                  |             | 0x00           |             |         |                    |
| 00 4807 | PCODESIZE                                                                    | OPT2          |   | PCODE[7:0]      |   |                                  |             | 0x00           |             |         |                    |
| 00 4808 | Independent<br>watchdog<br>option                                            | OPT3<br>[3:0] |   | Reserved        |   | WWDG<br>_HALT                    | WWDG<br>_HW | IWDG<br>_HALT  | IWDG<br>_HW | 0x00    |                    |
| 00 4809 | Number of<br>stabilization<br>clock cycles for<br>HSE and LSE<br>oscillators | OPT4          |   | Reserved        |   | Reserved LSECNT[1:0] HSECNT[1:0] |             | LSECNT[1:0] HS |             | NT[1:0] | 0x00               |
| 00 480A | Brownout reset (BOR)                                                         | OPT5<br>[3:0] |   | Reserved BOR_TH |   |                                  |             | BOR_<br>ON     | 0x01        |         |                    |
| 00 480B | Bootloader                                                                   | OPTBL         |   |                 |   |                                  |             |                | 0x00        |         |                    |
| 00 480C | option bytes<br>(OPTBL)                                                      | [15:0]        |   |                 |   | Oi                               | PTBL[15:0   | IJ             |             |         | 0x00               |

Option bytes STM8L052R8

Table 11. Option byte description

|                 | Table 11. Option byte description                                                                                                                                                                                                                                                                                                                     |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Option byte no. | Option description                                                                                                                                                                                                                                                                                                                                    |
| OPT0            | ROP[7:0] Memory readout protection (ROP)  0xAA: Disable readout protection (write access via SWIM protocol)  Refer to Readout protection section in the STM8L reference manual (RM0031).                                                                                                                                                              |
| OPT1            | UBC[7:0] Size of the user boot code area  UBC[7:0] Size of the user boot code area  0x00: No UBC  0x01: Page 0 reserved for the UBC and write protected.   0xFF: Page 0 to 254 reserved for the UBC and write-protected.  Refer to User boot code section in the STM8L reference manual (RM0031).                                                     |
| OPT2            | PCODESIZE[7:0] Size of the proprietary code area  0x00: No proprietary code area  0x01: Page 0 reserved for the proprietary code and read/write protected.   0xFF: Page 0 to 254 reserved for the proprietary code and read/write protected.  Refer to Proprietary code area (PCODE) section in the STM8L reference manual (RM0031) for more details. |
|                 | IWDG_HW: Independent watchdog  0: Independent watchdog activated by software  1: Independent watchdog activated by hardware  IWDG_HALT: Independent watchdog off in Halt/Active-halt  0: Independent watchdog continues running in Halt/Active-halt mode  1: Independent watchdog stopped in Halt/Active-halt mode                                    |
| OPT3            | WWDG_HW: Window watchdog  0: Window watchdog activated by software  1: Window watchdog activated by hardware                                                                                                                                                                                                                                          |
|                 | WWDG_HALT: Window window watchdog reset on Halt/Active-halt  0: Window watchdog stopped in Halt mode  1: Window watchdog generates a reset when MCU enters Halt mode                                                                                                                                                                                  |
| OPT4            | HSECNT: Number of HSE oscillator stabilization clock cycles  0x00 - 1 clock cycle  0x01 - 16 clock cycles  0x10 - 512 clock cycles  0x11 - 4096 clock cycles                                                                                                                                                                                          |
| OPT4            | LSECNT: Number of LSE oscillator stabilization clock cycles  0x00 - 1 clock cycle  0x01 - 16 clock cycles  0x10 - 512 clock cycles  0x11 - 4096 clock cycles                                                                                                                                                                                          |



STM8L052R8 Option bytes

Table 11. Option byte description (continued)

| Option byte no. | Option description                                                                                                                                                                                                                                                           |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OPT5            | BOR_ON: 0: Brownout reset off 1: Brownout reset on                                                                                                                                                                                                                           |
|                 | <b>BOR_TH[3:1]</b> : Brownout reset thresholds. Refer to <i>Table 16</i> for details on the thresholds according to the value of BOR_TH bits.                                                                                                                                |
| OPTBL           | OPTBL[15:0]: This option is checked by the boot ROM code after reset. Depending on the content of addresses 00 480B, 00 480C and 0x8000 (reset vector) the CPU jumps to the bootloader or to the reset vector.  Refer to the UM0560 bootloader user manual for more details. |



DS9111 Rev 4 55/112

### **Electrical parameters** 8

#### 8.1 **Parameter conditions**

Unless otherwise specified, all voltages are referred to V<sub>SS</sub>.

#### 8.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A$  = 25 °C and  $T_A$  =  $T_A$  max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

#### 8.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A$  = 25 °C,  $V_{DD}$  = 3 V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ).

### 8.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 8.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 5.

STM8L PIN MSv45211V1

Figure 5. Pin loading conditions

MSv45212V1

### 8.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 6.

STM8L PIN

Figure 6. Pin input voltage

## 8.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 12: Voltage characteristics*, *Table 13: Current characteristics* and *Table 14: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

The device's mission profile (application conditions) is compliant with the JEDEC JESD47 Qualification Standard, the extended mission profiles are available on demand.

| Symbol                            | Ratings                                                              | Min                                                               | Max                   | Unit |
|-----------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------|------|
| V <sub>DD</sub> - V <sub>SS</sub> | External supply voltage (including V <sub>DDA</sub> ) <sup>(1)</sup> | - 0.3                                                             | 4.0                   |      |
|                                   | Input voltage on true open-drain pins (PC0 and PC1)                  | V <sub>ss</sub> - 0.3                                             | V <sub>DD</sub> + 4.0 |      |
| V <sub>IN</sub> <sup>(2)</sup>    | Input voltage on five-volt tolerant (FT) pins                        | V <sub>ss</sub> - 0.3                                             | V <sub>DD</sub> + 4.0 | V    |
|                                   | Input voltage on any other pin                                       | V <sub>SS</sub> - 0.3                                             | 4.0                   |      |
| V <sub>ESD</sub>                  | Electrostatic discharge voltage                                      | see Absolute maximum ratings (electrical sensitivity) on page 105 |                       |      |

Table 12. Voltage characteristics

2. V<sub>IN</sub> maximum must always be respected. Refer to Table 13. for maximum allowed injected current values.

577

DS9111 Rev 4 57/112

All power (V<sub>DD1</sub>, V<sub>DD2</sub>, V<sub>DD3</sub>, V<sub>DD4</sub>, V<sub>DDA</sub>) and ground (V<sub>SS1</sub>, V<sub>SS2</sub>, V<sub>SS3</sub>, V<sub>SS4</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply.

**Table 13. Current characteristics** 

| Symbol                 | Ratings                                                                  | Max.     | Unit |
|------------------------|--------------------------------------------------------------------------|----------|------|
| I <sub>VDD</sub>       | Total current into V <sub>DD</sub> power line (source)                   | 80       |      |
| I <sub>VSS</sub>       | Total current out of V <sub>SS</sub> ground line (sink)                  | 80       |      |
|                        | Output current sunk by IR_TIM pin (with high sink LED driver capability) | 80       |      |
| l <sub>IO</sub>        | Output current sunk by any other I/O and control pin                     | 25       |      |
|                        | Output current sourced by any I/Os and control pin                       | - 25     | mA   |
|                        | Injected current on true open-drain pins (PC0 and PC1) <sup>(1)</sup>    | - 5 / +0 |      |
| I <sub>INJ(PIN)</sub>  | Injected current on five-volt tolerant (FT) pins <sup>(1)</sup>          | - 5 / +0 |      |
|                        | Injected current on any other pin (2)                                    | - 5 / +5 |      |
| ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) (3)             | ± 25     |      |

<sup>1.</sup> Positive injection is not possible on these I/Os. A negative injection is induced by  $V_{IN} < V_{SS}$ .  $I_{INJ(PIN)}$  must never be exceeded. Refer to Table 12. for maximum allowed input voltage values.

**Table 14. Thermal characteristics** 

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to +150 | °C   |
| TJ               | Maximum junction temperature | 150         | C    |

<sup>2.</sup> A positive injection is induced by  $V_{IN} > V_{DD}$  while a negative injection is induced by  $V_{IN} < V_{SS}$ .  $I_{INJ(PIN)}$  must never be exceeded. Refer to *Table 12*. for maximum allowed input voltage values.

<sup>3.</sup> When several inputs are submitted to a current injection, the maximum  $\Sigma I_{\text{INJ}(\text{PIN})}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

## 8.3 Operating conditions

Subject to general operating conditions for  $V_{DD}$  and  $T_{A}. \\$ 

### 8.3.1 General operating conditions

Table 15. General operating conditions

| Symbol                             | Parameter                                   | Parameter Conditions                             |     | Max.               | Unit |
|------------------------------------|---------------------------------------------|--------------------------------------------------|-----|--------------------|------|
| f <sub>SYSCLK</sub> <sup>(1)</sup> | System clock frequency                      | 1.8 V ≤V <sub>DD</sub> < 3.6 V                   | 0   | 16                 | MHz  |
| V <sub>DD</sub>                    | Standard operating voltage                  | -                                                | 1.8 | 3.6                | V    |
| $V_{DDA}$                          | Analog operating voltage                    | Must be at the same potential as V <sub>DD</sub> | 1.8 | 3.6                | V    |
| P <sub>D</sub> <sup>(2)</sup>      | Power dissipation at T <sub>A</sub> = 85 °C | LQFP64                                           |     | 288                | mW   |
| T <sub>A</sub>                     | Temperature range                           | 1.8 V ≤V <sub>DD</sub> < 3.6 V                   | -40 | 85                 |      |
| $T_J$                              | Junction temperature range                  | -40 °C ≤T <sub>A</sub> < 85 °C                   | -40 | 105 <sup>(3)</sup> | °C   |

<sup>1.</sup>  $f_{SYSCLK} = f_{CPU}$ 

<sup>2.</sup> To calculate  $P_{Dmax}(T_A)$ , use the formula  $P_{Dmax}=(T_{Jmax}-T_A)/\Theta_{JA}$  with  $T_{Jmax}$  in this table and  $\Theta_{JA}$  in "Thermal characteristics" table.

<sup>3.</sup>  $T_{Jmax}$  is given by the test limit. Above this value the product behavior is not guaranteed.

## 8.3.2 Embedded reset and power control block characteristics

Table 16. Embedded reset and power control block characteristics

| Symbol            | Parameter                      | Conditions                                         | Min.               | Тур.         | Max.             | Unit |
|-------------------|--------------------------------|----------------------------------------------------|--------------------|--------------|------------------|------|
|                   | V <sub>DD</sub> rise time rate | BOR detector enabled                               | 0 <sup>(1)</sup>   | -            | ∞(1)             | μs/V |
|                   | V <sub>DD</sub> rise time rate | BOR detector disabled                              | 0 <sup>(1)</sup>   | -            | 1 <sup>(1)</sup> | ms/V |
| t <sub>VDD</sub>  | V <sub>DD</sub> fall time rate | BOR detector enabled                               | 20 <sup>(1)</sup>  | -            | <sub>∞</sub> (1) | μs/V |
|                   | V DD rail time rate            | BOR detector disabled                              | Reset below        | voltage func | tional range     |      |
|                   | Deset release delev            | V <sub>DD</sub> rising<br>BOR detector<br>enabled  | -                  | 3            | -                |      |
| t <sub>TEMP</sub> | Reset release delay            | V <sub>DD</sub> rising<br>BOR detector<br>disabled | -                  | 1            | -                | ms   |
| V <sub>POR</sub>  | Power-on reset threshold       | Rising edge                                        | 1.3 <sup>(2)</sup> | 1.5          | 1.65             |      |
| V <sub>PDR</sub>  | Power-down reset threshold     | Falling edge                                       | 1.3 <sup>(2)</sup> | 1.5          | 1.65             |      |
| V                 | Brown-out reset threshold 0    | Falling edge                                       | 1.67               | 1.7          | 1.74             |      |
| V <sub>BOR0</sub> | (BOR_TH[2:0]=000)              | Rising edge                                        | 1.69               | 1.75         | 1.80             |      |
| W                 | Brown-out reset threshold 1    | Falling edge                                       | 1.87               | 1.93         | 1.97             |      |
| V <sub>BOR1</sub> | (BOR_TH[2:0]=001)              | Rising edge                                        | 1.96               | 2.04         | 2.07             | V    |
| V.                | Brown-out reset threshold 2    | Falling edge                                       | 2.22               | 2.3          | 2.35             | V    |
| V <sub>BOR2</sub> | (BOR_TH[2:0]=010)              | Rising edge                                        | 2.31               | 2.41         | 2.44             |      |
| W.                | Brown-out reset threshold 3    | Falling edge                                       | 2.45               | 2.55         | 2.60             |      |
| V <sub>BOR3</sub> | (BOR_TH[2:0]=011)              | Rising edge                                        | 2.54               | 2.66         | 2.7              |      |
| V                 | Brown-out reset threshold 4    | Falling edge                                       | 2.68               | 2.80         | 2.85             |      |
| V <sub>BOR4</sub> | (BOR_TH[2:0]=100)              | Rising edge                                        | 2.78               | 2.90         | 2.95             |      |



Table 16. Embedded reset and power control block characteristics (continued)

| Symbol            | Parameter          | Conditions                                | Min. | Тур. | Max. | Unit |
|-------------------|--------------------|-------------------------------------------|------|------|------|------|
| V                 | PVD threshold 0    | Falling edge                              | 1.80 | 1.84 | 1.88 |      |
| V <sub>PVD0</sub> | PVD tilleshold 0   | Rising edge                               | 1.88 | 1.94 | 1.99 | =    |
| V                 | PVD threshold 1    | Falling edge                              | 1.98 | 2.04 | 2.09 | =    |
| V <sub>PVD1</sub> |                    | Rising edge                               | 2.08 | 2.14 | 2.18 | 1    |
| V                 | D\/D throubold 2   | Falling edge                              | 2.2  | 2.24 | 2.28 |      |
| $V_{PVD2}$        | PVD threshold 2    | Rising edge                               | 2.28 | 2.34 | 2.38 | =    |
| V                 | PVD threshold 3    | Falling edge                              | 2.39 | 2.44 | 2.48 |      |
| V <sub>PVD3</sub> | FVD tillesiloid 3  | Rising edge                               | 2.47 | 2.54 | 2.58 | - V  |
| V                 | PVD threshold 4    | Falling edge                              | 2.57 | 2.64 | 2.69 |      |
| $V_{PVD4}$        |                    | Rising edge                               | 2.68 | 2.74 | 2.79 |      |
| V                 | PVD threshold 5    | Falling edge                              | 2.77 | 2.83 | 2.88 | =    |
| $V_{PVD5}$        | PVD tilleshold 5   | Rising edge                               | 2.87 | 2.94 | 2.99 | 1    |
| V                 | PVD threshold 6    | Falling edge                              | 2.97 | 3.05 | 3.09 | 1    |
| V <sub>PVD6</sub> | PVD tilleshold 6   | Rising edge                               | 3.08 | 3.15 | 3.20 | =    |
|                   |                    | BOR0 threshold                            | -    | 40   | -    |      |
| Vhyst             | Hysteresis voltage | All BOR and PVD thresholds excepting BOR0 | -    | 100  | -    | mV   |

<sup>1.</sup> Guaranteed by design.

<sup>2.</sup> Guaranteed by characterization results.

Electrical parameters STM8L052R8



Figure 7. Power supply thresholds



### 8.3.3 Supply current characteristics

### **Total current consumption**

The MCU is placed under the following conditions:

- $\bullet$  All I/O pins in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load)
- All peripherals are disabled except if explicitly mentioned.

In the following table, data are based on characterization results, unless otherwise specified.

Subject to general operating conditions for V<sub>DD</sub> and T<sub>A</sub>.

Table 17. Total current consumption in Run mode

| Symbol Parameter     |                           |                                        | Conditions <sup>(1)</sup>                            |                                     |              | N            | lax.                | Unit         |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|----------------------|---------------------------|----------------------------------------|------------------------------------------------------|-------------------------------------|--------------|--------------|---------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------------------|-----|------|------|----|
| Symbol Farameter     |                           | Conditions                             | Тур.                                                 | 55°C                                | 85 °C        | Oilit        |                     |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      |                           |                                        |                                                      | f <sub>CPU</sub> = 125 kHz          | 0.22         | 0.28         | 0.39                |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      |                           |                                        |                                                      | f <sub>CPU</sub> = 1 MHz            | 0.32         | 0.38         | 0.49                |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      |                           | HSI RC osc.<br>(16 MHz) <sup>(3)</sup> | f <sub>CPU</sub> = 4 MHz                             | 0.59                                | 0.65         | 0.76         |                     |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      |                           |                                        | ( /                                                  | f <sub>CPU</sub> = 8 MHz            | 0.93         | 0.99         | 1.1                 |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      | All peripherals OFF,      | All poriphorals                        |                                                      | f <sub>CPU</sub> = 16 MHz           | 1.62         | 1.68         | 1.79 <sup>(4)</sup> |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      |                           | OFF,                                   | HSE external clock                                   | f <sub>CPU</sub> = 125 kHz          | 0.21         | 0.25         | 0.35                |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
| I <sub>DD(RUN)</sub> | Supply current in         |                                        |                                                      | HSE external                        | HSE external | HSE external | HSE external        | HSE external | HSE external | HSE external | HSE external | HSE external | HSE external | HSE external | HSE external | HSE external | f <sub>CPU</sub> = 1 MHz | 0.3 | 0.34 | 0.44 | mA |
| BB(INOIN)            | run mode <sup>(2)</sup>   | V <sub>DD</sub> from 1.8 V             |                                                      | f <sub>CPU</sub> = 4 MHz            | 0.57         | 0.61         | 0.71                |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      |                           | to<br>3.6 V                            | (f <sub>CPU</sub> =f <sub>HSE</sub> ) <sup>(5)</sup> | f <sub>CPU</sub> = 8 MHz            | 0.95         | 0.99         | 1.09                |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      |                           |                                        |                                                      | f <sub>CPU</sub> = 16 MHz           | 1.73         | 1.77         | 1.87 <sup>(4)</sup> |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      | (typ. 3<br>LSE e<br>clock |                                        | LSI RC osc.<br>(typ. 38 kHz)                         | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.029        | 0.035        | 0.039               |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |
|                      |                           | LSE external clock (32.768 kHz)        | f <sub>CPU</sub> = f <sub>LSE</sub>                  | 0.028                               | 0.034        | 0.038        |                     |              |              |              |              |              |              |              |              |              |                          |     |      |      |    |

DS9111 Rev 4 63/112

Table 17. Total current consumption in Run mode (continued)

| Symbol               | Parameter      | Conditions <sup>(1)</sup>                               |                                                      |                                     | Тур.  | N     | lax.  | Unit  |
|----------------------|----------------|---------------------------------------------------------|------------------------------------------------------|-------------------------------------|-------|-------|-------|-------|
| Symbol F             | Parameter      |                                                         | Conditions                                           |                                     |       | 55°C  | 85 °C | Oilit |
|                      |                |                                                         |                                                      | f <sub>CPU</sub> = 125 kHz          | 0.35  | 0.46  | 0.48  |       |
|                      |                |                                                         |                                                      | f <sub>CPU</sub> = 1 MHz            | 0.54  | 0.65  | 0.67  |       |
|                      |                |                                                         | HSI RC<br>osc. <sup>(6)</sup>                        | f <sub>CPU</sub> = 4 MHz            | 1.16  | 1.27  | 1.29  |       |
|                      |                |                                                         | 000.                                                 | f <sub>CPU</sub> = 8 MHz            | 1.97  | 2.08  | 2.1   |       |
|                      | Supply current |                                                         |                                                      | f <sub>CPU</sub> = 16 MHz           | 3.54  | 3.65  | 3.67  |       |
|                      |                | All peripherals<br>OFF, code<br>executed from<br>Flash, | HSE external clock                                   | f <sub>CPU</sub> = 125 kHz          | 0.35  | 0.44  | 0.46  |       |
| I <sub>DD(RUN)</sub> |                |                                                         |                                                      | f <sub>CPU</sub> = 1 MHz            | 0.53  | 0.62  | 0.64  | mA    |
|                      | mode           | V <sub>DD</sub> from 1.8 V                              |                                                      | f <sub>CPU</sub> = 4 MHz            | 1.13  | 1.22  | 1.24  |       |
|                      |                | to 3.6 V                                                | (f <sub>CPU</sub> =f <sub>HSE</sub> ) <sup>(5)</sup> | f <sub>CPU</sub> = 8 MHz            | 2     | 2.09  | 2.11  |       |
|                      |                |                                                         |                                                      | f <sub>CPU</sub> = 16 MHz           | 3.69  | 3.78  | 3.8   |       |
|                      |                |                                                         | LSI RC osc.                                          | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.110 | 0.123 | 0.130 |       |
|                      |                | clock                                                   | LSE external clock (32.768 kHz) <sup>(7)</sup>       | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.100 | 0.101 | 0.104 |       |

- 1. All peripherals OFF,  $V_{DD}$  from 1.8 V to 3.6 V, HSI internal RC osc.,  $f_{CPU}$ = $f_{SYSCLK}$
- 2. CPU executing typical data processing
- 3. The run from RAM consumption can be approximated with the linear formula:  $I_{DD}(run\_from\_RAM)$  = Freq. \* 95  $\mu A/MHz$  + 250  $\mu A$
- 4. Tested in production.
- Oscillator bypassed (HSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the HSE consumption (I<sub>DD HSE</sub>) must be added. Refer to Table 28.
- 6. The run from Flash consumption can be approximated with the linear formula:  $I_{DD}(run\_from\_Flash)$  = Freq. \* 200  $\mu A/MHz$  + 330  $\mu A$
- 7. Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to *Table* 29



Figure 8. Typical  $I_{DD(RUN)}$  from RAM vs.  $V_{DD}$  (HSI clock source),  $f_{CPU}$  =16 MHz <sup>1)</sup>

1. Typical current consumption measured with code executed from RAM.



577

DS9111 Rev 4 65/112 In the following table, data are based on characterization results, unless otherwise specified.

Table 18. Total current consumption in Wait mode

| Symbol Parameter      |           | Conditions <sup>(1)</sup>                       |                                                                            |                                     | Tun   | М     | ax                  | Unit |  |
|-----------------------|-----------|-------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------|-------|-------|---------------------|------|--|
| Symbol                | Parameter | Conditions                                      |                                                                            |                                     | Тур   | 55°C  | 85 °C               | Unit |  |
|                       |           |                                                 |                                                                            | f <sub>CPU</sub> = 125 kHz          | 0.21  | 0.29  | 0.33                |      |  |
|                       |           |                                                 |                                                                            | f <sub>CPU</sub> = 1 MHz            | 0.25  | 0.33  | 0.37                |      |  |
|                       |           |                                                 | HSI                                                                        | f <sub>CPU</sub> = 4 MHz            | 0.32  | 0.4   | 0.44                |      |  |
|                       |           | CPU not                                         |                                                                            | f <sub>CPU</sub> = 8 MHz            | 0.42  | 0.496 | 0.54                |      |  |
|                       |           | clocked,<br>all peripherals                     |                                                                            | f <sub>CPU</sub> = 16 MHz           | 0.66  | 0.736 | 0.78 <sup>(3)</sup> |      |  |
|                       |           | OFF, code executed                              |                                                                            | f <sub>CPU</sub> = 125 kHz          | 0.19  | 0.21  | 0.3                 |      |  |
|                       |           | from RAM<br>with Flash in I <sub>DDO</sub>      | LICE systems all ale als                                                   | f <sub>CPU</sub> = 1 MHz            | 0.2   | 0.23  | 0.32                | mA   |  |
|                       |           | mode, <sup>(2)</sup>                            | HSE external clock<br>(f <sub>CPU</sub> =f <sub>HSE</sub> ) <sup>(4)</sup> | f <sub>CPU</sub> = 4 MHz            | 0.27  | 0.3   | 0.39                |      |  |
|                       |           | V <sub>DD</sub> from 1.8 V to 3.6 V  oly ent in | CFU H3E/                                                                   | f <sub>CPU</sub> = 8 MHz            | 0.37  | 0.4   | 0.49                |      |  |
|                       |           |                                                 |                                                                            | f <sub>CPU</sub> = 16 MHz           | 0.63  | 0.66  | 0.75 <sup>(3)</sup> |      |  |
|                       | Supply    |                                                 | LSI                                                                        | $f_{CPU} = f_{LSI}$                 | 0.028 | 0.037 | 0.039               | ]    |  |
|                       |           |                                                 | LSE <sup>(5)</sup> external clock<br>(32.768 kHz)                          | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.027 | 0.035 | 0.038               |      |  |
| I <sub>DD(Wait)</sub> | Wait mode |                                                 | HSI                                                                        | f <sub>CPU</sub> = 125 kHz          | 0.27  | 0.36  | 0.42                |      |  |
|                       |           |                                                 |                                                                            | f <sub>CPU</sub> = 1 MHz            | 0.29  | 0.38  | 0.44                |      |  |
|                       |           |                                                 |                                                                            | f <sub>CPU</sub> = 4 MHz            | 0.37  | 0.46  | 0.52                |      |  |
|                       |           |                                                 |                                                                            | f <sub>CPU</sub> = 8 MHz            | 0.45  | 0.55  | 0.61                |      |  |
|                       |           | CPU not clocked,                                |                                                                            | f <sub>CPU</sub> = 16 MHz           | 0.69  | 0.79  | 0.85                |      |  |
|                       |           | all peripherals<br>OFF,                         |                                                                            | f <sub>CPU</sub> = 125 kHz          | 0.23  | 0.29  | 0.32                |      |  |
|                       |           | code executed                                   | HSE <sup>(4)</sup> external clock                                          | f <sub>CPU</sub> = 1 MHz            | 0.24  | 0.31  | 0.34                | mA   |  |
|                       |           | from Flash,<br>V <sub>DD</sub> from             | (f <sub>CPU</sub> =                                                        | f <sub>CPU</sub> = 4 MHz            | 0.32  | 0.39  | 0.42                |      |  |
|                       |           | 1.8 V to 3.6 V                                  | HSE)                                                                       | f <sub>CPU</sub> = 8 MHz            | 0.42  | 0.49  | 0.51                |      |  |
|                       |           |                                                 |                                                                            | f <sub>CPU</sub> = 16 MHz           | 0.7   | 0.77  | 0.79                |      |  |
|                       |           |                                                 | LSI                                                                        | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.037 | 0.085 | 0.105               |      |  |
|                       |           |                                                 | LSE <sup>(5)</sup> external clock<br>(32.768 kHz)                          | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.036 | 0.082 | 0.095               |      |  |

- 1. All peripherals OFF,  $V_{DD}$  from 1.8 V to 3.6 V, HSI internal RC osc.,  $f_{CPU}$  =  $f_{SYSCLK}$
- 2. Flash is configured in  $I_{DDQ}$  mode in Wait mode by setting the EPM or WAITM bit in the Flash\_CR1 register.
- 3. Tested in production.
- Oscillator bypassed (HSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the HSE consumption (I<sub>DD HSE</sub>) must be added. Refer to Table 28.



 Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD HSE</sub>) must be added. Refer to *Table* 29



1. Typical current consumption measured with code executed from RAM.



1. Typical current consumption measured with code executed from Flash.

DS9111 Rev 4 67/112

In the following table, data are based on characterization results, unless otherwise specified.

Table 19. Total current consumption and timing in Low power run mode at  $V_{DD}$  = 1.8 V to 3.6 V

| Symbol               | Parameter                            | Conditions <sup>(1)</sup> |                                 |                                     |      | Max.  | Unit |
|----------------------|--------------------------------------|---------------------------|---------------------------------|-------------------------------------|------|-------|------|
|                      |                                      |                           |                                 | T <sub>A</sub> = -40 °C<br>to 25 °C | 5.86 | 6.38  |      |
|                      |                                      |                           | all peripherals OFF             | T <sub>A</sub> = 55 °C              | 6.52 | 7.06  |      |
|                      |                                      | LSI RC osc.               |                                 | T <sub>A</sub> = 85 °C              | 7.68 | 8.7   |      |
|                      | Supply current in Low power run mode | (at 38 kHz)               | with TIM2 active <sup>(2)</sup> | T <sub>A</sub> = -40 °C<br>to 25 °C | 6.2  | 6.73  |      |
|                      |                                      |                           |                                 | T <sub>A</sub> = 55 °C              | 6.86 | 7.41  |      |
| loog on              |                                      |                           |                                 | T <sub>A</sub> = 85 °C              | 9.71 | 10.81 | μА   |
| I <sub>DD(LPR)</sub> |                                      |                           | all peripherals OFF             | T <sub>A</sub> = -40 °C<br>to 25 °C | 5.42 | 5.94  | μΑ   |
|                      |                                      |                           |                                 | T <sub>A</sub> = 55 °C              | 5.9  | 6.52  |      |
|                      |                                      | LSE (3) external          |                                 | T <sub>A</sub> = 85 °C              | 6.14 | 6.8   |      |
|                      |                                      | clock<br>(32.768 kHz)     | (2)                             | T <sub>A</sub> = -40 °C<br>to 25 °C | 5.87 | 6.48  |      |
|                      |                                      |                           | with TIM2 active (2)            | T <sub>A</sub> = 55 °C              | 6.44 | 6.95  |      |
|                      |                                      |                           |                                 | T <sub>A</sub> = 85 °C              | 6.7  | 7.65  |      |

<sup>1.</sup> No floating I/Os

<sup>2.</sup> Timer 2 clock enabled and counter running

Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to Table 29



DS9111 Rev 4 69/112 In the following table, data are based on characterization results, unless otherwise specified.

Table 20. Total current consumption in Low power wait mode at  $V_{DD}$  = 1.8 V to 3.6 V

| Symbol               | Parameter           |                                      | Conditions <sup>(1)</sup>       |                                                              |      |      | Unit         |
|----------------------|---------------------|--------------------------------------|---------------------------------|--------------------------------------------------------------|------|------|--------------|
|                      |                     | LSI RC osc.<br>(at 38 kHz)           |                                 | $T_A$ = -40 °C to 25 °C                                      | 3.03 | 3.41 |              |
|                      |                     |                                      | all peripherals OFF             | T <sub>A</sub> = 55 °C                                       | 3.38 | 3.78 |              |
|                      |                     |                                      |                                 | T <sub>A</sub> = 85 °C                                       | 4.6  | 5.34 |              |
|                      | Supply current in   |                                      |                                 | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 3.78 | 4.21 |              |
|                      |                     |                                      | with TIM2 active <sup>(2)</sup> | T <sub>A</sub> = 55 °C                                       | 4.13 | 4.57 | - μA<br>- μA |
| l== 0 =              |                     |                                      |                                 | T <sub>A</sub> = 85 °C                                       | 5.29 | 6.08 |              |
| I <sub>DD(LPW)</sub> | Low power wait mode | LSE external                         | all peripherals OFF             | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 2.46 | 2.89 |              |
|                      |                     |                                      |                                 | T <sub>A</sub> = 55 °C                                       | 2.58 | 3.07 |              |
|                      |                     |                                      |                                 | T <sub>A</sub> = 85 °C                                       | 3.32 | 4.05 |              |
|                      |                     | clock <sup>(3)</sup><br>(32.768 kHz) |                                 | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 2.88 | 3.29 |              |
|                      |                     | ,                                    | with TIM2 active (2)            | T <sub>A</sub> = 55 °C                                       | 2.97 | 3.42 |              |
|                      |                     |                                      |                                 | T <sub>A</sub> = 85 °C                                       | 3.69 | 4.55 |              |

<sup>1.</sup> No floating I/Os.

Figure 13. Typical  $I_{DD(LPW)}$  vs.  $V_{DD}$  (LSI clock source), all peripherals OFF  $^{(1)}$ 0.02 85°C -40°C 0.015 IDD LpWfi ram LSI alloff (mA)
00
00 2 2.2 3 3.2 2.4 3.4 3.6 1.8 2.6 2.8 VDD (V) MS19114V2

 ${\it 1.} \quad {\it Typical current consumption measured with code executed from RAM.}$ 

<sup>2.</sup> Timer 2 clock enabled and counter is running.

Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to Table 29.

In the following table, data are based on characterization results, unless otherwise specified.

Table 21. Total current consumption and timing in Active-halt mode at  $V_{DD}$  = 1.8 V to 3.6 V

| Symbol                 | Parameter                                                           |                    | Conditio                                | ns <sup>(1)</sup>                 | Тур.                   | Max.  | Unit                   |                        |      |       |  |
|------------------------|---------------------------------------------------------------------|--------------------|-----------------------------------------|-----------------------------------|------------------------|-------|------------------------|------------------------|------|-------|--|
|                        |                                                                     |                    |                                         | T <sub>A</sub> = -40 °C to 25 °C  | 0.92                   | 2.25  |                        |                        |      |       |  |
|                        |                                                                     |                    | LCD OFF <sup>(2)</sup>                  | T <sub>A</sub> = 55 °C            | 1.32                   | 3.44  |                        |                        |      |       |  |
|                        |                                                                     |                    |                                         | T <sub>A</sub> = 85 °C            | 1.63                   | 3.87  |                        |                        |      |       |  |
|                        |                                                                     |                    | LCD ON                                  | T <sub>A</sub> = -40 °C to 25 °C  | 1.56                   | 3.6   |                        |                        |      |       |  |
|                        |                                                                     |                    | (static duty/<br>external               | T <sub>A</sub> = 55 °C            | 1.64                   | 3.8   |                        |                        |      |       |  |
|                        | Supply current in                                                   | LSI RC             | V <sub>LCD</sub> ) (3)                  | T <sub>A</sub> = 85 °C            | 2.12                   | 5.03  |                        |                        |      |       |  |
| I <sub>DD(AH)</sub>    | Active-halt mode                                                    | (at 38 kHz)        | LCD ON                                  | T <sub>A</sub> = -40 °C to 25 °C  | 1.92                   | 4.56  | μА                     |                        |      |       |  |
|                        |                                                                     |                    | (1/4 duty/<br>external                  | T <sub>A</sub> = 55 °C            | 2.1                    | 4.97  |                        |                        |      |       |  |
|                        |                                                                     |                    | V <sub>LCD</sub> ) <sup>(4)</sup>       | T <sub>A</sub> = 85 °C            | 2.6                    | 6.14  |                        |                        |      |       |  |
|                        |                                                                     |                    | LCD ON                                  | T <sub>A</sub> = -40 °C to 25 °C  | 4.2                    | 9.88  |                        |                        |      |       |  |
|                        |                                                                     |                    | l                                       |                                   |                        |       | (1/4 duty/<br>internal | T <sub>A</sub> = 55 °C | 4.39 | 10.32 |  |
|                        |                                                                     |                    |                                         | V <sub>LCD</sub> ) <sup>(5)</sup> | T <sub>A</sub> = 85 °C | 4.84  | 11.5                   |                        |      |       |  |
|                        |                                                                     |                    |                                         | T <sub>A</sub> = -40 °C to 25 °C  | 0.54                   | 1.35  |                        |                        |      |       |  |
|                        |                                                                     |                    | LCD OFF <sup>(7)</sup>                  | T <sub>A</sub> = 55 °C            | 0.61                   | 1.44  |                        |                        |      |       |  |
|                        |                                                                     |                    | LCD ON (static duty/ external VLCD) (3) | T <sub>A</sub> = 85 °C            | 0.91                   | 2.27  | - μΑ                   |                        |      |       |  |
|                        |                                                                     |                    |                                         | T <sub>A</sub> = -40 °C to 25 °C  | 0.91                   | 2.13  |                        |                        |      |       |  |
|                        |                                                                     |                    |                                         | T <sub>A</sub> = 55 °C            | 1.05                   | 2.55  |                        |                        |      |       |  |
|                        | Supply current in                                                   | LSE external clock |                                         | T <sub>A</sub> = 85 °C            | 1.42                   | 3.65  |                        |                        |      |       |  |
| I <sub>DD(AH)</sub>    | Active-halt mode                                                    | (32.768 kHz)       | LCD ON                                  | T <sub>A</sub> = -40 °C to 25 °C  | 1.6                    | 2.84  |                        |                        |      |       |  |
|                        |                                                                     | (0)                | (1/4 duty/<br>external                  | T <sub>A</sub> = 55 °C            | 1.76                   | 4.37  |                        |                        |      |       |  |
|                        |                                                                     |                    | V <sub>LCD</sub> ) <sup>(4)</sup>       | T <sub>A</sub> = 85 °C            | 2.14                   | 5.23  |                        |                        |      |       |  |
|                        |                                                                     |                    | LCD ON                                  | T <sub>A</sub> = -40 °C to 25 °C  | 3.89                   | 9.15  |                        |                        |      |       |  |
|                        |                                                                     |                    | (1/4 duty/<br>internal                  | T <sub>A</sub> = 55 °C            | 3.89                   | 9.15  |                        |                        |      |       |  |
|                        |                                                                     |                    | V <sub>LCD</sub> ) <sup>(5)</sup>       | T <sub>A</sub> = 85 °C            | 4.25                   | 10.49 |                        |                        |      |       |  |
| I <sub>DD(WUFAH)</sub> | Supply current during wakeup time from Active-halt mode (using HSI) | -                  | -                                       | -                                 | 2.4                    | -     | mA                     |                        |      |       |  |



DS9111 Rev 4 71/112

Electrical parameters STM8L052R8

Table 21. Total current consumption and timing in Active-halt mode at  $V_{DD}$  = 1.8 V to 3.6 V (continued)

| Symbol                                    | Parameter                                                       | Conditions <sup>(1)</sup> |   |   | Тур. | Max. | Unit |
|-------------------------------------------|-----------------------------------------------------------------|---------------------------|---|---|------|------|------|
| t <sub>WU_HSI(AH)</sub> <sup>(8)(9)</sup> | Wakeup time from<br>Active-halt mode to<br>Run mode (using HSI) | -                         | - | - | 4.7  | 7    | μs   |
| t <sub>WU_LSI(AH)</sub> (8)(9)            | Wakeup time from<br>Active-halt mode to<br>Run mode (using LSI) | -                         | - | - | 150  | -    | μs   |

- 1. No floating I/O, unless otherwise specified.
- 2. RTC enabled. Clock source = LSI
- 3. RTC enabled, LCD enabled with external  $V_{LCD}$  = 3 V, static duty, division ratio = 256, all pixels active, no LCD connected.
- 4. RTC enabled, LCD enabled with external V<sub>LCD</sub>, 1/4 duty, 1/3 bias, division ratio = 64, all pixels active, no LCD connected.
- LCD enabled with internal LCD booster V<sub>LCD</sub> = 3 V, 1/4 duty, 1/3 bias, division ratio = 64, all pixels active, no LCD connected.
- 6. Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption ( $I_{DD\ LSE}$ ) must be added. Refer to Table 29
- 7. RTC enabled. Clock source = LSE
- Wakeup time until start of interrupt vector fetch.
   The first word of interrupt routine is fetched 4 CPU cycles after t<sub>WU</sub>.
- 9. ULP=0 or ULP=1 and FWU=1 in the PWR\_CSR2 register.

Table 22. Typical current consumption in Active-halt mode, RTC clocked by LSE external crystal

| Symbol                             | Parameter                          | Condition <sup>(</sup>  | Тур.                  | Unit |    |
|------------------------------------|------------------------------------|-------------------------|-----------------------|------|----|
|                                    |                                    | \/ -19\/                | LSE                   | 1.2  |    |
|                                    | Supply current in Active-halt mode | V <sub>DD</sub> = 1.8 V | LSE/32 <sup>(3)</sup> | 0.9  |    |
| (2)                                |                                    | V - 2 V                 | LSE                   | 1.4  |    |
| I <sub>DD(AH)</sub> <sup>(2)</sup> |                                    | V <sub>DD</sub> = 3 V   | LSE/32 <sup>(3)</sup> | 1.1  | μA |
|                                    |                                    | V - 26 V                | LSE                   | 1.6  |    |
|                                    |                                    | V <sub>DD</sub> = 3.6 V | LSE/32 <sup>(3)</sup> | 1.3  |    |

- 1. No floating I/O, unless otherwise specified.
- 2. Based on measurements on bench with 32.768 kHz external crystal oscillator.
- 3. RTC clock is LSE divided by 32.



Figure 14. Typical  $I_{DD(AH)}$  vs.  $V_{DD}$  (LSI clock source)



DS9111 Rev 4 73/112

In the following table, data are based on characterization results, unless otherwise specified.

Table 23. Total current consumption and timing in Halt mode at  $V_{DD}$  = 1.8 to 3.6 V

| Symbol                           | Parameter                                                    | Condition <sup>(1)</sup>         | Тур. | Max.                | Unit           |
|----------------------------------|--------------------------------------------------------------|----------------------------------|------|---------------------|----------------|
|                                  | Supply current in Halt mode                                  | T <sub>A</sub> = -40 °C to 25 °C | 400  | 1600 <sup>(2)</sup> |                |
| I <sub>DD(Halt)</sub>            | (Ultra low power ULP bit =1 in                               | T <sub>A</sub> = 55 °C           | 810  | 2400                | nA<br>mA<br>μs |
|                                  | the PWR_CSR2 register)                                       | T <sub>A</sub> = 85 °C           | 1600 | 4500 <sup>(2)</sup> |                |
| I <sub>DD</sub> (WUHalt)         | Supply current during wakeup time from Halt mode (using HSI) | -                                | 2.4  | -                   | mA             |
| t <sub>WU_HSI(Halt)</sub> (3)(4) | Wakeup time from Halt to Run mode (using HSI)                | -                                | 4.7  | 7                   | μs             |
| t <sub>WU_LSI(Halt)</sub> (3)(4) | Wakeup time from Halt mode to Run mode (using LSI)           | -                                | 150  | -                   | μs             |

- 1.  $T_A = -40$  to 85 °C, no floating I/O, unless otherwise specified
- 2. Tested in production
- 3. ULP=0 or ULP=1 and FWU=1 in the PWR\_CSR2 register
- Wakeup time until start of interrupt vector fetch. The first word of interrupt routine is fetched 4 CPU cycles after  $t_{WU}$

Figure 15. Typical I<sub>DD(Halt)</sub> vs. V<sub>DD</sub> (internal reference voltage OFF) 0.02 **---**25°C 0.018 85°C 0.016 -40°C 0.014 IDD Haltbgoff (mA) 0.012 0.01 0.008 0.006 0.004 0.002 0 1.8 2.2 2.6 3 3.2 3.4 3.6 VDD (V) MS19119V2

## **Current consumption of on-chip peripherals**

Table 24. Peripheral current consumption

| Symbol                   | Parameter                                                    |                                                                         | Typ.<br>V <sub>DD</sub> = 3.0 V | Unit   |
|--------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|--------|
| I <sub>DD(ALL)</sub>     | Peripherals ON <sup>(1)</sup>                                |                                                                         | 63                              |        |
| I <sub>DD(TIM1)</sub>    | TIM1 supply current <sup>(2)</sup>                           |                                                                         | 10                              |        |
| I <sub>DD(TIM2)</sub>    | TIM2 supply current (2)                                      |                                                                         | 7                               |        |
| I <sub>DD(TIM3)</sub>    | TIM3 supply current (2)                                      |                                                                         | 7                               |        |
| I <sub>DD(TIM5)</sub>    | TIM5 supply current (2)                                      |                                                                         | 7                               |        |
| I <sub>DD(TIM4)</sub>    | TIM4 timer supply current (2)                                |                                                                         | 3                               |        |
| I <sub>DD(USART1)</sub>  | USART1 supply current (3)                                    |                                                                         | 5                               |        |
| I <sub>DD(USART2)</sub>  | SART2 supply current <sup>(3)</sup>                          |                                                                         | 5                               | μΑ/MHz |
| I <sub>DD(USART3)</sub>  | USART3 supply current (3)                                    | urrent (3)                                                              |                                 |        |
| I <sub>DD(SPI1)</sub>    | SPI1 supply current (3)                                      | rent <sup>(3)</sup>                                                     |                                 |        |
| I <sub>DD(SPI2)</sub>    | SPI2 supply current (3)                                      |                                                                         | 3                               |        |
| I <sub>DD(I2C1)</sub>    | I <sup>2</sup> C1 supply current <sup>(3)</sup>              |                                                                         | 4                               |        |
| I <sub>DD(DMA1)</sub>    | DMA1 supply current                                          |                                                                         | 3                               |        |
| I <sub>DD(WWDG)</sub>    | WWDG supply current                                          |                                                                         | 1                               |        |
| I <sub>DD(ADC1)</sub>    | ADC1 supply current <sup>(4)</sup>                           |                                                                         | 1500                            |        |
| I <sub>DD(PVD/BOR)</sub> | Power voltage detector and brownout Recurrent <sup>(5)</sup> | wer voltage detector and brownout Reset unit supply rent <sup>(5)</sup> |                                 |        |
| I <sub>DD(BOR)</sub>     | Brownout Reset unit supply current (5)                       | et unit supply current (5)                                              |                                 | μΑ     |
| Innununci                | Independent watchdog supply current                          | including LSI supply current                                            | 0.45                            |        |
| I <sub>DD(IDWDG)</sub>   | independent watchdog supply current                          | excluding LSI supply current                                            | 0.05                            |        |

Peripherals listed above the I<sub>DD(ALL)</sub> parameter ON: TIM1, TIM2, TIM3, TIM4, TIM5, USART1, USART2, USART3, SPI1, SPI2, I2C1, DMA1, WWDG.

- 4. Data based on a differential I<sub>DD</sub> measurement between ADC in reset configuration and continuous ADC conversion.
- 5. Including supply current of internal reference voltage.



DS9111 Rev 4 75/112

<sup>2.</sup> Data based on a differential I<sub>DD</sub> measurement between all peripherals OFF and a timer counter running at 16 MHz. The CPU is in Wait mode in both cases. No IC/OC programmed, no I/O pins toggling. Not tested in production.

Data based on a differential I<sub>DD</sub> measurement between the on-chip peripheral in reset configuration and not clocked and the on-chip peripheral when clocked and not kept under reset. The CPU is in Wait mode in both cases. No I/O pins toggling. Not tested in production.

Table 25. Current consumption under external reset

| Symbol               | Parameter                                          | Condition                                               | ns                      | Тур. | Unit |
|----------------------|----------------------------------------------------|---------------------------------------------------------|-------------------------|------|------|
|                      | Committee and a second and                         | DD4/DD0/D45                                             | V <sub>DD</sub> = 1.8 V | 48   |      |
| I <sub>DD(RST)</sub> | Supply current under external reset <sup>(1)</sup> | PB1/PB3/PA5 pins are externally tied to V <sub>DD</sub> | V <sub>DD</sub> = 3 V   | 80   | μΑ   |
|                      | CATOTICI TOOCT                                     | , 55                                                    | V <sub>DD</sub> = 3.6 V | 95   |      |

All pins except PA0, PB0 and PB4 are floating under reset. PA0, PB0 and PB4 are configured with pull-up under reset. PB1, PB3 and PA5 must be tied externally under reset to avoid the consumption due to their schmitt trigger.

## 8.3.4 Clock and timing characteristics

## **HSE external clock (HSEBYP = 1 in CLK\_ECKCR)**

Subject to general operating conditions for  $V_{DD}$  and  $T_{A}$ .

Table 26. HSE external clock characteristics

| Symbol                              | Parameter                           | Conditions                                          | Min.                  | Тур. | Max.                  | Unit |
|-------------------------------------|-------------------------------------|-----------------------------------------------------|-----------------------|------|-----------------------|------|
| f <sub>HSE_ext</sub> <sup>(1)</sup> | External clock source frequency     |                                                     | 1                     | -    | 16                    | MHz  |
| V <sub>HSEH</sub>                   | OSC_IN input pin high level voltage | -                                                   | 0.7 x V <sub>DD</sub> | -    | V <sub>DD</sub>       | V    |
| V <sub>HSEL</sub>                   | OSC_IN input pin low level voltage  |                                                     | V <sub>SS</sub>       | -    | 0.3 x V <sub>DD</sub> | V    |
| C <sub>in(HSE)</sub> <sup>(1)</sup> | OSC_IN input capacitance            | -                                                   | -                     | 2.6  | -                     | pF   |
| I <sub>LEAK_HSE</sub>               | OSC_IN input leakage current        | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>DD</sub> | -                     | -    | ±1                    | μΑ   |

<sup>1.</sup> Guaranteed by design.

577

## LSE external clock (LSEBYP=1 in CLK\_ECKCR)

Subject to general operating conditions for V<sub>DD</sub> and T<sub>A</sub>.

Table 27. LSE external clock characteristics

| Symbol                              | Parameter                             | Min.                  | Тур.   | Max.                  | Unit |
|-------------------------------------|---------------------------------------|-----------------------|--------|-----------------------|------|
| f <sub>LSE_ext</sub> <sup>(1)</sup> | External clock source frequency       | -                     | 32.768 | -                     | kHz  |
| V <sub>LSEH</sub> <sup>(2)</sup>    | OSC32_IN input pin high level voltage | 0.7 x V <sub>DD</sub> | -      | $V_{DD}$              | V    |
| V <sub>LSEL</sub> <sup>(2)</sup>    | OSC32_IN input pin low level voltage  | V <sub>SS</sub>       | -      | 0.3 x V <sub>DD</sub> | v    |
| C <sub>in(LSE)</sub> <sup>(1)</sup> | OSC32_IN input capacitance            | -                     | 0.6    | -                     | pF   |
| I <sub>LEAK_LSE</sub>               | OSC32_IN input leakage current        | -                     | -      | ±1                    | μΑ   |

<sup>1.</sup> Guaranteed by design.

## HSE crystal/ceramic resonator oscillator

The HSE clock can be supplied with a 1 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...).

Table 28. HSE oscillator characteristics

| Symbol                              | Parameter                                | Conditions                              | Min.               | Тур. | Max.                                              | Unit |
|-------------------------------------|------------------------------------------|-----------------------------------------|--------------------|------|---------------------------------------------------|------|
| f <sub>HSE</sub>                    | High speed external oscillator frequency | -                                       | 1                  |      | 16                                                | MHz  |
| $R_{F}$                             | Feedback resistor                        | -                                       | 1                  | 200  | -                                                 | kΩ   |
| C <sup>(1)(2)</sup>                 | Recommended load capacitance             | -                                       | -                  | 20   | -                                                 | pF   |
| 1                                   | HSE oscillator power consumption         | C = 20 pF,<br>f <sub>OSC</sub> = 16 MHz | -                  | -    | 2.5 (startup)<br>0.7 (stabilized) <sup>(3)</sup>  | mA   |
| IDD(HSE)                            | TIGE oscillator power consumption        | C = 10 pF,<br>f <sub>OSC</sub> =16 MHz  | -                  | ı    | 2.5 (startup)<br>0.46 (stabilized) <sup>(3)</sup> | IIIA |
| 9 <sub>m</sub>                      | Oscillator transconductance              | -                                       | 3.5 <sup>(3)</sup> | -    | -                                                 | mA/V |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                             | V <sub>DD</sub> is stabilized           | -                  | 1    | -                                                 | ms   |

<sup>1.</sup>  $C=C_{L1}=C_{L2}$  is approximately equivalent to 2 x crystal  $C_{LOAD}$ .



DS9111 Rev 4 77/112

<sup>2.</sup> Guaranteed by characterization results.

The oscillator selection can be optimized in terms of supply current using a high quality resonator with small R<sub>m</sub> value. Refer to crystal manufacturer for more details

<sup>3.</sup> Guaranteed by design.

<sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 16 MHz oscillation. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

Electrical parameters STM8L052R8

Resonator

CL1
OSC\_IN

Resonator

Consumption
control

STM8

Figure 16. HSE oscillator circuit diagram

## HSE oscillator critical $g_{\rm m}$ formula

$$g_{mcrit} = (2 \times \Pi \times f_{HSE})^2 \times R_m (2Co + C)^2$$

 $R_m$ : Motional resistance (see crystal specification),  $L_m$ : Motional inductance (see crystal specification),  $C_m$ : Motional capacitance (see crystal specification), Co: Shunt capacitance (see crystal specification),  $C_{L1} = C_{L2} = C$ : Grounded external capacitance  $g_m >> g_{mcrit}$ 

## LSE crystal/ceramic resonator oscillator

The LSE clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...).

| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Parameter                               | Conditions                    | Min.             | Тур.   | Max. | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------|------------------|--------|------|------|
| f <sub>LSE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low speed external oscillator frequency | -                             | -                | 32.768 | -    | kHz  |
| R <sub>F</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Feedback resistor                       | ΔV = 200 mV                   | -                | 1.2    | -    | МΩ   |
| C <sup>(1)(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Recommended load capacitance            | -                             | -                | 8      | -    | pF   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         | V <sub>DD</sub> = 1.8 V       | -                | 450    | -    |      |
| I <sub>DD(LSE)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LSE oscillator power consumption        | V <sub>DD</sub> = 3 V         | -                | 600    | -    | nA   |
| TLSE frequency  R <sub>F</sub> Feedback resistor  C <sup>(1)(2)</sup> Recommended load of the second load of |                                         | V <sub>DD</sub> = 3.6 V       | -                | 750    | -    |      |
| 9 <sub>m</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Oscillator transconductance             | -                             | 3 <sup>(3)</sup> | -      | -    | μA/V |
| t <sub>SU(LSE)</sub> <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Startup time                            | V <sub>DD</sub> is stabilized | -                | 1      | -    | S    |

Table 29. LSE oscillator characteristics

- C=C<sub>L1</sub>=C<sub>L2</sub> is approximately equivalent to 2 x crystal C<sub>LOAD</sub>.
- The oscillator selection can be optimized in terms of supply current using a high quality resonator with a small R<sub>m</sub> value. Refer to crystal manufacturer for more details.
- 3. Guaranteed by design.
- t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation.
  This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

DS9111 Rev 4

78/112

Resonator

CL1
OSC\_IN

General Consumption control

Consumption control

STM8

Figure 17. LSE oscillator circuit diagram

### Internal clock sources

Subject to general operating conditions for  $V_{DD}$ , and  $T_{A}$ .

## High speed internal RC oscillator (HSI)

In the following table, data are based on characterization results, not tested in production, unless otherwise specified.

| Symbol               | Parameter                               | Conditions <sup>(1)</sup>                                                               | Min.              | Тур. | Max.               | Unit |
|----------------------|-----------------------------------------|-----------------------------------------------------------------------------------------|-------------------|------|--------------------|------|
| f <sub>HSI</sub>     | Frequency                               | V <sub>DD</sub> = 3.0 V                                                                 | -                 | 16   |                    | MHz  |
|                      | Accuracy of HSI                         | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C                                         | -1 <sup>(2)</sup> | -    | 1 (2)              | %    |
| ACC <sub>HSI</sub>   | oscillator (factory calibrated)         | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V,<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C | -5                | -    | 5                  | %    |
| TRIM                 | HSI user trimming                       | Trimming code ≠ multiple of 16                                                          | -                 | 0.4  | 0.7                | %    |
| I KIIVI              | step <sup>(3)</sup>                     | Trimming code = multiple of 16                                                          | -                 |      | ± 1.5              | %    |
| t <sub>su(HSI)</sub> | HSI oscillator setup time (wakeup time) | -                                                                                       | -                 | 3.7  | 6 <sup>(4)</sup>   | μs   |
| I <sub>DD(HSI)</sub> | HSI oscillator power consumption        | -                                                                                       | -                 | 100  | 140 <sup>(4)</sup> | μΑ   |

Table 30. HSI oscillator characteristics

4. Guaranteed by design.



DS9111 Rev 4 79/112

<sup>1.</sup>  $V_{DD}$  = 3.0 V,  $T_A$  = -40 to 85 °C unless otherwise specified.

<sup>2.</sup> Tested in production.

<sup>3.</sup> The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0). Refer to the AN3101 "STM8L15x internal RC oscillator calibration" application note for more details.



## Figure 18. Typical HSI frequency vs. V<sub>DD</sub>

## Low speed internal RC oscillator (LSI)

In the following table, data are based on characterization results, not tested in production.

**Symbol** Conditions<sup>(1)</sup> Unit **Parameter** Min. Тур. Max. Frequency 26 38 56 kHz  $f_{LSI}$ LSI oscillator wakeup time  $200^{(2)}$  $t_{\text{su}(\text{LSI})}$ μs LSI oscillator frequency  $\mathsf{D}_{(\mathsf{LSI})}$  $0~^{\circ}C \leq T_{A} \leq 85~^{\circ}C$ -12 11 % drift<sup>(3)</sup>

Table 31. LSI oscillator characteristics

57

<sup>1.</sup>  $V_{DD}$  = 1.8 V to 3.6 V,  $T_A$  = -40 to 85 °C unless otherwise specified.

<sup>2.</sup> Guaranteed by design..

<sup>3.</sup> This is a deviation for an individual part, once the initial frequency has been measured.



Figure 19. Typical LSI clock source frequency vs.  $V_{\rm DD}$ 

### 8.3.5 **Memory characteristics**

 $T_A$  = -40 to 85 °C unless otherwise specified.

Table 32. RAM and hardware registers

| Symbol          | Parameter               | Conditions           | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------|----------------------|------|------|------|------|
| V <sub>RM</sub> | Data retention mode (1) | Halt mode (or Reset) | 1.8  | -    | -    | V    |

Minimum supply voltage without losing data stored in RAM (in Halt mode or under Reset) or in hardware registers (only in Halt mode). Guaranteed by characterization results.

Electrical parameters STM8L052R8

## Flash memory

Table 33. Flash program and data EEPROM memory

| Symbol                          | Parameter                                                                                     | Conditions                                      | Min.               | Тур.                                             | Max. | Unit    |
|---------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------|--------------------------------------------------|------|---------|
| V <sub>DD</sub>                 | Operating voltage (all modes, read/write/erase)                                               | f <sub>SYSCLK</sub> = 16 MHz                    | 1.8                | -                                                | 3.6  | V       |
|                                 | Programming time for 1 or 128 bytes (block) erase/write cycles (on programmed byte)           | -                                               | -                  | 1yp. (1) U  - 3.6  6 - r  3 - r  - 0.7 - r  - ye | ms   |         |
| t <sub>prog</sub>               | Programming time for 1 to 128 bytes (block) write cycles (on erased byte)                     | -                                               | -                  | 3                                                | -    | ms      |
|                                 | Programming/ eracing consumption                                                              | T <sub>A</sub> =+25 °C, V <sub>DD</sub> = 3.0 V | -                  | 0.7                                              | -    | mA      |
| <sup>I</sup> prog               | Programming/ erasing consumption                                                              | T <sub>A</sub> =+25 °C, V <sub>DD</sub> = 1.8 V | -                  | 0.7                                              | -    | IIIA    |
| t <sub>RET</sub> <sup>(2)</sup> | Data retention (program memory) after 100 erase/write cycles at T <sub>A</sub> =-40 to +85 °C | T <sub>RET</sub> =+85 °C                        | 30 <sup>(1)</sup>  | -                                                | 3.6  | voare   |
| 'RET`                           | Data retention (data memory) after 100000 erase/write cycles at T <sub>A</sub> =-40 to +85 °C | T <sub>RET</sub> =+85 °C                        | 30 <sup>(1)</sup>  | -                                                | -    | years   |
|                                 | Erase/write cycles (program memory)                                                           |                                                 | 100 <sup>(1)</sup> | -                                                | -    | cycles  |
| N <sub>RW</sub> <sup>(3)</sup>  | Erase/write cycles (data memory)                                                              | T <sub>A</sub> =-40 to +85 °C                   | 100 <sup>(1)</sup> | -                                                | -    | kcycles |

<sup>1.</sup> Guaranteed by characterization results.



<sup>2.</sup> Conforming to JEDEC JESD22a117

<sup>3.</sup> The physical granularity of the memory is 4 bytes, so cycling is performed on 4 bytes even when a write/erase operation addresses a single byte.

<sup>4.</sup> Data based on characterization performed on the whole data memory.

## 8.3.6 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error, out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation, LCD levels, etc.).

The test results are given in the following table.

**Functional susceptibility Symbol** Description Unit **Negative Positive** injection injection Injected current on true open-drain pins -5 +0 Injected current on all 5 V tolerant (FT) pins -5 +0 mA  $I_{INJ}$ Injected current on any other pin -5 +5

Table 34. I/O current injection susceptibility

### 8.3.7 I/O port pin characteristics

### **General characteristics**

Subject to general operating conditions for  $V_{DD}$  and  $T_A$  unless otherwise specified. All unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor.



DS9111 Rev 4 83/112

Table 35. I/O static characteristics

|                  |                                                    | Conditions <sup>(1)</sup>                                                                        | Min.                   | Тур.  | Max.                  | Unit |
|------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------|-------|-----------------------|------|
|                  |                                                    | Input voltage on true open-drain pins (PC0 and PC1)                                              | Vss-0.3                | -     | 0.3 x V <sub>DD</sub> |      |
| V <sub>IL</sub>  | Input low level voltage <sup>(2)</sup>             | Input voltage on five-<br>volt tolerant (FT) pins                                                | Vss-0.3                | -     | 0.3 x V <sub>DD</sub> | ٧    |
|                  |                                                    | Input voltage on any other pin                                                                   | Vss-0.3                | -     | 0.3 x V <sub>DD</sub> |      |
|                  |                                                    | Input voltage on true<br>open-drain pins (PC0<br>and PC1)<br>with V <sub>DD</sub> < 2 V          | 0.70 x V <sub>DD</sub> | -     | 5.2                   |      |
| , and the second | Input high level voltage (2)                       | Input voltage on true open-drain pins (PC0 and PC1) with $V_{DD} \ge 2 \text{ V}$                | 0.70 X VDD             | -     | 5.5                   |      |
| V <sub>IH</sub>  |                                                    | Input voltage on five-<br>volt tolerant (FT) pins<br>with V <sub>DD</sub> < 2 V                  | 0.70 x V <sub>DD</sub> | -     | 5.2                   | V    |
|                  |                                                    | Input voltage on fivevolt tolerant (FT) pins with $V_{DD} \ge 2 V$                               | 0.70 X V <sub>DD</sub> | - 5.5 |                       |      |
|                  |                                                    | Input voltage on any other pin                                                                   | 0.70 x V <sub>DD</sub> | -     | V <sub>DD</sub> +0.3  |      |
| \/               | 0.1                                                | Standard I/Os                                                                                    | -                      | 200   | -                     | >/   |
| $V_{hys}$        | Schmitt trigger voltage hysteresis (3)             | True open drain I/Os                                                                             | -                      | 200   | -                     | mV   |
|                  |                                                    | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>Standard I/Os                               | -                      | -     | 50 <sup>(5)</sup>     |      |
| I <sub>lkg</sub> | Input leakage current (4)                          | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>True open drain I/Os                        | -                      | -     | 200 <sup>(5)</sup>    | nA   |
|                  |                                                    | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>PA0 with high sink LED<br>driver capability | -                      | -     | 200 <sup>(5)</sup>    |      |
| R <sub>PU</sub>  | Weak pull-up equivalent resistor <sup>(2)(6)</sup> | V <sub>IN</sub> =V <sub>SS</sub>                                                                 | 30                     | 45    | 60                    | kΩ   |
| C <sub>IO</sub>  | I/O pin capacitance                                | -                                                                                                | -                      | 5     | -                     | pF   |

- 1.  $V_{DD}$  = 3.0 V,  $T_A$  = -40 to 85 °C unless otherwise specified.
- 2. Guaranteed by characterization results.
- 3. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested.
- 4. The max. value may be exceeded if negative current is injected on adjacent pins.
- 5. Not tested in production.
- 6. R<sub>PU</sub> pull-up equivalent resistor based on a resistive transistor (corresponding I<sub>PU</sub> current characteristics described in *Figure 23*).

84/112 DS9111 Rev 4



3 -40°C 25°C 2.5 - 85°C 2 VI∟ and VIH [V] 1.5 0.5 0 1.8 2.1 2.6 3.1 3.6 VDD [V] ai18220c

Figure 20. Typical  $\rm V_{IL}$  and  $\rm V_{IH}$  vs.  $\rm V_{DD}$  (standard I/Os)





Electrical parameters STM8L052R8



Figure 22. Typical pull-up resistance  $R_{PU}$  vs.  $V_{DD}$  with  $V_{IN}$ = $V_{SS}$ 





## **Output driving current**

Subject to general operating conditions for  $V_{\mbox{\scriptsize DD}}$  and  $T_{\mbox{\scriptsize A}}$  unless otherwise specified.

577

I/O **Symbol Parameter Conditions** Min. Unit Max. Type  $I_{IO}$  = +2 mA, ٧ 0.45 V<sub>DD</sub> = 3.0 V  $I_{IO}$  = +2 mA,  $V_{OL}^{(1)}$ Output low level voltage for an I/O pin ٧ 0.45 V<sub>DD</sub> = 1.8 V  $I_{10} = +10 \text{ mA},$ 0.7 ٧ Standard  $V_{DD} = 3.0 \text{ V}$  $I_{IO}$  = -2 mA,  $V_{DD}$ -0.45 ٧  $V_{DD} = 3.0 \text{ V}$  $I_{IO} = -1 \text{ mA},$  $V_{OH}^{(2)}$ Output high level voltage for an I/O pin  $V_{DD}$ -0.45 ٧  $V_{DD} = 1.8 \text{ V}$  $I_{IO}$  = -10 mA,  $V_{DD}$ -0.7 V<sub>DD</sub> = 3.0 V

Table 36. Output driving current (high sink ports)

Table 37. Output driving current (true open drain ports)

| I/O<br>Type | Symbol                         | Parameter                                 | Conditions                                          | Min. | Max. | Unit |
|-------------|--------------------------------|-------------------------------------------|-----------------------------------------------------|------|------|------|
| Open drain  | V <sub>OI</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin   | $I_{IO}$ = +3 mA,<br>$V_{DD}$ = 3.0 V               | -    | 0.45 | ٧    |
| Open        | VOL'                           | Output low level voltage for all I/O pill | I <sub>IO</sub> = +1 mA,<br>V <sub>DD</sub> = 1.8 V | -    | 0.45 | V    |

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Table 13* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

Table 38. Output driving current (PA0 with high sink LED driver capability)

| I/O<br>Type | Symbol                         | Parameter                               | Conditions                                           | Min. | Max. | Unit |
|-------------|--------------------------------|-----------------------------------------|------------------------------------------------------|------|------|------|
| <u>~</u>    | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +20 mA,<br>V <sub>DD</sub> = 2.0 V | -    | 0.45 | V    |

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Table 13* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.



DS9111 Rev 4 87/112

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Table 13* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

<sup>2.</sup> The  $I_{IO}$  current sourced must always respect the absolute maximum rating specified in *Table 13* and the sum of  $I_{IO}$  (I/O ports and control pins) must not exceed  $I_{VDD}$ .







**NRST** pin

Subject to general operating conditions for  $V_{DD}$  and  $T_A$  unless otherwise specified.

577

88/112 DS9111 Rev 4

Table 39. NRST pin characteristics

| Table 03. NNOT pill characteristics |                                                 |                                                                  |                        |      |          |      |
|-------------------------------------|-------------------------------------------------|------------------------------------------------------------------|------------------------|------|----------|------|
| Symbol                              | Parameter                                       | Conditions                                                       | Min.                   | Тур. | Max.     | Unit |
| V <sub>IL(NRST)</sub>               | NRST input low level voltage (1)                | -                                                                | $V_{SS}$               | -    | 0.8      |      |
| V <sub>IH(NRST)</sub>               | NRST input high level voltage (1)               | -                                                                | 1.4                    | -    | $V_{DD}$ |      |
| Variance                            | NDCT output love love by them (1)               | $I_{OL}$ = 2 mA<br>for 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | -                      | -    | 0.4      | ٧    |
| V <sub>OL(NRST)</sub>               | NRST output low level voltage (1)               | I <sub>OL</sub> = 1.5 mA<br>for V <sub>DD</sub> < 2.7 V          | ı                      | -    | 0.4      |      |
| V <sub>HYST</sub>                   | NRST input hysteresis <sup>(3)</sup>            | -                                                                | 10%V <sub>DD</sub> (2) | -    | -        | mV   |
| R <sub>PU(NRST)</sub>               | NRST pull-up equivalent resistor <sup>(1)</sup> | -                                                                | 30                     | 45   | 60       | kΩ   |
| V <sub>F(NRST)</sub>                | NRST input filtered pulse (3)                   | -                                                                | -                      | -    | 50       | 20   |
| V <sub>NF(NRST)</sub>               | NRST input not filtered pulse (3)               | -                                                                | 300                    | -    | -        | ns   |

- 1. Guaranteed by characterization results.
- 2. 200 mV min.
- 3. Guaranteed by design.



**57**/

DS9111 Rev 4 89/112

Electrical parameters STM8L052R8



Figure 31. Typical NRST pull-up current I<sub>DU</sub> vs. V<sub>DD</sub>

The reset network shown in *Figure 32* protects the device against parasitic resets. The user must ensure that the level on the NRST pin can go below the  $V_{IL}$  max. level specified in *Table 39*. Otherwise the reset is not taken into account internally. For power consumption-sensitive applications, the capacity of the external reset capacitor can be reduced to limit the charge/discharge current. If the NRST signal is used to reset the external circuitry, the user must pay attention to the charge/discharge time of the external capacitor to meet the reset timing conditions of the external devices. The minimum recommended capacity is 10 nF.

47/

90/112 DS9111 Rev 4



Figure 32. Recommended NRST pin configuration



DS9111 Rev 4 91/112

#### 8.3.8 **Communication interfaces**

## SPI1 - Serial peripheral interface

Unless otherwise specified, the parameters given in *Table 40* are derived from tests performed under ambient temperature,  $f_{\mbox{\scriptsize SYSCLK}}$  frequency and  $V_{\mbox{\scriptsize DD}}$  supply voltage conditions summarized in Section 8.3.1. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO).

**Table 40. SPI1 characteristics** 

| Symbol                                    | Parameter                     | Conditions <sup>(1)</sup>                                             | Min.                      | Max.                     | Unit |
|-------------------------------------------|-------------------------------|-----------------------------------------------------------------------|---------------------------|--------------------------|------|
| f <sub>SCK</sub>                          | SPI1 clock frequency          | Master mode                                                           | 0                         | 8                        |      |
| 1/t <sub>c(SCK)</sub>                     | SPTT Clock frequency          | Slave mode                                                            | 0                         | 8                        | MHz  |
| t <sub>r(SCK)</sub>                       | SPI1 clock rise and fall time | Capacitive load: C = 30 pF                                            | -                         | 30                       | ns   |
| t <sub>su(NSS)</sub> <sup>(2)</sup>       | NSS setup time                | Slave mode                                                            | 4 x 1/f <sub>SYSCLK</sub> | -                        | -    |
| t <sub>h(NSS)</sub> <sup>(2)</sup>        | NSS hold time                 | Slave mode                                                            | 80                        | -                        | -    |
| $t_{\text{w(SCKL)}}^{(2)}$                | SCK high and low time         | Master mode,<br>f <sub>MASTER</sub> = 8 MHz, f <sub>SCK</sub> = 4 MHz | 105                       | 145                      | -    |
| $t_{su(MI)}^{(2)} \atop t_{su(SI)}^{(2)}$ | Data input setup time         | Master mode                                                           | 30                        | -                        | ı    |
| $t_{su(SI)}^{(2)}$                        | Data input setup time         | Slave mode                                                            | 3                         | -                        | ı    |
| t <sub>h(MI)</sub> (2)                    | Data input hold time          | Master mode                                                           | 15                        | -                        | ı    |
| $t_{h(MI)}^{(2)}_{(2)}^{(2)}$             | Data input noid time          | Slave mode                                                            | 0                         | -                        | -    |
| t <sub>a(SO)</sub> (2)(3)                 | Data output access time       | Slave mode                                                            | -                         | 3x 1/f <sub>SYSCLK</sub> | -    |
| t <sub>dis(SO)</sub> (2)(4)               | Data output disable time      | Slave mode                                                            | 30                        | -                        | -    |
| t <sub>v(SO)</sub> (2)                    | Data output valid time        | Slave mode (after enable edge)                                        | -                         | 60                       | -    |
| t <sub>v(MO)</sub> <sup>(2)</sup>         | Data output valid time        | Master mode (after enable edge)                                       | -                         | 20                       | -    |
| $t_{h(SO)}^{(2)}$                         |                               | Slave mode (after enable edge)                                        | 15                        | -                        | -    |
| t <sub>h(MO)</sub> <sup>(2)</sup>         | Data output hold time         | Master mode (after enable edge)                                       | 1                         | -                        | -    |

<sup>1.</sup> Parameters are given by selecting 10 MHz I/O output frequency.

Downloaded from Arrow.com.

DS9111 Rev 4 92/112

<sup>2.</sup> Values based on design simulation and/or characterization results, and not tested in production.

<sup>3.</sup> Min. time is for the minimum time to drive the output and max. time is for the maximum time to validate the data.

Min. time is for the minimum time to invalidate the output and max. time is for the maximum time to put the data in Hi-Z.



Figure 33. SPI1 timing diagram - slave mode and CPHA=0





1. Measurement points are done at CMOS levels:  $0.3V_{DD}$  and  $0.7V_{DD}$ .



DS9111 Rev 4 93/112



Figure 35. SPI1 timing diagram - master mode<sup>(1)</sup>

1. Measurement points are done at CMOS levels:  $0.3V_{\rm DD}$  and  $0.7V_{\rm DD}$ .

57/

## I<sup>2</sup>C - Inter IC control interface

Subject to general operating conditions for  $V_{DD}$ ,  $f_{SYSCLK}$ , and  $T_A$  unless otherwise specified.

The STM8L  $I^2C$  interface (I2C1) meets the requirements of the Standard  $I^2C$  communication protocol described in the following table with the restriction mentioned below:

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SDA and SCL).

Table 41. I2C characteristics

| Symbol                                                 | Parameter                               | Standard            | mode I <sup>2</sup> C | Fast mo             | de I <sup>2</sup> C <sup>(1)</sup> | Unit  |
|--------------------------------------------------------|-----------------------------------------|---------------------|-----------------------|---------------------|------------------------------------|-------|
| Symbol                                                 | Faranietei                              | Min. <sup>(2)</sup> | Max. <sup>(2)</sup>   | Min. <sup>(2)</sup> | Max. (2)                           | Oilit |
| t <sub>w(SCLL)</sub>                                   | SCL clock low time                      | 4.7                 | -                     | 1.3                 | -                                  | ше    |
| t <sub>w(SCLH)</sub>                                   | SCL clock high time                     | 4.0                 | -                     | 0.6                 | -                                  | μs    |
| t <sub>su(SDA)</sub>                                   | SDA setup time                          | 250                 | -                     | 100                 | -                                  |       |
| t <sub>h(SDA)</sub>                                    | SDA data hold time                      | 0                   | -                     | 0                   | 900                                |       |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub>             | SDA and SCL rise time                   | -                   | 1000                  | -                   | 300                                | ns    |
| $\begin{matrix} t_{f(SDA)} \\ t_{f(SCL)} \end{matrix}$ | SDA and SCL fall time                   | -                   | 300                   | -                   | 300                                |       |
| t <sub>h(STA)</sub>                                    | START condition hold time               | 4.0                 | -                     | 0.6                 | -                                  |       |
| t <sub>su(STA)</sub>                                   | Repeated START condition setup time     | 4.7                 | -                     | 0.6                 | -                                  | μs    |
| t <sub>su(STO)</sub>                                   | STOP condition setup time               | 4.0                 | -                     | 0.6                 | -                                  | μs    |
| t <sub>w(STO:STA)</sub>                                | STOP to START condition time (bus free) | 4.7                 | -                     | 1.3                 | -                                  | μs    |
| C <sub>b</sub>                                         | Capacitive load for each bus line       | -                   | 400                   | -                   | 400                                | pF    |

<sup>1.</sup> f<sub>SYSCLK</sub> must be at least equal to 8 MHz to achieve max fast I<sup>2</sup>C speed (400 kHz).

Note:

For speeds around 200 kHz, the achieved speed can have a  $\pm 5\%$  tolerance. For other speed ranges, the achieved speed can have a  $\pm 2\%$  tolerance. The above variations depend on the accuracy of the external components used.



<sup>2.</sup> Data based on standard I<sup>2</sup>C protocol requirement, not tested in production.

Electrical parameters STM8L052R8



Figure 36. Typical application with I<sup>2</sup>C bus and timing diagram <sup>1)</sup>

1. Measurement points are done at CMOS levels: 0.3 x  $\rm V_{DD}$  and 0.7 x  $\rm V_{DD}$ 



96/112 DS9111 Rev 4

## 8.3.9 LCD controller

In the following table, data are guaranteed by design, not tested in production.

Table 42. LCD characteristics

| Symbol                         | Parameter                                                | Min. | Тур.                 | Max.       | Unit |
|--------------------------------|----------------------------------------------------------|------|----------------------|------------|------|
| $V_{LCD}$                      | LCD external voltage                                     | -    | -                    | 3.6        |      |
| V <sub>LCD0</sub>              | LCD internal reference voltage 0                         | -    | 2.6                  | -          |      |
| V <sub>LCD1</sub>              | LCD internal reference voltage 1                         | -    | 2.7                  | -          |      |
| V <sub>LCD2</sub>              | LCD internal reference voltage 2                         | -    | 2.8                  | -          |      |
| V <sub>LCD3</sub>              | LCD internal reference voltage 3                         | -    | 3.0                  | -          | ٧    |
| V <sub>LCD4</sub>              | LCD internal reference voltage 4                         | -    | 3.1                  | -          |      |
| V <sub>LCD5</sub>              | LCD internal reference voltage 5                         | -    | 3.2                  | -          |      |
| V <sub>LCD6</sub>              | LCD internal reference voltage 6                         | -    | 3.4                  | -          |      |
| V <sub>LCD7</sub>              | LCD internal reference voltage 7                         | -    | 3.5                  | -          |      |
| C <sub>EXT</sub>               | V <sub>LCD</sub> external capacitance                    | 0.1  | 1                    | 2          | μF   |
| ı                              | Supply current <sup>(1)</sup> at V <sub>DD</sub> = 1.8 V | -    | 3                    | -          |      |
| I <sub>DD</sub>                | Supply current <sup>(1)</sup> at V <sub>DD</sub> = 3 V   | -    | 3                    | -          | μA   |
| R <sub>HN</sub> <sup>(2)</sup> | High value resistive network (low drive)                 | -    | 6.6                  | -          | МΩ   |
| R <sub>LN</sub> <sup>(3)</sup> | Low value resistive network (high drive)                 | -    | 240                  | -          | kΩ   |
| V <sub>33</sub>                | Segment/Common higher level voltage                      | -    | -                    | $V_{LCDx}$ |      |
| V <sub>34</sub>                | Segment/Common 3/4 level voltage                         | -    | 3/4V <sub>LCDx</sub> | -          |      |
| V <sub>23</sub>                | Segment/Common 2/3 level voltage                         | -    | 2/3V <sub>LCDx</sub> | -          |      |
| V <sub>12</sub>                | Segment/Common 1/2 level voltage                         | -    | 1/2V <sub>LCDx</sub> | -          | V    |
| V <sub>13</sub>                | Segment/Common 1/3 level voltage                         | -    | 1/3V <sub>LCDx</sub> | -          |      |
| V <sub>14</sub>                | Segment/Common 1/4 level voltage                         | -    | 1/4V <sub>LCDx</sub> | -          |      |
| V <sub>0</sub>                 | Segment/Common lowest level voltage                      | 0    | -                    | -          |      |

<sup>1.</sup> LCD enabled with 3 V internal booster (LCD\_CR1 = 0x08), 1/4 duty, 1/3 bias, division ratio= 64, all pixels active, no LCD connected.

## **VLCD** external capacitor

The application can achieve a stabilized LCD reference voltage by connecting an external capacitor  $C_{\text{EXT}}$  to the  $V_{\text{LCD}}$  pin.  $C_{\text{EXT}}$  is specified in *Table 42*.

47/

DS9111 Rev 4 97/112

<sup>2.</sup>  $R_{HN}$  is the total high value resistive network.

<sup>3.</sup>  $R_{LN}$  is the total low value resistive network.

Electrical parameters STM8L052R8

# 8.3.10 Embedded reference voltage

In the following table, data are based on characterization results, not tested in production, unless otherwise specified.

Table 43. Reference voltage characteristics

| Symbol                                   | Parameter                                                                                | Conditions                     | Min.  | Тур.  | Max.  | Unit   |
|------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------|-------|-------|-------|--------|
| I <sub>REFINT</sub>                      | Internal reference voltage consumption                                                   | -                              | -     | 1.4   | -     | μΑ     |
| T <sub>S_VREFINT</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the internal reference voltage                            | -                              | -     | 5     | 10    | μs     |
| I <sub>BUF</sub> <sup>(1)</sup>          | Internal reference voltage buffer consumption (used for ADC)                             | -                              | -     | 13.5  | 25    | μΑ     |
| V <sub>REFINT out</sub>                  | Reference voltage output                                                                 | -                              | 1.202 | 1.224 | 1.242 | ٧      |
| I <sub>LPBUF</sub> <sup>(1)</sup>        | Internal reference voltage low power buffer consumption (used for comparators or output) | -                              | -     | 730   | 1200  | nA     |
| I <sub>REFOUT</sub> (1)(4)               | Buffer output current                                                                    | -                              | -     | -     | 1     | μΑ     |
| C <sub>REFOUT</sub>                      | Reference voltage output load                                                            | -                              | -     | -     | 50    | pF     |
| t <sub>VREFINT</sub> <sup>(1)</sup>      | Internal reference voltage startup time                                                  | -                              | -     | 2     | 3     | ms     |
| t <sub>BUFEN</sub> (1)(2)                | Internal reference voltage buffer startup time once enabled                              | -                              | -     | -     | 10    | μs     |
| STAD                                     | Stability of V <sub>REFINT</sub> over temperature                                        | -40 °C ≤T <sub>A</sub> ≤ 85 °C | -     | 20    | 50    | ppm/°C |
| STAB <sub>VREFINT</sub>                  | Stability of V <sub>REFINT</sub> over temperature                                        | 0 °C ≤T <sub>A</sub> ≤ 50 °C   | -     | -     | 20    | ppm/°C |
| STAB <sub>VREFINT</sub>                  | Stability of V <sub>REFINT</sub> after 1000 hours                                        | -                              | -     | -     | TBD   | ppm    |

<sup>1.</sup> Guaranteed by design.

<sup>2.</sup> Defined when ADC output reaches its final value  $\pm 1/2$ LSB

<sup>3.</sup> Tested in production at  $V_{DD}$  = 3 V ±10 mV.

<sup>4.</sup> To guarantee less than 1%  $\ensuremath{V_{REFOUT}}$  deviation

## 8.3.11 12-bit ADC1 characteristics

In the following table, data are guaranteed by design, not tested in production.

Table 44. ADC1 characteristics

| Symbol             | Parameter                               | Conditions                                       | Min.             | Тур.      | Max.                            | Unit                  |
|--------------------|-----------------------------------------|--------------------------------------------------|------------------|-----------|---------------------------------|-----------------------|
| V <sub>DDA</sub>   | Analog supply voltage                   | -                                                | 1.8              | -         | 3.6                             | V                     |
| V                  | Reference supply                        | 2.4 V ≤V <sub>DDA</sub> ≤ 3.6 V                  | 2.4              | -         | $V_{DDA}$                       | V                     |
| V <sub>REF+</sub>  | voltage                                 | 1.8 V≤V <sub>DDA</sub> ≤ 2.4 V                   |                  | $V_{DDA}$ |                                 | V                     |
| V <sub>REF-</sub>  | Lower reference voltage                 | -                                                |                  | $V_{SSA}$ |                                 | V                     |
| I <sub>VDDA</sub>  | Current on the VDDA input pin           | -                                                | -                | 1000      | 1450                            | μА                    |
|                    | Current on the VREF+                    | -                                                | -                | 400       | 700<br>(peak) <sup>(1)</sup>    | μΑ                    |
| I <sub>VREF+</sub> | input pin                               | -                                                | -                | 400       | 450<br>(average) <sup>(1)</sup> | μΑ                    |
| V <sub>AIN</sub>   | Conversion voltage range                | -                                                | 0 <sup>(2)</sup> | -         | V <sub>REF+</sub>               | -                     |
| T <sub>A</sub>     | Temperature range                       | -                                                | -40              | -         | 85                              | °C                    |
| R <sub>AIN</sub>   | External resistance on V <sub>AIN</sub> | on PF0/1/2/3 fast<br>channels                    | -                | -         | 50 <sup>(3)</sup>               | kΩ                    |
|                    | VAIN                                    | on all other channels                            | -                | -         |                                 |                       |
| C <sub>ADC</sub>   | Internal sample and hold capacitor      | on PF0/1/2/3 fast<br>channels                    | -                | 16        | -                               | pF                    |
|                    | Capacitor                               | on all other channels                            | -                |           | -                               |                       |
| f <sub>ADC</sub>   | ADC sampling clock                      | 2.4 V≤V <sub>DDA</sub> ≤3.6 V<br>without zooming | 0.320            | -         | 16                              | MHz                   |
| IADC               | frequency                               | 1.8 V≤V <sub>DDA</sub> ≤2.4 V<br>with zooming    | 0.320            | -         | 8                               | MHz                   |
| f                  | 12-bit conversion rate                  | V <sub>AIN</sub> on PF0/1/2/3 fast channels      | -                | -         | 1 <sup>(3)(4)</sup>             | MHz                   |
| f <sub>CONV</sub>  | 12-DIL COTIVETSION TALE                 | V <sub>AIN</sub> on all other channels           | -                | -         | 760 <sup>(3)(4)</sup>           | kHz                   |
| f <sub>TRIG</sub>  | External trigger frequency              | -                                                | -                | -         | t <sub>conv</sub>               | 1/f <sub>ADC</sub>    |
| t <sub>LAT</sub>   | External trigger latency                | -                                                | -                | -         | 3.5                             | 1/f <sub>SYSCLK</sub> |



Table 44. ADC1 characteristics (continued)

| Symbol                | Parameter                               | Conditions                                                                   | Min.                   | Тур. | Max.                 | Unit |
|-----------------------|-----------------------------------------|------------------------------------------------------------------------------|------------------------|------|----------------------|------|
|                       |                                         | V <sub>AIN</sub> PF0/1/2/3 fast<br>channels<br>V <sub>DDA</sub> < 2.4 V      | 0.43 <sup>(3)(4)</sup> | -    | -                    | μs   |
| t <sub>S</sub>        | Sampling time                           | $V_{AIN}$ PF0/1/2/3 fast channels 2.4 V $\leq$ V <sub>DDA</sub> $\leq$ 3.6 V | 0.22 <sup>(3)(4)</sup> | 1    | -                    | μs   |
|                       |                                         | V <sub>AIN</sub> on slow channels<br>V <sub>DDA</sub> < 2.4 V                | 0.86 <sup>(3)(4)</sup> | -    | -                    | μs   |
|                       |                                         | $V_{AIN}$ on slow channels 2.4 V $\leq$ V <sub>DDA</sub> $\leq$ 3.6 V        | 0.41 <sup>(3)(4)</sup> | -    | -                    | μs   |
|                       | 12-bit conversion time                  | -                                                                            | 12 + t <sub>S</sub>    |      | 1/f <sub>ADC</sub>   |      |
| t <sub>conv</sub>     | 12-bit conversion time                  | 16 MHz                                                                       | 1 <sup>(3)</sup>       |      |                      | μs   |
| t <sub>WKUP</sub>     | Wakeup time from OFF state              | -                                                                            | -                      | -    | 3                    | μs   |
| t <sub>IDLE</sub> (5) | Time before a new conversion            | -                                                                            | -                      | -    | 8                    | S    |
| t <sub>VREFINT</sub>  | Internal reference voltage startup time | -                                                                            | -                      | -    | refer to<br>Table 43 | ms   |

- 3. Minimum sampling and conversion time is reached for maximum  $R_{\text{AIN}}\text{= }0.5~\text{k}\Omega.$
- 4. Value obtained for continuous conversion on fast channel.
- 5. The time between 2 conversions, or between ADC ON and the first conversion must be lower than  $t_{\text{IDLE}}$ .

The current consumption through V<sub>REF</sub> is composed of two parameters:

 one constant (max 300 μA)
 one variable (max 400 μA), only during sampling time + 2 first conversion pulses.

 So, peak consumption is 300+400 = 700 μA and average consumption is 300 + [(4 sampling + 2) /16] x 400 = 450 μA at 1Msps

<sup>2.</sup>  $V_{REF-}$  must be tied to ground.

In the following three tables, data are guaranteed by characterization result, not tested in production.

Table 45. ADC1 accuracy with  $V_{\rm DDA}$  = 3.3 V to 2.5 V

| Symbol | Parameter                  | Conditions                | Тур. | Max. | Unit |
|--------|----------------------------|---------------------------|------|------|------|
|        |                            | f <sub>ADC</sub> = 16 MHz | 1    | 1.6  |      |
| DNL    | Differential non linearity | f <sub>ADC</sub> = 8 MHz  | 1    | 1.6  |      |
|        |                            | f <sub>ADC</sub> = 4 MHz  | 1    | 1.5  |      |
|        |                            | f <sub>ADC</sub> = 16 MHz | 1.2  | 2    |      |
| INL    | Integral non linearity     | f <sub>ADC</sub> = 8 MHz  | 1.2  | 1.8  | LSB  |
|        |                            | f <sub>ADC</sub> = 4 MHz  | 1.2  | 1.7  |      |
|        | Total unadjusted error     | f <sub>ADC</sub> = 16 MHz | 2.2  | 3.0  |      |
| TUE    |                            | f <sub>ADC</sub> = 8 MHz  | 1.8  | 2.5  |      |
|        |                            | f <sub>ADC</sub> = 4 MHz  | 1.8  | 2.3  |      |
|        |                            | f <sub>ADC</sub> = 16 MHz | 1.5  | 2    |      |
| Offset | Offset error               | f <sub>ADC</sub> = 8 MHz  | 1    | 1.5  | 1    |
|        |                            | f <sub>ADC</sub> = 4 MHz  | 0.7  | 1.2  | LSB  |
| Gain   |                            | f <sub>ADC</sub> = 16 MHz |      |      | LOD  |
|        | Gain error                 | f <sub>ADC</sub> = 8 MHz  | 1    | 1.5  |      |
|        |                            | f <sub>ADC</sub> = 4 MHz  |      |      |      |

Table 46. ADC1 accuracy with  $V_{DDA}$  = 2.4 V to 3.6 V

| Symbol Parameter |                            | Тур. | Max. | Unit |
|------------------|----------------------------|------|------|------|
| DNL              | Differential non linearity | 1    | 2    | LSB  |
| INL              | Integral non linearity     | 1.7  | 3    | LSB  |
| TUE              | Total unadjusted error     | 2    | 4    | LSB  |
| Offset           | Offset error               | 1    | 2    | LSB  |
| Gain             | Gain error                 | 1.5  | 3    | LSB  |

Table 47. ADC1 accuracy with  $V_{DDA} = V_{REF+} = 1.8 \text{ V}$  to 2.4 V

| Symbol | Parameter                  | Тур. | Max. | Unit |
|--------|----------------------------|------|------|------|
| DNL    | Differential non linearity | 1    | 2    | LSB  |
| INL    | Integral non linearity     | 2    | 3    | LSB  |
| TUE    | Total unadjusted error     | 3    | 5    | LSB  |
| Offset | Offset error               | 2    | 3    | LSB  |
| Gain   | Gain error                 | 2    | 3    | LSB  |



DS9111 Rev 4 101/112

**Electrical parameters** STM8L052R8



Figure 37. ADC1 accuracy characteristics

Figure 38. Typical connection diagram using the ADC



- Refer to Table 44 for the values of  $R_{AIN}$  and  $C_{ADC}$ .
- $C_{parasitic}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high  $C_{parasitic}$  value will downgrade conversion accuracy. To remedy this,  $f_{ADC}$  should be reduced.

### General PCB design guidelines

Power supply decoupling should be performed as shown in Figure 39 or Figure 40, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. Good quality ceramic 10 nF capacitors should be used. They should be placed as close as possible to the chip.

DS9111 Rev 4 102/112

Figure 39. Power supply and reference decoupling ( $V_{REF+}$  not connected to  $V_{DDA}$ ) STM8L VREF+ External reference 1  $\mu$ F // 10 nF Supply -1  $\mu F$  // 10 nF V SSA/V REFai17031b





DS9111 Rev 4 103/112

#### 8.3.12 **EMC** characteristics

Susceptibility tests are performed on a sample basis during product characterization.

### Functional EMS (electromagnetic susceptibility)

Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs).

- ESD: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 61000 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 61000 standard.

A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

## Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

### **Pregualification trials:**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

| Symbol            | Parameter                                                                      | Conditio                                                                        | Level/<br>Class |    |
|-------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------|----|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C, $f_{CPU}$ = 16 MHz, conforms to IEC 61000     |                 | 2B |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on            | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = +25 °C,<br>f <sub>CPU</sub> = 16 MHz, | Using HSI       | 4A |
| LITE              | V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance    | and v <sub>SS</sub> pins to induce a                                            |                 | 2B |

Table 48. EMS data

## **Electromagnetic interference (EMI)**

Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm IEC61967-2 which specifies the board and the loading of each pin.

104/112 DS9111 Rev 4



| 10.010 101 = 0.010 |            |                                                                |                   |                     |      |
|--------------------|------------|----------------------------------------------------------------|-------------------|---------------------|------|
| Symbol             | Parameter  | Conditions                                                     | Monitored         | Max vs.             | Unit |
|                    |            |                                                                | frequency band    | equency band 16 MHz |      |
| S <sub>EMI</sub>   | Peak level | $V_{DD} = 3.6 \text{ V},$                                      | 0.1 MHz to 30 MHz | 10                  |      |
|                    |            | V <sub>DD</sub> = 3.6 V,<br>T <sub>A</sub> = +25 °C,<br>LQFP80 | 30 MHz to 130 MHz | 4                   | dΒμV |
|                    |            | conforming to                                                  | 130 MHz to 1 GHz  | 1                   |      |
|                    |            | IEC61967-2                                                     | SAE EMI Level     | 1.5                 | -    |

Table 49. EMI data (1)

## Absolute maximum ratings (electrical sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

## Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). Two models can be simulated: human body model and charge device model. This test conforms to the JESD22-A114A/A115A standard.

Table 50. ESD absolute maximum ratings

| Symbol                | Ratings                                               | Conditions                  | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|-----------------------------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | T _ +25 °C                  | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C 750 |                                 | V    |

<sup>1.</sup> Guaranteed by characterization results.

### Static latch-up

• **LU**: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181.

Table 51. Electrical sensitivities

| Symbol | Parameter             | Class |
|--------|-----------------------|-------|
| LU     | Static latch-up class | II    |



DS9111 Rev 4 105/112

<sup>1.</sup> Not tested in production.

Electrical parameters STM8L052R8

## 8.4 Thermal characteristics

The maximum chip junction temperature (T<sub>Jmax</sub>) must never exceed the values given in *Table 15: General operating conditions on page 59*.

The maximum chip-junction temperature,  $T_{Jmax}$ , in degree Celsius, may be calculated using the following equation:

$$T_{Jmax} = T_{Amax} + (P_{Dmax} \times \Theta_{JA})$$

### Where:

- T<sub>Amax</sub> is the maximum ambient temperature in °C
- Θ<sub>IA</sub> is the package junction-to-ambient thermal resistance in ° C/W
- $P_{Dmax}$  is the sum of  $P_{INTmax}$  and  $P_{I/Omax}$  ( $P_{Dmax} = P_{INTmax} + P_{I/Omax}$ )
- P<sub>INTmax</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.
- P<sub>I/Omax</sub> represents the maximum power dissipation on output pins Where:

$$P_{I/Omax} = \Sigma \ (V_{OL}*I_{OL}) + \Sigma ((V_{DD}-V_{OH})*I_{OH}),$$
 taking into account the actual  $V_{OL}/I_{OL}$  and  $V_{OH}/I_{OH}$  of the I/Os at low and high level in the application.

Table 52. Thermal characteristics<sup>(1)</sup>

| Symbol            | Parameter                                               | Value | Unit |
|-------------------|---------------------------------------------------------|-------|------|
| $\Theta_{\sf JA}$ | Thermal resistance junction-ambient LQFP 64- 10 x 10 mm | 48    | °C/W |

1. Thermal resistance is based on JEDEC JESD51-2 with 4-layer PCB in a natural convection environment.

STM8L052R8 Package information

# 9 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

# 9.1 LQFP64 package information

Figure 41. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline



1. Drawing is not to scale.

47/

DS9111 Rev 4 107/112

Package information STM8L052R8

Table 53. LQFP64 – 10 x 10 mm, 64-pin low-profile quad flat package mechanical data

| Symbol | millimeters |       |               | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|---------------|-----------------------|--------|--------|
|        | Min         | Тур   | Max           | Min                   | Тур    | Max    |
| Α      | -           | -     | 1.60          | -                     | -      | 0.0630 |
| A1     | 0.05        | -     | 0.15          | 0.0020                | -      | 0.0059 |
| A2     | 1.35        | 1.40  | 1.45          | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.17        | 0.22  | 0.27          | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.09        |       | 0.20          | 0.0035                | -      | 0.0079 |
| D      | -           | 12.00 | -             | -                     | 0.4724 | -      |
| D1     | -           | 10.00 | -             | -                     | 0.3937 | -      |
| Е      | -           | 12.00 | -             | -                     | 0.4724 | -      |
| E1     | -           | 10.00 | -             | -                     | 0.3937 | -      |
| е      | -           | 0.50  | -             | -                     | 0.0197 | -      |
| θ      | 0°          | 3.5°  | 7°            | 0°                    | 3.5°   | 7°     |
| L      | 0.45        | 0.60  | 0.75          | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.00  | -             | -                     | 0.0394 | -      |
| 1      |             |       | Number of pin | s                     | •      | •      |
| N      | 64          |       |               |                       |        |        |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 42. Recommended footprint

48

0,3

12.7

10.3

17

18

149

10.3

17

18

19

10.3

10.3

10.3

114909

1. Dimensions are in millimeters.

108/112 DS9111 Rev 4

STM8L052R8 Package information

## **Device marking for LQFP64**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

The printed markings may differ depending on the supply chain.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Product identification<sup>(1)</sup>

RATL

Pin 1 identifier

Date code

MSv62916V1

Figure 43. Example of package marking (package top view)



DS9111 Rev 4 109/112

Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not
responsible for any consequences resulting from such use. In no event will ST be liable for the customer
using any of these engineering samples in production. ST's Quality department must be contacted prior to
any decision to use these engineering samples to run a qualification activity.

**Ordering information STM8L052R8** 

### **Ordering information** 10

Figure 44. Ordering information



6 = Industrial temperature range, -40 to 85 °C

For a list of available options (such as memory size, package) and orderable part numbers or for further information on any aspect of this device, please go to www.st.com or contact the nearest ST sales office.

STM8L052R8 Revision history

# 11 Revision history

**Table 54. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Jun-2012 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 27-May-2013 | 2        | Modified 12-bit ADC up to 1 Msps/27 channels, Table 1: Medium High density value line STM8L05xxx low power device features and peripheral counts and Section 3.9: Analog-to-digital converter.                                                                                                                                                                                                                                                              |
| 27-Feb-2017 | 3        | Updated  - Figure at Features section of the cover page  - Footnotes from Section 8: Electrical parameters  - Section 8.2: Absolute maximum ratings  - Table 1: High density value line STM8L05xxx low power device features and peripheral counts  - Figure 4: Memory map  - Figure 5: Pin loading conditions  - Figure 6: Pin input voltage  - Figure 7: Power supply thresholds  - Figure 34: SPI1 timing diagram - slave mode and CPHA=1 <sup>(1)</sup> |
| 23-Apr-2019 | 4        | Updated pin 21 row in <i>Table 4: High density value line</i> STM8L05xxx pin description. Updated Section 9: Package information and added Device marking for LQFP64 section.                                                                                                                                                                                                                                                                               |

### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved

112/112 DS9111 Rev 4