## Data Sheet

## FEATURES

Broadband upconverter/downconverter<br>Power conversion gain of 1.8 dB<br>Broadband RF, LO, and IF ports<br>SSB noise figure (NF) of 9.75 dB<br>Input IP3: $\mathbf{2 8 . 5} \mathbf{~ d B m}$<br>Input P1dB: 13.3 dBm<br>Typical LO drive: 0 dBm<br>Single-supply operation: 5 V at 130 mA<br>Adjustable bias for low power operation<br>Exposed paddle, $4 \mathrm{~mm} \times 4 \mathrm{~mm}$, 24-lead LFCSP package

## APPLICATIONS

## Cellular base station receivers

## Radio link downconverters

Broadband block conversion Instrumentation

## GENERAL DESCRIPTION

The ADL5801 uses a high linearity, doubly balanced, active mixer core with integrated LO buffer amplifier to provide high dynamic range frequency conversion from 10 MHz to 6 GHz . The mixer benefits from a proprietary linearization architecture that provides enhanced input IP3 performance when subject to high input levels. A bias adjust feature allows the input linearity, SSB noise figure, and dc current to be optimized using a single control pin. An optional input power detector is provided for adaptive bias control. The high input linearity allows the device to be used in demanding cellular applications where in-band blocking signals may otherwise result in degradation in dynamic performance. The adaptive bias feature allows the part to provide high input IP3 performance when presented with large blocking signals. When blockers are removed, the ADL5801 can automatically bias down to provide low noise figure and low power consumption.


Figure 1.

The balanced active mixer arrangement provides superb LO-toRF and LO-to-IF leakage, typically better than -40 dBm . The IF outputs are designed to provide a typical voltage conversion gain of 7.8 dB when loaded into a $200 \Omega$ load. The broad frequency range of the open-collector IF outputs allows the ADL5801 to be applied as an upconverter for various transmit applications.

The ADL5801 is fabricated using a SiGe high performance IC process. The device is available in a compact $4 \mathrm{~mm} \times 4 \mathrm{~mm}$, 24-lead LFCSP package and operates over a $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range. An evaluation board is also available.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2010-2020 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## TABLE OF CONTENTS

Features ..... 1
Applications .....  1
Functional Block Diagram .....  1
General Description .....  1
Revision History .....  2
Specifications ..... 3
Absolute Maximum Ratings .....  6
ESD Caution ..... 6
Pin Configuration and Function Descriptions .....  7
Typical Performance Characteristics ..... 8
Downconverter Mode with a Broadband Balun .....  8
Downconverter Mode with a Mini-Circuits ${ }^{\text { }}$ TC1-1-43M + Input Balun ..... 12
Downconverter Mode with a Johanson 3.5 GHz Input Balun ..... 14
Downconverter Mode with a Johanson 5.7 GHz Input Balun ..... 16
Upconverter Mode with a 900 MHz Output Match ..... 18
Upconverter Mode with a 2.1 GHz Output Match ..... 20
Spur Performance. ..... 23
REVISION HISTORY
10/2020—Rev. E to Rev. F
Changed CP-24-3 to CP-24-8 Throughout
Changes to Figure 1 ..... 1
Changes to Figure 2 ..... 7
Added Performance Up to 8 GHz Section and Table 9; Renumbered Sequentially ..... 37
Updated Outline Dimensions ..... 40
Changes to Ordering Guide ..... 40
4/2014-Rev. D to Rev. E
Changes to Figure 1 .....  1
Changes to Table 1 ..... 4
Changes to Figure 87 and Deleted Table 4; Renumbered Sequentially ..... 27
Changes to RF Detector Section and Bias Circuit Section; Added Table 4 and Table 5; Renumbered Sequentially, and Added Figure 92, Figure 93, Figure 94, and Figure 95; Renumbered Sequentially ..... 29
3/2014—Rev. C to Rev. D
Changes to Pin 9, Table 3 ..... 7
8/2013—Rev. B to Rev. C
Changes to Table 8 ..... 38
Circuit Description ..... 27
LO Amplifier and Splitter ..... 27
RF Voltage-to-Current (V-to-I) Converter ..... 27
Mixer Core ..... 27
Mixer Output Load ..... 27
RF Detector ..... 28
Bias Circuit ..... 28
Applications Information ..... 31
Basic Connections ..... 31
RF and LO Ports ..... 31
IF Port ..... 32
Downconverting to Low Frequencies ..... 33
Broadband Operation ..... 34
Single-Ended Drive of RF and LO Inputs ..... 36
Performance Up to 8 GHz ..... 37
Evaluation Board ..... 38
Outline Dimensions ..... 40
Ordering Guide ..... 40
7/2013-Rev. A to Rev. B
Added Disable Voltage and Enable Voltage; Table 1 .....  3
Changes to Table 5 and Figure 96 ..... 31
Added Downconverting to Low Frequencies Section and Figure 97; Renumbered Sequentially ..... 32
Added Broadband Operation Section and Figure 98 to Figure 101 ..... 33
Added Single-Ended Drive of RF and LO Inputs Section and Figure 102 to Figure 105 ..... 35
Updated Outline Dimensions ..... 39
7/11—Rev. 0 to Rev. A
Changes to Specifications Section .....  3
Changes to Typical Performance Characteristics Section .....  8
Changes to Spur Performance Section. ..... 23
Changes to RF Voltage-to-Current (V-to-I) Converter Section ..... 27
Changes to RF Detector Section ..... 28
Changes to RF and LO Ports Section ..... 30
2/2010—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{RF}}-153 \mathrm{MHz}\right)$, LO power $=0 \mathrm{dBm}, \mathrm{Z}_{0}{ }^{1}=50 \Omega$, VSET $=3.6 \mathrm{~V}$, unless otherwise noted.
Table 1.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RF INPUT INTERFACE <br> Return Loss Input Impedance RF Frequency Range | Tunable to >20 dB over a limited bandwidth | 10 | $\begin{aligned} & 12 \\ & 50 \end{aligned}$ | 6000 | dB <br> $\Omega$ <br> MHz |
| OUTPUT INTERFACE <br> Output Impedance <br> IF Frequency Range DC Bias Voltage ${ }^{2}$ | Differential impedance, $\mathrm{f}=200 \mathrm{MHz}$ <br> Can be matched externally to 3000 MHz <br> Externally generated | $\begin{aligned} & \text { LF } \\ & 4.75 \end{aligned}$ | $\begin{aligned} & 230 \\ & \mathrm{~V}_{\mathrm{s}} \end{aligned}$ | $\begin{aligned} & 600 \\ & 5.25 \end{aligned}$ | $\begin{aligned} & \Omega \\ & \mathrm{MHz} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| LO INTERFACE <br> LO Power <br> Return Loss <br> Input Impedance <br> LO Frequency Range |  | $-10$ <br> 10 | $\begin{aligned} & 0 \\ & 15 \\ & 50 \end{aligned}$ | $\begin{aligned} & +10 \\ & 6000 \end{aligned}$ | dBm <br> dB <br> $\Omega$ <br> MHz |
| POWER INTERFACE <br> Supply Voltage Quiescent Current Disable Current Disable Voltage Enable Voltage Enable Time Disable Time | Resistor programmable <br> ENBL pin high to disable the device ENBL pin high to disable the device ENBL pin low to enable the device Time from ENBL pin low to enable Time from ENBL pin high to disable | $\begin{aligned} & 4.75 \\ & 2.5 \\ & 0 \end{aligned}$ | $\begin{aligned} & 5 \\ & 130 \\ & 50 \\ & \\ & 182 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.25 \\ & 200 \\ & 5 \\ & 1.8 \end{aligned}$ | V <br> mA <br> mA <br> V <br> V <br> ns <br> ns |
| DYNAMIC PERFORMANCE at $\mathrm{f}_{\text {RF }}=900 \mathrm{MHz} / 1900$ |  |  |  |  |  |
| Power Conversion Gain ${ }^{4}$ | $\begin{aligned} & f_{\mathrm{RF}}=900 \mathrm{MHz} \\ & f_{\mathrm{RF}}=1900 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 1.8 \\ & 1.8 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Voltage Conversion Gain ${ }^{5}$ | $\begin{aligned} & f_{\mathrm{RF}}=900 \mathrm{MHz} \\ & f_{\mathrm{RF}}=1900 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 7.8 \\ & 7.8 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| SSB Noise Figure | $\begin{aligned} & \mathrm{f}_{\mathrm{CENT}}=900 \mathrm{MHz}, \mathrm{VSET}=2.0 \mathrm{~V} \\ & \mathrm{f}_{\mathrm{CENT}}=1900 \mathrm{MHz}, \mathrm{VSET}=2.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 9.75 \\ & 11.5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| SSB Noise Figure Under Blocking ${ }^{6}$ | $\begin{aligned} & \mathrm{f}_{\text {CENT }}=900 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CENT}}=1900 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 19.5 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Third-Order Intercept ${ }^{7}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{CENT}}=900 \mathrm{MHz} \\ & \mathrm{f}_{\text {CENT }}=1900 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 28.5 \\ & 26.4 \end{aligned}$ |  | dBm dBm |
| Input Second-Order Intercept ${ }^{8}$ | $\begin{aligned} & \mathrm{f}_{\text {CENT }}=900 \mathrm{MHz} \\ & \mathrm{f}_{\text {CENT }}=1900 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 63 \\ & 49.7 \end{aligned}$ |  | $\mathrm{dBm}$ $\mathrm{dBm}$ |
| Input 1 dB Compression Point | $\begin{aligned} & f_{\mathrm{RF}}=900 \mathrm{MHz} \\ & f_{\mathrm{RF}}=1900 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 13.3 \\ & 12.7 \end{aligned}$ |  | dBm dBm |
| LO-to-IF Output Leakage | Unfiltered IF output |  | -27 |  | dBm |
| LO-to-RF Input Leakage |  |  | -30 |  | dBm |
| RF-to-IF Output Isolation |  |  | -35 |  | dBc |
| IF/2 Spurious ${ }^{9}$ | 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz}$ <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=1900 \mathrm{MHz}$ |  | $\begin{aligned} & -67.5 \\ & -53 \end{aligned}$ |  | dBC <br> dBc |
| IF/3 Spurious ${ }^{9}$ | 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz}$ <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=1900 \mathrm{MHz}$ |  | $\begin{aligned} & -65.5 \\ & -72.6 \\ & \hline \end{aligned}$ |  | dBC <br> dBc |


| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE at $\mathrm{f}_{\mathrm{RF}}=2500 \mathrm{MHz}^{10}$ <br> Power Conversion Gain ${ }^{11}$ <br> Voltage Conversion Gain ${ }^{5}$ <br> SSB Noise Figure <br> Input Third-Order Intercept ${ }^{12}$ <br> Input Second-Order Intercept ${ }^{13}$ <br> Input 1 dB Compression Point | $\begin{aligned} & \mathrm{f}_{\text {CENT }}=2500 \mathrm{MHz}, \mathrm{VSET}=2.0 \mathrm{~V} \\ & \mathrm{f}_{\text {CENT }}=2500 \mathrm{MHz} \\ & \mathrm{f}_{\text {CENT }}=2500 \mathrm{MHz} \\ & \mathrm{f}_{\text {CENT }}=2500 \mathrm{MHz} \end{aligned}$ |  | $\begin{array}{r} -6.1 \\ -0.1 \\ 10.6 \\ 25.5 \\ 45.3 \\ 13.8 \end{array}$ |  | dB <br> dB <br> dB <br> dBm <br> dBm <br> dBm |
| LO-to-IF Output Leakage LO-to-RF Input Leakage RF-to-IF Output Isolation IF/2 Spurious ${ }^{9}$ IF/3 Spurious ${ }^{9}$ | Unfiltered IF output <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=2600 \mathrm{MHz}$ <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=2600 \mathrm{MHz}$ |  | $\begin{aligned} & \hline-31.5 \\ & -31.2 \\ & -42.5 \\ & -50.6 \\ & -59.8 \end{aligned}$ |  | dBm <br> dBm <br> dBC <br> dBC <br> dBc |
| DYNAMIC PERFORMANCE at $\mathrm{f}_{\mathrm{RF}}=3500 \mathrm{MHz}^{14}$ <br> Power Conversion Gain ${ }^{15}$ <br> Voltage Conversion Gain ${ }^{5}$ <br> SSB Noise Figure <br> Input Third-Order Intercept ${ }^{7}$ <br> Input Second-Order Intercept ${ }^{8}$ <br> Input 1 dB Compression Point <br> LO-to-IF Output Leakage <br> LO-to-RF Input Leakage <br> RF-to-IF Output Isolation <br> IF/2 Spurious ${ }^{9}$ <br> IF/3 Spurious ${ }^{9}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{CENT}}=3500 \mathrm{MHz}, \mathrm{VSET}=3.6 \mathrm{~V} \\ & \mathrm{f}_{\text {CENT }}=3500 \mathrm{MHz}, \mathrm{VSET}=3.6 \mathrm{~V} \\ & \mathrm{f}_{\mathrm{CENT}}=3500 \mathrm{MHz}, \mathrm{VSET}=3.6 \mathrm{~V} \end{aligned}$ <br> Unfiltered IF output <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=3800 \mathrm{MHz}$ <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=3800 \mathrm{MHz}$ |  | -6.44 -0.44 15.8 26.5 42.3 12.5 -30.2 -29.4 -29.7 -47.1 -57.8 |  | dB <br> dB <br> dB <br> dBm <br> dBm <br> dBm <br> dBm <br> dBm <br> dBC <br> dBc <br> dBc |
| DYNAMIC PERFORMANCE at $\mathrm{f}_{\mathrm{RF}}=5500 \mathrm{MHz}^{16}$ <br> Power Conversion Gain ${ }^{17}$ <br> Voltage Conversion Gain ${ }^{5}$ <br> SSB Noise Figure <br> Input Third-Order Intercept ${ }^{7}$ <br> Input Second-Order Intercept ${ }^{8}$ <br> Input 1 dB Compression Point <br> LO-to-IF Output Leakage <br> LO-to-RF Input Leakage <br> RF-to-IF Output Isolation <br> IF/2 Spurious ${ }^{9}$ <br> IF/3 Spurious ${ }^{9}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{CENT}}=5500 \mathrm{MHz}, \mathrm{VSET}=3.6 \mathrm{~V} \\ & \mathrm{f}_{\text {CENT }}=5500 \mathrm{MHz}, \mathrm{VSET}=3.6 \mathrm{~V} \\ & \mathrm{f}_{\mathrm{CENT}}=5500 \mathrm{MHz}, \mathrm{VSET}=3.6 \mathrm{~V} \end{aligned}$ <br> Unfiltered IF output <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=5800 \mathrm{MHz}$ <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=5800 \mathrm{MHz}$ |  | -5.2 0.8 16.2 22.7 35.4 11.3 -42.6 -28.9 -46.7 -44 -47 |  | dB <br> dB <br> dB <br> dBm <br> dBm <br> dBm <br> dBm <br> dBm <br> dBc <br> dBc <br> dBc |
| DYNAMIC PERFORMANCE at $f_{\mathrm{IF}}=900 \mathrm{MHz}^{18}$ <br> Power Conversion Gain ${ }^{19}$ <br> Voltage Conversion Gain ${ }^{5}$ <br> SSB Noise Figure <br> Output Third-Order Intercept ${ }^{20}$ <br> Output Second-Order Intercept ${ }^{21}$ <br> Output 1 dB Compression Point <br> LO-to-IF Output Leakage <br> LO-to-RF Input Leakage <br> IF/2 Spurious ${ }^{9}$ <br> IF/3 Spurious ${ }^{9}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{IF}}=900 \mathrm{MHz}, \mathrm{f}_{\mathrm{RF}}=250 \mathrm{MHz}, \mathrm{VSET}=2.0 \mathrm{~V} \\ & \mathrm{f}_{\text {CENT }}=153 \mathrm{MHz}, \mathrm{VSET}=3.6 \mathrm{~V} \\ & \mathrm{f}_{\text {CENT }}=153 \mathrm{MHz}, \mathrm{VSET}=3.6 \mathrm{~V} \end{aligned}$ <br> Unfiltered IF output <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=140 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{IF}}=806 \mathrm{MHz}$ <br> 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=140 \mathrm{MHz}$, $\mathrm{fiF}_{\mathrm{IF}}=806 \mathrm{MHz}$ |  | $\begin{aligned} & -6 \\ & 0 \\ & 10.6 \\ & 30.6 \\ & 68.7 \\ & 11.1 \\ & -33.8 \\ & -33.4 \\ & -62.6 \\ & \\ & -68.9 \end{aligned}$ |  | dB <br> dB <br> dB <br> dBm <br> dBm <br> dBm <br> dBm <br> dBm <br> dBC <br> dBc |

ADL5801

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE at $\mathrm{f}_{\mathrm{IF}}=2140 \mathrm{MHz}^{22}$ |  |  |  |  |  |
| Power Conversion Gain ${ }^{23}$ |  |  | -7.25 |  | dB |
| Voltage Conversion Gain ${ }^{5}$ |  |  | -1.25 |  | dB |
| SSB Noise Figure | $\mathrm{f}_{\mathrm{IF}}=2140 \mathrm{MHz}, \mathrm{f}_{\text {RF }}=190 \mathrm{MHz}, \mathrm{VSET}=2.0 \mathrm{~V}$ |  | 13.6 |  | dB |
| Output Third-Order Intercept ${ }^{24}$ | $\mathrm{f}_{\mathrm{CENT}}=170 \mathrm{MHz}$, VSET $=3.6 \mathrm{~V}$ |  | 24 |  | dBm |
| Output Second-Order Intercept ${ }^{25}$ | $\mathrm{f}_{\mathrm{CENT}}=170 \mathrm{MHz}$, VSET $=3.6 \mathrm{~V}$ |  | 70 |  | dBm |
| Output 1 dB Compression Point |  |  | 9.9 |  | dBm |
| LO-to-IF Output Leakage | Unfiltered IF output |  | -23.8 |  | dBm |
| LO-to-RF Input Leakage |  |  | -33.2 |  | dBm |
| IF/2 Spurious ${ }^{9}$ | 0 dBm input power, $\mathrm{f}_{\mathrm{RF}}=140 \mathrm{MHz}$, $\mathrm{fiF}_{\mathrm{F}}=2210 \mathrm{MHz}$ |  | -51.5 |  | dBc |

${ }^{1} \mathrm{Z}_{0}$ is the characteristic impedance assumed for all measurements and the PCB.
${ }^{2}$ Supply voltage must be applied from an external circuit through choke inductors
${ }^{3} \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz} / 1900 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{RF}}-153 \mathrm{MHz}\right)$, LO power $=0 \mathrm{dBm}, \mathrm{Z}_{0}{ }^{1}=50 \Omega$, VSET $=3.8 \mathrm{~V}$, unless otherwise noted.
${ }^{4}$ Excluding 4:1 IF port transformer (TC4-1W+), RF and LO port transformers (TC1-1-13M+), and PCB loss.
${ }^{5} Z_{\text {SOURCE }}=50 \Omega$, differential; $Z_{\text {LOAD }}=200 \Omega$ differential; $Z_{\text {SOURCE }}$ is the impedance of the source instrument; $Z_{\text {LOAD }}$ is the load impedance at the output.
${ }^{6} f_{\text {RF }}=\mathrm{f}_{\mathrm{CENT}}, \mathrm{f}_{\text {BLOCKER }}=\left(\mathrm{f}_{\mathrm{CENT}}-5\right) \mathrm{MHz}$, $\mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\text {CENT }}-153\right) \mathrm{MHz}$, blocker level $=0 \mathrm{dBm}$.
${ }^{7} f_{\mathrm{RF} 1}=\left(\mathrm{f}_{\mathrm{CENT}}-1\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{RF} 2}=\left(\mathrm{f}_{\mathrm{CENT}}\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{CENT}}-153\right) \mathrm{MHz}$, each RF tone at -10 dBm .
${ }^{8} f_{\text {RF1 }}=\left(f_{\text {CENT }}\right) M H z, f_{R F 2}=\left(f_{\text {CENT }}+100\right) M H z, f_{L O}=\left(f_{\text {CENT }}-153\right) \mathrm{MHz}$, each RF tone at -10 dBm .
${ }^{9}$ For details, see the Spur Performance section.
${ }^{10} \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{RF}}=2500 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{RF}}-211 \mathrm{MHz}\right)$, LO power $=0 \mathrm{dBm}, \mathrm{Z}_{0}{ }^{1}=50 \Omega$, VSET $=3.8 \mathrm{~V}$, unless otherwise noted.
${ }^{11}$ Including 4:1 IF port transformer (TC4-1W+), RF and LO port transformers (TC1-1-43M+ and TC1-1-13M + respectively), and PCB loss.
${ }^{12} f_{\text {RF } 1}=\left(f_{\text {CENT }}-1\right) M H z, f_{\text {RF } 2}=\left(f_{\text {CENT }}\right) M H z, f_{L O}=\left(f_{\text {CENT }}-211\right) M H z$, each RF tone at -10 dBm .
${ }^{13} \mathrm{f}_{\mathrm{RF} 1}=\left(\mathrm{f}_{\mathrm{CENT}}\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{RF} 2}=\left(\mathrm{f}_{\mathrm{CENT}}+100\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{CENT}}-211\right) \mathrm{MHz}$, each RF tone at -10 dBm
${ }^{14} \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{RF}}=3500 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{RF}}-153 \mathrm{MHz}\right)$, LO power $=0 \mathrm{dBm}, \mathrm{Z}_{0}{ }^{1}=50 \Omega$, VSET $=3.6 \mathrm{~V}$, unless otherwise noted.
${ }^{15}$ Including 4:1 IF port transformer (TC4-1W+), RF and LO port transformers (3600BL14M050), and PCB loss.
${ }^{16} \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{RF}}=5500 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{RF}}-153 \mathrm{MHz}\right)$, LO power $=0 \mathrm{dBm}, \mathrm{Z}_{0}{ }^{1}=50 \Omega$, VSET $=3.6 \mathrm{~V}$, unless otherwise noted.
${ }^{17}$ Including 4:1 IF port transformer (TC4-1W+), RF and LO port transformers (5400BL14B050), and PCB loss.
${ }^{18} \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{RF}}=153 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{RF}}+900 \mathrm{MHz}\right)$, LO power $=0 \mathrm{dBm}, \mathrm{Z}_{0}{ }^{1}=50 \Omega$, VSET $=3.6 \mathrm{~V}$, unless otherwise noted.
${ }^{19}$ Including 4:1 IF port transformer (TC4-14+), RF and LO transformers (TC1-1-13M+), and PCB loss.
${ }^{20} f_{\text {RF1 }}=\left(f_{\text {CENT }}-1\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{RF} 2}=\left(\mathrm{f}_{\mathrm{CENT}}\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{CENT}}+900 \mathrm{MHz}\right)$, each RF tone at -10 dBm .
${ }^{21} \mathrm{f}_{\mathrm{RF} 1}=\left(\mathrm{f}_{\mathrm{CENT}}\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{RF} 2}=\left(\mathrm{f}_{\mathrm{CENT}}+100\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{CENT}}+900\right) \mathrm{MHz}$, each RF tone at -10 dBm .
${ }^{22} \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{RF}}=153 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{RF}}+2140 \mathrm{MHz}\right.$ ), LO power $=0 \mathrm{dBm}, \mathrm{Z}_{0}{ }^{1}=50 \Omega$, VSET $=4 \mathrm{~V}$, unless otherwise noted.
${ }^{23}$ Including 4:1 IF port transformer (1850BL15B200), RF and LO port transformers (TC1-1-13M+), and PCB loss.
${ }^{24} f_{\text {RF1 }}=\left(f_{\text {CENT }}-1\right) M H z, f_{\text {RF2 }}=\left(f_{\text {CENT }}\right) M H z, f_{L O}=\left(f_{\text {CENT }}+2140 M H z\right)$, each RF tone at -10 dBm .
${ }^{25} \mathrm{f}_{\mathrm{RF} 1}=\left(\mathrm{f}_{\mathrm{CENT}}\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{RF} 2}=\left(\mathrm{f}_{\mathrm{CENT}}+100\right) \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=\left(\mathrm{f}_{\mathrm{CENT}}+2140\right) \mathrm{MHz}$, each RF tone at -10 dBm .

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage, VPOS | 5.5 V |
| VSET, ENBL | 5.5 V |
| IFOP, IFON | 5.5 V |
| RFIN Power | 20 dBm |
| Internal Power Dissipation | 1.2 W |
| $\theta_{\text {JA }}$ (Exposed Paddle Soldered Down) ${ }^{1}$ | $26.5^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{Jc}}$ (at Exposed Paddle) | $8.7^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

[^0]Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| ESD CAUTION |  |
| :--- | :--- |
|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration
Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| $\begin{aligned} & 1,2,5,6,8,12 \\ & 14,17,19,23 \end{aligned}$ | GND | Device Common (DC Ground). |
| 3,4 | LOIP, LOIN | Differential LO Input Terminal. Internally matched to $50 \Omega$. Must be ac-coupled. |
| 7,24 | VPLO | Positive Supply Voltage for LO System. |
| 9 | ENBL | Detector and Mixer Bias Enable. Pull the pin high to disable the internal detector and mixer bias circuit. The device can be operated in this mode by setting the bias level using an external supply or connecting a resistor from the VSET pin to the positive supply. See the Circuit Description section for more details. Pull the pin low to enable the internal detector and mixer bias circuit. |
| 10 | VSET | Input IP3 Bias Adjustment. The voltage presented to the VSET pin sets the internal bias of the mixer core and allows for adaptive control of the input IP3 and NF characteristics of the mixer core. |
| 11 | DETO | Detector Output. The DETO pin should be loaded with a capacitor to ground. The developed voltage is proportional to the rms input level. When the DETO output voltage is connected to the VSET input pin, the part auto biases and increases input IP3 performance when presented with large signal input levels. |
| 13 | VPDT | Positive Supply Voltage for Detector. |
| 15,16 | RFIN, RFIP | Differential RF Input Terminal. Internally matched to $50 \Omega$ differential input impedance. Must be ac-coupled. |
| 18 | VPRF | Positive Supply Voltage for RF Input System. |
| 20, 21 | IFOP, IFON | Differential IF Output Terminal. Bias must be applied through pull-up choke inductors or the center tap of the IF transformer. |
| 22 | NC | Not Connected. |
|  | EPAD | The exposed paddle must be soldered to ground. |

## TYPICAL PERFORMANCE CHARACTERISTICS

## DOWNCONVERTER MODE WITH A BROADBAND BALUN

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VSET}=3.8 \mathrm{~V}, \mathrm{IF}=153 \mathrm{MHz}$, as measured using a typical circuit schematic with low-side local oscillator (LO), unless otherwise noted. Insertion loss of input and output baluns (TC1-1-13M+, TC4-1W+) is extracted from the gain measurement.



Figure 9. Input IP3 vs. RF Frequency


Figure 10. Input IP3 vs. IF Frequency


Figure 11. Input IP3 and Noise Figure vs. VSET


Figure 12. Input IP2 vs. RF Frequency


Figure 13. Input IP2 vs. IF Frequency


Figure 14. Input IP2 vs. VSET


Figure 15. Input P1dB vs. RF Frequency


Figure 16. Input P1dB vs. IF Frequency


Figure 17. SSB Noise Figure vs. RF Frequency (VSET = 2.0 V)


Figure 18. SSB Noise Figure vs. IF Frequency $(V S E T=2.0 \mathrm{~V})$


Figure 19. SSB Noise Figure vs. Blocker Level (VSET = 2.0 V)


Figure 20. SSB Noise Figure vs. LO Power (VSET = 2.0 V)


Figure 21. RF Return Loss vs. RF Frequency


Figure 22. LO Return Loss vs. LO Frequency


Figure 23. IF Differential Output Impedance (R Parallel C Equivalent)


Figure 24. LO-to-IF Leakage vs. LO Frequency


Figure 25. LO-to-RF Leakage vs. LO Frequency


Figure 26. RF-to-IF Leakage vs. RF Frequency

## ADL5801

## DOWNCONVERTER MODE WITH A MINI-CIRCUITS ${ }^{\circledR}$ TC1-1-43M+ INPUT BALUN

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VSET}=3.8 \mathrm{~V}, \mathrm{IF}=211 \mathrm{MHz}$, as measured using a typical circuit schematic with low-side local oscillator (LO), unless otherwise noted. Insertion loss of input and output baluns (TC1-1-43M+, TC4-1W+) is included in the gain measurement.



Figure 33. Input P1dB vs. RF Frequency


Figure 34. Noise Figure vs. RF Frequency


Figure 35. LO to IF Leakage vs. LO Frequency


Figure 36. LO to RF Leakage vs. LO Frequency


Figure 37. RF to IF Output Isolation vs. RF Frequency

## ADL5801

## DOWNCONVERTER MODE WITH A JOHANSON 3.5 GHZ INPUT BALUN

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VSET}=3.6 \mathrm{~V}, \mathrm{IF}=153 \mathrm{MHz}$, as measured using a typical circuit schematic with low-side local oscillator (LO), unless otherwise noted. Insertion loss of input and output baluns ( $3600 \mathrm{BL} 14 \mathrm{M} 050, \mathrm{TC} 4-1 \mathrm{~W}+$ ) is included in the gain measurement.



Figure 44. Input P1dB vs. RF Frequency


Figure 45. Noise Figure vs. RF Frequency


Figure 46. LO to IF Leakage vs. LO Frequency


Figure 47. LO to RF Leakage vs. LO Frequency


Figure 48. RF to IF Output Isolation vs. RF Frequency

## ADL5801

## DOWNCONVERTER MODE WITH A JOHANSON 5.7 GHZ INPUT BALUN

$\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VSET}=3.6 \mathrm{~V}, \mathrm{IF}=153 \mathrm{MHz}$, as measured using a typical circuit schematic with low-side local oscillator (LO), unless otherwise noted. Insertion loss of input and output baluns (5400BL14B050, TC4-1W+) is included in the gain measurement.



Figure 55. Input P1dB vs. RF Frequency


Figure 56. Noise Figure vs. RF Frequency, $V_{\text {SEt }}=3.6 \mathrm{~V}$


Figure 57. LO to IF Leakage vs. LO Frequency


Figure 58. LO to RF Leakage vs. LO Frequency


Figure 59. RF to IF Output Isolation vs. RF Frequency

## ADL5801

## UPCONVERTER MODE WITH A 900 MHZ OUTPUT MATCH

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VSET}=3.6 \mathrm{~V}, \mathrm{RF}=153 \mathrm{MHz}$, as measured using a typical circuit schematic with low-side local oscillator (LO), unless otherwise noted. Insertion loss of input and output baluns (TC1-1-13M+, TC4-14) is included in the gain measurement.


Figure 60. Power Conversion Gain vs. IF Frequency


Figure 61. Power Conversion Gain and IPOS vs. VSET


Figure 62. Output IP3 vs. IF Frequency


Figure 63. Output IP3 vs. VSET


Figure 64. Output IP2 vs. IF Frequency


Figure 65. Output IP2 vs. V SET


Figure 66. Output P1dB vs. IF Frequency


Figure 67. Noise Figure vs. IF Frequency, $F_{L O}=650 \mathrm{MHz}$


Figure 68. LO to IF Leakage vs. LO Frequency


Figure 69. LO to RF Leakage vs. LO Frequency

## ADL5801

## UPCONVERTER MODE WITH A 2.1 GHZ OUTPUT MATCH

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VSET}=4 \mathrm{~V}, \mathrm{RF}=170 \mathrm{MHz}$, as measured using a typical circuit schematic with low-side local oscillator (LO), unless otherwise noted. Insertion loss of input and output baluns (TC1-1-13M+, 1850BL15B200) is included in the gain measurement.



Figure 70. Power Conversion Gain vs. RF Frequency


Figure 71. Power Conversion Gain and IPOS vs. VSET


Figure 72. Output IP3 vs. VSET


Figure 73. Output IP3 vs. RF Frequency


Figure 74. Output IP2 vs. IF Frequency


Figure 75. Output IP2 vs. VSET


Figure 76. Output P1dB vs. IF Frequency


Figure 77. Noise Figure vs. IF Frequency, $F_{L O}=1950 \mathrm{MHz}$


Figure 78. LO to IF Leakage vs. LO Frequency


Figure 79. LO to RF Leakage vs. LO Frequency


Figure 80. RF to IF Output Isolation vs. RF Frequency


Figure 81. Power Conversion Gain vs. IF Frequency


Figure 82. Power Conversion Gain and Output IP3 vs. LO Power


Figure 83. Power Conversion Gain vs. Supply


Figure 84. Output IP3 vs. IF Frequency


Figure 85. Output IP2 vs. RF Frequency


Figure 86. Output P1dB vs. RF Frequency

## SPUR PERFORMANCE

All spur tables are $\left(N \times f_{R F}\right)-\left(M \times f_{L O}\right)$ and were measured using the standard evaluation board (see the Evaluation Board section). Mixer spurious products are measured in decibels relative to the carrier ( dBc ) from the IF output power level. Data was measured for frequencies less than 6 GHz only. The typical noise floor of the measurement system is -100 dBm .

## 900 MHz Downconvert Performance

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{VSET}=3.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, RF power $=0 \mathrm{dBm}$, LO power $=0 \mathrm{dBm}, \mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=703 \mathrm{MHz}, \mathrm{Z}_{0}=50 \Omega$.

|  |  | M |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 |
| N | 0 |  | -33.1 | -23.3 | -45.8 | -23.6 | -45.9 | -30.7 | -55.4 | -41.5 |  |  |  |  |  |  |
|  | 1 | -48.8 | 0.0 | -51.5 | -19.0 | -65.1 | -29.6 | -78.0 | -50.3 | -74.4 | -57.7 |  |  |  |  |  |
|  | 2 | -35.9 | -74.9 | -67.5 | -66.1 | -73.5 | -80.5 | -65.0 | -89.8 | -71.3 | -88.5 | -86.8 | -98.8 |  |  |  |
|  | 3 | -68.8 | -64.8 | -94.3 | -65.9 | -86.3 | -70.2 | -76.3 | -70.6 | -74.5 | -81.4 | $\leq-100$ | -99.6 | $\leq-100$ |  |  |
|  | 4 | -47.5 | -80.7 | -78.0 | -78.4 | -95.1 | -73.5 | -89.4 | -87.3 | $\leq-100$ | -92.7 | -99.5 | -99.4 | $\leq-100$ | $\leq-100$ |  |
|  | 5 | -95.6 | -74.7 | -89.8 | -70.7 | -84.8 | -90.7 | -86.7 | -86.4 | -83.1 | -73.7 | -78.7 | -80.7 | -91.1 | $\leq-100$ | $\leq-100$ |
|  | 6 | -85.7 | -96.4 | -83.1 | -98.5 | -83.3 | -96.7 | $\leq-100$ | -89.4 | -99.6 | -96.1 | -96.1 | -95.4 | -95.5 | $\leq-100$ | $\leq-100$ |
|  | 7 |  | $\leq-100$ | $\leq-100$ | -95.9 | $\leq-100$ | -97.2 | -83.1 | -84.1 | $\leq-100$ | $\leq-100$ | -99.7 | -87.9 | -88.8 | -85.7 | $\leq-100$ |
|  | 8 |  |  | $\leq-100$ | $\leq-100$ | -99.0 | -99.8 | -86.0 | $\leq-100$ | $\leq-100$ | $\leq-100$ | <-100 | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 9 |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | -90.9 | -88.4 | -83.5 | -87.6 | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 10 |  |  |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | -97.9 | -95.5 | -99.0 | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 11 |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | -92.6 | -87.4 | -88.2 | -92.3 | -99.3 | $\leq-100$ | $\leq-100$ |
|  | 12 |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 13 |  |  |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | -95.1 | -96.5 | -90.4 | $\leq-100$ |
|  | 14 |  |  |  |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 15 |  |  |  |  |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |

1900 MHz Downconvert Performance
$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{VSET}=3.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{RF}$ power $=0 \mathrm{dBm}$, LO power $=0 \mathrm{dBm}, \mathrm{f}_{\mathrm{RF}}=1900 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=1703 \mathrm{MHz}, \mathrm{Z}_{0}=50 \Omega$.

|  |  | M |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 |
| N | 0 |  | -31.4 | -17.1 | -51.4 |  |  |  |  |  |  |  |  |  |  |  |
|  | 1 | -40.4 | 0.0 | -53.6 | -38.5 | -71.0 |  |  |  |  |  |  |  |  |  |  |
|  | 2 | -38.4 | -66.0 | -52.9 | -68.1 | -64.2 | -86.8 |  |  |  |  |  |  |  |  |  |
|  | 3 | $\leq-100$ | -66.2 | -73.2 | -72.6 | -79.9 | -65.2 | -92.8 |  |  |  |  |  |  |  |  |
|  | 4 |  | $\leq-100$ | -89.4 | -86.4 | -94.6 | -87.4 | -81.5 | $\leq-100$ |  |  |  |  |  |  |  |
|  | 5 |  |  |  | -83.7 | -66.2 | -79.3 | -89.0 | -75.2 | $\leq-100$ | $\leq-100$ |  |  |  |  |  |
|  | 6 |  |  |  |  | $\leq-100$ | -86.4 | $\leq-100$ | -99.0 | -87.7 | $\leq-100$ | $\leq-100$ |  |  |  |  |
|  | 7 |  |  |  |  |  | $\leq-100$ | -92.4 | -92.7 | $\leq-100$ | -98.4 | $\leq-100$ | $\leq-100$ |  |  |  |
|  | 8 |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | -97.5 | $\leq-100$ | -95.4 | $\leq-100$ | $\leq-100$ |  |  |
|  | 9 |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |  |
|  | 10 |  |  |  |  |  |  |  |  | $\leq-100$ | -97.2 | -95.6 | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 11 |  |  |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 12 |  |  |  |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 13 |  |  |  |  |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ | $\leq-100$ | $\leq-100$ |
|  | 14 |  |  |  |  |  |  |  |  |  |  |  |  |  | $\leq-100$ | $\leq-100$ |
|  | 15 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\leq-100$ |

## 2600 MHz Downconvert Performance

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{VSET}=3.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, RF power $=0 \mathrm{dBm}$, LO power $=0 \mathrm{dBm}, \mathrm{f}_{\mathrm{RF}}=2600 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=2350 \mathrm{MHz}, \mathrm{Z}_{0}=50 \Omega$.

|  |  | M |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| N | 0 |  | -31.5 | -30.3 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 1 | -40.3 | 0.0 | -55.8 | -33.8 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 2 | -71.7 | -73.6 | -50.6 | -70.4 | -64.8 |  |  |  |  |  |  |  |  |  |  |  |
|  | 3 |  | -83.9 | -66.5 | -59.8 | -71.3 | -84.7 |  |  |  |  |  |  |  |  |  |  |
|  | 4 |  |  | -94.7 | -77.6 | -92.6 | -83.8 | -90.6 |  |  |  |  |  |  |  |  |  |
|  | 5 |  |  |  | -91.4 | -71.1 | -89.7 | -98.2 | -96.3 | <100 |  |  |  |  |  |  |  |
|  | 6 |  |  |  |  |  | -83.1 | -90.3 | -92.9 | -97.3 | <100 |  |  |  |  |  |  |
|  | 7 |  |  |  |  |  |  | <100 | -91.4 | <100 | <100 | <100 |  |  |  |  |  |
|  | 8 |  |  |  |  |  |  |  | <100 | -96.6 | $<100$ | -91.8 | <100 |  |  |  |  |
|  | 9 |  |  |  |  |  |  |  |  | <100 | -97.9 | <100 | -98.5 | <100 |  |  |  |
|  | 10 |  |  |  |  |  |  |  |  |  | <100 | -93.5 | <100 | -98.8 | <100 |  |  |
|  | 11 |  |  |  |  |  |  |  |  |  |  | <100 | <100 | <100 | <100 | <100 |  |
|  | 12 |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 | <100 | $<100$ | <100 |
|  | 13 |  |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 | $<100$ | <100 |
|  | 14 |  |  |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 | <100 |
|  | 15 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | <100 |

## 3800 MHz Downconvert Performance

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{VSET}=3.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{RF}$ power $=0 \mathrm{dBm}, \mathrm{LO}$ power $=0 \mathrm{dBm}, \mathrm{f}_{\mathrm{RF}}=3800 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=3500 \mathrm{MHz}, \mathrm{Z}_{0}=50 \Omega$.

|  |  | M |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| N | 0 |  | -27.3 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 1 | -33.7 | 0.0 | -54.9 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 2 |  | -78.5 | -47.1 | -66.4 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 3 |  |  | -63.6 | -57.8 | -81.4 |  |  |  |  |  |  |  |  |  |  |  |
|  | 4 |  |  |  | -89.6 | -77.2 | -72.2 | -99.2 |  |  |  |  |  |  |  |  |  |
|  | 5 |  |  |  |  | <100 | -88.0 | -80.4 | <100 |  |  |  |  |  |  |  |  |
|  | 6 |  |  |  |  |  | <100 | -90.0 | -90.4 | <100 |  |  |  |  |  |  |  |
|  | 7 |  |  |  |  |  |  | <100 | -79.1 | <100 | <100 |  |  |  |  |  |  |
|  | 8 |  |  |  |  |  |  |  | <100 | -85.2 | <100 | <100 |  |  |  |  |  |
|  | 9 |  |  |  |  |  |  |  |  |  | <100 | <100 | <100 |  |  |  |  |
|  | 10 |  |  |  |  |  |  |  |  |  |  | <100 | -95.9 | <100 |  |  |  |
|  | 11 |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 | <100 |  |  |
|  | 12 |  |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 | <100 |  |
|  | 13 |  |  |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 | <100 |
|  | 14 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 |
|  | 15 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | <100 |

## 5800 MHz Downconvert Performance

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{VSET}=3.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{RF}$ power $=0 \mathrm{dBm}$, LO power $=0 \mathrm{dBm}, \mathrm{f}_{\mathrm{RF}}=5800 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=5600 \mathrm{MHz}, \mathrm{Z}_{0}=50 \Omega$.

|  |  | M |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| N | 0 |  | -44.9 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 1 | -43.9 | 0.0 | -68.9 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 2 |  |  | -44.0 | -78.0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 3 |  |  |  | -47.0 | -93.3 |  |  |  |  |  |  |  |  |  |  |  |
|  | 4 |  |  |  |  | -60.6 | -87.8 |  |  |  |  |  |  |  |  |  |  |
|  | 5 |  |  |  |  |  | -62.7 | -85.7 |  |  |  |  |  |  |  |  |  |
|  | 6 |  |  |  |  |  |  | -70.2 | -97.8 |  |  |  |  |  |  |  |  |
|  | 7 |  |  |  |  |  |  |  | -79.5 | -85.3 |  |  |  |  |  |  |  |
|  | 8 |  |  |  |  |  |  |  |  | -71.2 | <100 |  |  |  |  |  |  |
|  | 9 |  |  |  |  |  |  |  |  |  | <100 | <100 |  |  |  |  |  |
|  | 10 |  |  |  |  |  |  |  |  |  |  | <100 | <100 |  |  |  |  |
|  | 11 |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 |  |  |  |
|  | 12 |  |  |  |  |  |  |  |  |  |  |  |  | <100 | <100 |  |  |
|  | 13 |  |  |  |  |  |  |  |  |  |  |  |  |  | -100.3 | <100 |  |
|  | 14 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | -95.6 | -96.0 |
|  | 15 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | <100 |

## 806 MHz Upconvert Performance

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{VSET}=3.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, RF power $=0 \mathrm{dBm}$, LO power $=0 \mathrm{dBm}, \mathrm{f}_{\mathrm{RF}}=140 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=946 \mathrm{MHz}, \mathrm{Z}_{0}=50 \Omega$.

|  |  | M |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| N | 0 |  | -35.2 | -22.9 | -42.8 | -28.4 | -59.1 | -40.1 |  |  |  |  |  |  |  |  |  |
|  | 1 | -66.0 | 0.0 | -67.7 | -14.0 | -70.0 | -37.1 | -74.3 |  |  |  |  |  |  |  |  |  |
|  | 2 | -67.8 | -66.0 | -62.9 | -65.3 | -61.1 | -84.1 | -81.2 |  |  |  |  |  |  |  |  |  |
|  | 3 | -99.2 | -66.2 | -92.2 | -69.2 | -84.9 | -84.3 | <100 |  |  |  |  |  |  |  |  |  |
|  | 4 | -77.1 | -97.2 | -85.1 | -97.8 | -82.0 | <100 | <100 |  |  |  |  |  |  |  |  |  |
|  | 5 | -88.7 | <100 | -88.5 | -92.9 | -96.4 | -93.6 | <100 | <100 |  |  |  |  |  |  |  |  |
|  | 6 | -86.1 | <100 | -92.7 | -95.8 | -87.5 | -99.5 | <100 | <100 |  |  |  |  |  |  |  |  |
|  | 7 | -90.2 | <100 | <100 | -84.6 | <100 | -88.0 | <100 | <100 |  |  |  |  |  |  |  |  |
|  | 8 | -73.8 | <100 | -94.8 | -96.4 | -93.4 | -99.6 | <100 | <100 |  |  |  |  |  |  |  |  |
|  | 9 | -91.1 | -96.3 | <100 | -91.5 | -100.3 | -93.3 | <100 | <100 |  |  |  |  |  |  |  |  |
|  | 10 | -66.2 | <100 | $<100$ | <100 | -88.3 | -100.0 | <100 | <100 |  |  |  |  |  |  |  |  |
|  | 11 | -87.7 | -93.6 | <100 | -95.9 | <100 | <100 | <100 | <100 |  |  |  |  |  |  |  |  |
|  | 12 | -69.5 | -89.1 | <100 | <100 | -93.8 | <100 | <100 | <100 | <100 |  |  |  |  |  |  |  |
|  | 13 | -85.2 | -95.7 | <100 | <100 | -97.7 | -90.5 | -96.0 | <100 | <100 |  |  |  |  |  |  |  |
|  | 14 | -65.2 | -85.9 | <100 | -93.1 | -94.5 | <100 | <100 | <100 | <100 |  |  |  |  |  |  |  |
|  | 15 | -91.3 | -93.5 | <100 | -96.6 | v98.7 | -93.5 | -99.6 | <100 | <100 |  |  |  |  |  |  |  |

## ADL5801

## 2210 MHz Upconvert Performance

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{VSET}=4.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{RF}$ power $=0 \mathrm{dBm}$, LO power $=0 \mathrm{dBm}, \mathrm{f}_{\mathrm{RF}}=140 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=2350 \mathrm{MHz}, \mathrm{Z}_{0}=50 \Omega$.

|  |  | M |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
|  | 0 |  | -21.0 | -12.8 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 1 | -81.3 | 0.0 | -70.1 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 2 | -66.0 | -58.8 | -51.5 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 3 | <100 | -56.7 | -78.2 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 4 | -74.4 | -86.3 | -76.5 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 5 | <100 | -75.3 | -88.0 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 6 | -90.9 | -81.4 | -91.5 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 7 | -96.4 | -71.2 | -85.9 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| N | 8 | -75.8 | -89.7 | -86.3 | <100 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 9 | -92.9 | -86.2 | -92.2 | <100 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 10 | -66.5 | <100 | -97.5 | <100 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 11 | -83.7 | -98.4 | -97.9 | <100 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 12 | -64.8 | <100 | -93.1 | <100 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 13 | -81.2 | <100 | <100 | <100 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 14 | -64.5 | <100 | -91.0 | <100 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 15 | -85.3 | <100 | <100 | -95.4 |  |  |  |  |  |  |  |  |  |  |  |  |

## CIRCUIT DESCRIPTION

The ADL5801 includes a double-balanced active mixer with a $50 \Omega$ input impedance and $250 \Omega$ output impedance. In addition, the ADL5801 integrates a local oscillator (LO) amplifier and an RF power detector that can be used to optimize the mixer dynamic range. The RF and LO are differential, providing maximum usable bandwidth at the input and output ports. The LO also operates with a $50 \Omega$ input impedance and can, optionally, be operated differentially or single ended. The input, output, and LO ports can be operated over an exceptionally wide frequency range. The ADL5801 can be configured as a downconvert mixer or as an upconvert mixer.
The ADL5801 can be divided into the following sections: the LO amplifier and splitter, the RF voltage-to-current (V-to-I) converter, the mixer core, the output loads, the RF detector, and the bias circuit. A simplified block diagram of the device is shown in Figure 87. The LO block generates a pair of differential LO signals to drive two mixer cores. The RF input power is converted into RF currents by the V-to-I converter that then feed into the two-mixer core. The internal differential load of the mixer provides a wideband $250 \Omega$ output impedance from the mixer. Reference currents to each section are generated by the bias circuit, which can be enabled or disabled using the ENBL pin. A detailed description of each section of the ADL5801 follows.


Figure 87. Block Diagram

## LO AMPLIFIER AND SPLITTER

The LO input is conditioned by a series of amplifiers to provide a well controlled and limited LO swing to the mixer core, resulting in excellent input IP3. The LO input is amplified using a broadband low noise amplifier (LNA) and is then followed by LO limiting amplifiers. The LNA input impedance is nominally $50 \Omega$. The LO circuit exhibits low additive noise, resulting in an excellent mixer noise figure and output noise under RF blocking. For optimal performance, the LO inputs should be driven differentially but at lower frequencies; single-ended drive is acceptable.

## RF VOLTAGE-TO-CURRENT (V-TO-I) CONVERTER

The differential RF input signal is applied to a V-to-I converter that converts the differential input voltage to output currents. The V-to-I converter provides a $50 \Omega$ input impedance. The V-to-I section bias current can be adjusted up or down using the VSET pin. Adjusting the current up improves IP3 and P1dB input but degrades the SSB noise figure. Adjusting the current down improves the SSB noise figure but degrades IP3 and P1dB input. Conversion gain remains nearly constant over a wide range of VSET pin settings, allowing the part to be adjusted dynamically without affecting conversion gain.

## MIXER CORE

The ADL5801 has a double-balanced mixer that uses high performance SiGe NPN transistors. This mixer is based on the Gilbert cell design of four cross-connected transistors.

## MIXER OUTPUT LOAD

The mixer load uses a pair of $125 \Omega$ resistors connected to the positive supply. This provides a $250 \Omega$ differential output resistance. The mixer output should be pulled to the positive supply externally using a pair of RF chokes or using an output transformer with the center tap connected to the positive supply. It is possible to exclude these components when the mixer core current is low, but both P1dB input and IP3 input are then reduced.
The mixer load output can operate from direct current (dc) up to approximately 600 MHz into a $200 \Omega$ load. For upconversion applications, the mixer load can be matched using off-chip matching components. Transmit operation up to 3 GHz is possible. See the Applications Information section for matching circuit details.

## ADL5801

## RF DETECTOR

An RF power detector is buffered from the V-to-I converter section. This detector has a power response range from approximately -25 dBm up to 0 dBm and provides a current output. The output current is designed to be connected to the VSET pin to boost the mixer core current when large RF signals are present at the mixer input. An external capacitor can be used to adjust the response time of this function. If not used, the DETO pin can be left open or connected to ground.
The detector was characterized under the conditions specified in the Downconverter Mode with a Broadband Balun section. Pin 11 (DETO) was connected to Pin 10 (VSET), and the voltage on these pins was plotted vs. the RF input power level over temperature and a number of devices.


Figure 88. Detector Output Voltage vs. RF Input
The input IP3, gain and supply current were also recorded under these conditions. The result can be seen in Figure 89 through Figure 91.


Figure 89. Input IP3 vs. RF Input


Figure 90. Power Conversion Gain vs. RF Input


Figure 91. Supply Current vs. RF Input

## BIAS CIRCUIT

A band gap reference circuit generates the reference currents used by mixers. The bias circuit and the internal detector can be enabled and disabled using the ENBL pin. Pulling the ENBL pin high shuts off the bias circuit and the internal detector. However, the ENBL pin does not alter the current in the LO section and, therefore, does not provide a true power-down feature. When the ENBL pin is pulled high, the device can be operated by applying an external voltage to the VSET pin or by connecting a resistor from the VSET pin to the positive supply. Internally, the VSET pin features a series resistance and diode to ground; therefore, a simple voltage divider driving the pin is not sufficient. Table 4 lists some typical values for this resistor and the resulting VSET value and supply current when the ENBL pin is set high. Use Table 4 to select the appropriate value of R10 (see Figure 110) to achieve the desired mixer bias level. In this mode of operation, the VSET pin must not be left floating, and placeholders R7 and R9 must remain open.

ADL5801

Table 4. Suggested Values of R10 (When ENBL Pin is High)

| $\mathbf{R 1 0}(\mathbf{\Omega})$ | VSET (V) | I Pos $\left.^{(m A}\right)^{\mathbf{1}}$ |
| :--- | :--- | :--- |
| 226 | 4.14 | 140 |
| 488 | 4.00 | 126 |
| 562 | 3.90 | 123 |
| 568 | 3.89 | 123 |
| 659 | 3.78 | 120 |
| 665 | 3.77 | 120 |
| 694 | 3.74 | 119 |
| 760 | 3.67 | 116 |
| 768 | 3.66 | 116 |
| 1000 | 3.44 | 109 |
| 1100 | 3.36 | 107 |
| 1150 | 3.33 | 106 |
| 1200 | 3.29 | 105 |
| 1300 | 3.22 | 102 |
| 1400 | 3.16 | 100 |
| 1500 | 3.10 | 99 |
| 1600 | 3.05 | 97 |
| 1700 | 3.00 | 95 |
| 1800 | 2.95 | 94 |
| 1900 | 2.91 | 92 |
| 2000 | 2.87 | 91 |
| 2300 | 2.76 | 87 |
| 5900 | 2.18 | 68 |

${ }^{1} I_{\text {pos }}$ is the mixer supply current.
If the ENBL pin is pulled low, the bias circuit and internal detector of the device are enabled. In this mode, the device can be operated by applying an external voltage to the VSET pin or by connecting a resistor from the VSET pin to the positive supply. Table 5 lists some typical values for this resistor and the resulting VSET value and supply current when the ENBL pin is set low. Use Table 5 to select the appropriate value of R10 (see Figure 110) to achieve the desired mixer bias level. In this mode of operation, R7 and R9 must remain open.
Optionally, the VSET pin can be connected to the DETO pin to provide dynamic mixer bias control using the internal detector.

Figure 92 is a comparison of the input IP3 performance vs. RF input power levels at 2 GHz , when the ENBL pin is pulled high and low. Pulling ENBL high results in improved linearity across input power levels, while pulling ENBL low results in enhanced IP3 performance at higher power levels. The device also exhibits improved spur performance when the ENBL pin is pulled high. Figure 95 is a comparison of the $4 \mathrm{LO}-5 \mathrm{RF}$ and 6LO-7RF spurs vs. RF input power levels at 900 MHz with ENBL high and low.

Table 5. Suggested Values of R10 (When ENBL Pin is Low)

| R10 $(\mathbf{\Omega})$ | VSET (V) | Ipos $^{(\mathbf{m A})^{1}}$ |
| :--- | :--- | :--- |
| 226 | 4.5 | 160 |
| 562 | 4.01 | 146 |
| 568 | 4 | 145 |
| 659 | 3.9 | 142 |
| 665 | 3.89 | 142 |
| 694 | 3.85 | 142 |
| 760 | 3.8 | 139 |
| 768 | 3.79 | 139 |
| 1000 | 3.6 | 133 |
| 1100 | 3.53 | 131 |
| 1150 | 3.5 | 130 |
| 1200 | 3.47 | 129 |
| 1300 | 3.35 | 127 |
| 1400 | 3.3 | 126 |
| 1500 | 3.26 | 124 |
| 1600 | 3.21 | 122 |
| 1700 | 3.17 | 121 |
| 1800 | 3.14 | 120 |
| 1900 | 3.1 | 119 |
| 2000 | 3 | 118 |
| 2300 | 2.5 | 114 |
| 5900 | 2.03 | 98 |
| Open |  | 82 |

${ }^{1} I_{\text {pos }}$ is the mixer supply current


Figure 92. Input IP3 vs. RF Input Level at $2 \mathrm{GHz}, \mathrm{VSET}=3.8 \mathrm{~V}$, with ENBL High and Low

## ADL5801

Figure 93 is a plot of the input IP3 vs. RF input power levels for varying VSET levels at 2 GHz , when the ENBL pin is pulled high. The device exhibits the best linearity at a VSET level of 4.0 V in this mode of operation. As mentioned previously, the VSET level can be set using an external voltage or by placing a resistor from the VSET pin to the positive supply. Figure 94 is a plot of the input IP3 vs. RF input power levels for a VSET level of 4.0 V , when the ENBL is pulled high for varying temperature and frequency conditions. The device is well behaved across varying frequency levels and exhibits excellent temperature sensitivity.


Figure 93. Input IP3 vs. RF Input Level at 2 GHz for Varying VSET levels, ENBL High


Figure 94. Input IP3 vs. RF Input Level for Across Varying Frequency and Temperature Conditions, VSET = 4.0 V, ENBL High


Figure 95. 4LO-5RF and 6LO-7RF Spurs vs. RF Input Level at 900 MHz , with ENBL High and Low

## APPLICATIONS INFORMATION basic connections

The ADL5801 is designed to translate between radio frequencies (RF) and intermediate frequencies (IF). For both upconversion and downconversion applications, RFIP (Pin 16) and RFIN (Pin 15) must be configured as the input interfaces. IFOP (Pin 20) and IFON (Pin 21) must be configured as the output interfaces. Individual bypass capacitors are needed in close proximity to each supply pin (Pin 7, Pin 13, Pin 18, and Pin 24), the VSET control pin (Pin 10), and the DETO detector output pin (Pin 11). When the on-chip detector is chosen to form a closed loop, automatically controlling the VSET pin, R7 can be populated with a $0 \Omega$ resistor. Alternatively, simply use a jumper between the VSET and DETO test points for evaluation. Figure 96 illustrates the basic connections for ADL5801 operation.

## RF AND LO PORTS

The RF and LO input ports are designed for a differential input impedance of approximately $50 \Omega$. Figure 97 and Figure 98 illustrate the RF and LO interfaces, respectively. It is recommended that each of the RF and LO differential ports be driven through a balun for optimum performance. It is also necessary to ac couple both RF and LO ports. Using proper value capacitors may help improve the input return loss over desired frequencies. Table 6 and Table 10 list the recommended components for various RF and LO frequency bands in upconvert and downconvert modes. The characterization data is available in the Typical Performance Characteristics section.


Figure 96. Basic Connections Schematic


Figure 97. RF Interface


ADL5801

Figure 98. LO Interface
Table 6. Suggested Components for the RF and LO Interfaces in Downconvert Mode

| RF and LO <br> Frequency | T2, T3 | C8, C9 | C4, C5 |
| :--- | :--- | :--- | :--- |
| 10 MHz | Mini-Circuits TC1-1-13M+ | 1 nF | 1 nF |
| 900 MHz | Mini-Circuits TC1-1-13M+ | 5.6 pF | 100 pF |
| 1900 MHz | Mini-Circuits TC1-1-13M+ | 5.6 pF | 100 pF |
| 2500 MHz | Mini-Circuits TC1-1-43M+ | 2 pF | 8 pF |
| 3500 MHz | 3600 BL 14 M 050 | 1.5 pF | 1.5 pF |
| 5500 MHz | 5400 BL 14 B 050 | 3 pF | 3 pF |
| 10 MHz to | Mini-Circuits TCM1-63AX+ | 1 nF | 1 nF |
| 6000 MHz |  |  |  |

Table 7. Suggested Components for the RF Interface in Upconvert Mode

| RF Frequency | T3 | C8, C9 |
| :--- | :--- | :--- |
| 153 MHz | TC1-1-13M + | 470 pF |

## IF PORT

The IF port features an open-collector, differential output interface. It is necessary to bias the open collector outputs using one of the schemes presented in Figure 99 and Figure 100.
Figure 99 shows the use of center-tapped impedance transformers. The turns ratio of the transformer should be selected to provide the desired impedance transformation. In the case of a $50 \Omega$ load impedance, a $4: 1$ impedance ratio transformer should be used to transform the $50 \Omega$ load into a $200 \Omega$ differential load at the IF output pins.
Figure 100 shows a differential IF interface where pull-up choke inductors are used to bias the open-collector outputs. The
shunting impedance of the choke inductors used to couple dc current into the mixer core should be large enough at the IF frequency of operation not to load down the output current before it reaches the intended load. Additionally, the dc current handling capability of the selected choke inductors must be at least 45 mA .

The self-resonant frequency of the selected choke inductors must be higher than the intended IF frequency. A variety of suitable choke inductors is commercially available from manufacturers such as Coilcraft ${ }^{\bullet}$ and Murata. An impedance transforming network may be required to transform the final load impedance to $200 \Omega$ at the IF outputs.
Table 8 lists suggested components for the IF port in the upconvert and downconvert modes.


## DOWNCONVERTING TO LOW FREQUENCIES

For downconversion to lower frequencies, the device should be biased at the output with a resistor. The common-mode voltage at the IF output of the device should be 3.75 V to ensure optimal performance. Figure 101 provides a sample setup to downconvert a 900 MHz input signal down to 100 kHz . In the setup depicted in Figure 101, the output of the device is biased with $50 \Omega$ resistors. In this mode of operation, the device exhibits 2.0 dB of conversion gain when a signal at 500 MHz was downcoverted to a 100 kHz , 10 kHz or 1 kHz .


Figure 101. Resistive Bias Network to Downconvert Signals to Low Frequencies

## ADL5801

## BROADBAND OPERATION

The ADL5801 can support input frequencies from 10 MHz to 6 GHz . The device can be operated with a broadband balun such as the MiniCircuits TCM1-63AX+ for applications that need wideband frequency coverage. Figure 102 illustrates a sample setup configuration with the MiniCircuits TCM1-63AX+ balun populated on the RF and LO ports. This single setup solution provides the option to utilize the complete input frequency range of the device.


Figure 102. Sample Setup Configuration with the MiniCircuits TCM1-63AX+ Broadband Balun

Figure 103 to Figure 105 demonstrate the performance of the mixer with the MiniCircuits TCM1-63AX + populated on the RF and LO ports.


Figure 103. Gain, IIP3, IIP2 vs. RF Frequency


Figure 104. Noise Figure vs. RF Frequency


Figure 105. Input Return Loss vs. RF Frequency
The device maintains an Input IP3 of 20 dBm or better and conversion gain of -2 dB or better across the 10 MHz to 6 GHz frequency band.

## ADL5801

## SINGLE-ENDED DRIVE OF RF AND LO INPUTS

The RF and LO ports of the active mixer can be driven single-ended without baluns for single-ended operation. In this configuration, the unused RF and LO ports should be ac grounded using a 1 nF capacitor. Figure 106 depicts setup configuration suggested to operate the device in the single-ended mode.


Figure 106. Single-Ended Configuration to Operate the ADL5801

Figure 107 to Figure 109 demonstrate the performance of the mixer in the single ended mode.



Figure 109. Input Return Loss vs. RF Frequency


Figure 108. Noise Figure vs. RF Frequency

## PERFORMANCE UP TO 8 GHz

This section provides the typical specification of ADL5801 from 6 GHz to 8 GHz . The output trace and connector loss are not deembedded for these measurements.
$\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{IF}=200 \mathrm{MHz}$, as measured using a typical circuit schematic with a low-side local oscillator (LO), unless otherwise noted. LO and RF ports use TCM1-83X+, IF ports use TC1-1-13M+. Insertion loss of input and output balun, and traces loss are not extracted from the gain measurement.

Note that this performance is typical and is not guaranteed.
Table 9.

| Parameter | Test Conditions | Min | Typ | Max |
| :--- | :--- | :--- | :--- | :--- |
| Unit |  |  |  |  |
| Power Conversion Gain | VSET $=2.5 \mathrm{~V}$ |  |  |  |
| Power Conversion Gain | Between 6 GHz and 7.5 GHz | -5 |  |  |
| SSB Noise Figure | Between 7.5 GHz and 8 GHz | -10 | dB |  |
| Input Third-Order Intercept |  | 25 | dB |  |

## ADL5801

## EVALUATION BOARD

An evaluation board is available for the ADL5801. The standard evaluation board is fabricated using Rogers ${ }^{\otimes}$ RO3003 material. Each RF, LO, and IF port is configured for single-ended signaling via a balun transformer. The schematic for the evaluation board is shown in Figure 110. Table 10 describes the various configuration options for the evaluation board. Layout for the board is shown in Figure 111 and Figure 112.


Figure 110. Evaluation Board Schematic

Table 10. Evaluation Board Configuration

| Components | Function | Default Conditions |
| :---: | :---: | :---: |
| C2, C3, C6, C7, C10, C11 | Power supply decoupling. Nominal supply decoupling consists of a $0.1 \mu \mathrm{~F}$ capacitor to ground in parallel with 100 pF capacitors to ground, positioned as close to the device as possible. Series resistors are provided for enhanced supply decoupling using optional ferrite chip inductors. | $\begin{aligned} & C 2, C 6, C 10, C 11=0.1 \mu F \text { (size 0402) } \\ & C 3, C 7=100 \mathrm{pF} \text { (size 0402) } \end{aligned}$ |
| C8, C9, L4, L5, R4, R8, R12, T3, T6, T9, RFIN, RFIP | RF input interfaces. (Use RFIN for operation). Input channels are ac-coupled through C8 and C9. R8 and R12 provide options when additional matching is needed. T3 is a $1: 1$ balun used to interface to the $50 \Omega$ differential inputs. T6 and T9 provide options when high frequency baluns are used and require smaller balun footprints. | $\begin{aligned} & \text { C8, C9 }=1 \mathrm{nF} \text { (size 0402) } \\ & \text { L4, } \mathrm{L} 5=0 \Omega \text { (size 0402) } \\ & \text { R12 }=\text { open (size 0402) } \\ & \text { R4, R8 }=0 \Omega \text { (size 0402) } \\ & \text { T3 }=\text { TCM1-63AX+ (Mini-Circuits) } \end{aligned}$ |
| C13, C19, C20, C50, L1, L2, L3, R2, R3, R11, R13, R50, T1, T5, T8, IFON, IFOP | IF output interfaces. The $200 \Omega$ open collector IF output interfaces are biased through the center tap of a 4:1 impedance transformer at T1. C50 provides local bypassing with R50 available for additional supply bypassing. L1 and L2 provide options when pull-up choke inductors are used to bias the open-collector outputs. C13, L3, R2, and R3 are provided for IF filtering and matching options. T5 and T8 provide options when high frequency baluns are used and require smaller balun footprints. | $\begin{aligned} & \mathrm{C} 13=\text { open (size 0402) } \\ & \mathrm{C} 19, \mathrm{C} 20=100 \mathrm{pF}(\text { size 0402) } \\ & \mathrm{C} 50=0.1 \mu \mathrm{~F}(\text { size } 0402) \\ & \mathrm{L} 1, \mathrm{~L} 2=\text { open (size 0805) } \\ & \mathrm{L3}=\text { open (size } 0402) \\ & \text { R2, R3, R13, R50 }=0 \Omega \text { (size 0402) } \\ & \text { R11 }=\text { open (size 0402) } \\ & \text { T1 }=\text { TC4-1W+ (Mini-Circuits) } \end{aligned}$ |
| $\mathrm{C} 4, \mathrm{C} 5, \mathrm{R} 14, \mathrm{R} 16, \mathrm{~T} 2, \mathrm{~T} 4,$ <br> T7, LOIN, LOIP | LO interface. (Use LOIN for operation). <br> C4 and C5 provide ac coupling for the local oscillator input. T2 is a 1:1 balun that allows single-ended interfacing to the differential $50 \Omega$ local oscillator input. T4 and T7 provide options when high frequency baluns are used and require smaller balun footprints. | $\begin{aligned} & \mathrm{C} 4, \mathrm{C} 5=1 \mathrm{nF}(\text { size 0402) } \\ & \mathrm{R} 14=\text { open }(\text { size 0402) } \\ & \mathrm{R} 16=0 \Omega(\text { size } 0402) \\ & \mathrm{T} 2=\mathrm{TCM} 1-63 \mathrm{AX}+ \end{aligned}$ |
| C1, C12, R7, DETO | DETO interface. C1 and C12 provide decoupling for the DETO pin. R7 provides access to the VSET pin when automatic input IP3 control is needed. | $\begin{aligned} & \mathrm{C} 1=0.1 \mu \mathrm{~F}(\text { size } 0603) \\ & \mathrm{C} 12=100 \mathrm{pF}(\text { size } 0402) \\ & \mathrm{R} 7=\text { open }(\text { size } 0402) \end{aligned}$ |
| C17, C18, R9, R10, VSET | VSET bias control. C17 and C18 provide decoupling for the VSET pin. R9 and R10 form an optional resistor divider network between VPOS and GND, allowing for a fixed bias setting. Supply 3.8 V at the VSET pin when the DETO pin is not connected for automatic input IP3 control. | $\begin{aligned} & \mathrm{C} 17=100 \mathrm{pF}(\text { size 0402 }) \\ & \mathrm{C} 18=0.1 \mu \mathrm{~F} \text { (size 0603) } \\ & \mathrm{R} 9, \mathrm{R} 10=\text { open (size 0402) } \end{aligned}$ |



Figure 111. Evaluation Board Top Layer


Figure 112. Evaluation Board Bottom Layer

## ADL5801

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WGGD-8
Figure 113. 24-Lead Lead Frame Chip Scale Package [LFCSP]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.75 mm Package Height
(CP-24-8)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package <br> Option | Ordering <br> Quantity |
| :--- | :--- | :--- | :--- | :--- |
| ADL5801ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Lead Frame Chip Scale Package [LFCSP] <br> ADL5801-EVALZ | Evaluation Board |  |

[^1]
[^0]:    ${ }^{1}$ As measured on the evaluation board. For details, see the Evaluation Board section.

[^1]:    ${ }^{1} Z=$ RoHS Compliant Part.

