



# <sup>2</sup>QUAD, 8-BIT, LOW-POWER, VOLTAGE OUTPUT, I'C INTERFACE DIGITAL-TO-ANALOG CONVERTER

#### **FEATURES**

- Micropower Operation: 500 μA at 3 V V<sub>DD</sub>
- Fast Update Rate: 188 kSPS
- Power-On Reset to Zero
- 2.7-V to 5.5-V Analog Power Supply
- 8-Bit Monotonic
- I<sup>2</sup>C<sup>™</sup> Interface up to 3.4 Mbps
- Data Transmit Capability
- Rail-to-Rail Output Buffer Amplifier
- Double-Buffered Input Register
- Address Support for up to Sixteen DAC5573s
- Synchronous Update for up to 64 Channels
- Voltage Translators for all Digital Inputs
- Operation From –40°C to 105°C
- Small 16 Lead TSSOP Package

#### **APPLICATIONS**

- Process Control
- Data Acquisition Systems
- Closed-Loop Servo Control
- PC Peripherals
- Portable Instrumentation

#### DESCRIPTION

The DAC5573 is a low-power, quad channel, 8-bit buffered voltage output DAC. Its on-chip precision output amplifier allows rail-to-rail output swing. The DAC5573 utilizes an I<sup>2</sup>C-compatible two-wire serial interface supporting high-speed interface mode with address support of up to sixteen DAC5573s for a total of 64 channels on the bus.

The DAC5573 requires an external reference voltage to set the output range of the DAC. The DAC5573 incorporates a power-on-reset circuit that ensures that the DAC output powers up at zero volts and remains there until a valid write takes place in the device. The DAC5573 contains a power-down feature, accessed via the internal control register, that reduces the current consumption of the device to 200 nA at 5 V.

The low power consumption of this part in normal operation makes it ideally suited to portable battery operated equipment. The power consumption is less than 3 mW at  $V_{DD}=5$  V reducing to 1  $\mu$ W in power-down mode.

The DAC5573 is available in a 16-lead TSSOP package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I<sup>2</sup>C is a trademark of Philips Corporation.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **PACKAGE/ORDERING INFORMATION**

| PRODUCT | PACKAGE  | PACKAGE<br>DRAWING<br>NUMBER | SPECIFICATION<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA          |
|---------|----------|------------------------------|---------------------------------------|--------------------|--------------------|--------------------------|
| DAC5573 | 16-TSSOP | PW                           | -40°C TO +105°C                       | D5573I             | DAC5573IPW         | 90 Piece Tube            |
|         |          |                              |                                       |                    | DAC5573IPWR        | 2000 Piece Tape and Reel |



#### **PIN DESCRIPTIONS**

| PIN | NAME               | DESCRIPTION                                          |  |  |  |  |
|-----|--------------------|------------------------------------------------------|--|--|--|--|
| 1   | V <sub>OUT</sub> A | Analog output voltage from DAC A                     |  |  |  |  |
| 2   | V <sub>OUT</sub> B | Analog output voltage from DAC B                     |  |  |  |  |
| 3   | $V_{REF}H$         | Positive reference voltage input                     |  |  |  |  |
| 4   | $V_{DD}$           | Analog voltage supply input                          |  |  |  |  |
| 5   | $V_{REF}L$         | Negative reference voltage input                     |  |  |  |  |
| 6   | GND                | Ground reference point for all circuitry on the part |  |  |  |  |
| 7   | V <sub>OUT</sub> C | Analog output voltage from DAC C                     |  |  |  |  |
| 8   | V <sub>OUT</sub> D | Analog output voltage from DAC D                     |  |  |  |  |
| 9   | LDAC               | H/W synchronous V <sub>OUT</sub> update              |  |  |  |  |
| 10  | SCL                | Serial clock input                                   |  |  |  |  |
| 11  | SDA                | Serial data input                                    |  |  |  |  |
| 12  | $IOV_{DD}$         | I/O voltage supply input                             |  |  |  |  |
| 13  | A0                 | Device address select - I <sup>2</sup> C             |  |  |  |  |
| 14  | A1                 | Device address select - I <sup>2</sup> C             |  |  |  |  |
| 15  | A2                 | Device address select - Extended                     |  |  |  |  |
| 16  | А3                 | Device address select - Extended                     |  |  |  |  |

# ABSOLUTE MAXIMUM RATINGS(1)

| V <sub>DD</sub> to GND        |                                       | −0.3 V to +6 V                    |  |  |  |
|-------------------------------|---------------------------------------|-----------------------------------|--|--|--|
| Digital input voltage to GND  |                                       | -0.3 V to V <sub>DD</sub> + 0.3 V |  |  |  |
| V <sub>OUT</sub> to GND       |                                       | -0.3 V to V <sub>DD</sub> + 0.3 V |  |  |  |
| Operating temperature range   |                                       | −40°C to +105°C                   |  |  |  |
| Storage temperature range     |                                       | −65°C to +150°C                   |  |  |  |
| Junction temperature range (T | <sub>J</sub> max)                     | +150°C                            |  |  |  |
| Power dissipation:            | Thermal impedance (R <sub>OJA</sub> ) | 161°C/W                           |  |  |  |
|                               | Thermal impedance ( $R_{\Theta JC}$ ) | 29°C/W                            |  |  |  |
| Lead temperature, soldering:  | Vapor phase (60s)                     | 215°C                             |  |  |  |
|                               | Infrared (15s)                        | 220°C                             |  |  |  |

<sup>(1)</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



### **ELECTRICAL CHARACTERISTICS**

 $_{0}$  = 2.7 V to 5.5 V,  $R_{1}$  = 2 k $\Omega$  to GND:  $C_{1}$  = 200 pF to GND: all specifications -40°C to +105°C, unless otherwise specified.

| PARAMETER                                                       | TEST CONDITIONS                                              | MIN                   | TYP    | MAX                   | UNITS                                 |
|-----------------------------------------------------------------|--------------------------------------------------------------|-----------------------|--------|-----------------------|---------------------------------------|
| STATIC PERFORMANCE <sup>(1)(2)</sup>                            | •                                                            |                       |        |                       |                                       |
| Resolution                                                      |                                                              | 8                     |        |                       | Bits                                  |
| Relative accuracy                                               |                                                              |                       | ±0.25  | ±0.5                  | LSB                                   |
| Differential nonlinearity                                       | Specified monotonic by design                                |                       | ±0.1   | ± 0.25                | LSB                                   |
| Zero-scale error                                                |                                                              |                       | 5      | 20                    | mV                                    |
| Full-scale error                                                |                                                              |                       | -0.15  | ±1.0                  | % of FSR                              |
| Gain error                                                      |                                                              |                       |        | ±1.0                  | % of FSR                              |
| Zero code error drift                                           |                                                              |                       | ±7     |                       | μV/°C                                 |
| Gain temperature coefficient                                    |                                                              |                       | ± 3    |                       | ppm of FSR/°C                         |
| OUTPUT CHARACTERISTICS(3)                                       |                                                              | •                     |        |                       |                                       |
| Output voltage range                                            |                                                              | 0                     |        | $V_{REF}H$            | V                                     |
| Output voltage settling time (full scale)                       | $R_L = \infty$ ; 0 pF < $C_L$ < 200 pF                       |                       | 6      | 8                     | μs                                    |
|                                                                 | $R_L = \infty$ ; $C_L = 500 \text{ pF}$                      |                       | 12     |                       | μs                                    |
| Slew rate                                                       |                                                              |                       | 1      |                       | V/µs                                  |
| dc crosstalk (channel-to-channel)                               |                                                              |                       | 0.0025 |                       | LSB                                   |
| ac crosstalk (channel-to-channel)                               | 1 kHz Sine Wave                                              |                       | -100   |                       | dB                                    |
| Capacitive load stability                                       | R <sub>L</sub> = ∞                                           |                       | 470    |                       | pF                                    |
|                                                                 | R <sub>L</sub> = 2 kΩ                                        |                       | 1000   |                       | pF                                    |
| Digital-to-analog glitch impulse                                | 1 LSB change around major carry                              |                       | 12     |                       | nV-s                                  |
| Digital feedthrough                                             | ·                                                            |                       | 0.3    |                       | nV-s                                  |
| dc output impedance                                             |                                                              |                       | 1      |                       | Ω                                     |
| Short-circuit current                                           | V <sub>DD</sub> = 5 V                                        |                       | 50     |                       | mA                                    |
|                                                                 | V <sub>DD</sub> = 3 V                                        |                       | 20     |                       | mA                                    |
| Power-up time                                                   | Coming out of power-down mode, V <sub>DD</sub> = +5 V        |                       | 2.5    |                       | μs                                    |
|                                                                 | Coming out of power-down mode, V <sub>DD</sub> = +3 V        |                       | 5      |                       | μs                                    |
| REFERENCE INPUT                                                 |                                                              |                       |        |                       |                                       |
| V <sub>REF</sub> H Input range                                  |                                                              | 0                     |        | $V_{DD}$              | V                                     |
| V <sub>REF</sub> L Input range                                  | V <sub>REF</sub> L <v<sub>REFH</v<sub>                       | 0                     | GND    | V <sub>DD</sub> /2    | V                                     |
| Reference input impedance                                       |                                                              |                       | 25     |                       | kΩ                                    |
| Reference current                                               | $V_{REF} = V_{DD} = +5 \text{ V}$                            |                       | 185    | 260                   | μA                                    |
|                                                                 | $V_{REF}=V_{DD}=+3 V$                                        |                       | 122    | 200                   |                                       |
| LOGIC INPUTS (3)                                                |                                                              |                       |        |                       |                                       |
| Input current                                                   |                                                              |                       |        | ±1                    | μΑ                                    |
| V <sub>IN L</sub> , Input low voltage                           |                                                              |                       |        | 0.3xIOV <sub>DD</sub> | V                                     |
| V <sub>IN H</sub> , Input high voltage                          |                                                              | 0.7xIOV <sub>DD</sub> |        |                       | V                                     |
| Pin Capacitance                                                 |                                                              |                       |        | 3                     | pF                                    |
| POWER REQUIREMENTS                                              | 1                                                            | 1                     |        |                       | · · · · · · · · · · · · · · · · · · · |
| $V_{DD}$ , $IOV_{DD}$                                           |                                                              | 2.7                   |        | 5.5                   | V                                     |
| I <sub>DD</sub> (normal operation), including reference current | Excluding load current                                       |                       |        |                       |                                       |
| $I_{DD} @ V_{DD} = +3.6 V \text{ to } +5.5 V$                   | V <sub>IH</sub> = IOV <sub>DD</sub> and V <sub>IL</sub> =GND |                       | 600    | 900                   | μA                                    |
| $I_{DD}$ @ $V_{DD}$ =+2.7V to +3.6V                             | V <sub>IH</sub> = IOV <sub>DD</sub> and V <sub>IL</sub> =GND |                       | 500    | 750                   | μA                                    |
| I <sub>DD</sub> (all power-down modes)                          | 55 12                                                        |                       |        |                       | •                                     |

 <sup>(1)</sup> Linearity tested using a reduced code range of 3 to 253; output unloaded.
 (2) V<sub>REF</sub>H = V<sub>DD</sub> - 0.1, V<sub>REF</sub>L = GND
 (3) Specified by design and characterization, not production tested.



 $V_{DD}$  = 2.7 V to 5.5 V,  $R_L$  = 2 k $\Omega$  to GND;  $C_L$  = 200 pF to GND; all specifications -40°C to +105°C, unless otherwise specified.

| PARAMETER                                         | TEST CONDITIONS                            | MIN                                                          | TYP  | MAX  | UNITS |  |  |  |  |
|---------------------------------------------------|--------------------------------------------|--------------------------------------------------------------|------|------|-------|--|--|--|--|
| I <sub>DD</sub> @ V <sub>DD</sub> =+3.6V to +5.5V | $V_{IH}$ = $IOV_{DD}$ and $V_{IL}$ = $GND$ | / <sub>IH</sub> = IOV <sub>DD</sub> and V <sub>IL</sub> =GND |      | 1    | μΑ    |  |  |  |  |
| $I_{DD}$ @ $V_{DD}$ =+2.7V to +3.6V               | $V_{IH}$ = $IOV_{DD}$ and $V_{IL}$ = $GND$ |                                                              | 0.05 | 1    | μΑ    |  |  |  |  |
| POWER EFFICIENCY                                  |                                            |                                                              |      |      |       |  |  |  |  |
| I <sub>OUT</sub> /I <sub>DD</sub>                 | $I_{LOAD}$ = 2 mA, $V_{DD}$ = +5 V         |                                                              | 93%  |      |       |  |  |  |  |
| TEMPERATURE RANGE                                 |                                            |                                                              |      |      |       |  |  |  |  |
| Specified performance                             |                                            | -40                                                          |      | +105 | °C    |  |  |  |  |

### **TIMING CHARACTERISTICS**

 $V_{DD}$  = 2.7 V to 5.5 V,  $R_L$  = 2 k $\Omega$  to GND; all specifications –40°C to +105°C, unless otherwise specified.

| SYMBOL                             | PARAMETER                                             | TEST CONDITIONS                              | MIN                    | TYP | MAX  | UNITS |
|------------------------------------|-------------------------------------------------------|----------------------------------------------|------------------------|-----|------|-------|
|                                    |                                                       | Standard mode                                |                        |     | 100  | kHz   |
| 4                                  | SCI glock fraguency                                   | Fast mode                                    |                        |     | 400  | kHz   |
| f <sub>SCL</sub>                   | SCL clock frequency                                   | High-Speed mode, C <sub>B</sub> = 100 pF max |                        |     | 3.4  | MHz   |
|                                    |                                                       | High-speed mode, $C_B = 400 \text{ pF max}$  |                        |     | 1.7  | MHz   |
|                                    | Bus free time between a STOP and                      | Standard mode                                | 4.7                    |     |      | μs    |
| t <sub>BUF</sub>                   | START condition                                       | Fast mode                                    | 1.3                    |     |      | μs    |
|                                    |                                                       | Standard mode                                | 4.0                    |     |      | μs    |
| $t_{HD}$ ; $t_{STA}$               | Hold time (repeated) START condition                  | Fast mode                                    | 600                    |     |      | ns    |
|                                    | Containon                                             | High-speed mode                              | 160                    |     |      | ns    |
|                                    |                                                       | Standard mode                                | 4.7                    |     |      | μs    |
|                                    | LOW paried of the SCL clask                           | Fast mode                                    | 1.3                    |     |      | μs    |
| $t_{LOW}$                          | LOW period of the SCL clock                           | High-speed mode, C <sub>B</sub> = 100 pF max | 160                    |     |      | ns    |
|                                    |                                                       | High-speed mode, C <sub>B</sub> = 400 pF max | 320                    |     |      | ns    |
|                                    |                                                       | Standard mode                                | 4.0                    |     |      | μs    |
|                                    | LUCII poriod of the SCI plant                         | Fast mode                                    | 600                    |     |      | ns    |
| t <sub>HIGH</sub>                  | HIGH period of the SCL clock                          | High-Speed Mode, $C_B = 100 pF max$          | 60                     |     |      | ns    |
|                                    |                                                       | High-speed mode, C <sub>B</sub> = 400 pF max | 120                    |     |      | ns    |
|                                    |                                                       | Standard mode                                |                        |     |      | μs    |
| t <sub>SU</sub> ; t <sub>STA</sub> | Setup time for a repeated START condition             | Fast mode                                    | 600                    |     |      | ns    |
|                                    | Condition                                             | High-speed mode                              | 160                    |     |      | ns    |
|                                    |                                                       | Standard mode                                | 250                    |     |      | ns    |
| t <sub>SU</sub> ; t <sub>DAT</sub> | Data setup time                                       | Fast mode                                    | 100                    |     |      | ns    |
|                                    |                                                       | High-speed mode                              | 10                     |     |      | ns    |
|                                    |                                                       | Standard mode                                | 0                      |     | 3.45 | μs    |
|                                    | Data hald time                                        | Fast mode                                    | 0                      |     | 0.9  | μs    |
| t <sub>HD</sub> ; t <sub>DAT</sub> | Data hold time                                        | High-speed mode, $C_B = 100 \text{ pF max}$  | 0                      |     | 70   | ns    |
|                                    |                                                       | High-speed mode, C <sub>B</sub> = 400 pF max | 0                      |     | 150  | ns    |
|                                    |                                                       | Standard mode                                |                        |     | 1000 | ns    |
|                                    | Disa time of CCI signal                               | Fast mode                                    | 20 + 0.1C <sub>B</sub> |     | 300  | ns    |
| t <sub>RCL</sub>                   | Rise time of SCL signal                               | High-speed mode, C <sub>B</sub> = 100 pF max | 10                     |     | 40   | ns    |
|                                    |                                                       | High-speed mode, C <sub>B</sub> = 400 pF max | 20                     |     | 80   | ns    |
|                                    |                                                       | Standard mode                                |                        |     | 1000 | ns    |
|                                    | Rise time of SCL signal after a                       | Fast mode                                    | 20 + 0.1C <sub>B</sub> |     | 300  | ns    |
| t <sub>RCL1</sub>                  | repeated START condition and after an acknowledge BIT | High-speed mode, C <sub>B</sub> = 100 pF max | 10                     |     | 80   | ns    |
|                                    |                                                       | High-speed mode, C <sub>B</sub> = 400 pF max | 20                     |     | 160  | ns    |



# **TIMING CHARACTERISTICS (continued)**

 $V_{DD}$  = 2.7 V to 5.5 V,  $R_L$  = 2 k $\Omega$  to GND; all specifications –40°C to +105°C, unless otherwise specified.

| SYMBOL                             | PARAMETER                          | TEST CONDITIONS                              | MIN                    | TYP | MAX  | UNITS |
|------------------------------------|------------------------------------|----------------------------------------------|------------------------|-----|------|-------|
|                                    |                                    | Standard mode                                |                        |     | 300  | ns    |
| 4                                  | Fall time of SCI pignal            | Fast mode                                    | 20 + 0.1C <sub>B</sub> |     | 300  | ns    |
| t <sub>FCL</sub>                   | Fall time of SCL signal            | High-speed mode, $C_B = 100 \text{ pF max}$  | 10                     |     | 40   | ns    |
|                                    |                                    | High-speed mode, C <sub>B</sub> = 400 pF max | 20                     |     | 80   | ns    |
|                                    |                                    | Standard mode                                |                        |     | 1000 | ns    |
| 4                                  | Pigg time of SDA signal            | Fast mode                                    | 20 + 0.1C <sub>B</sub> |     | 300  | ns    |
| t <sub>RDA</sub>                   | Rise time of SDA signal            | High-speed mode, $C_B = 100 \text{ pF max}$  | 10                     |     | 80   | ns    |
|                                    |                                    | High-speed mode, $C_B = 400 \text{ pF max}$  | 20                     |     | 160  | ns    |
|                                    |                                    | Standard mode                                |                        |     | 300  | ns    |
|                                    | Fall time of CDA signal            | Fast mode                                    | 20 + 0.1C <sub>B</sub> |     | 300  | ns    |
| t <sub>FDA</sub>                   | Fall time of SDA signal            | High-speed mode, C <sub>B</sub> = 100 pF max | 10                     |     | 80   | ns    |
|                                    |                                    | High-speed mode, C <sub>B</sub> = 400 pF max | 20                     |     | 160  | ns    |
|                                    |                                    | Standard mode                                | 4.0                    |     |      | μs    |
| t <sub>SU</sub> ; t <sub>STO</sub> | Setup time for STOP condition      | Fast mode                                    | 600                    |     |      | ns    |
|                                    | Germanieri                         | High-speed mode                              | 160                    |     |      | ns    |
| C <sub>B</sub>                     | Capacitive load for SDA and SCL    |                                              |                        |     | 400  | pF    |
| 4                                  | Pulse width of spike               | Fast mode                                    |                        |     | 50   | ns    |
| t <sub>SP</sub>                    | suppressed                         | High-speed mode                              |                        |     | 10   | ns    |
|                                    | Noise margin at the HIGH level for | Standard mode                                |                        |     |      |       |
| $V_{NH}$                           | each connected device              | Fast mode                                    | 0.2 V <sub>DD</sub>    |     |      | V     |
|                                    | (including hysteresis)             | High-speed mode                              |                        |     |      |       |
|                                    | Noise margin at the LOW level for  | Standard mode                                |                        |     |      |       |
| $V_{NL}$                           | each connected device              | Fast mode                                    | 0.1 V <sub>DD</sub>    |     |      | V     |
|                                    | (including hysteresis)             | High-speed mode                              |                        |     |      |       |



### TYPICAL CHARACTERISTICS

At  $T_{\Delta} = +25^{\circ}C$ , unless otherwise noted.

# LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 1.

# LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 3.

# LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 5.

# LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE



Figure 2.

# LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 4.

# LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 6.



At  $T_A = +25^{\circ}C$ , unless otherwise noted.

# LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 7.

#### Channel D $V_{DD} = 2.7 \text{ V}$

LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 8.

# ZERO-SCALE ERROR vs TEMPERATURE



 $T_A$  – Free-Air Temperature –  $^{\circ}C$ 

Figure 9.

# ZERO-SCALE ERROR vs TEMPERATURE



Figure 10.

# FULL-SCALE ERROR vs TEMPERATURE



Figure 11.

# FULL-SCALE ERROR vs TEMPERATURE



Figure 12.



At  $T_A = +25^{\circ}C$ , unless otherwise noted.







Figure 15.



Figure 17.



Figure 14.



Figure 16.



Figure 18.



At  $T_A = +25^{\circ}C$ , unless otherwise noted.



Figure 19.





 $I_{\mbox{\scriptsize DD}}$  - Current Consumption -  $\mbox{\scriptsize $\mu$A}$ 

Figure 21.



Time (25  $\mu$ s/div)

Figure 23.

# HISTOGRAM OF CURRENT CONSUMPTION



 $I_{\mbox{\scriptsize DD}}$  - Current Consumption -  $\mbox{\scriptsize $\mu$A}$ 

Figure 20.

# EXITING POWER-DOWN MODE



Time (2  $\mu$ s/div)

Figure 22.

# LARGE SIGNAL SETTLING TIME



Time (25 µs/div)

Figure 24.



At  $T_A = +25$ °C, unless otherwise noted.





Figure 26.

<sup>&</sup>lt;sup>†</sup>Absolute error is the deviation from ideal DAC characteristics. It includes affects of offset, gain, and integral linearity.



#### THEORY OF OPERATION

#### D/A SECTION

The architecture of the DAC5573 consists of a string DAC followed by an output buffer amplifier. Figure 27 shows a generalized block diagram of the DAC architecture.



Figure 27. R-String DAC Architecture

The input coding to the DAC5573 is unsigned binary, which gives the ideal output voltage as:

$$V_{OUT} = 2V_{REF}L + (V_{REF}H - V_{REF}L) \times \frac{D}{256}$$

Where D = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 255.

#### **RESISTOR STRING**

The resistor string section is shown in Figure 28. It is basically a divide-by-2 resistor, followed by a string of resistors, each of value R. The code loaded into the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier by closing one of the switches connecting the string to the amplifier. Because the architecture consists of a string of resistors, it is specified monotonic.



Figure 28. Typical Resistor String

### **Output Amplifier**

The output buffer is a gain-of-2 noninverting amplifier, capable of generating rail-to-rail voltages on its output, which gives an output range of 0V to  $V_{DD}$ . It is capable of driving a load of 2 k $\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical curves. The slew rate is 1 V/ $\mu$ s with a half-scale settling time of 8  $\mu$ s with the output unloaded.

### I<sup>2</sup>C Interface

I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is *idle*, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C-compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A *master* device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A *slave* device receives and/or transmits data on the bus under control of the master device.



# **THEORY OF OPERATION (continued)**

The DAC5573 works as a slave and supports the following data transfer modes, as defined in the I<sup>2</sup>C-Bus Specification: standard mode (100 kbps), fast mode (400 kbps), and high-speed mode (3.4 Mbps). The data transfer protocol for standard and fast modes is exactly the same, therefore they are referred to as F/S-mode in this document. The protocol for high-speed mode is different from the F/S-mode, and it is referred to as H/S-mode. The DAC5573 supports 7-bit addressing; 10-bit addressing and general call address are *not* supported.

### **F/S-Mode Protocol**

- The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 29. All I<sup>2</sup>C-compatible devices recognize a start condition.
- The master then generates the SCL pulses, and transmits the 7-bit address and the *read/write direction bit* R/W on the SDA line. During all transmissions, the master ensures that data is *valid*. A *valid data* condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 30). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an *acknowledge* (see Figure 31) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that communication link with a slave has been established.
- The master generates further SCL cycles to either *transmit* data to the slave (R/W bit 1) or *receive* data from the slave (R/W bit 0). In either case, the *receiver* must acknowledge the data sent by the *transmitter*. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary.
- To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low
  to high while the SCL line is high (see Figure 29). This releases the bus and stops the communication link
  with the addressed slave. All I<sup>2</sup>C-compatible devices must recognize the stop condition. Upon the receipt of a
  stop condition, all devices know that the bus is released, and they wait for a start condition followed by a
  matching address.

### **H/S-Mode Protocol**

- When the bus is idle, both SDA and SCL lines are pulled high by the pullup devices.
- The master generates a start condition followed by a valid serial byte containing H/S master code 00001XXX. This transmission is made in F/S mode at no more than 400 Kbps. No device is allowed to acknowledge the H/S master code, but all devices must recognize it and switch their internal setting to support 3.4 Mbps operation.
- The master then generates a *repeated start condition* (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S-mode, except that transmission speeds up to 3.4 Mbps are allowed. A stop condition ends the H/S-mode and switches all the internal settings of the slave devices to support the F/S-mode. Instead of using a stop condition, repeated start conditions must be used to secure the bus in H/S-mode.



Figure 29. START and STOP Conditions



# **THEORY OF OPERATION (continued)**



Figure 30. Bit Transfer on the I<sup>2</sup>C Bus



Figure 31. Acknowledge on the I<sup>2</sup>C Bus



Figure 32. Bus Protocol



# DAC5573 I<sup>2</sup>C Update Sequence

The DAC5573 requires a start condition, a valid I<sup>2</sup>C address, a control byte, an MSB byte, and an LSB byte for a single update. After the receipt of each byte, DAC5573 acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I<sup>2</sup>C address selects the DAC5573. The control byte sets the operational mode of the selected DAC5573. Once the operational mode is selected by the control byte, DAC5573 expects an MSB byte followed by an LSB byte for data update to occur. DAC5573 performs an update on the falling edge of the acknowledge signal that follows the LSB byte.

The control byte needs not to be resent until a change in operational mode is required. The bits of the control byte continuously determine the type of update performed. Thus, for the first update, DAC5573 requires a start condition, a valid I<sup>2</sup>C address, a control byte, an MSB byte and an LSB byte. For all consecutive updates, DAC5573 needs an MSB byte, and an LSB byte as long as the control command remains the same. MSB byte contains DAC data LSB byte contains 8 *don't care* bits.

Using the  $I^2C$  high-speed mode ( $f_{scl}$ = 3.4 MHz), the clock running at 3.4 MHz, each 8-bit DAC update other than the first update can be done within 18 clock cycles (MSB byte, acknowledge signal, LSB byte, acknowledge signal), at 188.88 kSPS. Using the fast mode ( $f_{scl}$ = 400 kHz), clock running at 400 kHz, maximum DAC update rate is limited to 22.22 kSPS. Once a stop condition is received, DAC5573 releases the  $I^2C$  bus and awaits a new start condition.

#### **Address Byte**

| MSB |   |   |   |   |    |    | LSB |
|-----|---|---|---|---|----|----|-----|
| 1   | 0 | 0 | 1 | 1 | A1 | A0 | R/W |

The address byte is the first byte received following the START condition from the master device. The first five bits (MSBs) of the address are factory preset to 10011. The next two bits of the address are the device select bits A1 and A0. The A1, A0 address inputs can be connected to  $V_{DD}$  or digital GND, or can be actively driven by TTL/CMOS logic levels. The device address is set by the state of these pins during the power-up sequence of the DAC5573. Up to 16 devices (DAC5573) can still be connected to the same  $I^2C$ -bus.

#### **Broadcast Address Byte**

| MSB |   |   |   |   |   |   | LSB |
|-----|---|---|---|---|---|---|-----|
| 1   | 0 | 0 | 1 | 0 | 0 | 0 | 0   |

Broadcast addressing is also supported by DAC5573. Broadcast addressing can be used for synchronously updating or powering down multiple DAC5573 devices. DAC5573 is designed to work with other members of the DAC857x and DAC757x families to support multichannel synchronous update. Using the broadcast address, DAC5573 responds regardless of the states of the address pins. Broadcast is supported only in write mode (master writes to DAC5573).



# **Control Byte**

| MSB |    |    |    |   |      |      | LSB |
|-----|----|----|----|---|------|------|-----|
| А3  | A2 | L1 | L0 | X | Sel1 | Sel0 | PD0 |

# **Table 1. Control Register Bit Descriptions**

| Bit Name | Bit Number/De  | scription                    |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|----------|----------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| A3       | Extended addre | ess bit                      | The state of these bits must match the state of pins A3 and A2 in order for a proper                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| A2       | Extended addre | ess bit                      | DAC5573 data update, except in broadcast update mode.                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| L1       | Load1 (mode se | elect) bit                   | Are used for selecting the update mode.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| L2       | Load0 (mode se | elect) bit                   |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|          | 00             |                              | . The contents of MS-BYTE and LS-BYTE (or power down information) are stored in the ister of a selected channel. This mode does not change the DAC output of the selected                                                                                                                                                                      |  |  |  |  |  |  |
|          | 01             | LS-BYTE (or                  | date selected DAC with I <sup>2</sup> C data. Most commonly utilized mode. The contents of MS-BYTE and BYTE (or power down information) are stored in the temporary register and in the DAC register of selected channel. This mode changes the DAC output of the selected channel with the new data.                                          |  |  |  |  |  |  |
|          | 10             | are stored in the other thre | rechannel synchronous update. The contents of MS-BYTE and LS-BYTE (or power down information) re stored in the temporary register and in the DAC register of the selected channel. Simultaneously, are other three channels get updated with previously stored data from the temporary register. This node updates all four channels together. |  |  |  |  |  |  |
|          | 11             | regardless of                | date mode. This mode has two functions. In broadcast mode, DAC5573 responds local address matching, and channel selection becomes irrelevant as all channels update. intended to enable up to 64 channels simultaneous update, if used with the I <sup>2</sup> C broadcast 1 0000).                                                            |  |  |  |  |  |  |
|          |                | If Sel1=0                    | All four channels are updated with the contents of their temporary register data.                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|          |                | If Sel1=1                    | All four channels are updated with the MS-BYTE and LS-BYTE data or powerdown.                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Sel1     | Buff Sel1 Bit  |                              | Charmal salast hits                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Sel0     | Buff Sel0 Bit  |                              | Channel select bits                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|          | 00             | Channel A                    |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|          | 01             | Channel B                    |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|          | 10             | Channel C                    |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|          | 11             | Channel D                    |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| PD0      | Power Down Fl  | ag                           |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|          | 0              | Normal opera                 | tion                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|          | 1              | Power-down                   | flag (MSB7 and MSB6 indicate a power-down operation, as shown in Table 2).                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|          |                |                              |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |



### **Table 2. Control Byte**

| <b>C7</b>        | C6                               | C5    | C4        | C3            | C2           | C1        | C0         | MSB7         | MSB6           | MSB5     |                                                                  |
|------------------|----------------------------------|-------|-----------|---------------|--------------|-----------|------------|--------------|----------------|----------|------------------------------------------------------------------|
| А3               | A2                               | Load1 | Load0     | Don't<br>Care | Ch Sel 1     | Ch Sel 0  | PD0        | MSB<br>(PD1) | MSB-1<br>(PD2) | MSB-2LSB | DESCRIPTION                                                      |
|                  | lress<br>ect)                    |       |           |               |              |           |            |              |                |          |                                                                  |
| should<br>spond  | nd A2<br>corre-<br>to the        | 0     | 0         | Х             | 0            | 0         | 0          |              | Dat            | a        | Write to temporary register A (TRA) with data                    |
| dress,<br>pins A | ge ad-<br>set via<br>3 and<br>2) | 0     | 0         | х             | 0            | 1         | 0          |              | Dat            | a        | Write to temporary register B (TRB) with data                    |
| ,                | _,                               | 0     | 0         | х             | 1            | 0         | 0          |              | Dat            | a        | Write to temporary register C (TRC) with data                    |
|                  |                                  | 0     | 0         | х             | 1 1          |           | 0          |              | Data           |          | Write to temporary register D (TRD) with data                    |
|                  |                                  | 0     | 0         | х             | (00, 01, 10, | , or 11)  | 1          | See T        | able 8         | 0        | Write to TRx (selected<br>by C2 &C1<br>w/Powerdown Command       |
|                  |                                  | 0     | 1         | x             | (00, 01, 10, | , or 11)  | 0          |              | Dat            | a        | Write to TRx (selected<br>by C2 &C1 and load<br>DACx w/data      |
|                  |                                  | 0     | 1         | х             | (00, 01, 10, | , or 11)  | 1          | See T        | able 8         | 0        | Power-down DACx (selected by C2 and C1)                          |
|                  |                                  | 1     | 0         | х             | (00, 01, 10, | , or 11)  | 0          |              | Dat            | a        | Write to TRx (selected<br>by C2 &C1 w/ data and<br>load all DACs |
|                  |                                  | 1     | 0         | х             | (00, 01, 10, | , or 11)  | 1          | See T        | able 8         | 0        | Power-down DACx<br>(selected by C2 and C1)<br>& load all DACs    |
|                  |                                  | Bro   | oadcast M | odes (co      | ntrols up to | 4 devices | on a singl | le serial b  | us)            |          |                                                                  |
| Х                | Х                                | 1     | 1         | х             | 0            | Х         | Х          | Х            |                |          | Update all DACs, all devices with previously stored TRx data     |
| Х                | Х                                | 1     | 1         | х             | 1            | Х         | 0          | Data         |                | a        | Update all DACs, all devices with MSB[7:0] and LSB[7:0] data     |
| Х                | Х                                | 1     | 1         | х             | 1            | Х         | 1          | See T        | able 8         | 0        | Power-down all DACs, all devices                                 |

# **Most Significant Byte**

Most significant byte MSB[7:0] consists of eight most significant bits of 8-bit unsigned binary D/A conversion data. C0=1, MSB[7], MSB[6] indicate a power-down operation as shown in Table 8.

### **Least Significant Byte**

Least significant byte LSB[7:0] consists of the 8 *don't care* bits. DAC5573 updates at the falling edge of the acknowledge signal that follows the LSB[0] bit. Therefore, the LS byte is needed for the update to occur.

### **Default Readback Condition**

If the user initiates a readback of a specified channel without first writing data to that specified channel, the default readback is all zeros, since the readback register is initialized to 0 during the power on reset phase.



### **LDAC** Functionality

Depending on the control byte, DACs are synchronously updated on the falling edge of the acknowledge signal that follows LS byte. The LDAC pin is required only when an external timing signal is used to update all the channels of the DAC asynchronously. LDAC is a positive edge triggered asynchronous input that allows four DAC output voltages to be updated simultaneously with temporary register data. The LDAC trigger should only be used after the buffer's temporary registers are properly updated through software.

### **DAC5573 Registers**

Table 3. DAC5573 Architecture Register Descriptions

| REGISTER                                  | DESCRIPTION                                                                                                                                                                 |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CTRL[7:0]                                 | Stores 8-bit wide control byte sent by the master                                                                                                                           |
| MSB[7:0]                                  | Stores the 8 most significant bits of unsigned binary data sent by the master. Can also store 2-bit power-down data.                                                        |
| TRA[9:0], TRB[9:0],<br>TRC[9:0], TRD[9:0] | 10-bit temporary storage registers assigned to each channel. Two MSBs store power-down information, 8 LSBs store data.                                                      |
| DRA[9:0], DRB[9:0],<br>DRC[9:0], DRD[9:0] | 10-bit DAC registers for each channel. Two MSBs store power-down information, 8 LSBs store DAC data. An update of this register means a DAC update with data or power down. |

### DAC5573 as a Slave Receiver—Standard and Fast Mode

Figure 33 shows the standard and fast mode master transmitter addressing a DAC5573 *Slave Receiver* with a 7-bit address.



Figure 33. Standard and Fast Mode: Slave Receiver



# DAC5573 as a Slave Receiver—High-Speed Mode

Figure 34 shows the high-speed mode master transmitter addressing a DAC5573 Slave Receiver with a 7-bit address.



Figure 34. High-Speed Mode: Slave Receiver



### Master Transmitter Writing to a Slave Receiver (DAC5573) in Standard/Fast Modes

All write access sequences begin with the device address (with  $R/\overline{W}=0$ ) followed by the control byte. This control byte specifies the operation mode of DAC5573 and determines which channel of DAC5573 is being accessed in the subsequent read/write operation. The LSB of the control byte (PD0-Bit) determines whether the following data is power-down data or regular data.

With (PD0-Bit = 0) the DAC5573 expects to receive data in the following sequence HIGH-BYTE –LOW-BYTE –LOW-BYTE..., until a STOP Condition or REPEATED START Condition on the  $I^2C$  bus is recognized (refer to the DATA INPUT MODE section of Table 4).

With (PD0-Bit = 1) the DAC5573 expects to receive 2 bytes of power-down data (refer to the POWER DOWN MODE section of Table 4).

Table 4. Write Sequence in F/S Mode

| DATA INPUT N | IODE |     |        |                      |          |                         |            |     |                              |
|--------------|------|-----|--------|----------------------|----------|-------------------------|------------|-----|------------------------------|
| Transmitter  | MSB  | 6   | 5      | 4                    | 3        | 2                       | 1          | LSB | Comment                      |
| Master       |      |     |        | 9                    | Start    |                         | II.        |     | Begin sequence               |
| Master       | 1    | 0   | 0      | 1                    | 1        | A1                      | A0         | R/W | Write addressing (R/W=0)     |
| DAC5573      |      |     |        | DAC5573              | Acknowle | edges                   |            |     |                              |
| Master       | А3   | A2  | Load 1 | Load 0               | Х        | Buff Sel 1              | Buff Sel 0 | PD0 | Control byte (PD0=0)         |
| DAC5573      |      |     |        | DAC5573              | Acknowle | edges                   |            | •   |                              |
| Master       | D7   | D6  | D5     | D4                   | D3       | D2                      | D1         | D0  | Writing data word, high byte |
| DAC5573      |      |     |        | DAC5573              | Acknowle | edges                   |            | •   |                              |
| Master       | х    | х   | х      | Х                    | х        | х                       | х          | Х   | Writing data word, low byte  |
| DAC5573      |      |     |        | DAC5573              | Acknowle | edges                   |            | •   |                              |
| Master       |      |     | Dat    | a or Stop or         | Repeat   | ed Start <sup>(1)</sup> |            |     | Data or done <sup>(2)</sup>  |
| POWER DOWN   | MODE |     |        |                      |          |                         |            |     |                              |
| Transmitter  | MSB  | 6   | 5      | 4                    | 3        | 2                       | 1          | LSB | Comment                      |
| Master       |      |     |        | Start                |          |                         |            |     | Begin sequence               |
| Master       | 1    | 0   | 0      | 1                    | 1        | A1                      | A0         | R/W | Write addressing (R/W=0)     |
| DAC5573      |      |     |        | DAC5573              | Acknowle | edges                   |            | •   |                              |
| Master       | A3   | A2  | Load 1 | Load 0               | х        | Buff Sel 1              | Buff Sel 0 | PD0 | Control byte (PD0 = 1)       |
| DAC5573      |      |     |        | DAC5573              | Acknowle | edges                   |            |     |                              |
| Master       | PD1  | PD2 | 0      | 0                    | 0        | 0                       | 0          | 0   | Writing data word, high byte |
| DAC5573      |      | •   |        | DAC5573              | Acknowle | edges                   |            |     |                              |
| Master       | х    | х   | х      | Х                    | х        | х                       | х          | х   | Writing data word, low byte  |
| DAC5573      |      |     |        | DAC5573 Acknowledges |          |                         |            |     |                              |
| Master       |      |     |        | Stop or Re           | peated S | Start <sup>(1)</sup>    |            |     | Done                         |

<sup>(1)</sup> Use repeated START to secure bus operation and loop back to the stage of write addressing for next Write.

<sup>(2)</sup> Once DAC5573 is properly addressed and control byte is sent, HIGH-BYTE-LOW-BYTE sequences can repeat until a STOP condition or repeated START condition is received.



### Master Transmitter Writing to a Slave Receiver (DAC5573) in HS Mode

When writing data to the DAC5573 in HS-mode, the master begins to transmit what is called the *HS-Master Code* (0000 1XXX) in F/S-mode. No device is allowed to acknowledge the *HS-Master Code*, so the *HS-Master Code* is followed by a NOT acknowledge.

The master then switches to HS-mode and issues a repeated start condition, followed by the address byte (with  $R/\overline{W} = 0$ ) after which the DAC5573 acknowledges by pulling SDA low. This address byte is usually followed by the control byte, which is also acknowledged by the DAC5573. The LSB of the control byte (PD0-Bit) determines if the following data is power-down data or regular data.

With (PD0-Bit = 0) the DAC5573 expects to receive data in the following sequence HIGH-BYTE – LOW-BYTE – HIGH-BYTE – LOW-BYTE..., until a STOP condition or *repeated start* condition on the I<sup>2</sup>C bus is recognized (refer to Table 5 HS-MODE WRITE SEQUENCE - DATA).

With (PD0-Bit = 1) the DAC5573 expects to receive 2 bytes of power-down data (refer to Table 5 HS-MODE WRITE SEQUENCE - POWER DOWN).

Table 5. Master Transmitter Writes to Slave Receiver (DAC5573) in HS-Mode

|             |          |          |          |               |          | io Giavo i              | 10001101 ( | <i></i> | 573) III H3-Wode                         |
|-------------|----------|----------|----------|---------------|----------|-------------------------|------------|---------|------------------------------------------|
| HS MODE WRI |          | ENCE - [ | 1        | Т             | Т        |                         |            |         | 1                                        |
| Transmitter | MSB      | 6        | 5        | 4             | 3        | 2                       | 1          | LSB     | Comment                                  |
| Master      |          | Start    |          |               |          |                         |            |         | Begin sequence                           |
| Master      | 0        | 0        | 0        | 0             | 1        | X                       | Χ          | Χ       | HS mode master code                      |
| NONE        |          |          |          | Not ack       | knowled  | ge                      |            |         | No device may acknowledge HS master code |
| Master      |          |          |          | Repea         | ated sta | rt                      |            |         |                                          |
| Master      | 1        | 0        | 0        | 1             | 1        | A1                      | A0         | R/W     | Write addressing (R/W=0)                 |
| DAC5573     |          |          |          | DAC5573       | acknowl  | edges                   |            |         |                                          |
| Master      | 0        | 0        | Load 1   | Load 0        | 0        | Buff Sel 1              | Buff Sel 0 | PD0     | Control byte (PD0=0)                     |
| DAC5573     |          |          |          | DAC5573       | acknowl  | edges                   |            |         |                                          |
| Master      | D7       | D6       | D5       | D4            | D3       | D2                      | D1         | D0      | Writing data word, MSB                   |
| DAC5573     |          |          |          | DAC5573       | acknowl  | edges                   |            |         |                                          |
| Master      | х        | х        | х        | Х             | х        | х                       | х          | Х       | Writing data word, LSB                   |
| DAC5573     |          |          |          | DAC5573       | acknowl  | edges                   |            |         |                                          |
| Master      |          |          | Da       | ata or stop o | r repeat | ed start <sup>(1)</sup> |            |         | Data or done (2)                         |
| HS MODE WRI | TE SEQUI | ENCE - F | POWER DO | OWN           |          |                         |            |         |                                          |
| Transmitter | MSB      | 6        | 5        | 4             | 3        | 2                       | 1          | LSB     | Comment                                  |
| Master      |          |          |          | 5             | Start    |                         |            | Į.      | Begin sequence                           |
| Master      | 0        | 0        | 0        | 0             | 1        | Х                       | Х          | Χ       | HS mode master code                      |
| NONE        |          |          |          | Not acl       | knowled  | ge                      |            |         | No device may acknowledge HS master code |
| Master      |          |          |          | Repea         | ated sta | rt                      |            |         |                                          |
| Master      | 1        | 0        | 0        | 1             | 1        | A1                      | A0         | R/W     | Write addressing $(R/\overline{W} = 0)$  |
| DAC5573     |          |          |          | DAC5573       | acknowl  | edges                   |            | Į.      |                                          |
| Master      | 0        | 0        | Load 1   | Load 2        | 0        | Buff Sel 1              | Buff Sel 0 | PD0     | Control byte (PD0=1)                     |
| DAC5573     |          |          | I.       | DAC5573       | acknowl  | edges                   | II.        |         |                                          |
| Master      | PD1      | PD2      | 0        | 0             | 0        | 0                       | 0          | 0       | Writing data word, high byte             |
| DAC5573     |          |          |          | DAC5573       | acknowl  | edges                   |            |         |                                          |
| Master      | х        | х        | х        | х             | х        | х                       | х          | х       | Writing data word, low byte              |
| DAC5573     |          | 1        | l .      | DAC5573       | acknowl  | edges                   | l .        | 1       |                                          |
| Master      |          |          |          | Stop or rep   | peated s | start <sup>(1)</sup>    |            |         | Done                                     |

<sup>(1)</sup> Use repeated start to secure bus operation and loop back to the stage of write addressing for next Write.

<sup>(2)</sup> Once DAC5573 is properly addressed and control byte is sent, high-byte-low-byte sequences can repeat until a stop or repeated start condition is received.



### DAC5573 as a Slave Transmitter—Standard and Fast Mode

Figure 35 shows the standard and fast mode master receiver addressing a DAC5573 Slave Transmitter with a 7-bit address.



Figure 35. Standard and Fast Mode: Slave Transmitter

### DAC5573 as a Slave Transmitter—High-Speed Mode

Figure 36 shows an I<sup>2</sup>C-Master addressing DAC5573 in high-speed mode (with a 7-bit address), as a *Slave Transmitter*.



Figure 36. High-Speed Mode: Slave Transmitter



# Master Receiver Reading From a Slave Transmitter (DAC5573) in Standard/Fast Modes

When reading data back from the DAC5573, the user begins with an address byte (with  $R/\overline{W}=0$ ) after which the DAC5573 acknowledges by pulling SDA low. This address byte is usually followed by the control byte, which is also acknowledged by the DAC5573. Following this there is a REPEATED START condition by the master and the address is resent with ( $R/\overline{W}=1$ ). This is acknowledged by the DAC5573, indicating that it is prepared to transmit data. Two or three bytes of data are then read back from the DAC5573, depending on the (PD0-Bit). The value of *Buff-Sel1* and *Buff-Sel0* determines, which channel data is read back. A STOP condition follows.

With the (PD0-Bit = 0) the DAC5573 transmits 2 bytes of data, *HIGH-BYTE* followed by the *LOW-BYTE* (refer to Table 6. Data Readback Mode - 2 bytes).

With the (PD0-Bit = 1) the DAC5573 transmits 3 bytes of data, *POWER-DOWN-BYTE* followed by the *HIGH-BYTE* followed by the *LOW-BYTE* (refer to Table 6. Data Readback Mode - 3 bytes).

Table 6. Read Sequence in F/S Mode

| DATA READI  | BACK MO                               | DE - 2 B | YTES   |           |             |                    |            |                |                                        |  |  |
|-------------|---------------------------------------|----------|--------|-----------|-------------|--------------------|------------|----------------|----------------------------------------|--|--|
| Transmitter | MSB                                   | 6        | 5      | 4         | 3           | 2                  | 1          | LSB            | Comment                                |  |  |
| Master      |                                       | Start    |        |           |             |                    |            | Begin sequence |                                        |  |  |
| Master      | 1                                     | 0        | 0      | 1         | 1           | A1                 | A0         | R/W            | Write addressing (R/W=0)               |  |  |
| DAC5573     | DAC5573 acknowledges                  |          |        |           |             |                    |            |                |                                        |  |  |
| Master      | А3                                    | A2       | Load 1 | Load 0    | х           | Buff Sel 1         | Buff Sel 0 | PD0            | Control byte (PD0=0)                   |  |  |
| DAC5573     |                                       | 1        |        | DAC557    | 3 acknowle  | dges               |            |                |                                        |  |  |
| Master      |                                       |          |        |           |             |                    |            |                |                                        |  |  |
| Master      | 1                                     | 0        | 0      | 1         | 1           | A1                 | A0         | R/W            | Read addressing (R/W = 1)              |  |  |
| DAC5573     |                                       |          |        | DAC557    | 3 acknowle  | dges               |            |                |                                        |  |  |
| DAC5573     | D7                                    | D6       | D5     | D4        | D3          | D2                 | D1         | D0             | Reading data word, high byte           |  |  |
| Master      |                                       |          |        | Master    | acknowled   | ges                |            |                |                                        |  |  |
| DAC5573     | Х                                     | х        | х      | х         | х           | х                  | х          | х              | Reading data word, low byte            |  |  |
| Master      |                                       |          |        | Master no | ot acknowle | edges              |            |                | Master signal end of read              |  |  |
| Master      |                                       |          |        | Stop or r | epeated sta | art <sup>(1)</sup> |            |                | Done                                   |  |  |
| DATA READI  | BACK MO                               | DE - 3 B | YTES   |           |             |                    |            |                |                                        |  |  |
| Transmitter | MSB                                   | 6        | 5      | 4         | 3           | 2                  | 1          | LSB            | Comment                                |  |  |
| Master      |                                       |          |        |           | Start       |                    |            |                | Begin sequence                         |  |  |
| Master      | 1                                     | 0        | 0      | 1         | 1           | A1                 | A0         | R/W            | Write addressing (R/W=0)               |  |  |
| DAC5573     |                                       |          |        | DAC557    | 3 acknowle  | dges               |            |                |                                        |  |  |
| Master      | А3                                    | A2       | Load 1 | Load 0    | х           | Buff Sel 1         | Buff Sel 0 | PD0            | Control byte (PD0=1)                   |  |  |
| DAC5573     |                                       |          |        | DAC557    | 3 acknowle  | dges               |            |                |                                        |  |  |
| Master      |                                       |          |        | Rep       | eated start |                    |            |                |                                        |  |  |
| Master      | 1                                     | 0        | 0      | 1         | 1           | A1                 | A0         | R/W            | Read addressing $(R/\overline{W} = 1)$ |  |  |
| DAC5573     |                                       |          |        | DAC557    | 3 acknowle  | dges               |            |                |                                        |  |  |
| DAC5573     | PD1                                   | PD2      | 1      | 1         | 1           | 1                  | 1          | 1              | Read power down byte                   |  |  |
| Master      |                                       |          |        |           |             |                    |            |                |                                        |  |  |
| DAC5573     | D7                                    | D6       | D5     | D4        | D3          | D2                 | D1         | D0             | Reading data word, high byte           |  |  |
| Master      |                                       |          |        | Master    | acknowled   | ges                |            |                |                                        |  |  |
| DAC5573     | Х                                     | х        | х      | х         | х           | х                  | х          | Х              | Reading data word, low byte            |  |  |
| Master      |                                       |          |        | Master no | ot acknowle | edges              |            |                | Master signal end of read              |  |  |
| Master      | Stop or repeated start <sup>(1)</sup> |          |        |           |             |                    |            |                | Done                                   |  |  |

<sup>(1)</sup> Use repeated start to secure bus operation and loop back to the stage of write addressing for next Write.



# Master Receiver Reading From a Slave Transmitter (DAC5573) in HS-Mode

When reading data to the DAC5573 in HS-MODE, the master begins to transmit, what is called the *HS-Master Code* (0000 1XXX) in F/S mode. No device is allowed to acknowledge the *HS-Master Code*, so the *HS-Master Code* is followed by a NOT acknowledge.

The master then *switches* to HS mode and issues a REPEATED START condition, followed by the address byte (with  $R/\overline{W} = 0$ ) after which the DAC5573 acknowledges by pulling SDA low. This address byte is usually followed by the control byte, which is also acknowledged by the DAC5573.

Then there is a REPEATED START condition initiated by the master and the address is resent with  $(R/\overline{W} = 1)$ . This is acknowledged by the DAC5573, indicating that it is prepared to transmit data. Two or three bytes of data are then read back from the DAC5573, depending on the (PD0-Bit). The value of *Buff-Sel1* and *Buff-Sel0* determines, which channel data is read back. A STOP condition follows.

With the (PD0-Bit = 0) the DAC5573 transmits 2 bytes of data, *HIGH-BYTE* followed by *LOW-BYTE* (refer to Table 7 HS-Mode Readback Sequence).

With the (PD0-Bit = 1) the DAC5573 transmits 3 bytes of data, *POWER-DOWN-BYTE* followed by the *HIGH-BYTE* followed by the *LOW-BYTE* (refer to Table 7 HS-Mode Readback Sequence).

**HS MODE READBACK SEQUENCE MSB LSB Transmitter** 2 1 Comment Master Start Begin sequence 0 Х Χ Χ Master 0 0 0 HS mode master code No device may acknowledge HS NONE Not acknowledge master code Master Repeated start R/W Write addressing (R/W=0) Master 1 0 0 Α1 A0 DAC5573 DAC5573 acknowledges Buff Sel 0 Control byte (PD0 = 1) Master АЗ A2 Load 1 Load 0 Buff Sel 1 PD0 DAC5573 DAC5573 acknowledges Master Repeated start Master 1 0 0 1 Α1 A0 R/W Read addressing (R/W=1) DAC5573 acknowledges DAC5573 DAC5573 PD1 PD2 1 1 1 Power-down byte Master acknowledges Master DAC5573 D7 D6 D5 D1 D0 Reading data word, high byte Master Master acknowledges DAC5573 Reading data word, low byte х Х x x х Master not acknowledges Master Master signal end of read Master Stop or repeated start Done

Table 7. Master Receiver Reading Slave Transmitter (DAC5573) in HS-Mode

#### **Power-On Reset**

The DAC5573 contains a power-on-reset circuit that controls the output voltage during power up. On power up, the DAC register is filled with zeros and the output voltage is 0 V; it remains there until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the output of the DAC while it is in the process of powering up. Device pins must not be brought high before supply is applied.

### **Power-Down Modes**

The DAC5573 contains four separate power-down modes of operation. The modes are programmable via two most significant bits of the MSB byte, while (CTRL[0] = PD0 = 1). Table 8 shows how the state of these bits corresponds to the mode of operation of the device.



Table 8. Power-Down Modes of Operation for the DAC5573

| CTRL[0] | MSB[7] | MSB[6] | OPERATING MODE                       |
|---------|--------|--------|--------------------------------------|
| 1       | 0      | 0      | PWD, high impedance DAC output       |
| 1       | 0      | 1      | PWD, 1 $k\Omega$ to GND DAC ouptut   |
| 1       | 1      | 0      | PWD, 100 $k\Omega$ to GND DAC output |
| 1       | 1      | 1      | PWD, high impedance DAC output       |

When (CTRL[0] = PD0 = 0), the device works normally with its normal power consumption of 150  $\mu$ A at 5 V per channel. However, for the power-down modes, the supply current falls to 200 nA at 5 V (50 nA at 3 V). Not only does the supply current fall but also the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has the advantage that the output impedance of the device is known while in power-down mode. There are three different options: The output is connected internally to GND through a 1 k $\Omega$  resistor, a 100 k $\Omega$  resistor or left open-circuit (high impedance). The output stage is illustrated in Figure 37.



Figure 37. Output Stage During Power Down

All linear circuitry is shut down when the power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down. The time to exit power down is typically 2.5  $\mu$ s for V<sub>DD</sub> = 5 V and 5  $\mu$ s for V<sub>DD</sub> = 3 V. (See the Typical Curves section for additional information.)

The DAC5573 offers a flexible power-down interface based on channel register operation. A channel consists of a single 8-bit DAC with power-down circuitry, a temporary storage register (TR) and a DAC register (DR). TR and DR are both 10 bits wide. Two MSBs represent the power-down condition and the 8 LSBs represent data for TR and DR. By using bits 9 and 8 of TR and DR, a power-down condition can be temporarily stored and used just like data. Internal circuits ensure that MSB[7] and MSB[6] get transferred to TR[9] and TR[8] (DR[9] and DR[8]) when the power-down flag (CTRL[0] = PD0) is set. Therefore, DAC5573 treats power-down conditions like data and all the operational modes are still valid for power down. It is possible to broadcast a power-down condition to all the DAC5573s in the system, or it is possible to simultaneously power down a channel while updating data on other channels.

#### **CURRENT CONSUMPTION**

The DAC5573 typically consumes 150  $\mu$ A at  $V_{DD}$  = 5 V and 125  $\mu$ A at  $V_{DD}$  = 3 V for each active channel, including reference current consumption. Additional current consumption can occur at the digital inputs if  $V_{IH}$  <<  $V_{DD}$ . For most efficient power operation, CMOS logic levels are recommended at the digital inputs to the DAC. In power-down mode, typical current consumption is 200 nA.



### IOV<sub>DD</sub> AND VOLTAGE TRANSLATORS

 $IOV_{DD}$  pin powers the digital input structures of the DAC5573. For single-supply operation,  $IOV_{DD}$  can be tied to  $V_{DD}$ . For dual-supply operation, the  $IOV_{DD}$  pin provides interface flexibility with various CMOS logic families—connect it to the logic supply of the system. Analog circuits and internal logic of the DAC5573 use  $V_{DD}$  as the supply voltage. The external logic high inputs get translated to  $V_{DD}$  by level shifters. These level shifters use the  $IOV_{DD}$  voltage as a reference to shift the incoming logic HIGH levels to  $V_{DD}$ .  $IOV_{DD}$  operates from 2.7 V to 5.5 V regardless of the  $V_{DD}$  voltage, ensuring compatibility with various logic families. Although specified down to 2.7 V,  $IOV_{DD}$  operates as low as 1.8 V with degraded timing and temperature performance. For lowest power consumption, ensure that logic  $V_{IH}$  levels are as close as possible to  $IOV_{DD}$ , and logic  $V_{IL}$  levels as close as possible to  $IOV_{DD}$  voltages.

#### DRIVING RESISTIVE AND CAPACITIVE LOADS

The DAC5573 output stage is capable of driving loads of up to 1000 pF while remaining stable. Within the offset and gain error margins, the DAC5573 can operate rail-to-rail when driving a capacitive load. Resistive loads of 2 k $\Omega$  can be driven by the DAC5573 while achieving a good load regulation. When the outputs of the DAC are driven to the positive rail under resistive loading, the PMOS transistor of each Class-AB output stage can enter into the linear region. When this occurs, the added IR voltage drop deteriorates the linearity performance of the DAC. This only occurs within approximately the top 20 mV of the DAC's digital input-to-voltage output transfer characteristic. The reference voltage applied to the DAC5573 may be reduced below the supply voltage applied to  $V_{DD}$  in order to eliminate this condition if good linearity is a requirement at full scale (under resistive loading conditions).

### **CROSSTALK**

The DAC5573 architecture uses separate resistor strings for each DAC channel in order to achieve ultra-low crosstalk performance. DC crosstalk seen at one channel during a full-scale change on the neighboring channel is typically less than 0.0025 LSBs. The ac crosstalk measured (for a full-scale, 1-kHz sine wave output generated at one channel, and measured at the remaining output channel) is typically under –100 dB.

#### **OUTPUT VOLTAGE STABILITY**

The DAC5573 exhibits excellent temperature stability of  $\pm 3$  ppm/°C typical output voltage drift over the specified temperature range of the device. This enables the output voltage of each channel to stay within a  $\pm 25$ - $\mu$ V window for a  $\pm 1$ °C ambient temperature change. Combined with good dc noise performance and true 8-Bit differential linearity, the DAC5573 becomes a perfect choice for closed-loop control applications.

#### SETTLING TIME AND OUTPUT GLITCH PERFORMANCE

Settling time to within the 8-bit accurate range of the DAC5573 is achievable within 6  $\mu$ s for a full-scale code change at the input. Worst case settling times between consecutive code changes is typically less than 2  $\mu$ s. The high-speed serial interface of the DAC5573 is designed in order to support up to 188-ksps update rate. For full-scale output swings, the output stage of each DAC5573 channel typically exhibits less than 100 mV of overshoot and undershoot when driving a 200 pF capacitive load. Code-to-code change glitches are extremely low (~10  $\mu$ V) given that the code-to-code transition does not cross an Nx16 code boundary. Due to internal segmentation of the DAC5573, code-to-code glitches occur at each crossing of an Nx16 code boundary. These glitches can approach 100 mVs for N = 15, but settle out within ~2  $\mu$ s.



#### APPLICATION INFORMATION

The following sections give example circuits and tips for using the DAC5573 in various applications. For more information, contact your local TI representative, or visit the Texas Instruments website at http://www.ti.com.

#### **BASIC CONNNECTIONS**

For many applications, connecting the DAC5573 is extremely simple. A basic connection diagram for the DAC5573 is shown in Figure 38. The 0.1  $\mu$ F bypass capacitors provide the momentary bursts of extra current needed from the supplies.



NOTE: DAC5573 power and input/output connections are omitted for clarity, except I<sup>2</sup>C Inputs.

Figure 38. Typical DAC5573 Connections

The DAC5573 interfaces directly to standard mode, fast mode and high-speed mode  $I^2C$  controllers. Any microcontroller's  $I^2C$  peripheral, including master-only and non-multiple-master  $I^2C$  peripherals, work with the DAC5573. The DAC5573 does not perform clock-stretching (i.e., it never pulls the clock line low), so it is not necessary to provide for this unless other devices are on the same  $I^2C$  bus.

Pullup resistors are necessary on both the SDA and SCL lines because I<sup>2</sup>C bus drivers are open-drain. The size of the these resistors depend on the bus operating speed and capacitance on the bus lines. Higher-value resistors consume less power, but increase the transition times on the bus, limiting the bus speed. Lower-value resistors allow higher speed at the expense of higher power consumption. Long bus lines have higher capacitance and require smaller pullup resistors to compensate. If the pullup resistors are too small the bus drivers may not be able to pull the bus line low.

# USING GPIO PORTS FOR I2C

Most microcontrollers have programmable input/output pins that can be set in software to act as inputs or outputs. If an I<sup>2</sup>C controller is not available, the DAC5573 can be connected to GPIO pins, and the I<sup>2</sup>C bus protocol simulated, or bit-banged, in software. An example of this for a single DAC5573 is shown in Figure 39.



# **APPLICATION INFORMATION (continued)**



NOTE: DAC5573 power and input/output connections are omitted for clarity, except I<sup>2</sup>C Inputs.

Figure 39. Using GPIO With a Single DAC5573

Bit-banging I<sup>2</sup>C with GPIO pins can be done by setting the GPIO line to zero and toggling it between input and output modes to apply the proper bus states. To drive the line low, the pin is set to output a zero; to let the line go high, the pin is set to input. When the pin is set to input, the state of the pin can be read; if another device is pulling the line low, this reads as a zero in the port's input register.

Note that no pullup resistor is shown on the SCL line. In this simple case the resistor is not needed. The microcontroller can simply leave the line on output, and set it to one or zero as appropriate. It can do this because the DAC5573 never drives its clock line low. This technique can also be used with multiple devices, and has the advantage of lower current consumption due to the absence of a resistive pullup.

If there are any devices on the bus that may drive their clock lines low, do not use the above method. The SCL line must be high-Z or zero, and a pullup resistor must be provided as usual. Note also that this cannot be done on the SDA line in any case, because the DAC5573 drives the SDA line low from time to time, as all I<sup>2</sup>C devices do.

Some microcontrollers have selectable strong pullup circuits built in to their GPIO ports. In some cases, these can be switched on and used in place of an external pullup resistor. Weak pullups are also provided on some microcontrollers, but usually these are too weak for I<sup>2</sup>C communication. Test any circuit before committing it to production.

#### **USING REF02 AS A POWER SUPPLY FOR DAC5573**

Due to the extremely low supply current required by the DAC5573, a possible configuration is to use a REF02 +5-V precision voltage reference to supply the required voltage to the DAC5573 supply input as well as the reference input, as shown in Figure 40. This is especially useful if the power supply is quite noisy or if the system supply voltages are at some value other than 5 V. The REF02 outputs a steady supply voltage for the DAC5573. If the REF02 is used, the current it needs to supply to the DAC5573 is 600 µA typical and 900 µA max for



# **APPLICATION INFORMATION (continued)**

 $V_{DD}$  = 5 V. When a DAC output is loaded, the REF02 also needs to supply the current to the load. The total typical current required (with a 5-k $\Omega$  load on a single DAC output) is:

$$600 \mu A + (5 V / 5 k\Omega) = 1.6 mA$$

The load regulation of the REF02 is typically 0.005%/mA, which results in an error of 400  $\mu$ V for 1.6 mA of current drawn from it. This corresponds to a 0.02 LSB error for a 0 V to 5 V output range.



Figure 40. REF02 Power Supply

#### **LAYOUT**

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

For best performance, the power applied to V<sub>DD</sub> must be well-regulated and low noise. Switching power supplies and dc/dc converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output.

As with the GND connection,  $V_{DD}$  must be connected to a positive power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power-entry point. In addition, a 1- $\mu$ F to 10- $\mu$ F capacitor in parallel with a 0.1- $\mu$ F bypass capacitor is strongly recommended. In some situations, additional bypassing may be required, such as a 100- $\mu$ F electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the -5-V supply, removing the high-frequency noise.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| DAC5573IPW       | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | D5573I                  | Samples |
| DAC5573IPWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | D5573I                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Feb-2019

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC5573IPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Feb-2019



#### \*All dimensions are nominal

| ĺ | Device      | Device Package Type |    | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|---------------------|----|------|------|-------------|------------|-------------|--|
|   | DAC5573IPWR | TSSOP               | PW | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated