

Sample &

Buy



**TPD2E001** 

SLLS684I-JULY 2006-REVISED MARCH 2016

## **TPD2E001 Low-Capacitance 2-Channel ESD-Protection for High-Speed Data Interfaces**

Technical

Documents

#### 1 Features

- IEC 61000-4-2 ESD Protection (Level 4)
  - ±8-kV Contact Discharge
  - ±15-kV Air-Gap Discharge
- IO Capacitance: 1.5 pF (Typ)
- Low Leakage Current: 1 nA (Maximum)
- Low Supply Current: 1 nA
- 0.9 V to 5.5 V Supply-Voltage Range
- Space-Saving DRL, DRY, and QFN Package Options
- Alternate 3, 4, 6-Channel options Available: • TPD3E001, TPD4E001, TPD6E001

#### 2 Applications

- **USB 2.0**
- Ethernet
- FireWire™
- LVDS
- SVGA Video Connections
- **Glucose Meters**
- Medical Imaging

## 3 Description

Tools &

Software

The TPD2E001 is a two-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array. The TPD2E001 is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 Level 4 international standard.

Support &

Community

**...** 

The DRS package (3.00 mm x 3.00 mm) is also available as a non-magnetic package for medical imaging applications.

See also TPD2E2U06DRLR which is p2p compatible to TPD2E001DRLR and offers higher IEC ESD Protection, lower clamping voltage, and eliminates the input capacitor requirement.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |  |  |
|-------------|----------|-------------------|--|--|--|--|
|             | SOT (5)  | 1.60 mm x 1.20 mm |  |  |  |  |
| TPD2E001    | WSON (6) | 3.00 mm x 3.00 mm |  |  |  |  |
| TPDZEUUT    | USON (6) | 1.45 mm x 1.00 mm |  |  |  |  |
|             | SOP (4)  | 2.90 mm x 1.30 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Application Schematic**





## **Table of Contents**

4

| Feat | ures 1                                                                                   |
|------|------------------------------------------------------------------------------------------|
| Арр  | lications1                                                                               |
|      | cription1                                                                                |
| Rev  | ision History 2                                                                          |
| Pin  | Configuration and Functions 3                                                            |
| Spe  | cifications                                                                              |
| 6.1  | Absolute Maximum Ratings 4                                                               |
| 6.2  | ESD Ratings 4                                                                            |
| 6.3  | ESD Ratings: Surge Protection 4                                                          |
| 6.4  | Recommended Operating Conditions 4                                                       |
| 6.5  | Thermal Information 4                                                                    |
| 6.6  | Electrical Characteristics5                                                              |
| 6.7  | Typical Characteristics 5                                                                |
| Deta | ailed Description                                                                        |
| 7.1  | Overview                                                                                 |
| 7.2  | Functional Block Diagram 6                                                               |
|      | App<br>Des<br>Rev<br>Pin<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.7<br>Deta<br>7.1 |

|    | 7.3   | Feature Description               | 6 |
|----|-------|-----------------------------------|---|
|    | 7.4   | Device Functional Modes           | 6 |
| 8  | Appl  | ication and Implementation        | 7 |
|    | 8.1   | Application Information           | 7 |
|    | 8.2   | Typical Application               | 7 |
| 9  | Pow   | er Supply Recommendations         | 8 |
| 10 | Layo  | out                               | 8 |
|    | 10.1  | Layout Guidelines                 | 8 |
|    | 10.2  | Layout Example                    | 8 |
| 11 | Devi  | ice and Documentation Support     | 9 |
|    | 11.1  | Community Resources               | 9 |
|    | 11.2  | Trademarks                        | 9 |
|    | 11.3  | Electrostatic Discharge Caution   | 9 |
|    | 11.4  | Glossary                          | 9 |
| 12 | Mec   | hanical, Packaging, and Orderable |   |
|    | Infor | mation                            | 9 |
|    |       |                                   |   |

#### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision H (August 2014) to Revision I   Page     • Updated the ESDS section   1     • Updated the Handling Ratings table to an ESD Ratings table and moved the T <sub>stg</sub> to the Absolute Maximum Ratings table   1     • Added test condition frequency to capacitance   2     • Added note to the Application and Implementation   7     • Added Community Resources   9 | Page                                             |   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---|
| •                                                                                                                                                                                                                                                                                                                                                                                              | Updated the ESDS section                         | 1 |
| •                                                                                                                                                                                                                                                                                                                                                                                              |                                                  |   |
| •                                                                                                                                                                                                                                                                                                                                                                                              | Added test condition frequency to capacitance    | 5 |
| •                                                                                                                                                                                                                                                                                                                                                                                              | Added note to the Application and Implementation | 7 |
| •                                                                                                                                                                                                                                                                                                                                                                                              | Added Community Resources                        | 9 |

#### Changes from Revision G (November 2013) to Revision H

| • | Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device |
|---|-----------------------------------------------------------------------------------------------------------|
|   | Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout    |
|   | section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information   |
|   | section                                                                                                   |
|   |                                                                                                           |

#### Changes from Revision F (Feburary 2012) to Revision G

| • | Updated document formatting.        | 1 |
|---|-------------------------------------|---|
| • | Updated Description.                | 1 |
| • | Removed Ordering Information table. | 3 |

#### Changes from Revision E (June 2008) to Revision F Page Added Medical Imaging to Applications...... 1 Added "The 3x3 mm DRS package is also available as a non-magnetic package for medical imaging application." to

**AS** TRUMENTS

www.ti.com

Page

1

Page



## 5 Pin Configuration and Functions



N.C. - Not internally connected



N.C. - Not internally connected



N.C. - Not internally connected



|                                                                                  | Pin Functions |      |             |      |                                                                             |  |  |  |
|----------------------------------------------------------------------------------|---------------|------|-------------|------|-----------------------------------------------------------------------------|--|--|--|
|                                                                                  |               | PIN  |             |      |                                                                             |  |  |  |
| NAME     DRY<br>NO.     DRL<br>NO.     DRS<br>NO.     DZD<br>NO.     DESCRIPTION |               |      | DESCRIPTION |      |                                                                             |  |  |  |
| EP                                                                               | —             | —    | EP          | _    | Exposed pad. Connect to GND.                                                |  |  |  |
| GND                                                                              | 4             | 4    | 4           | 1    | Ground                                                                      |  |  |  |
| IOx                                                                              | 3, 6          | 3, 5 | 3, 6        | 2, 3 | ESD-protected channel                                                       |  |  |  |
| N.C.                                                                             | 2, 5          | 2    | 2, 5        | —    | No connection. Not internally connected.                                    |  |  |  |
| V <sub>CC</sub>                                                                  | 1             | 1    | 1           | 4    | Power-supply input. Bypass $V_{CC}$ to GND with a 0.1-µF ceramic capacitor. |  |  |  |

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                    |                    | MIN  | MAX            | UNIT |
|------------------|------------------------------------|--------------------|------|----------------|------|
| $V_{CC}$         | Power pin voltage                  |                    | -0.3 | 7              | V    |
| V <sub>IO</sub>  | IO pin voltage                     |                    | -0.3 | $V_{CC} + 0.3$ | V    |
| TJ               | Junction temperature               |                    |      | 150            | °C   |
|                  | Infrared (15 s)                    |                    | 220  |                |      |
|                  | Bump temperature (soldering)       | Vapor phase (60 s) |      | 215            | - °C |
|                  | Lead temperature (soldering, 10 s) |                    |      | 300            | °C   |
| T <sub>stg</sub> | Storage temperature                |                    | -65  | 150            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute-maximum-rating conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                            |                                                                                          | VALUE  | UNIT |
|--------------------|----------------------------|------------------------------------------------------------------------------------------|--------|------|
|                    | Flastrastatia              | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±15000 |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 ESD Ratings: Surge Protection

|                    |               |                                 | VALUE  | UNIT |
|--------------------|---------------|---------------------------------|--------|------|
| V                  | Electrostatic | IEC 61000-4-2 contact           | ±8000  | V    |
| V <sub>(ESD)</sub> | discharge     | IEC 61000-4-2 air-gap discharge | ±15000 | v    |

#### 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                 |                     | MIN | MAX      | UNIT |
|-------------------------------------------------|---------------------|-----|----------|------|
| T <sub>A</sub> , operating free-air temperature |                     | -40 | 85       | °C   |
| Operating voltage                               | V <sub>CC</sub> pin | 0.9 | 5.5      | V    |
|                                                 | IO1, IO2 pins       | 0   | $V_{CC}$ | V    |

#### 6.5 Thermal Information

|                       |                                              |            | TPD2E001  |            |           |      |  |
|-----------------------|----------------------------------------------|------------|-----------|------------|-----------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRY (USON) | DRL (SOT) | DRS (WSON) | DZD (SOP) | UNIT |  |
|                       |                                              | 5 PINS     | 5 PINS    | 6 PINS     | 4 PINS    |      |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 374.2      | 257.6     | 91.9       | 213.7     | °C/W |  |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 223.4      | 97.6      | 106.9      | 93.5      | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 227.8      | 74.2      | 64.8       | 56.8      | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 52.9       | 7.5       | 10.2       | 4.2       | °C/W |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 224.8      | 73.7      | 64.9       | 56.4      | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 87.5       | N/A       | 29.9       | N/A       | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.6 Electrical Characteristics

 $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$  (unless otherwise noted)

|                 | PARAMETER                            | TEST CON                                                                                    | MIN                 | TYP <sup>(1)</sup> | MAX | UNIT                  |    |
|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------|---------------------|--------------------|-----|-----------------------|----|
| V <sub>CC</sub> | Supply voltage                       |                                                                                             |                     | 0.9                |     | 5.5                   | V  |
| I <sub>CC</sub> | Supply current                       |                                                                                             |                     |                    | 1   | 100                   | nA |
| $V_{F}$         | Diode forward voltage                | I <sub>F</sub> = 10 mA                                                                      |                     | 0.65               |     | 0.95                  | V  |
| $V_{BR}$        | Breakdown voltage                    | I <sub>BR</sub> = 10 mA                                                                     |                     | 11                 |     |                       | V  |
| Vc              | Channel clamp voltage <sup>(2)</sup> | $T_{A} = 25^{\circ}C, \pm 15 \text{-kV HBM},$                                               | Positive transients |                    |     | V <sub>CC</sub> + 25  |    |
|                 |                                      | I <sub>F</sub> = 10 A                                                                       | Negative transients |                    |     | -25                   |    |
|                 |                                      | T <sub>A</sub> = 25°C,                                                                      | Positive transients |                    |     | V <sub>CC</sub> + 60  |    |
|                 |                                      | $\pm$ 8-kV contact discharge (IEC 61000-4-2), I <sub>F</sub> = 24 A                         | Negative transients |                    |     | -60                   | V  |
|                 |                                      | $T_A = 25^{\circ}C,$                                                                        | Positive transients |                    |     | V <sub>CC</sub> + 100 |    |
|                 |                                      | $\pm$ 15-kV air-gap discharge<br>(IEC 61000-4-2), I <sub>F</sub> = 45 A Negative transients |                     |                    |     | -100                  |    |
| I <sub>IO</sub> | Channel leakage current              | $V_{I/O} = GND$ to $V_{CC}$                                                                 |                     | -1                 |     | 1                     | nA |
| C <sub>IO</sub> | Channel input capacitance            | $V_{CC}$ = 5 V, bias of $V_{CC}$ / 2; f =                                                   |                     | 1.5                |     | pF                    |    |

Typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25  $^{\circ}$ C Channel clamp voltage is not production tested. (1)

(2)

#### 6.7 Typical Characteristics



TPD2E001 SLLS684I – JULY 2006–REVISED MARCH 2016



#### 7 Detailed Description

#### 7.1 Overview

The TPD2E001 is a two-channel transient voltage suppressor (TVS) based ESD protection diode array. The TPD2E001 is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 Level 4 international standard.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

TPD2E001 is a uni-directional ESD protection device with low capacitance. The device is constructed with a central ESD clamp that features two hiding diodes per line to reduce the capacitive loading. This central ESD clamp is also connected to  $V_{CC}$  to provide protection for the  $V_{CC}$  line. Each IO line is rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 level 4 international standard. The TPD2E001's low loading capacitance makes it ideal for protection high-speed signal terminals.

#### 7.4 Device Functional Modes

TPD2E001 is a passive integrated circuit that activates whenever voltages above  $V_{BR}$  or below the lower diodes  $V_{forward}$  (-0.6V) are present upon the circuit being protected. During ESD events, voltages as high as ±15 kV can be directed to ground and  $V_{CC}$  via the internal diode network. Once the voltages on the protected lines fall below the trigger voltage of the TPD2E001 (usually within 10s of nanoseconds) the device reverts back to a high impedance state.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

TPD2E001 is a diode array type Transient Voltage Suppressor (TVS) which is typically used to provide a path to ground for dissipating ESD events on hi-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{DYN}$  of the triggered TVS holds this voltage,  $V_{CLAMP}$ , to a tolerable level to the protected IC.

#### 8.2 Typical Application



Figure 5. Typical USB Application Diagram

#### 8.2.1 Design Requirements

For this design example, a single TPD2E001 is used to protect all pins of a USB 2.0 connector.

Given the USB application, Table 1 shows the Design Parameters:

| Table 1. Desigr | Parameters |
|-----------------|------------|
|-----------------|------------|

| DESIGN PARAMETER                 | VALUE      |
|----------------------------------|------------|
| Signal range on IO1, and IO2     | 0 V to 5 V |
| Signal voltage range on $V_{CC}$ | 0 V to 5 V |
| Operating frequency              | 240 MHz    |

#### 8.2.2 Detailed Design Procedure

To begin the design process, some parameters must be decided upon; the designer needs to know the following:

- Signal voltage range on all the protected lines
- Operating frequency

The V<sub>CC</sub> pin can be connected in two different ways:

1. If the V<sub>CC</sub> pin is connected to the system power supply, the TPD2E001 works as a transient suppressor for any signal swing above V<sub>CC</sub> + V<sub>F</sub>. A 0.1- $\mu$ F capacitor on the device V<sub>CC</sub> pin is recommended for ESD

**TPD2E001** SLLS684I – JULY 2006 – REVISED MARCH 2016



bypass.

 If the V<sub>CC</sub> pin is not connected to the system power supply, the TPD2E001 can tolerate higher signal swing in the range up to 10 V. Please note that a 0.1-µF capacitor is still recommended at the V<sub>CC</sub> pin for ESD bypass.

#### 8.2.2.1 Signal Range on IO1 and IO2 and $V_{CC}$ Pins

The TPD2E001 has 2 IO pins which support 0 to either 10 V or  $V_{CC}$  +  $V_{forward}$  (depending on if the  $V_{CC}$  pin is connected to a  $V_{CC}$  line or has a 0.1 µF capacitor to ground).

#### 9 Power Supply Recommendations

This device is a passive ESD protection device and there is no need to power it. Care should be taken to make sure that the maximum voltage specifications for each line are not violated.

#### 10 Layout

#### **10.1 Layout Guidelines**

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

#### **10.2 Layout Example**

This application is typical of a differential data pair application, such a USB 2.0.



 $\bigcirc$  = VIA to GND

Figure 6. Routing With DRL Package



#### 11 Device and Documentation Support

#### **11.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments. FireWire is a trademark of Apple Computer, Inc. All other trademarks are the property of their respective owners.

#### **11.3 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |              | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking           | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|--------------------------|---------|
|                  | (1)    |              | Drawing            |      | QLY            | (2)          | (6)                           | (3)                 |              | (4/5)                    |         |
| TPD2E001DRLR     | ACTIVE | SOT-5X3      | DRL                | 5    | 4000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM  | -40 to 85    | (2AR, 2AZ)<br>(2AH, 2AW) | Samples |
| TPD2E001DRLRG4   | ACTIVE | SOT-5X3      | DRL                | 5    | 4000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM  | -40 to 85    | (2AR, 2AZ)<br>(2AH, 2AW) | Samples |
| TPD2E001DRSR     | ACTIVE | SON          | DRS                | 6    | 1000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | ZWK                      | Samples |
| TPD2E001DRST-NM  | ACTIVE | SON          | DRS                | 6    | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 85    | ZWKNM                    | Samples |
| TPD2E001DRYR     | ACTIVE | SON          | DRY                | 6    | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 2A                       | Samples |
| TPD2E001DRYRG4   | ACTIVE | SON          | DRY                | 6    | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 2A                       | Samples |
| TPD2E001DZDR     | ACTIVE | SOT-23       | DZD                | 4    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | NFGO                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



10-Dec-2020

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPD2E001 :

• Automotive: TPD2E001-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPD2E001DRLR                | SOT-5X3         | DRL                | 5 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TPD2E001DRSR                | SON             | DRS                | 6 | 1000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPD2E001DRST-NM             | SON             | DRS                | 6 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPD2E001DRYR                | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.69       | 4.0        | 8.0       | Q1               |
| TPD2E001DRYR                | SON             | DRY                | 6 | 5000 | 180.0                    | 9.5                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPD2E001DZDR                | SOT-23          | DZD                | 4 | 3000 | 179.0                    | 8.4                      | 3.15       | 2.6        | 1.2        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD2E001DRLR    | SOT-5X3      | DRL             | 5    | 4000 | 183.0       | 183.0      | 20.0        |
| TPD2E001DRSR    | SON          | DRS             | 6    | 1000 | 853.0       | 449.0      | 35.0        |
| TPD2E001DRST-NM | SON          | DRS             | 6    | 250  | 210.0       | 185.0      | 35.0        |
| TPD2E001DRYR    | SON          | DRY             | 6    | 5000 | 200.0       | 183.0      | 25.0        |
| TPD2E001DRYR    | SON          | DRY             | 6    | 5000 | 189.0       | 185.0      | 36.0        |
| TPD2E001DZDR    | SOT-23       | DZD             | 4    | 3000 | 200.0       | 183.0      | 25.0        |

## **MECHANICAL DATA**



- Β. This drawing is subject to change without notice.
- SON (Small Outline No-Lead) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. C. D.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Ε.



## DRS (S-PWSON-N6)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



## **DRL0005A**



## **PACKAGE OUTLINE**

## SOT - 0.6 mm max height

PLASTIC SMALL OUTLINE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD-1



## DRL0005A

## **EXAMPLE BOARD LAYOUT**

## SOT - 0.6 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **DRL0005A**

## **EXAMPLE STENCIL DESIGN**

## SOT - 0.6 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



DZD (R-PDSO-G4)

NOTES:

PLASTIC SMALL-OUTLINE



A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion not to exceed 0.25 per side.

A Falls within JEDEC TO-253 variation AA, except minimum foot length and minimum seating height.





- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
  - D. Publication IPC-7351 is recommended for alternate designs.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.





- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
  - D. Publication IPC-7351 is recommended for alternate designs.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.



## **GENERIC PACKAGE VIEW**

# USON - 0.6 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4207181/G

## **DRY0006A**



## **PACKAGE OUTLINE**

## USON - 0.6 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



## DRY0006A

## **EXAMPLE BOARD LAYOUT**

### USON - 0.6 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).



## DRY0006A

## **EXAMPLE STENCIL DESIGN**

## USON - 0.6 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated