## 1 A/1.5 A/2 A Synchronous, Step-Down DC-to-DC Converters

## Data Sheet

## FEATURES

Extremely high 97\% efficiency
Ultralow quiescent current: $\mathbf{2 0 \mu \mathrm { A }}$
1.2 MHz switching frequency
$0.1 \mu \mathrm{~A}$ shutdown supply current
Maximum load current
ADP2105: 1 A
ADP2106: 1.5 A
ADP2107: 2 A
Input voltage: 2.7 V to 5.5 V
Output voltage: 0.8 V to $\mathrm{V}_{\mathrm{IN}}$
Maximum duty cycle: 100\%
Smoothly transitions into low dropout (LDO) mode
Internal synchronous rectifier
Small 16 -lead $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP package
Optimized for small ceramic output capacitors
Enable/shutdown logic input
Undervoltage lockout
Soft start
Supported by ADIsimPower ${ }^{\text {rm }}$ design tool

## APPLICATIONS

Mobile handsets
PDAs and palmtop computers
Telecommunication/networking equipment
Set top boxes
Audio/video consumer electronics
TYPICAL OPERATING CIRCUIT


Figure 1. Circuit Configuration of ADP2107 with $V_{\text {out }}=2.5 \mathrm{~V}$

Rev. E

## GENERAL DESCRIPTION

The ADP2105/ADP2106/ADP2107 are low quiescent current, synchronous, step-down dc-to-dc converters in a compact $4 \mathrm{~mm} \times$ 4 mm LFCSP package. At medium to high load currents, these devices use a current mode, constant frequency pulse-width modulation (PWM) control scheme for excellent stability and transient response. To ensure the longest battery life in portable applications, the ADP2105/ADP2106/ADP2107 use a pulse frequency modulation (PFM) control scheme under light load conditions that reduces switching frequency to save power.
The ADP2105/ADP2106/ADP2107 run from input voltages of 2.7 V to 5.5 V , allowing single $\mathrm{Li}+/ \mathrm{Li}-$ polymer cell, multiple alkaline/NiMH cells, PCMCIA, and other standard power sources. The output voltage of ADP2105/ADP2106/ADP2107 is adjustable from 0.8 V to the input voltage (indicated by ADJ), whereas the ADP2105/ADP2106/ADP2107 are available in preset output voltage options of $3.3 \mathrm{~V}, 1.8 \mathrm{~V}, 1.5 \mathrm{~V}$, and 1.2 V (indicated by x.x V ). Each of these variations is available in three maximum current levels: 1 A (ADP2105), 1.5 A (ADP2106), and 2 A (ADP2107). The power switch and synchronous rectifier are integrated for minimal external part count and high efficiency. During logic controlled shutdown, the input is disconnected from the output, and it draws less than $0.1 \mu \mathrm{~A}$ from the input source. Other key features include undervoltage lockout to prevent deep battery discharge and programmable soft start to limit inrush current at startup.


Figure 2. Efficiency vs. Load Current for the ADP2107 with Vout $=2.5 \mathrm{~V}$

## ADP2105/ADP2106/ADP2107

## TABLE OF CONTENTS

Features .....  1
Applications .....  1
General Description ..... 1
Typical Operating Circuit ..... 1
Revision History ..... 3
Functional Block Diagram ..... 4
Specifications ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance .....  7
Boundary Condition ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions. ..... 8
Typical Performance Characteristics ..... 9
Theory of Operation ..... 15
Control Scheme ..... 15
PWM Mode Operation ..... 15
PFM Mode Operation ..... 15
Pulse-Skipping Threshold ..... 15
100\% Duty Cycle Operation (LDO Mode) ..... 15
Slope Compensation ..... 16
Design Features ..... 16
Applications Information ..... 17
External Component Selection ..... 17
Setting the Output Voltage ..... 17
Inductor Selection ..... 18
Output Capacitor Selection. ..... 19
Input Capacitor Selection. ..... 20
Input Filter ..... 20
Soft Start Period ..... 20
Loop Compensation ..... 20
Bode Plots ..... 21
Load Transient Response ..... 22
Efficiency Considerations ..... 24
Thermal Considerations ..... 24
Design Example ..... 26
External Component Recommendations ..... 27
Circuit Board Layout Recommendations ..... 29
Evaluation Board ..... 30
Evaluation Board Schematic for ADP2107 (1.8 V) ..... 30
Recommended PCB Board Layout (Evaluation Board Layout) ..... 30
Application Circuits ..... 32
Outline Dimensions ..... 34
Ordering Guide ..... 34

## REVISION HISTORY

4/16-Rev. D to Rev. E
Changed LFCSP_VQ to LFCSP Throughout
Change to Figure 4 .....  8
Updated Outline Dimensions ..... 34
Changes to Ordering Guide ..... 34
8/12-Rev. C to Rev. D
Change to Features Section .....  1
Added Exposed Pad Notation to Pin Configuration and Function Description Section .....  7
Added ADIsimPower Design Tool Section ..... 16
Updated Outline Dimensions ..... 33
9/08—Rev. B to Rev. C
Changes to Table Summary Statement .....  4
Changes to LX Minimum On-Time Parameter, Table 1 .....  .5
7/08—Rev. A to Rev. B
Changes to General Description Section .....  1
Changes to Figure 3 .....  .3
Changes to Table 1 .....  4
Changes to Table 2 .....  6
Changes to Figure 4 .....  7
Changes to Table 4 .....  7
Changes to Figure 26 ..... 11
Changes to Figure 31 Through Figure 34 ..... 12
Changes to Figure 35 ..... 13
Changes to PMW Mode Operation Section and Pulse SkippingThreshold Section14
Changes to Slope Compensation Section ..... 15
Changes to Setting the Output Voltage Section ..... 16
Changes to Figure 37 ..... 16
Changes to Inductor Selection Section ..... 17
Changes to Input Capacitor Selection Section ..... 18
Changes to Figure 47 through Figure 52 ..... 21
Changes to Transition Losses Section and Thermal Considerations Section ..... 22
Changes to Table 11 ..... 25
Changes to Circuit Board Layout Recommendations Section. .....  27
Changes to Table 12 ..... 26
Changes to Figure 53 ..... 28
Changes to Figure 56 Through Figure 57 ..... 30
Changes to Figure 58 Through Figure 59 ..... 31
Changes to Outline Dimensions ..... 33
3/07—Rev. 0 to Rev. A
Updated Format ..... Universal
Changes to Output Characteristics and LX (Switch Node) Characteristics Sections ..... 3
Changes to Typical Performance Characteristics Section ..... 7
Changes to Load Transient Response Section. ..... 21
7/06—Revision 0: Initial Version

## FUNCTIONAL BLOCK DIAGRAM



Figure 3.

## SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. ${ }^{1}$
Table 1.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS <br> Input Voltage Range Undervoltage Lockout Threshold <br> Undervoltage Lockout Hysteresis ${ }^{2}$ | $\begin{aligned} & 2.7 \\ & 2.2 \\ & 2.0 \end{aligned}$ | 2.4 <br> 2.2 $200$ | 5.5 2.6 2.5 | V <br> V <br> V <br> V <br> V <br> mV | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ <br> $V_{\text {IN }}$ rising <br> Vin rising, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ <br> VIN falling <br> $V_{\text {IN }}$ falling, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq+125^{\circ} \mathrm{C}$ <br> $V_{\text {IN }}$ falling |
| OUTPUT CHARACTERISTICS <br> Output Regulation Voltage <br> Load Regulation <br> Line Regulation ${ }^{3}$ <br> Output Voltage Range | $\begin{aligned} & 3.267 \\ & 3.201 \\ & 1.782 \\ & 1.746 \\ & 1.485 \\ & 1.455 \\ & 1.188 \\ & 1.164 \\ & \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 3.3 \\ & \\ & 1.8 \\ & 1.8 \\ & \\ & 1.5 \\ & 1.5 \\ & \\ & 1.2 \\ & 1.2 \\ & \\ & 0.4 \\ & 0.5 \\ & 0.5 \\ & 0.6 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 3.333 \\ & 3.399 \\ & 1.818 \\ & 1.854 \\ & 1.515 \\ & \\ & 1.545 \\ & 1.212 \\ & \\ & 1.236 \\ & \\ & \\ & \hline \end{aligned}$ |  |  |
| FEEDBACK CHARACTERISTICS <br> FB Regulation Voltage <br> FB Bias Current | $\begin{aligned} & 0.784 \\ & -0.1 \end{aligned}$ | 0.8 <br> 3 <br> 4 <br> 5 <br> 10 | $\begin{aligned} & 0.816 \\ & +0.1 \\ & 6 \\ & 8 \\ & 10 \\ & \\ & 20 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | ADJ <br> ADJ, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ <br> ADJ, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ <br> 1.2 V output voltage <br> 1.2 V output voltage, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ <br> 1.5 V output voltage <br> 1.5 V output voltage, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ <br> 1.8 V output voltage <br> 1.8 V output voltage, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+125^{\circ} \mathrm{C}$ <br> 3.3 V output voltage <br> 3.3 V output voltage, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ |

## ADP2105/ADP2106/ADP2107

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Min \& Typ \& Max \& Unit \& Test Conditions/Comments \\
\hline \begin{tabular}{l}
INPUT CURRENT CHARACTERISTICS IN Operating Current \\
IN Shutdown Current \({ }^{4}\)
\end{tabular} \& \& \begin{tabular}{l}
20 \\
20 \\
0.1
\end{tabular} \& 30
30
1 \& \begin{tabular}{l}
\(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\)
\end{tabular} \& \begin{tabular}{l}
ADP2105/ADP2106/ADP2107 (ADJ), \(\mathrm{V}_{F B}=0.9 \mathrm{~V}\) \\
ADP2105/ADP2106/ADP2107 (ADJ), \(\mathrm{V}_{\text {FB }}=0.9 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq\) \(+125^{\circ} \mathrm{C}\) \\
ADP2105/ADP2106/ADP2107 (x.x V) output voltage 10\% above regulation voltage \\
ADP2105/ADP2106/ADP2107 (x.x V) output voltage 10\% above regulation voltage, \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+125^{\circ} \mathrm{C}\)
\[
\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}
\]
\end{tabular} \\
\hline \begin{tabular}{l}
LX (SWITCH) NODE CHARACTERISTICS \\
LX On Resistance \({ }^{4}\) \\
LX Leakage Current \({ }^{4,5}\) \\
LX Peak Current Limit \({ }^{5}\) \\
LX Minimum On-Time
\end{tabular} \& \begin{tabular}{l}
2.6 \\
2.0 \\
1.3
\end{tabular} \& \begin{tabular}{l}
190 \\
100 \\
160 \\
90 \\
0.1 \\
2.9 \\
2.25 \\
1.5
\end{tabular} \& \[
\begin{aligned}
\& 270 \\
\& 165 \\
\& 230 \\
\& 140 \\
\& 1 \\
\& 3.3 \\
\& 2.6 \\
\& 1.8 \\
\& 110
\end{aligned}
\] \& \begin{tabular}{l}
\(\mathrm{m} \Omega\) \\
\(\mathrm{m} \Omega\) \\
\(\mathrm{m} \Omega\) \\
\(\mathrm{m} \Omega\) \\
\(m \Omega\) \\
\(\mathrm{m} \Omega\) \\
\(m \Omega\) \\
\(m \Omega\) \\
\(\mu \mathrm{A}\) \\
A \\
A \\
A \\
A \\
A \\
A \\
ns
\end{tabular} \& \begin{tabular}{l}
P-channel switch, ADP2105 \\
P-channel switch, ADP2105, \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}\) \\
P-channel switch, ADP2106 and ADP2107 \\
P-channel switch, ADP2106 and ADP2107,
\[
-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}
\] \\
N-channel synchronous rectifier, ADP2105 \\
N-channel synchronous rectifier, ADP2105, \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{s}} \leq+125^{\circ} \mathrm{C}\) \\
N-channel synchronous rectifier, ADP2106 and ADP2107 \\
N-channel synchronous rectifier, ADP2106 and ADP2107, \\
\(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}\) \\
\(\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{Lx}}=0 \mathrm{~V}, 5.5 \mathrm{~V}\) \\
P-channel switch, ADP2107 \\
P-channel switch, ADP2107, \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+125^{\circ} \mathrm{C}\) \\
P-channel switch, ADP2106 \\
P-channel switch, ADP2106, \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+125^{\circ} \mathrm{C}\) \\
P-channel switch, ADP2105 \\
P-channel switch, ADP2105, \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+125^{\circ} \mathrm{C}\) \\
In PWM mode of operation, \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+125^{\circ} \mathrm{C}\)
\end{tabular} \\
\hline \begin{tabular}{l}
ENABLE CHARACTERISTICS \\
EN Input High Voltage EN Input Low Voltage EN Input Leakage Current
\end{tabular} \& 2

-1 \& $$
-0.1
$$ \& \[

$$
\begin{aligned}
& 0.4 \\
& +1
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mu \mathrm{~A} \\
& \mu \mathrm{~A}
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{V}_{\mathbb{I N}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq+125^{\circ} \mathrm{C} \\
& \mathrm{~V}_{\mathbb{I N}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq+125^{\circ} \mathrm{C} \\
& \mathrm{~V}_{\mathbb{I N}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {EN }}=0 \mathrm{~V}, 5.5 \mathrm{~V} \\
& \mathrm{~V}_{\mathbb{I N}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {EN }}=0 \mathrm{~V}, 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq+125^{\circ} \mathrm{C}
\end{aligned}
$$
\] <br>

\hline OSCILLATOR FREQUENCY \& 1 \& \& 1.4 \& $$
\begin{aligned}
& \mathrm{MHz} \\
& \mathrm{MHz}
\end{aligned}
$$ \& \[

$$
\begin{aligned}
& \mathrm{V}_{\mathbb{I N}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\
& \mathrm{~V}_{\mathbb{N}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+125^{\circ} \mathrm{C}
\end{aligned}
$$
\] <br>

\hline SOFT START PERIOD \& 750 \& 1000 \& 1200 \& $\mu \mathrm{s}$ \& $\mathrm{C}_{5 s}=1 \mathrm{nF}$ <br>

\hline | THERMAL CHARACTERISTICS |
| :--- |
| Thermal Shutdown Threshold Thermal Shutdown Hysteresis | \& \& \[

$$
\begin{aligned}
& 140 \\
& 40
\end{aligned}
$$

\] \& \& \[

$$
\begin{aligned}
& { }^{\circ} \mathrm{C} \\
& { }^{\circ} \mathrm{C}
\end{aligned}
$$
\] \& <br>

\hline | COMPENSATOR |
| :--- |
| TRANSCONDUCTANCE ( $\mathrm{g}_{\mathrm{m}}$ ) | \& \& 50 \& \& $\mu \mathrm{A} / \mathrm{V}$ \& <br>

\hline CURRENT SENSE AMPLIFIER GAIN (Gcs) ${ }^{2}$ \& \& \[
$$
\begin{aligned}
& 1.875 \\
& 2.8125 \\
& 3.625
\end{aligned}
$$

\] \& \& | A/V |
| :--- |
| A/V |
| A/V | \& | ADP2105 |
| :--- |
| ADP2106 |
| ADP2107 | <br>

\hline
\end{tabular}

${ }^{1}$ All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC). Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
${ }^{2}$ Guaranteed by design.
${ }^{3}$ The ADP2105/ADP2106/ADP2107 line regulation was measured in a servo loop on the automated test equipment that adjusts the feedback voltage to achieve a specific COMP voltage.
${ }^{4}$ All LX (switch) node characteristics are guaranteed only when the LX1 pin and LX2 pin are tied together.
${ }^{5}$ These specifications are guaranteed from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## ADP2105/ADP2106/ADP2107

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| IN, EN, SS, COMP, FB to AGND | -0.3 V to +6 V |
| LX1, LX2 to PGND | -0.3 V to $(\mathrm{V}$ IN $+0.3 \mathrm{~V})$ |
| PWIN1, PWIN2 to PGND | -0.3 V to +6 V |
| PGND to AGND | -0.3 V to +0.3 V |
| GND to AGND | -0.3 V to +0.3 V |
| PWIN1, PWIN2 to IN | -0.3 V to +0.3 V |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD-020 |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 3. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 16-Lead LFCSP | 40 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Power Dissipation | 1 | W |

## BOUNDARY CONDITION

Natural convection, 4-layer board, exposed pad soldered to the PCB.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## ADP2105/ADP2106/ADP2107

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration
Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | EN | Enable Input. Drive EN high to turn on the device. Drive EN low to turn off the device and reduce the input current to $0.1 \mu \mathrm{~A}$. |
| 2, 3, 4, 15 | GND | Test Pins. These pins are used for internal testing and are not ground return pins. These pins are to be tied to the AGND plane as close as possible to the ADP2105/ADP2106/ADP2107. |
| 5 | COMP | Feedback Loop Compensation Node. COMP is the output of the internal transconductance error amplifier. Place a series RC network from COMP to AGND to compensate the converter. See the Loop Compensation section. |
| 6 | SS | Soft Start Input. Place a capacitor from SS to AGND to set the soft start period. A 1 nF capacitor sets a 1 ms soft start period. |
| 7 | AGND | Analog Ground. Connect the ground of the compensation components, the soft start capacitor, and the voltage divider on the FB pin to the AGND pin as close as possible to the ADP2105/ ADP2106/ADP2107. The AGND is also to be connected to the exposed pad of ADP2105/ADP2106/ADP2107. |
| 8 | NC | No Connect. This is not internally connected and can be connected to other pins or left unconnected. |
| 9, 13 | PWIN2, PWIN1 | Power Source Inputs. The source of the PFET high-side switch. Bypass each PWIN pin to the nearest PGND plane with a $4.7 \mu \mathrm{~F}$ or greater capacitor as close as possible to the ADP2105/ADP2106/ ADP2107. See the Input Capacitor Selection section. |
| 10, 12 | LX1, LX2 | Switch Outputs. The drain of the P-channel power switch and N -channel synchronous rectifier. These pins are to be tied together and connected to the output LC filter between LX and the output voltage. |
| 11 | PGND | Power Ground. Connect the ground return of all input and output capacitors to the PGND pin using a power ground plane as close as possible to the ADP2105/ADP2106/ADP2107. The PGND is then to be connected to the exposed pad of the ADP2105/ADP2106/ADP2107. |
| 14 | IN | Power Input. The power source for the ADP2105/ADP2106/ADP2107 internal circuitry. Connect IN and PWIN1 with a $10 \Omega$ resistor as close as possible to the ADP2105/ADP2106/ADP2107. Bypass IN to AGND with a $0.1 \mu \mathrm{~F}$ or greater capacitor. See the Input Filter section. |
| 16 | FB | Output Voltage Sense or Feedback Input. For fixed output versions, connect to the output voltage. For adjustable versions, FB is the input to the error amplifier. Drive FB through a resistive voltage divider to set the output voltage. The FB regulation voltage is 0.8 V . |
|  | EP | Exposed Pad. The exposed pad should be soldered to an external ground plane underneath the IC for thermal dissipation. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Efficiency—ADP2105 (1.2 V Output)


Figure 6. Efficiency-ADP2105 (3.3 V Output)


Figure 7. Efficiency—ADP2106 (1.8 V Output)


Figure 8. Efficiency—ADP2105 (1.8 V Output)


Figure 9. Efficiency—ADP2106 (1.2 V Output)


Figure 10. Efficiency—ADP2106 (3.3 V Output)


Figure 11. Efficiency—ADP2107 (1.2 V)


Figure 12. Efficiency-ADP2107 (3.3 V)


Figure 13. Output Voltage Accuracy-ADP2107 (1.8 V)


Figure 14. Efficiency—ADP2107 (1.8 V)


Figure 15. Output Voltage Accuracy—ADP2107 (1.2 V)


Figure 16. Output Voltage Accuracy—ADP2107 (3.3 V)


Figure 17. Quiescent Current vs. Input Voltage


Figure 18. Feedback Voltage vs. Temperature


Figure 19. Peak Current Limit of ADP2105


Figure 20. Switch On Resistance vs. Input Voltage—ADP2105


Figure 21. Switch On Resistance vs. Input Voltage—ADP2106 and ADP2107


Figure 22. Switching Frequency vs. Input Voltage


Figure 23. Peak Current Limit of ADP2106


Figure 24. Peak Current Limit of ADP2107


Figure 25. Pulse-Skipping Threshold vs. Input Voltage for ADP2106


Figure 26. Short-Circuit Response at Output


Figure 27. Pulse-Skipping Threshold vs. Input Voltage for ADP2105


Figure 28. Pulse-Skipping Threshold vs. Input Voltage for ADP2107


Figure 29. Switch On Resistance vs. Temperature-ADP2105


Figure 30. Switch On Resistance vs. Temperature-ADP2106 and ADP2107


Figure 31. PFM Mode of Operation at Very Light Load ( 10 mA )


Figure 32. DCM Mode of Operation at Light Load (100 mA)


Figure 33. Minimum Off Time Control at Dropout


Figure 34. PWM Mode of Operation at Medium/Heavy Load (1.5 A)


Figure 35. Current Limit Behavior of ADP2107 (Frequency Foldback)


Figure 36. Startup and Shutdown Waveform ( $C_{S S}=1 \mathrm{nF} \rightarrow$ SS Time $=1 \mathrm{~ms}$ )

## THEORY OF OPERATION

The ADP2105/ADP2106/ADP2107 are step-down, dc-to-dc converters that use a fixed frequency, peak current mode architecture with an integrated high-side switch and low-side synchronous rectifier. The high 1.2 MHz switching frequency and tiny 16-lead, $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP package allow for a small stepdown dc-to-dc converter solution. The integrated high-side switch (P-channel MOSFET) and synchronous rectifier (N-channel MOSFET) yield high efficiency at medium to heavy loads. Light load efficiency is improved by smoothly transitioning to variable frequency PFM mode.
The ADP2105/ADP2106/ADP2107 (ADJ) operate with an input voltage from 2.7 V to 5.5 V and regulate an output voltage down to 0.8 V . The ADP2105/ADP2106/ADP2107 are also available with preset output voltage options of $3.3 \mathrm{~V}, 1.8 \mathrm{~V}, 1.5 \mathrm{~V}$, and 1.2 V .

## CONTROL SCHEME

The ADP2105/ADP2106/ADP2107 operate with a fixed frequency, peak current mode PWM control architecture at medium to high loads for high efficiency, but shift to a variable frequency PFM control scheme at light loads for lower quiescent current. When operating in fixed frequency PWM mode, the duty cycle of the integrated switches is adjusted to regulate the output voltage, but when operating in PFM mode at light loads, the switching frequency is adjusted to regulate the output voltage.
The ADP2105/ADP2106/ADP2107 operate in the PWM mode only when the load current is greater than the pulse-skipping threshold current. At load currents below this value, the converter smoothly transitions to the PFM mode of operation.

## PWM MODE OPERATION

In PWM mode, the ADP2105/ADP2106/ADP2107 operate at a fixed frequency of 1.2 MHz set by an internal oscillator. At the start of each oscillator cycle, the P-channel MOSFET switch is turned on, putting a positive voltage across the inductor. Current in the inductor increases until the current sense signal crosses the peak inductor current level that turns off the P-channel MOSFET switch and turns on the N-channel MOSFET synchronous rectifier. This puts a negative voltage across the inductor, causing the inductor current to decrease. The synchronous rectifier stays on for the remainder of the cycle, unless the inductor current reaches zero, which causes the zero-crossing comparator to turn off the N -channel MOSFET. The peak inductor current is set by the voltage on the COMP pin. The COMP pin is the output of a transconductance error amplifier that compares the feedback voltage with an internal 0.8 V reference.

## PFM MODE OPERATION

The ADP2105/ADP2106/ADP2107 smoothly transition to the variable frequency PFM mode of operation when the load current decreases below the pulse skipping threshold current, switching only as necessary to maintain the output voltage within regulation. When the output voltage dips below regulation, the ADP2105/ ADP2106/ADP2107 enter PWM mode for a few oscillator cycles to increase the output voltage back to regulation. During the wait time between bursts, both power switches are off, and the output capacitor supplies all the load current. Because the output voltage dips and recovers occasionally, the output voltage ripple in this mode is larger than the ripple in the PWM mode of operation.

## PULSE-SKIPPING THRESHOLD

The output current at which the ADP2105/ADP2106/ADP2107 transition from variable frequency PFM control to fixed frequency PWM control is called the pulse-skipping threshold. The pulseskipping threshold is optimized for excellent efficiency over all load currents. The variation of pulse-skipping threshold with input voltage and output voltage is shown in Figure 25, Figure 27, and Figure 28.

## 100\% DUTY CYCLE OPERATION (LDO MODE)

As the input voltage drops, approaching the output voltage, the ADP2105/ADP2106/ADP2107 smoothly transition to $100 \%$ duty cycle, maintaining the P-channel MOSFET switch-on continuously. This allows the ADP2105/ADP2106/ADP2107 to regulate the output voltage until the drop in input voltage forces the P-channel MOSFET switch to enter dropout, as shown in the following equation:
$V_{\text {IN(MIN) }}=I_{\text {out }} \times\left(R_{D S(O N)-P}+D C R_{\text {IND }}\right)+V_{\text {OUT(NOM })}$
The ADP2105/ADP2106/ADP2107 achieve 100\% duty cycle operation by stretching the P-channel MOSFET switch-on time if the inductor current does not reach the peak inductor current level by the end of the clock cycle. When this happens, the oscillator remains off until the inductor current reaches the peak inductor current level, at which time the switch is turned off and the synchronous rectifier is turned on for a fixed off time. At the end of the fixed off time, another cycle is initiated. As the ADP2105/ADP2106/ADP2107 approach dropout, the switching frequency decreases gradually to smoothly transition to $100 \%$ duty cycle operation.

## ADP2105/ADP2106/ADP2107

## SLOPE COMPENSATION

Slope compensation stabilizes the internal current control loop of the ADP2105/ADP2106/ADP2107 when operating beyond $50 \%$ duty cycle to prevent subharmonic oscillations. It is implemented by summing a fixed, scaled voltage ramp to the current sense signal during the on-time of the P-channel MOSFET switch.

The slope compensation ramp value determines the minimum inductor that can prevent subharmonic oscillations at a given output voltage. For slope compensation ramp values, see Table 5. For more information see the Inductor Selection section.

Table 5. Slope Compensation Ramp Values

| Device | Slope Compensation Ramp Values |
| :--- | :--- |
| ADP2105 | $0.72 \mathrm{~A} / \mu \mathrm{s}$ |
| ADP2106 | $1.07 \mathrm{~A} / \mu \mathrm{s}$ |
| ADP2107 | $1.38 \mathrm{~A} / \mu \mathrm{s}$ |

## DESIGN FEATURES

## Enable/Shutdown

Drive EN high to turn on the ADP2105/ADP2106/ADP2107. Drive EN low to turn off the ADP2105/ADP2106/ADP2107, reducing the input current below $0.1 \mu \mathrm{~A}$. To force the ADP2105/ ADP2106/ADP2107 to automatically start when input power is applied, connect EN to IN. When shut down, the ADP2105/ ADP2106/ADP2107 discharge the soft start capacitor, causing a new soft start cycle every time they are re-enabled.

## Synchronous Rectification

In addition to the P-channel MOSFET switch, the ADP2105/ ADP2106/ADP2107 include an integrated N-channel MOSFET synchronous rectifier. The synchronous rectifier improves efficiency, especially at low output voltage, and reduces cost and board space by eliminating the need for an external rectifier.

## Current Limit

The ADP2105/ADP2106/ADP2107 have protection circuitry to limit the direction and amount of current flowing through the power switch and synchronous rectifier. The positive current limit on the power switch limits the amount of current that can flow from the input to the output, and the negative current limit on the synchronous rectifier prevents the inductor current from reversing direction and flowing out of the load.

## Short-Circuit Protection

The ADP2105/ADP2106/ADP2107 include frequency foldback to prevent output current runaway on a hard short. When the voltage at the feedback pin falls below 0.3 V , indicating the possibility of a hard short at the output, the switching frequency is reduced to $1 / 4$ of the internal oscillator frequency. The reduction in the switching frequency results in more time for the inductor to discharge, preventing a runaway of output current.

## Undervoltage Lockout (UVLO)

To protect against deep battery discharge, UVLO circuitry is integrated on the ADP2105/ADP2106/ADP2107. If the input voltage drops below the 2.2 V UVLO threshold, the ADP2105/ ADP2106/ADP2107 shut down, and both the power switch and synchronous rectifier turn off. When the voltage again rises above the UVLO threshold, the soft start period is initiated, and the device is enabled.

## Thermal Protection

In the event that the ADP2105/ADP2106/ADP2107 junction temperatures rise above $140^{\circ} \mathrm{C}$, the thermal shutdown circuit turns off the converter. Extreme junction temperatures can be the result of high current operation, poor circuit board design, and/or high ambient temperature. A $40^{\circ} \mathrm{C}$ hysteresis is included so that when thermal shutdown occurs, the ADP2105/ADP2106/ ADP2107 do not return to operation until the on-chip temperature drops below $100^{\circ} \mathrm{C}$. When coming out of thermal shutdown, soft start is initiated.

## Soft Start

The ADP2105/ADP2106/ADP2107 include soft start circuitry to limit the output voltage rise time to reduce inrush current at startup. To set the soft start period, connect the soft start capacitor (Css) from SS to AGND. When the ADP2105/ADP2106/ADP2107 are disabled, or if the input voltage is below the undervoltage lockout threshold, Css is internally discharged. When the ADP2105/ADP2106/ADP2107 are enabled, Css is charged through an internal $0.8 \mu \mathrm{~A}$ current source, causing the voltage at SS to rise linearly. The output voltage rises linearly with the voltage at SS.

## APPLICATIONS INFORMATION

## ADIsimPower DESIGN TOOL

The ADP2105/ADP2106/ADP2107 is supported by ADIsimPower design tool set. ADIsimPower is a collection of tools that produce complete power designs optimized for a specific design goal. The tools enable the user to generate a full schematic, bill of materials, and calculate performance in minutes. ADIsimPower can optimize designs for cost, area, efficiency, and parts count while taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about ADIsimPower design tools, refer to www.analog.com/ADIsimPower. The tool set is available from this website, and users can also request an unpopulated board through the tool.

## EXTERNAL COMPONENT SELECTION

The external component selection for the ADP2105/ADP2106/ ADP2107 application circuits shown in Figure 37 and Figure 38 depend on input voltage, output voltage, and load current requirements. Additionally, trade-offs between performance parameters like efficiency and transient response can be made by varying the choice of external components.

## SETTING THE OUTPUT VOLTAGE

The output voltage of ADP2105/ADP2106/ADP2107 (ADJ) is externally set by a resistive voltage divider from the output voltage to FB. The ratio of the resistive voltage divider sets the output voltage, and the absolute value of those resistors sets the divider string current. For lower divider string currents, the small 10 nA ( $0.1 \mu \mathrm{~A}$ maximum) FB bias current is to be taken into account when calculating resistor values. The FB bias current can be ignored for a higher divider string current, but this degrades efficiency at very light loads.

To limit output voltage accuracy degradation due to FB bias current to less than $0.05 \%$ ( $0.5 \%$ maximum), ensure that the divider string current is greater than $20 \mu \mathrm{~A}$. To calculate the desired resistor values, first determine the value of the bottom divider string resistor ( $R_{B O T}$ ) using the following equation:

$$
R_{B O T}=\frac{V_{F B}}{I_{S T R I N G}}
$$

where:
$V_{F B}=0.8 \mathrm{~V}$, the internal reference.
$I_{\text {STRING }}$ is the resistor divider string current.


Figure 37. Typical Applications Circuit for Fixed Output Voltage Options of ADP2105/ADP2106/ADP2107(x.x V)

## ADP2105/ADP2106/ADP2107



Figure 38. Typical Applications Circuit for Adjustable Output Voltage Option of ADP2105/ADP2106/ADP2107 (ADJ)

When $\mathrm{R}_{\text {вот }}$ is determined, calculate the value of the top resistor ( $R_{\text {TOP }}$ ) by using the following equation:

$$
R_{T O P}=R_{B O T}\left[\frac{V_{O U T}-V_{F B}}{V_{F B}}\right]
$$

The ADP2105/ADP2106/ADP2107(x.x V) include the resistive voltage divider internally, reducing the external circuitry required. For improved load regulation, connect the FB to the output voltage as close as possible to the load.

## INDUCTOR SELECTION

The high switching frequency of ADP2105/ADP2106/ADP2107 allows minimal output voltage ripple even with small inductors. The sizing of the inductor is a trade-off between efficiency and transient response. A small inductor leads to larger inductor current ripple that provides excellent transient response but degrades efficiency. Due to the high switching frequency of ADP2105/ADP2106/ADP2107, shielded ferrite core inductors are recommended for their low core losses and low electromagnetic interference (EMI).
As a guideline, the inductor peak-to-peak current ripple $\left(\Delta \mathrm{I}_{\mathrm{L}}\right)$ is typically set to $1 / 3$ of the maximum load current for optimal transient response and efficiency, as shown in the following equations:

$$
\begin{aligned}
& \Delta I_{L}=\frac{V_{O U T} \times\left(V_{I N}-V_{\text {OUT }}\right)}{V_{I N} \times f_{S W} \times L} \approx \frac{I_{\text {LOAD(MAX) }}}{3} \\
& \Rightarrow L_{I D E A L}=\frac{2.5 \times V_{O U T} \times\left(V_{I N}-V_{O U T}\right)}{V_{I N} \times I_{\text {LOAD(MAX) }}} \mu \mathrm{H}
\end{aligned}
$$

where $f_{s w}$ is the switching frequency ( 1.2 MHz ).
The ADP2105/ADP2106/ADP2107 use slope compensation in the current control loop to prevent subharmonic oscillations when operating beyond $50 \%$ duty cycle. The fixed slope compensation limits the minimum inductor value as a function of output voltage.

For the ADP2105

$$
L>(1.12 \mu \mathrm{H} / \mathrm{V}) \times V_{\text {OUT }}
$$

For the ADP2106

$$
L>(0.83 \mu \mathrm{H} / \mathrm{V}) \times V_{\text {OUT }}
$$

For the ADP2107

$$
L>(0.66 \mu \mathrm{H} / \mathrm{V}) \times \text { Vout }
$$

Inductors $4.7 \mu \mathrm{H}$ or larger are not recommended because they may cause instability in discontinuous conduction mode under light load conditions. It is also important that the inductor be capable of handling the maximum peak inductor current $\left(\mathrm{I}_{\mathrm{PK}}\right)$ determined by the following equation:

$$
I_{P K}=I_{L O A D(M A X)}+\left(\frac{\Delta I_{L}}{2}\right)
$$

Table 6. Minimum Inductor Value for Common Output Voltage Options for the ADP2105 (1 A)

|  | $\mathbf{V I N I}^{*}$ V |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| Vout | $\mathbf{2 . 7} \mathbf{V}$ | $\mathbf{3 . 6} \mathbf{V}$ | $\mathbf{4 . 2} \mathbf{V}$ | $\mathbf{5 . 5} \mathbf{V}$ |
| 1.2 V | $1.67 \mu \mathrm{H}$ | $2.00 \mu \mathrm{H}$ | $2.14 \mu \mathrm{H}$ | $2.35 \mu \mathrm{H}$ |
| 1.5 V | $1.68 \mu \mathrm{H}$ | $2.19 \mu \mathrm{H}$ | $2.41 \mu \mathrm{H}$ | $2.73 \mu \mathrm{H}$ |
| 1.8 V | $2.02 \mu \mathrm{H}$ | $2.25 \mu \mathrm{H}$ | $2.57 \mu \mathrm{H}$ | $3.03 \mu \mathrm{H}$ |
| 2.5 V | $2.80 \mu \mathrm{H}$ | $2.80 \mu \mathrm{H}$ | $2.80 \mu \mathrm{H}$ | $3.41 \mu \mathrm{H}$ |
| 3.3 V | $3.70 \mu \mathrm{H}$ | $3.70 \mu \mathrm{H}$ | $3.70 \mu \mathrm{H}$ | $3.70 \mu \mathrm{H}$ |

Table 7. Minimum Inductor Value for Common Output Voltage Options for the ADP2106 (1.5 A)

|  | $\mathbf{V}_{\text {IN }}$ |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| V out | $\mathbf{2 . 7} \mathbf{V}$ | $\mathbf{3 . 6} \mathbf{V}$ | $\mathbf{4 . 2} \mathbf{V}$ | $\mathbf{5 . 5} \mathbf{V}$ |
| 1.2 V | $1.11 \mu \mathrm{H}$ | $2.33 \mu \mathrm{H}$ | $2.43 \mu \mathrm{H}$ | $1.56 \mu \mathrm{H}$ |
| 1.5 V | $1.25 \mu \mathrm{H}$ | $1.46 \mu \mathrm{H}$ | $1.61 \mu \mathrm{H}$ | $1.82 \mu \mathrm{H}$ |
| 1.8 V | $1.49 \mu \mathrm{H}$ | $1.50 \mu \mathrm{H}$ | $1.71 \mu \mathrm{H}$ | $2.02 \mu \mathrm{H}$ |
| 2.5 V | $2.08 \mu \mathrm{H}$ | $2.08 \mu \mathrm{H}$ | $2.08 \mu \mathrm{H}$ | $2.27 \mu \mathrm{H}$ |
| 3.3 V | $2.74 \mu \mathrm{H}$ | $2.74 \mu \mathrm{H}$ | $2.74 \mu \mathrm{H}$ | $2.74 \mu \mathrm{H}$ |

Table 8. Minimum Inductor Value for Common Output Voltage Options for the ADP2107 (2 A)

| $\mathbf{V}_{\text {out }}$ | VIn $^{5}$ |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | $\mathbf{2 . 7 ~ V}$ | $\mathbf{3 . 6} \mathbf{V}$ | $\mathbf{4 . 2} \mathbf{V}$ | $\mathbf{5 . 5} \mathbf{V}$ |
|  | $0.83 \mu \mathrm{H}$ | $1.00 \mu \mathrm{H}$ | $1.07 \mu \mathrm{H}$ | $1.17 \mu \mathrm{H}$ |
| 1.5 V | $0.99 \mu \mathrm{H}$ | $1.09 \mu \mathrm{H}$ | $1.21 \mu \mathrm{H}$ | $1.36 \mu \mathrm{H}$ |
| 1.8 V | $1.19 \mu \mathrm{H}$ | $1.19 \mu \mathrm{H}$ | $1.29 \mu \mathrm{H}$ | $1.51 \mu \mathrm{H}$ |
| 2.5 V | $1.65 \mu \mathrm{H}$ | $1.65 \mu \mathrm{H}$ | $1.65 \mu \mathrm{H}$ | $1.70 \mu \mathrm{H}$ |
| 3.3 V | $2.18 \mu \mathrm{H}$ | $2.18 \mu \mathrm{H}$ | $2.18 \mu \mathrm{H}$ | $2.18 \mu \mathrm{H}$ |

Table 9. Inductor Recommendations for the ADP2105/ ADP2106/ADP2107

| Vendor | Small-Sized Inductors ( $<\mathbf{5} \mathbf{~ m m} \times \mathbf{5 m m}$ ) | Large-Sized Inductors ( $>\mathbf{5 ~ m m} \times \mathbf{5 m m}$ ) |
| :---: | :---: | :---: |
| Sumida | $\begin{aligned} & \text { CDRH2D14, 3D16, } \\ & \text { 3D28 } \end{aligned}$ | $\begin{aligned} & \text { CDRH4D18, 4D22, } \\ & \text { 4D28, 5D18, 6D12 } \end{aligned}$ |
| Toko | 1069AS-DB3018, 1098AS-DE2812, 1070AS-DB3020 | $\begin{aligned} & \text { D52LC, D518LC, } \\ & \text { D62LCB } \end{aligned}$ |
| Coilcraft | LPS3015, LPS4012, DO3314 | DO1605T |
| Cooper Bussmann | SD3110, SD3112, SD3114, SD3118, SD3812, SD3814 | SD10, SD12, SD14, SD52 |

## OUTPUT CAPACITOR SELECTION

The output capacitor selection affects both the output voltage ripple and the loop dynamics of the converter. For a given loop crossover frequency (the frequency at which the loop gain drops to 0 dB ), the maximum voltage transient excursion (overshoot) is inversely proportional to the value of the output capacitor. Therefore, larger output capacitors result in improved load transient response. To minimize the effects of the dc-to-dc converter switching, the crossover frequency of the compensation loop must be less than $1 / 10$ of the switching frequency. Higher crossover frequency leads to faster settling time for a load transient response, but it can also cause ringing due to poor phase margin. Lower crossover frequency helps to provide stable operation but needs large output capacitors to achieve competitive overshoot specifications. Therefore, the optimal crossover frequency for the control loop of ADP2105/ADP2106/ADP2107 is $80 \mathrm{kHz}, 1 / 15$ of the switching frequency. For a crossover frequency of 80 kHz , Figure 39 shows the maximum output voltage excursion during a 1 A load transient, as the product of the output voltage and the output capacitor is varied. Choose the output capacitor based on the desired load transient response and target output voltage.


Figure 39. Percentage Overshoot for a 1 A Load Transient Response vs. Output Capacitor $\times$ Output Voltage

For example, if the desired 1 A load transient response (overshoot) is $5 \%$ for an output voltage of 2.5 V , then from Figure 39
Output Capacitor $\times$ Output Voltage $=50 \mu \mathrm{C}$

$$
\Rightarrow \text { Output Capacitor }=\frac{50 \mu \mathrm{C}}{2.5} \approx 20 \mu \mathrm{~F}
$$

The ADP2105/ADP2106/ADP2107 have been designed for operation with small ceramic output capacitors that have low ESR and ESL. Therefore, they are comfortably able to meet tight output voltage ripple specifications. X5R or X7R dielectrics are recommended with a voltage rating of 6.3 V or 10 V . Y5V and Z5U dielectrics are not recommended, due to their poor temperature and dc bias characteristics. Table 10 shows a list of recommended MLCC capacitors from Murata and Taiyo Yuden.
When choosing output capacitors, it is also important to account for the loss of capacitance due to output voltage dc bias. Figure 40 shows the loss of capacitance due to output voltage dc bias for three X5R MLCC capacitors from Murata.


Figure 40. Percentage Drop-In Capacitance vs. DC Bias for Ceramic Capacitors (Information Provided by Murata Corporation)

## ADP2105/ADP2106/ADP2107

For example, to get $20 \mu \mathrm{~F}$ output capacitance at an output voltage of 2.5 V , based on Figure 40, as well as to give some margin for temperature variance, a $22 \mu \mathrm{~F}$ and a $10 \mu \mathrm{~F}$ capacitor are to be used in parallel to ensure that the output capacitance is sufficient under all conditions for stable behavior.

Table 10. Recommended Input and Output Capacitor Selection for the ADP2105/ADP2106/ADP2107

|  | Vendor |  |
| :---: | :--- | :--- |
| Capacitor | Murata | Taiyo Yuden |
| $4.7 \mu \mathrm{~F}, 10 \mathrm{~V}$ | GRM21BR61A475K | LMK212BJ475KG |
| X5R 0805 |  |  |
| $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ | GRM21BR61A106K | LMK212BJ106KG |
| XR 0805 |  |  |
| $22 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | GRM21BR60J226M | JMK212BJ226MG |
| X5R 0805 |  |  |

## INPUT CAPACITOR SELECTION

The input capacitor reduces input voltage ripple caused by the switch currents on the PWIN pins. Place the input capacitors as close as possible to the PWIN pins. Select an input capacitor capable of withstanding the rms input current for the maximum load current in your application.

For the ADP2105, it is recommended that each PWIN pin be bypassed with a $4.7 \mu \mathrm{~F}$ or larger input capacitor. For the ADP2106, bypass each PWIN pin with a $10 \mu \mathrm{~F}$ and a $4.7 \mu \mathrm{~F}$ capacitor, and for the ADP2107, bypass each PWIN pin with a $10 \mu \mathrm{~F}$ capacitor.

As with the output capacitor, a low ESR ceramic capacitor is recommended to minimize input voltage ripple. X5R or X7R dielectrics are recommended, with a voltage rating of 6.3 V or 10 V . Y5V and Z5U dielectrics are not recommended due to their poor temperature and dc bias characteristics. Refer to Table 10 for input capacitor recommendations.

## INPUT FILTER

The IN pin is the power source for the ADP2105/ADP2106/ ADP2107 internal circuitry, including the voltage reference and current sense amplifier that are sensitive to power supply noise. To prevent high frequency switching noise on the PWIN pins from corrupting the internal circuitry of the ADP2105/ADP2106/ ADP2107, a low-pass RC filter must be placed between the IN pin and the PWIN1 pin. The suggested input filter consists of a small $0.1 \mu \mathrm{~F}$ ceramic capacitor placed between IN and AGND and a $10 \Omega$ resistor placed between IN and PWIN1. This forms a 150 kHz low-pass filter between PWIN1 and IN that prevents any high frequency noise on PWIN1 from coupling into the IN pin.

## SOFT START PERIOD

To set the soft start period, connect a soft start capacitor (Css) from SS to AGND. The soft start period varies linearly with the size of the soft start capacitor, as shown in the following equation:
$T_{s s}=C_{s s} \times 10^{9} \mathrm{~ms}$
For a soft start period of 1 ms , a 1 nF capacitor must be connected between SS and AGND.

## LOOP COMPENSATION

The ADP2105/ADP2106/ADP2107 utilize a transconductance error amplifier to compensate the external voltage loop. The open loop transfer function at angular frequency (s) is given by

$$
H(s)=G_{m} G_{C S}\left(\frac{Z_{\text {COMP }}(s)}{s C_{\text {OUT }}}\right)\left(\frac{V_{\text {REF }}}{V_{\text {OUT }}}\right)
$$

where:
$V_{\text {REF }}$ is the internal reference voltage $(0.8 \mathrm{~V})$.
$V_{\text {OUt }}$ is the nominal output voltage.
$Z_{\text {COMP }}(s)$ is the impedance of the compensation network at the angular frequency.
Cout is the output capacitor.
$g_{m}$ is the transconductance of the error amplifier ( $50 \mu \mathrm{~A} / \mathrm{V}$ nominal).
$G_{C S}$ is the effective transconductance of the current loop.

$$
\begin{aligned}
& G_{C S}=1.875 \mathrm{~A} / \mathrm{V} \text { for the ADP2105. } \\
& G_{C S}=2.8125 \mathrm{~A} / \mathrm{V} \text { for the ADP2106. } \\
& G_{C S}=3.625 \mathrm{~A} / \mathrm{V} \text { for the ADP2107. }
\end{aligned}
$$

The transconductance error amplifier drives the compensation network that consists of a resistor ( $R_{\text {СомP }}$ ) and capacitor ( $C_{\text {СОМР }}$ ) connected in series to form a pole and a zero, as shown in the following equation:

$$
Z_{\text {COMP }}(s)=\left(R_{\text {СОMP }}+\frac{1}{s C_{\text {COMP }}}\right)=\left(\frac{1+s R_{\text {СOMP }} C_{\text {COMP }}}{s C_{\text {COMP }}}\right)
$$

At the crossover frequency, the gain of the open loop transfer function is unity. For the compensation network impedance at the crossover frequency, this yields the following equation:

$$
Z_{\text {COMP }}\left(F_{\text {CROSS }}\right)=\left(\frac{(2 \pi) F_{\text {CROSS }}}{G_{m} G_{C S}}\right)\left(\frac{C_{\text {OUT }} V_{\text {OUT }}}{V_{\text {REF }}}\right)
$$

where:
$F_{\text {CROSS }}=80 \mathrm{kHz}$, the crossover frequency of the loop.
Cout Vout is determined from the Output Capacitor Selection section.

To ensure that there is sufficient phase margin at the crossover frequency, place the compensator zero at $1 / 4$ of the crossover frequency, as shown in the following equation:

$$
(2 \pi)\left(\frac{F_{\text {CROSS }}}{4}\right) R_{\text {СОМР }} C_{\text {COMP }}=1
$$

Solving the three equations in this section simultaneously yields the value for the compensation resistor and compensation capacitor, as shown in the following equation:

$$
\begin{aligned}
& R_{\text {COMP }}=0.8\left(\frac{(2 \pi) F_{\text {CROSS }}}{G_{m} G_{C S}}\right)\left(\frac{C_{\text {OUT }} V_{\text {OUT }}}{V_{\text {REF }}}\right) \\
& C_{\text {COMP }}=\frac{2}{\pi F_{\text {CROSS }} R_{\text {COMP }}}
\end{aligned}
$$

## BODE PLOTS



Figure 41. ADP2106 Bode Plot at $V_{I N}=5.5 \mathrm{~V}, V_{\text {out }}=1.8 \mathrm{~V}$ and Load $=1 \mathrm{~A}$


Figure 42. ADP2106 Bode Plot at $V_{I N}=3.6 \mathrm{~V}, V_{\text {out }}=1.8 \mathrm{~V}$, and Load $=1 \mathrm{~A}$


Figure 43. ADP2105 Bode Plot at $V_{I N}=3.6 \mathrm{~V}$, Vout $=1.2 \mathrm{~V}$, and Load $=1 \mathrm{~A}$


Figure 44. ADP2105 Bode Plot at $V_{I N}=5.5 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}$ and $\mathrm{Load}=1 \mathrm{~A}$


1. EXTERNAL COMPONENTS WERE CHOSEN FOR A 10\% OVERSHOOT FOR A 1A LOAD TRANSIENT.

Figure 45. ADP2107 Bode Plot at $V_{I N}=5 \mathrm{~V}, V_{\text {out }}=2.5 \mathrm{~V}$ and Load $=1 \mathrm{~A}$


Figure 46. ADP2107 Bode Plot at $V_{I N}=5 \mathrm{~V}, V_{\text {OUt }}=3.3 \mathrm{~V}$, and Load $=1 \mathrm{~A}$

## LOAD TRANSIENT RESPONSE



Figure 47. 1 A Load Transient Response for ADP2105-1.2 with External Components Chosen for 5\% Overshoot


Figure 48. 1 A Load Transient Response for ADP2105-1.8 with External Components Chosen for 5\% Overshoot


Figure 49. 1 A Load Transient Response for ADP2105-3.3 with External Components Chosen for 5\% Overshoot


OUTPUT CAPACITOR: $22 \mu \mathrm{~F}+4.7 \mu \mathrm{~F}$
INDUCTOR: SD14, $2.5 \mu \mathrm{H}$
COMPENSATION RESISTOR: $135 \mathrm{k} \Omega$
COMPENSATION CAPACITOR: 82pF
Figure 50. 1 A Load Transient Response for ADP2105-1.2 with External Components Chosen for 10\% Overshoot


INDUCTOR: SD3814, $3.3 \mu \mathrm{H}$
COMPENSATION RESISTOR: 135k $\Omega$
COMPENSATION CAPACITOR: 82pF
Figure 51. 1 A Load Transient Response for ADP2105-1.8 with External Components Chosen for 10\% Overshoot


OUTPUT CAPACITOR: $10 \mu \mathrm{~F}+4.7 \mu \mathrm{~F}$
INDUCTOR: CDRH5D18, $4.1 \mu \mathrm{H}$
COMPENSATION RESISTOR: $135 \mathrm{k} \Omega$
COMPENSATION CAPACITOR: 82pF
Figure 52. 1 A Load Transient Response for ADP2105-3.3 with External Components Chosen for 10\% Overshoot

## EFFICIENCY CONSIDERATIONS

Efficiency is the ratio of output power to input power. The high efficiency of the ADP2105/ADP2106/ADP2107 has two distinct advantages. First, only a small amount of power is lost in the dc-to-dc converter package that reduces thermal constraints. Second, the high efficiency delivers the maximum output power for the given input power, extending battery life in portable applications.
There are four major sources of power loss in dc-to-dc converters like the ADP2105/ADP2106/ADP2107:

- Power switch conduction losses
- Inductor losses
- Switching losses
- Transition losses


## Power Switch Conduction Losses

Power switch conduction losses are caused by the flow of output current through the P-channel power switch and the N -channel synchronous rectifier, which have internal resistances ( $\left.R_{D S(O N)}\right)$ associated with them. The amount of power loss can be approximated by
$P_{S W-C O N D}=\left[R_{D S(O N)-P} \times \mathrm{D}+R_{D S(O N)-N} \times(1-D)\right] \times$ IouT $^{2}$
where $D=\mathrm{V}_{\text {out }} / \mathrm{V}_{\text {IN }}$.
The internal resistance of the power switches increases with temperature but decreases with higher input voltage. Figure 20 and Figure 21 show the change in $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs. input voltage, whereas Figure 29 and Figure 30 show the change in $\mathrm{R}_{\mathrm{DS}(O N)}$ vs. temperature for both power devices.

## Inductor Losses

Inductor conduction losses are caused by the flow of current through the inductor, which has an internal resistance (DCR) associated with it. Larger sized inductors have smaller DCR, which can improve inductor conduction losses.
Inductor core losses are related to the magnetic permeability of the core material. Because the ADP2105/ADP2106/ADP2107 are high switching frequency dc-to-dc converters, shielded ferrite core material is recommended for the low core losses and low EMI.
The total amount of inductor power loss can be calculated by
$P_{L}=D C R \times$ Iout $^{2}+$ Core Losses

## Switching Losses

Switching losses are associated with the current drawn by the driver to turn on and turn off the power devices at the switching frequency. Each time a power device gate is turned on and turned off, the driver transfers a charge $\Delta \mathrm{Q}$ from the input supply to the gate and then from the gate to ground.
The amount of power loss can by calculated by
$P_{S W}=\left(C_{G A T E-P}+C_{G A T E-N}\right) \times V_{I N}{ }^{2} \times f_{S W}$
where:
$\left(C_{G A T E-P}+C_{G A T E-N}\right) \approx 600 \mathrm{pF}$.
$f_{s w}=1.2 \mathrm{MHz}$, the switching frequency.

## Transition Losses

Transition losses occur because the P-channel MOSFET power switch cannot turn on or turn off instantaneously. At the middle of an LX (switch) node transition, the power switch is providing all the inductor current, while the source to drain voltage of the power switch is half the input voltage, resulting in power loss. Transition losses increase with load current and input voltage and occur twice for each switching cycle.
The amount of power loss can be calculated by

$$
P_{\text {TRAN }}=\frac{V_{I N}}{2} \times I_{\text {OUT }} \times\left(t_{\text {ON }}+t_{\text {OFF }}\right) \times f_{S W}
$$

where $t_{O N}$ and $t_{\text {OFF }}$ are the rise time and fall time of the LX (switch) node, and are both approximately 3 ns .

## THERMAL CONSIDERATIONS

In most applications, the ADP2105/ADP2106/ADP2107 do not dissipate a lot of heat due to their high efficiency. However, in applications with high ambient temperature, low supply voltage, and high duty cycle, the heat dissipated in the package is large enough that it can cause the junction temperature of the die to exceed the maximum junction temperature of $125^{\circ} \mathrm{C}$. Once the junction temperature exceeds $140^{\circ} \mathrm{C}$, the converter goes into thermal shutdown. To prevent any permanent damage it recovers only after the junction temperature has decreased below $100^{\circ} \mathrm{C}$. Therefore, thermal analysis for the chosen application solution is very important to guarantee reliable performance over all conditions.
The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to the power dissipation, as shown in the following equation:
$T_{J}=T_{A}+T_{R}$
where:
$T_{J}$ is the junction temperature.
$T_{A}$ is the ambient temperature.
$T_{R}$ is the rise in temperature of the package due to the power dissipation in the package.
The rise in temperature of the package is directly proportional to the power dissipation in the package. The proportionality constant for this relationship is defined as the thermal resistance from the junction of the die to the ambient temperature, as shown in the following equation:
$T_{R}=\theta_{I A} \times P_{D}$
where:
$T_{R}$ is the rise in temperature of the package.
$P_{D}$ is the power dissipation in the package.
$\theta_{I A}$ is the thermal resistance from the junction of the die to the ambient temperature of the package.

For example, in an application where the ADP2107(1.8 V) is used with an input voltage of 3.6 V , a load current of 2 A , and a maximum ambient temperature of $85^{\circ} \mathrm{C}$, at a load current of 2 A , the most significant contributor of power dissipation in the dc-todc converter package is the conduction loss of the power switches. Using the graph of switch on resistance vs. temperature (see Figure 30), as well as the equation of power loss given in the Power Switch Conduction Losses section, the power dissipation in the package can be calculated by the following:
$P_{S W-C O N D}=\left[R_{D S(O N)-P} \times D+R_{D S(O N)-N} \times(1-D)\right] \times I_{\text {OUT }}{ }^{2}=$
$[109 \mathrm{~m} \Omega \times 0.5+90 \mathrm{~m} \Omega \times 0.5] \times(2 \mathrm{~A})^{2} \approx 400 \mathrm{~mW}$

The $\theta_{\mathrm{JA}}$ for the LFCSP package is $40^{\circ} \mathrm{C} / \mathrm{W}$, as shown in Table 3 . Therefore, the rise in temperature of the package due to power dissipation is
$T_{R}=\theta_{I A} \times P_{D}=40^{\circ} \mathrm{C} / \mathrm{W} \times 0.40 \mathrm{~W}=16^{\circ} \mathrm{C}$
The junction temperature of the converter is
$T_{J}=T_{A}+T_{R}=85^{\circ} \mathrm{C}+16^{\circ} \mathrm{C}=101^{\circ} \mathrm{C}$
Because the junction temperature of the converter is below the maximum junction temperature of $125^{\circ} \mathrm{C}$, this application operates reliably from a thermal point of view.

## DESIGN EXAMPLE

Consider an application with the following specifications:

- Input Voltage $=3.6 \mathrm{~V}$ to 4.2 V .
- Output Voltage $=2 \mathrm{~V}$.
- Typical Output Current $=600 \mathrm{~mA}$.
- Maximum Output Current = 1.2 A.
- Soft Start Time $=2 \mathrm{~ms}$.

Overshoot $\leq 100 \mathrm{mV}$ under all load transient conditions.

1. Choose the dc-to-dc converter that satisfies the maximum output current requirement. Because the maximum output current for this application is 1.2 A , the ADP2106 with a maximum output current of 1.5 A is ideal for this application.
2. See whether the output voltage desired is available as a fixed output voltage option. Because 2 V is not one of the fixed output voltage options available, choose the adjustable version of ADP2106.
3. The first step in external component selection for an adjustable version converter is to calculate the resistance of the resistive voltage divider that sets the output voltage.
$R_{\text {BOT }}=\frac{V_{F B}}{I_{\text {STRING }}}=\frac{0.8 \mathrm{~V}}{20 \mu \mathrm{~A}}=40 \mathrm{k} \Omega$
$R_{T O P}=R_{B O T}\left[\frac{V_{\text {OUT }}-V_{F B}}{V_{F B}}\right]=40 \mathrm{k} \Omega \times\left[\frac{2 \mathrm{~V}-0.8 \mathrm{~V}}{0.8 \mathrm{~V}}\right]=60 \mathrm{k} \Omega$
Calculate the minimum inductor value as follows:
For the ADP2106:
$L>(0.83 \mu \mathrm{H} / \mathrm{V}) \times V_{\text {OUT }}$
$\Rightarrow L>0.83 \mu \mathrm{H} / \mathrm{V} \times 2 \mathrm{~V}$
$\Rightarrow L>1.66 \mu \mathrm{H}$
Next, calculate the ideal inductor value that sets the inductor peak-to-peak current ripple ( $\Delta \mathrm{I}_{\mathrm{L}}$ ) to $1 / 3$ of the maximum load current at the maximum input voltage as follows:
$L_{I D E A L}=\frac{2.5 \times V_{\text {OUT }} \times\left(V_{\text {IN }}-V_{\text {OUT }}\right)}{V_{\text {IN }} \times I_{\text {LOAD (MAX) }}} \mu \mathrm{H}=$
$\frac{2.5 \times 2 \times(4.2-2)}{4.2 \times 1.2} \mu \mathrm{H}=2.18 \mu \mathrm{H}$
4. The closest standard inductor value is $2.2 \mu \mathrm{H}$. The maximum rms current of the inductor is to be greater than 1.2 A , and the saturation current of the inductor is to be greater than 2 A . One inductor that meets these criteria is the LPS4012$2.2 \mu \mathrm{H}$ from Coilcraft.
5. Choose the output capacitor based on the transient response requirements. The worst-case load transient is 1.2 A , for which the overshoot must be less than 100 mV , which is $5 \%$ of the output voltage. For a 1 A load transient, the overshoot must be less than $4 \%$ of the output voltage, then from Figure 39:
Output Capacitor $\times$ Output Voltage $=60 \mu \mathrm{C}$
$\Rightarrow$ Output Capacitor $=\frac{60 \mu \mathrm{C}}{2.0 \mathrm{~V}} \approx 30 \mu \mathrm{~F}$
Taking into account the loss of capacitance due to dc bias, as shown in Figure 40, two $22 \mu \mathrm{~F}$ X5R MLCC capacitors from Murata (GRM21BR60J226M) are sufficient for this application.
6. Because the ADP2106 is being used in this application, the input capacitors are $10 \mu \mathrm{~F}$ and $4.7 \mu \mathrm{~F}$ X5R Murata capacitors (GRM21BR61A106K and GRM21BR61A475K).
7. The input filter consists of a small $0.1 \mu \mathrm{~F}$ ceramic capacitor placed between IN and AGND and a $10 \Omega$ resistor placed between IN and PWIN1.
8. Choose a soft start capacitor of 2 nF to achieve a soft start time of 2 ms .
9. Calculate the compensation resistor and capacitor as follows:

$$
\begin{gathered}
R_{\text {COMP }}=0.8\left(\frac{(2 \pi) F_{\text {CROSS }}}{G_{m} G_{C S}}\right)\left(\frac{C_{\text {OUT }} V_{\text {OUT }}}{V_{\text {REF }}}\right)= \\
0.8\left(\frac{(2 \pi) \times 80 \mathrm{kHz}}{50 \mu \mathrm{~A} / \mathrm{V} \times 2.8125 \mathrm{~A} / \mathrm{V}}\right)\left(\frac{30 \mu \mathrm{~F} \times 2 \mathrm{~V}}{0.8 \mathrm{~V}}\right)=215 \mathrm{k} \Omega \\
C_{\text {COMP }}=\frac{2}{\pi F_{\text {CROSS }} R_{\text {COMP }}}=\frac{2}{\pi \times 80 \mathrm{kHz} \times 215 \mathrm{k} \Omega}=39 \mathrm{pF}
\end{gathered}
$$

## EXTERNAL COMPONENT RECOMMENDATIONS

For popular output voltage options at 80 kHz crossover frequency with $10 \%$ overshoot for a 1 A load transient (refer to Figure 37 and Figure 38).

Table 11. Recommended External Components

| Device | Vout (V) | $\mathrm{ClN}_{\text {( }}{ }^{1}(\mu \mathrm{~F})$ | $\mathrm{ClN2}^{1}(\mu \mathrm{~F})$ | Cout ${ }^{2}$ ( $\mu \mathrm{F}$ ) | $\mathrm{L}(\mu \mathrm{H})$ | Rcomp (k $\mathbf{\Omega}$ ) | Ccomp (pF) | RTOP ${ }^{3}$ (k) | Rbot ${ }^{3}$ (k $\Omega$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADP2105 (ADJ) | 0.9 | 4.7 | 4.7 | $22+10$ | 2.0 | 135 | 82 | 5 | 40 |
| ADP2105 (ADJ) | 1.2 | 4.7 | 4.7 | $22+4.7$ | 2.5 | 135 | 82 | 20 | 40 |
| ADP2105 (ADJ) | 1.5 | 4.7 | 4.7 | $10+10$ | 3.0 | 135 | 82 | 35 | 40 |
| ADP2105 (ADJ) | 1.8 | 4.7 | 4.7 | $10+10$ | 3.3 | 135 | 82 | 50 | 40 |
| ADP2105 (ADJ) | 2.5 | 4.7 | 4.7 | $10+4.7$ | 3.6 | 135 | 82 | 85 | 40 |
| ADP2105 (ADJ) | 3.3 | 4.7 | 4.7 | $10+4.7$ | 4.1 | 135 | 82 | 125 | 40 |
| ADP2106 (ADJ) | 0.9 | 4.7 | 10 | $22+10$ | 1.5 | 90 | 100 | 5 | 40 |
| ADP2106 (ADJ) | 1.2 | 4.7 | 10 | $22+4.7$ | 1.8 | 90 | 100 | 20 | 40 |
| ADP2106 (ADJ) | 1.5 | 4.7 | 10 | $10+10$ | 2.0 | 90 | 100 | 35 | 40 |
| ADP2106 (ADJ) | 1.8 | 4.7 | 10 | $10+10$ | 2.2 | 90 | 100 | 50 | 40 |
| ADP2106 (ADJ) | 2.5 | 4.7 | 10 | $10+4.7$ | 2.5 | 90 | 100 | 85 | 40 |
| ADP2106 (ADJ) | 3.3 | 4.7 | 10 | $10+4.7$ | 3.0 | 90 | 100 | 125 | 40 |
| ADP2107 (ADJ) | 0.9 | 10 | 10 | $22+10$ | 1.2 | 70 | 120 | 5 | 40 |
| ADP2107 (ADJ) | 1.2 | 10 | 10 | $22+4.7$ | 1.5 | 70 | 120 | 20 | 40 |
| ADP2107 (ADJ) | 1.5 | 10 | 10 | $10+10$ | 1.5 | 70 | 120 | 35 | 40 |
| ADP2107 (ADJ) | 1.8 | 10 | 10 | $10+10$ | 1.8 | 70 | 120 | 50 | 40 |
| ADP2107 (ADJ) | 2.5 | 10 | 10 | $10+4.7$ | 1.8 | 70 | 120 | 85 | 40 |
| ADP2107 (ADJ) | 3.3 | 10 | 10 | $10+4.7$ | 2.5 | 70 | 120 | 125 | 40 |
| ADP2105-1.2 | 1.2 | 4.7 | 4.7 | $22+4.7$ | 2.5 | 135 | 82 | N/A | N/A |
| ADP2105-1.5 | 1.5 | 4.7 | 4.7 | $10+10$ | 3.0 | 135 | 82 | N/A | N/A |
| ADP2105-1.8 | 1.8 | 4.7 | 4.7 | $10+10$ | 3.3 | 135 | 82 | N/A | N/A |
| ADP2105-3.3 | 3.3 | 4.7 | 4.7 | $10+4.7$ | 4.1 | 135 | 82 | N/A | N/A |
| ADP2106-1.2 | 1.2 | 4.7 | 10 | $22+4.7$ | 1.8 | 90 | 100 | N/A | N/A |
| ADP2106-1.5 | 1.5 | 4.7 | 10 | $10+10$ | 2.0 | 90 | 100 | N/A | N/A |
| ADP2106-1.8 | 1.8 | 4.7 | 10 | $10+10$ | 2.2 | 90 | 100 | N/A | N/A |
| ADP2106-3.3 | 3.3 | 4.7 | 10 | $10+4.7$ | 3.0 | 90 | 100 | N/A | N/A |
| ADP2107-1.2 | 1.2 | 10 | 10 | $22+4.7$ | 1.5 | 70 | 120 | N/A | N/A |
| ADP2107-1.5 | 1.5 | 10 | 10 | $10+10$ | 1.5 | 70 | 120 | N/A | N/A |
| ADP2107-1.8 | 1.8 | 10 | 10 | $10+10$ | 1.8 | 70 | 120 | N/A | N/A |
| ADP2107-3.3 | 3.3 | 10 | 10 | $10+4.7$ | 2.5 | 70 | 120 | N/A | N/A |

${ }^{1} 4.7 \mu \mathrm{~F} 0805$ X5R 10 V Murata-GRM21BR61A475KA73L. $10 \mu \mathrm{~F} 0805$ X5R 10 V Murata—GRM21BR61A106KE19L.
${ }^{2} 4.7 \mu \mathrm{~F} 0805$ X5R 10 V Murata-GRM21BR61A475KA73L. $10 \mu \mathrm{~F} 0805$ X5R 10 V Murata—GRM21BR61A106KE19L. $22 \mu \mathrm{~F} 0805$ X5R 6.3 V Murata-GRM21BR60J226ME39L.
${ }^{3} 0.5 \%$ accuracy resistor.

## ADP2105/ADP2106/ADP2107

For popular output voltage options at 80 kHz crossover frequency with $5 \%$ overshoot for a 1 A load transient (refer to Figure 37 and Figure 38).

Table 12. Recommended External Components

| Device | $\mathrm{V}_{\text {OUt }}(\mathrm{V})$ | $\mathrm{ClNa}^{1{ }^{1}}$ ( $\mu \mathrm{F}$ ) | $\mathrm{ClNa}^{1}{ }^{1}(\mu \mathrm{~F})$ | $\mathrm{Cout}^{2}(\mu \mathrm{~F})$ | $\mathrm{L}(\mu \mathrm{H})$ | Rcomp (k) | $\mathrm{C}_{\text {comp }}(\mathrm{pF})$ | $\mathrm{R}_{\text {TOP }}{ }^{3}(\mathrm{k} \Omega$ ) | $\mathrm{R}_{\mathrm{Bot}}{ }^{3}(\mathrm{k} \Omega)$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADP2105 (ADJ) | 0.9 | 4.7 | 4.7 | $22+22+22$ | 2.0 | 270 | 39 | 5 | 40 |
| ADP2105 (ADJ) | 1.2 | 4.7 | 4.7 | $22+22+4.7$ | 2.5 | 270 | 39 | 20 | 40 |
| ADP2105 (ADJ) | 1.5 | 4.7 | 4.7 | $22+22$ | 3.0 | 270 | 39 | 35 | 40 |
| ADP2105 (ADJ) | 1.8 | 4.7 | 4.7 | $22+22$ | 3.3 | 270 | 39 | 50 | 40 |
| ADP2105 (ADJ) | 2.5 | 4.7 | 4.7 | $22+10$ | 3.6 | 270 | 39 | 85 | 40 |
| ADP2105 (ADJ) | 3.3 | 4.7 | 4.7 | $22+4.7$ | 4.1 | 270 | 39 | 125 | 40 |
| ADP2106 (ADJ) | 0.9 | 4.7 | 10 | $22+22+22$ | 1.5 | 180 | 56 | 5 | 40 |
| ADP2106 (ADJ) | 1.2 | 4.7 | 10 | $22+22+4.7$ | 1.8 | 180 | 56 | 20 | 40 |
| ADP2106 (ADJ) | 1.5 | 4.7 | 10 | $22+22$ | 2.0 | 180 | 56 | 35 | 40 |
| ADP2106 (ADJ) | 1.8 | 4.7 | 10 | $22+22$ | 2.2 | 180 | 56 | 50 | 40 |
| ADP2106 (ADJ) | 2.5 | 4.7 | 10 | $22+10$ | 2.5 | 180 | 56 | 85 | 40 |
| ADP2106 (ADJ) | 3.3 | 4.7 | 10 | $22+4.7$ | 3.0 | 180 | 56 | 125 | 40 |
| ADP2107 (ADJ) | 0.9 | 10 | 10 | $22+22+22$ | 1.2 | 140 | 68 | 5 | 40 |
| ADP2107 (ADJ) | 1.2 | 10 | 10 | $22+22+4.7$ | 1.5 | 140 | 68 | 20 | 40 |
| ADP2107 (ADJ) | 1.5 | 10 | 10 | $22+22$ | 1.5 | 140 | 68 | 35 | 40 |
| ADP2107 (ADJ) | 1.8 | 10 | 10 | $22+22$ | 1.8 | 140 | 68 | 50 | 40 |
| ADP2107 (ADJ) | 2.5 | 10 | 10 | $22+10$ | 1.8 | 140 | 68 | 85 | 40 |
| ADP2107 (ADJ) | 3.3 | 10 | 10 | $22+4.7$ | 2.5 | 140 | 68 | 125 | 40 |
| ADP2105-1.2 | 1.2 | 4.7 | 4.7 | $22+22+4.7$ | 2.5 | 270 | 39 | N/A | N/A |
| ADP2105-1.5 | 1.5 | 4.7 | 4.7 | $22+22$ | 3.0 | 270 | 39 | N/A | N/A |
| ADP2105-1.8 | 1.8 | 4.7 | 4.7 | $22+22$ | 3.3 | 270 | 39 | N/A | N/A |
| ADP2105-3.3 | 3.3 | 4.7 | 4.7 | $22+4.7$ | 4.1 | 270 | 39 | N/A | N/A |
| ADP2106-1.2 | 1.2 | 4.7 | 10 | $22+22+4.7$ | 1.8 | 180 | 56 | N/A | N/A |
| ADP2106-1.5 | 1.5 | 4.7 | 10 | $22+22$ | 2.0 | 180 | 56 | N/A | N/A |
| ADP2106-1.8 | 1.8 | 4.7 | 10 | $22+22$ | 2.2 | 180 | 56 | N/A | N/A |
| ADP2106-3.3 | 3.3 | 4.7 | 10 | $22+4.7$ | 3.0 | 180 | 56 | N/A | N/A |
| ADP2107-1.2 | 1.2 | 10 | 10 | $22+22+4.7$ | 1.5 | 140 | 68 | N/A | N/A |
| ADP2107-1.5 | 1.5 | 10 | 10 | $22+22$ | 1.5 | 140 | 68 | N/A | N/A |
| ADP2107-1.8 | 1.8 | 10 | 10 | $22+22$ | 1.8 | 140 | 68 | N/A | N/A |
| ADP2107-3.3 | 3.3 | 10 | 10 | $22+4.7$ | 2.5 | 140 | 68 | N/A | N/A |

[^0]
## CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Good circuit board layout is essential to obtaining the best performance from the ADP2105/ADP2106/ADP2107. Poor circuit layout degrades the output ripple, as well as the electromagnetic interference (EMI) and electromagnetic compatibility (EMC) performance.
Figure 54 and Figure 55 show the ideal circuit board layout for the ADP2105/ADP2106/ADP2107 to achieve the highest performance. Refer to the following guidelines if adjustments to the suggested layout are needed:

- Use separate analog and power ground planes. Connect the ground reference of sensitive analog circuitry (such as compensation and output voltage divider components) to analog ground; connect the ground reference of power components (such as input and output capacitors) to power ground. In addition, connect both the ground planes to the exposed pad of the ADP2105/ADP2106/ADP2107.
- For each PWIN pin, place an input capacitor as close to the PWIN pin as possible and connect the other end to the closest power ground plane.
- Place the $0.1 \mu \mathrm{~F}, 10 \Omega$ low-pass input filter between the IN pin and the PWIN1 pin, as close to the IN pin as possible.
- Ensure that the high current loops are as short and as wide as possible. Make the high current path from $\mathrm{C}_{\text {IN }}$ through L, Cout, and the PGND plane back to $\mathrm{C}_{\mathrm{IN}}$ as short as possible. To accomplish this, ensure that the input and output capacitors share a common PGND plane.
- Make the high current path from the PGND pin through L and Cout back to the PGND plane as short as possible. To accomplish this, ensure that the PGND pin is tied to the PGND plane as close as possible to the input and output capacitors.
- The feedback resistor divider network is to be placed as close as possible to the FB pin to prevent noise pickup. The length of trace connecting the top of the feedback resistor divider to the output is to be as short as possible while keeping away from the high current traces and the LX (switch) node that can lead to noise pickup. An analog ground plane is to be placed on either side of the FB trace to reduce noise pickup. For the low fixed voltage options (1.2 V and 1.5 V ), poor routing of the OUT_SENSE trace can lead to noise pickup, adversely affecting load regulation. This can be fixed by placing a 1 nF bypass capacitor close to the FB pin.
- The placement and routing of the compensation components are critical for proper behavior of the ADP2105/ADP2106/ ADP2107. The compensation components are to be placed as close to the COMP pin as possible. It is advisable to use 0402 -sized compensation components for closer placement, leading to smaller parasitics. Surround the compensation components with an analog ground plane to prevent noise pickup. The metal layer under the compensation components is to be the analog ground plane.


## EVALUATION BOARD

## EVALUATION BOARD SCHEMATIC FOR ADP2107 (1.8 V)



Figure 53. Evaluation Board Schematic of the ADP2107-1.8 (Bold Traces are High Current Paths)

## RECOMMENDED PCB LAYOUT (EVALUATION BOARD LAYOUT)



Figure 54. Recommended Layout of Top Layer of ADP2105/ADP2106/ADP2107


Figure 55. Recommended Layout of Bottom Layer of ADP2105/ADP2106/ADP2107

## APPLICATION CIRCUITS



Figure 56. Application Circuit- $V_{I N}=5 \mathrm{~V}, V_{\text {Out }}=3.3 \mathrm{~V}$, Load $=0$ A to 2 A


Figure 57. Application Circuit- $V_{I N}=3.6 \mathrm{~V}, V_{\text {OUT }}=1.5 \mathrm{~V}$, Load $=0 \mathrm{~A}$ to 2 A


Figure 58. Application Circuit- $V_{I N}=$ Li-Ion Battery, $V_{o u t}=1.8 \mathrm{~V}$, Load $=0$ A to 1 A


Figure 59. Application Circuit—VIN $=$ Li-lon Battery, $V_{\text {OUT }}=1.2 \mathrm{~V}$, Load $=0 \mathrm{~A}$ to 1 A


Figure 60. Application Circuit- $V_{I N}=5 \mathrm{~V}, \mathrm{~V}_{\text {out }}=2.5 \mathrm{~V}$, Load $=0 \mathrm{~A}$ to 1.5 A

## ADP2105/ADP2106/ADP2107

## OUTLINE DIMENSIONS


*COMPLIANT TO JEDEC STANDARDS MO-220-WGGC-3 WITH EXCEPTION TO THE EXPOSED PAD.

Figure 61. 16-Lead Lead Frame Chip Scale Package [LFCSP]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-16-20)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | Output Current | Temperature Range | Output Voltage | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADP2105ACPZ-1.2-R7 | 1 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 V | 16-Lead LFCSP | CP-16-20 |
| ADP2105ACPZ-1.5-R7 | 1 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.5 V | 16-Lead LFCSP | CP-16-20 |
| ADP2105ACPZ-1.8-R7 | 1 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 V | 16-Lead LFCSP | CP-16-20 |
| ADP2105ACPZ-3.3-R7 | 1 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 V | 16-Lead LFCSP | CP-16-20 |
| ADP2105ACPZ-R7 | 1 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | ADJ | 16-Lead LFCSP | CP-16-20 |
| ADP2106ACPZ-1.2-R7 | 1.5 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 V | 16-Lead LFCSP | CP-16-20 |
| ADP2106ACPZ-1.5-R7 | 1.5 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.5 V | 16-Lead LFCSP | CP-16-20 |
| ADP2106ACPZ-1.8-R7 | 1.5 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 V | 16-Lead LFCSP | CP-16-20 |
| ADP2106ACPZ-3.3-R7 | 1.5 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 V | 16-Lead LFCSP | CP-16-20 |
| ADP2106ACPZ-R7 | 1.5 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | ADJ | 16-Lead LFCSP | CP-16-20 |
| ADP2107ACPZ-1.2-R7 | 2 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 V | 16-Lead LFCSP | CP-16-20 |
| ADP2107ACPZ-1.5-R7 | 2 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.5 V | 16-Lead LFCSP | CP-16-20 |
| ADP2107ACPZ-1.8-R7 | 2 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 V | 16-Lead LFCSP | CP-16-20 |
| ADP2107ACPZ-3.3-R7 | 2 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 V | 16-Lead LFCSP | CP-16-20 |
| ADP2107ACPZ-R7 | 2 A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | ADJ | 16-Lead LFCSP | CP-16-20 |
| ADP2105-1.8-EVALZ |  |  | 1.8 V | Evaluation Board |  |
| ADP2105-EVALZ |  |  | Adjustable, but set to 2.5 V | Evaluation Board |  |
| ADP2106-1.8-EVALZ |  |  | 1.8 V | Evaluation Board |  |
| ADP2106-EVALZ |  |  | Adjustable, but set to 2.5 V | Evaluation Board |  |
| ADP2107-1.8-EVALZ |  |  | 1.8V | Evaluation Board |  |
| ADP2107-EVALZ |  |  | Adjustable, but set to 2.5 V |  |  |

[^1]NOTES


[^0]:    ${ }^{1} 4.7 \mu \mathrm{~F} 0805$ X5R 10V Murata-GRM21BR61A475KA73L. 10 10 F 0805 X5R 10V Murata-GRM21BR61A106KE19L.
    ${ }^{2} 4.7 \mu \mathrm{~F} 0805$ X5R 10V Murata—GRM21BR61A475KA73L. 10 1 F 0805 X5R 10V Murata—GRM21BR61A106KE19L. 22 $\mu \mathrm{F} 0805$ X5R 6.3V Murata-GRM21BR60J226ME39L.
    ${ }^{3} 0.5 \%$ accuracy resistor.

[^1]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

