

# TDF8599C

# $\mbox{l}^2\mbox{C-bus}$ controlled stereo class-D amplifier 136 W/8 $\Omega$ with full diagnostics

Rev. 1 — 5 August 2011

Product short data sheet

## 1. General description

The TDF8599C is a dual Bridge-Tied Load (BTL) car audio amplifier comprising an NDMOST-NDMOST output stage based on SOI BCDMOS technology. Low power dissipation enables the TDF8599C high-efficiency, class-D amplifier to be used with a smaller heat sink than those normally used with standard class-AB amplifiers.

The TDF8599C can operate in either non- $I^2C$ -bus mode or  $I^2C$ -bus mode. When in  $I^2C$ -bus mode, DC load detection results and fault conditions can be easily read back from the device. Up to 15  $I^2C$ -bus addresses can be selected depending on the value of the external resistors connected to pins ADS and MOD.

When pin ADS is short circuited to ground, the TDF8599C operates in non-I<sup>2</sup>C-bus mode. Switching between Operating mode and Mute mode in non-I<sup>2</sup>C-bus mode is only possible using pins EN and SEL\_MUTE.

### 2. Features and benefits

- High-efficiency
- Low quiescent current
- Operating voltage from 8 V to 48 V
- Two 8  $\Omega$ /6  $\Omega$  capable BTL channels or one 4  $\Omega$ /3  $\Omega$  capable BTL channel
- Differential inputs
- Fast-mode I<sup>2</sup>C-bus
- I<sup>2</sup>C-bus mode with 15 I<sup>2</sup>C-bus addresses or non-I<sup>2</sup>C-bus mode operation
- Clip detect
- Independent short-circuit protection for each channel
- Advanced short circuit protection for load, GND and supply
- Load dump protection
- Thermal foldback and thermal protection
- DC offset protection
- Selectable AD or BD modulation
- Advanced clocking:
  - Switchable oscillator clock source: internal for Master mode or external for Slave mode
  - PLL mode to synchronize with external oscillator
  - Spread spectrum mode
  - Phase staggering
  - Frequency hopping



### I<sup>2</sup>C-bus controlled stereo class-D amplifier

- No 'pop noise' caused by DC output offset voltage
- I<sup>2</sup>C-bus mode:
  - Load diagnostics

Speaker load, open load and shorted load Amplifier output to ground and to supply shorts Tweeter detection

- Thermal pre-warning diagnostic level setting
- Identification of activated protections or warnings
- Selectable diagnostic information available using pins DIAG and CLIP
- ◆ Selectable gain 32 dB/26 dB (32 dB in non-I<sup>2</sup>C-bus mode)
- Qualified in accordance with AEC-Q100

# 3. Applications

- Car audio
- Audio entertainment systems

### 4. Quick reference data

Table 1. Quick reference data

| Symbol         | Parameter                                            | Conditions                                    | Min | Тур | Max | Unit |  |
|----------------|------------------------------------------------------|-----------------------------------------------|-----|-----|-----|------|--|
| General;       | $V_P = 40 \text{ V}$                                 |                                               |     |     |     |      |  |
| $V_P$          | supply voltage                                       |                                               | 8   | 40  | 48  | V    |  |
| I <sub>P</sub> | supply current                                       | off state; V <sub>EN</sub> < 0.8 V            | -   | 3   | 10  | μΑ   |  |
| Iq             | quiescent current                                    | no load, snubbers and output filter connected | -   | 90  | 120 | mA   |  |
| Output po      | ower in stereo mode; V <sub>P</sub>                  | = 48 V                                        |     |     |     |      |  |
| Po             | output power                                         | $R_L = 8 \Omega$ ; THD = 10 %                 | -   | 136 | -   | W    |  |
|                |                                                      | $R_L = 6 \Omega$ ; THD = 10 %                 | -   | 155 | -   | W    |  |
| Output po      | Output power in parallel mode; V <sub>P</sub> = 48 V |                                               |     |     |     |      |  |
| Po             | output power                                         | $R_L = 4 \Omega$ ; THD = 10 %                 | -   | 270 | -   | W    |  |
|                |                                                      | $R_L = 3 \Omega$ ; THD = 10 %                 | -   | 300 | -   | W    |  |
| -              |                                                      |                                               |     |     |     |      |  |

# 5. Ordering information

Table 2. Ordering information

| Type number | Package |                                                                         |          |  |  |  |
|-------------|---------|-------------------------------------------------------------------------|----------|--|--|--|
|             | Name    | Description                                                             | Version  |  |  |  |
| TDF8599CTH  | HSOP36  | plastic, heatsink small outline package; 36 leads; low stand-off height | SOT851-2 |  |  |  |

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 6. Block diagram



I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 7. Pinning information

### 7.1 Pinning



### 7.2 Pin description

Table 3. Pin description

|           |     | <u> </u>            |                                                                 |
|-----------|-----|---------------------|-----------------------------------------------------------------|
| Symbol    | Pin | Type <sup>[1]</sup> | Description                                                     |
| IN1P      | 1   | I                   | channel 1 positive audio input                                  |
| IN1N      | 2   | I                   | channel 1 negative audio input                                  |
| IN2P      | 3   | I                   | channel 2 positive audio input                                  |
| IN2N      | 4   | I                   | channel 2 negative audio input                                  |
| ACGND     | 5   | I                   | decoupling for input reference voltage                          |
| EN        | 6   | I                   | enable input:                                                   |
|           |     |                     | non-I <sup>2</sup> C-bus mode: switch between off and Mute mode |
|           |     |                     | I <sup>2</sup> C-bus mode: off and Standby mode                 |
| SEL_MUTE  | 7   | I                   | select mute or unmute                                           |
| SVRR      | 8   | I                   | decoupling for internal half supply reference voltage           |
| AGND      | 9   | G                   | analog supply ground                                            |
| $V_{DDA}$ | 10  | Р                   | analog supply voltage                                           |
| ADS       | 11  | I                   | non-I <sup>2</sup> C-bus mode: connected to ground              |
|           |     |                     | I <sup>2</sup> C-bus mode: address selection pin                |
| MOD       | 12  | I                   | modulation mode, phase shift and parallel mode select           |

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

 Table 3.
 Pin description ...continued

| Symbol              | F   | Pin | Type[1] | Description                                            |
|---------------------|-----|-----|---------|--------------------------------------------------------|
| CLIP                | 1   | 13  | 0       | clip output; open-drain                                |
| DIAG                | 1   | 14  | 0       | diagnostic output; open-drain                          |
| SDA                 | 1   | 15  | I/O     | I <sup>2</sup> C-bus data input and output             |
| SCL                 | 1   | 16  | I       | I <sup>2</sup> C-bus clock input                       |
| SSM                 | 1   | 17  |         | master setting: Spread spectrum mode frequency         |
|                     |     |     |         | slave setting: phase lock operation                    |
| OSCSET              | 1   | 18  |         | master/slave oscillator setting                        |
|                     |     |     |         | master only setting: set internal oscillator frequency |
| OSCIO               | 1   | 19  | I/O     | master setting: internal oscillator output             |
|                     |     |     |         | slave setting: external oscillator input               |
| DCP                 | 2   | 20  | I       | DC protection input for the filtered output voltages   |
| VSTAB2              | 2   | 21  |         | decoupling internal stabilizer 2 for DMOST drivers     |
| OUT2N               | 2   | 22  | 0       | channel 2 negative PWM output                          |
| BOOT2N              | 2   | 23  |         | bootstrap capacitor for channel 2 negative             |
| V <sub>P2</sub> [2] | 2   | 24  | Р       | channel 2 power supply voltage                         |
| PGND2               | 2   | 25  | G       | channel 2 power ground                                 |
| BOOT2P              | 2   | 26  |         | bootstrap capacitor for channel 2 positive             |
| OUT2P               | 2   | 27  | 0       | channel 2 positive PWM output                          |
| OUT1P               | 2   | 28  | 0       | channel 1 positive PWM output                          |
| BOOT1P              | 2   | 29  |         | bootstrap capacitor for channel 1 positive             |
| PGND1               | 3   | 30  | G       | channel 1 power ground                                 |
| V <sub>P1</sub> [2] | 3   | 31  | Р       | channel 1 power supply voltage                         |
| BOOT1N              | 3   | 32  |         | bootstrap capacitor for channel 1 negative             |
| OUT1N               | 3   | 33  | 0       | channel 1 negative PWM output                          |
| VSTAB1              | 3   | 34  |         | decoupling internal stabilizer 1 for DMOST drivers     |
| $V_{DDD}$           | 3   | 35  |         | decoupling of the internal 5 V logic supply            |
| GNDD/HW             | / 3 | 36  | G       | ground digital supply voltage                          |
|                     |     |     |         | handle wafer connection                                |

<sup>[1]</sup> I = input, O = output, I/O = input/output, G = ground and P = power supply.

<sup>[2]</sup> In this data sheet supply voltage  $V_P$  describes  $V_{P1}$ ,  $V_{P2}$  and  $V_{DDA}$ .

I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 8. Functional description

### 8.1 Master and slave mode selection

In a master and slave configuration, multiple TDF8599C devices are daisy-chained together in one audio application with a single device providing the clock frequency signal for all other devices. In this situation, it is recommended that the oscillators of all devices are synchronized for optimum EMI behavior as follows:

All OSCIO pins are connected together and one TDF8599C in the application is configured as the clock-master. All other TDF8599C devices are configured as clock-slaves.

- The clock-master pin OSCIO is configured as the oscillator output. When a resistor (R<sub>osc</sub>) is connected between pins OSCSET and AGND, the TDF8599C is in Master mode.
- The clock-slave pins OSCIO are configured as the oscillator inputs. When pin OSCSET is directly connected to pin AGND, the TDF8599C is in Slave mode. See Table 4 for all oscillator modes.

Table 4. Oscillator modes

| OSCSET pin                    | OSCIO pin | SSM pin                                         | Oscillator modes           |
|-------------------------------|-----------|-------------------------------------------------|----------------------------|
| $R_{\rm osc}$ > 22 k $\Omega$ | output    | C <sub>SSM</sub> to pin AGND                    | master, spread spectrum    |
|                               |           | shorted to pin AGND                             | master, no spread spectrum |
| $R_{osc} = 0 \Omega$          | input     | C <sub>PLL</sub> + R <sub>PLL</sub> to pin AGND | slave, PLL enabled         |
|                               |           | shorted to pin AGND                             | slave, PLL disabled        |

### 8.2 Operation mode selection

Pin MOD is used to select specific operating modes. The resistor ( $R_{MOD}$ ) connected between pins MOD and AGND together with the non-I<sup>2</sup>C-bus/I<sup>2</sup>C-bus mode determine the operating mode (see <u>Table 5</u>). This in turn is determined by the resistor value connected between pins ADS and AGND.

In non-I<sup>2</sup>C-bus mode, pin MOD is used to select:

- AD or BD modulation (see Section 8.2.1).
- $\frac{1}{2}\pi$  phase shift when oscillator is used in Slave mode (see Section 8.2.2).
- Parallel mode operation (see Section 8.2.3).

In I<sup>2</sup>C-bus mode, pin MOD can only select Parallel mode and the I<sup>2</sup>C-bus address range. In addition, the modulation mode and phase shift are programmed using I<sup>2</sup>C-bus commands.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

Table 5. Operation mode selection with the MOD pin

| $R_{MOD}$ ( $k\Omega$ ) | Non-l <sup>2</sup> C-bus mode <sup>[2]</sup>                      | I <sup>2</sup> C-bus mode[1] |
|-------------------------|-------------------------------------------------------------------|------------------------------|
| 0 (short to AGND)       | AD modulation: Stereo mode; no phase shift in Slave mode          | Stereo mode                  |
| 4.7                     | BD modulation: Stereo mode; no phase shift in Slave mode          |                              |
| 13                      | AD modulation: Stereo mode; $1/2$ $\pi$ phase shift in Slave mode |                              |
| 33                      | BD modulation: Stereo mode; $1/2$ $\pi$ phase shift in Slave mode | Parallel mode                |
| 100                     | AD modulation: Parallel mode; no phase shift in Slave mode        |                              |
| ∞ (open)                | BD modulation: Parallel mode; no phase shift in Slave mode        |                              |

- [1]  $R_{ADS} \ge 4.7 \text{ k}\Omega$ ; See Table 8 on page 15.
- [2]  $R_{ADS} = 0 \Omega$ ; pin ADS is short circuited to pin AGND.

### 8.2.1 Modulation mode

In non-I<sup>2</sup>C-bus mode, pin MOD is used to select either AD or BD modulation mode (see <u>Table 5</u>). In I<sup>2</sup>C-bus mode, the modulation mode is selected using I<sup>2</sup>C-bus command IB3[D0].

- AD modulation mode: the bridge halves switch in opposite phase.
- BD modulation mode: the bridge halves switch in phase.

Figure 4 and Figure 5 show simplified representations of AD and BD modulation.



TDF8599C **NXP Semiconductors** 

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



Fig 4.



### 8.2.2 Phase staggering (Slave mode)

In Slave mode with phase lock operation enabled, a phase shift with respect to the incoming clock signal can be selected to distribute the switching moments over time in multi-amplifier applications. In non-I<sup>2</sup>C-bus mode,  $\frac{1}{2}\pi$  phase shift can be programmed using pin MOD. In I<sup>2</sup>C-bus mode, six different phase shifts  $(0, \frac{1}{4}\pi, \frac{1}{3}\pi, \frac{1}{2}\pi, \frac{2}{3}\pi, \frac{3}{4}\pi)$ can be selected using the I<sup>2</sup>C-bus bits (IB3[D1:D3]). See Table 5 for selection of the phase shift in non-I<sup>2</sup>C-bus mode with pin MOD.

I<sup>2</sup>C-bus controlled stereo class-D amplifier

#### 8.2.3 Parallel mode

In Parallel mode, selected with pin MOD, the two output stages operate in parallel to enlarge the drive capability. The inputs and outputs for Parallel mode must be connected on the Printed-Circuit Board (PCB) as shown in <a href="Figure 6">Figure 6</a>. The parallel connection can be made after the output filter, as shown in <a href="Figure 6">Figure 6</a> or directly to the device output pins (OUTxP and OUTxN).



In Parallel mode, the channel 1 I<sup>2</sup>C-bus bits can be programmed using the I<sup>2</sup>C-bus.

### 8.3 Protection

The TDF8599C includes a range of built-in protection functions. All protections are asynchronous and do not need an (external) clock signal at pin OSCIO to be operational. How the TDF8599C manages the various possible fault conditions for each protection is described in the following sections:

Table 6. Overview of protection types

| Protection type  | Reference     |
|------------------|---------------|
| Thermal foldback | Section 8.3.1 |
| Overtemperature  | Section 8.3.2 |
| Overcurrent      | Section 8.3.3 |
| Window           | Section 8.3.4 |
| DC Offset        | Section 8.3.5 |
| Undervoltage     | Section 8.3.6 |
| Overvoltage      | Section 8.3.6 |

#### 8.3.1 Thermal foldback

The TDF8599C has a built-in Thermal Foldback Protection (TFP) which is tripped when the average junction temperature exceeds the threshold level. TFP decreases amplifier gain such that the combination of power dissipation and  $R_{th(j\text{-}a)}$  create a junction temperature around the threshold level. The device will not completely switch off but remains operational at the lower output power levels. If the average junction temperature continues to increase, a second built-in temperature protection threshold level shuts down the amplifier completely.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

### 8.3.2 Overtemperature protection

If the average junction temperature  $(T_j) > 160$  °C, OverTemperature Protection (OTP) is tripped and the power stages shut down immediately.

### 8.3.3 Overcurrent protection

OverCurrent Protection (OCP) is tripped when the output current exceeds the threshold. OCP regulates the output voltage such that the maximum output current is limited. The amplifier outputs keep switching and the amplifier is NOT shutdown completely. This is called current limiting.

OCP also detects when the loudspeaker terminals are short circuited or one of the amplifier's demodulated outputs is short circuited to one of the supply lines. In either case, the shorted channel(s) are switched off.

The amplifier can distinguish between loudspeaker impedance drops and a low-ohmic short across the load or one of the supply lines. This impedance threshold depends on the supply voltage used. When a short is made across the load causing the impedance to drop below the threshold level, the shorted channel(s) are switched off. They try to restart every 50 ms. If the short circuit condition is still present after 50 ms, the cycle repeats. The average power dissipation will be low because of this reduced duty cycle.

When a channel is switched off due to a short circuit on one of the supply lines, Window Protection (WP) is activated. WP ensures the amplifier does not start-up after 50 ms until the supply line short circuit is removed.

### 8.3.4 Window protection

Window Protection (WP) checks the PWM output voltage before switching from Standby mode to Mute mode (with both outputs switching) and is activated as follows:

- During the start-up sequence:
  - When the TDF8599C is switched from standby to mute (t<sub>d(stb-mute)</sub>). When a short circuit on one of the output terminals (i.e. between V<sub>P</sub> or GND) is detected, the start-up procedure is interrupted and the TDF8599C waits for open circuit outputs. No large currents flow in the event of a short circuit to the supply lines because the check is performed before the power stages are enabled.
- During operation:
  - A short to one of the supply lines trips OCP causing the amplifier channel to shutdown. After 50 ms the amplifier channel restarts and WP is activated.
     However, the corresponding amplifier channel will not start-up until the supply line short circuit has been removed.

WP will provide short-circuit diagnostic information in I<sup>2</sup>C-bus mode data bits DBx[D1,D0].

### 8.3.5 DC offset protection

DC Protection (DCP) is activated (using IB1[D6] or IB2[D6]) when the DC content in the demodulated output voltage exceeds a set threshold. DCP is active in both Mute mode and Operating mode. False triggering of the DCP by low frequencies in the audio signal is prevented by use of an external capacitor (C<sub>F</sub>) between pin DCP and pin AGND to generate a cut-off frequency. Connecting pin DCP to pin AGND disables DCP in both I<sup>2</sup>C-bus and non-I<sup>2</sup>C-bus modes.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

### 8.3.6 Supply voltage protection

UnderVoltage Protection (UVP) is activated when the supply voltage drops below the UVP threshold. UVP triggers the UVP circuit causing the system to first mute and then stop switching. The SVRR and SEL\_MUTE pin capacitors will discharge. The information on the MOD and ADS pins is latched while UVP is active. When the supply voltage rises above the threshold level, the system restarts.

OverVoltage Protection (OVP) is activated when the supply voltage exceeds the OVP threshold. The OVP (or load dump) circuit is activated and the power stages are shutdown. The SVRR and SEL\_MUTE pin capacitors will discharge. When the supply voltage drops below the OVP threshold level the system restarts.

### 8.4 Diagnostic output

### 8.4.1 Diagnostic table

The diagnostic information for  $I^2C$ -bus mode and non- $I^2C$ -bus mode is shown in <u>Table 7</u>. The instruction bitmap and data bytes are described in <u>Table 9</u> and <u>Table 11</u>.

Pins DIAG and CLIP have an open-drain output which must have an external pull-up resistor connected to an external voltage. Pins CLIP and DIAG can show both fixed and I<sup>2</sup>C-bus selectable information.

Pin DIAG goes LOW when a short-circuit to one of the amplifier outputs occurs. The microprocessor reads the failure information using the I<sup>2</sup>C-bus. The I<sup>2</sup>C-bus bits are set for a short-circuit. These bits can be reset with the I<sup>2</sup>C-bus read command.

Even after the short has been removed, the microprocessor knows what was wrong after reading the I<sup>2</sup>C-bus. Old information is read when a single I<sup>2</sup>C-bus read command is used. To read the current information, two read commands must be sent, one after another.

When selected, pin DIAG gives the current diagnostic information. Pin DIAG is released instantly when the failure is removed, independent of the I<sup>2</sup>C-bus latches.

Table 7. Available data on pins DIAG and CLIP

| Diagnostic                             | I <sup>2</sup> C-bus mo | ode        | Non-I <sup>2</sup> C-bus mode |          |  |
|----------------------------------------|-------------------------|------------|-------------------------------|----------|--|
|                                        | Pin DIAG                | Pin CLIP   | Pin DIAG                      | Pin CLIP |  |
| Power-on reset                         | yes                     | yes        | yes                           | yes      |  |
| UVP or OVP                             | yes                     | no         | yes                           | no       |  |
| Clip detection                         | no                      | selectable | no                            | yes      |  |
| Temperature pre-warning                | no                      | selectable | no                            | yes      |  |
| OCP/WP                                 | yes                     | no         | yes                           | no       |  |
| DCP                                    | selectable              | no         | yes                           | no       |  |
| OTP                                    | yes                     | no         | yes                           | no       |  |
| AC load detection; see Section 8.4.2.2 | no                      | selectable | no                            | no       |  |

I<sup>2</sup>C-bus controlled stereo class-D amplifier

### 8.4.2 Load identification (I<sup>2</sup>C-bus mode only)

#### 8.4.2.1 DC load detection

DC load detection is only available in  $I^2C$ -bus mode and is controlled using bit IB2[D2]. The default setting is logic 0 for bit IB2[D2] which disables DC load detection. DC load detection is enabled when bit IB2[D2] = 1. Load detection takes place before the SVRR capacitor is charged and before the class-D amplifier output stage starts switching. The start-up time from Standby mode to Mute mode is increased by  $t_{det(DCload)}$  (see Figure 7).





An inaudible current test pulse is created between the amplifier outputs. The external capacitor connected to pin SEL\_MUTE is used for timing. Load diagnostics based on the voltage difference between pins OUTxP and OUTxN are shown in Figure 9.



### I<sup>2</sup>C-bus controlled stereo class-D amplifier

DC Load detection has built in spike filtering and a door-slam processor to remove disturbances caused by switching relays in the wiring harness, EMC or the closing of a car door. Reliable load detection is performed in one diagnostic cycle with these filter techniques.

### 8.4.2.2 AC load detection (tweeter detection)

AC load detection is only available in  $I^2C$ -bus mode and is controlled using bit IB3[D4]. The default setting for bit IB3[D4] = 0 disables AC load detection. When AC load detection is enabled (bit IB3[D4] = 1), the amplifier load current is measured and compared with a reference level. Pin CLIP is activated when this threshold is reached. Using this information, AC load detection can be performed using a predetermined input signal frequency and level. The frequency and signal level should be chosen so that the load current exceeds the programmed current threshold when the AC coupled load (tweeter) is present.

### 8.4.3 CLIP detection

CLIP detection gives information for clip levels exceeding a threshold defined as the THD level of a sinusoidal output signal of  $\geq 0.2$  %. In non-l<sup>2</sup>C-bus mode pin CLIP is used as the output for the clip detection circuitry on both channel 1 and channel 2. Setting either bit IB1[D5] or bit IB2[D5] to logic 0 in l<sup>2</sup>C-bus mode defines which channel reports clip information on the CLIP pin.

### 8.4.4 Start-up and shutdown sequence

To prevent switch on or switch off 'pop noises', a capacitor ( $C_{SVRR}$ ) connected to pin SVRR is used to smooth start-up and shutdown. During start-up and shutdown, the output voltage tracks the voltage on pin SVRR. Increasing  $C_{SVRR}$  results in a longer start-up and shutdown time. Enhanced pop noise performance is achieved by muting the amplifier until the SVRR voltage reaches its final value and the outputs start switching. The capacitor value on pin SEL\_MUTE ( $C_{ON}$ ) determines the unmute and mute timing. The voltage on pin SEL\_MUTE determines the amplifier gain. Increasing  $C_{ON}$  increases the unmute and mute times. In addition, a larger  $C_{ON}$  value increases the DC load detection cycle time.

When the amplifier is switched off with an  $I^2C$ -bus command or by pulling pin EN LOW, the amplifier is first muted and then capacitor ( $C_{SVRR}$ ) is discharged.

In Slave mode, the device enters the off state immediately after capacitor ( $C_{SVRR}$ ) is discharged. In Master mode, the clock is kept active by an additional delay ( $t_d^{(2)}$ ) of approximately 50 ms to allow slave devices to enter the off state.

A clock signal is needed during the start-up and shutdown sequence. When an external clock is connected to pin OSCIO (in Slave mode), the clock must remain active during the shutdown sequence for delay ( $t_d^{(1)}$ ) to ensure that the slaved TDF8599C devices are able to enter the off state. A watchdog is added to protect against clock failure.

**TDF8599C NXP Semiconductors** 

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



Fig 10. Start-up and shutdown timing in I<sup>2</sup>C-bus mode with DC load detection

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



# 9. I<sup>2</sup>C-bus specification

TDF8599C address with hardware address select.

Table 8. I<sup>2</sup>C-bus write address selection using pins MOD and ADS

| $R_{ADS}$ ( $k\Omega$ ) | R <sub>MOD</sub> (   | <b>k</b> Ω) |           |         |         |      | R/W                    |
|-------------------------|----------------------|-------------|-----------|---------|---------|------|------------------------|
|                         | Stereo               | mode        |           | Paralle | el mode |      |                        |
|                         | 0[1]                 | 4.7         | 13        | 33      | 100     | open |                        |
| Open                    | 58h                  | 68h         | 78h       | 58h     | 68h     | 78h  | 1 = Read from TDF8599C |
| 100                     | 56h                  | 66h         | 76h       | 56h     | 66h     | 76h  | 0 = Write to TDF8599C  |
| 33                      | 54h                  | 64h         | 74h       | 54h     | 64h     | 74h  |                        |
| 13                      | 52h                  | 62h         | 72h       | 52h     | 62h     | 72h  |                        |
| 4.7                     | 50h                  | 60h         | 70h       | 50h     | 60h     | 70h  |                        |
| 0[1]                    | non-l <sup>2</sup> ( | C-bus mo    | ode selec | t       |         |      |                        |

<sup>[1]</sup> Short circuited to ground.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



 When SCL is HIGH, SDA changes to form the start or stop condition.

Fig 12. I<sup>2</sup>C-bus start and stop conditions



- (1) SDA is allowed to change.
- (2) All data bits must be valid on the positive edges of SCL.

Fig 13. Data bits sent from Master microprocessor ( $M\mu p$ )



(1) To stop the transfer after the last acknowledge a stop condition must be generated.

Fig 14. I<sup>2</sup>C-bus write



(1) To stop the transfer, the last byte must not be acknowledged (SDA is HIGH) and a stop condition must be generated.

Fig 15. I<sup>2</sup>C-bus read

## I<sup>2</sup>C-bus controlled stereo class-D amplifier

### 9.1 Instruction bytes

If R/W bit = 0, the TDF8599C expects three instruction bytes: IB1, IB2 and IB3. After a power-on reset, all instruction bits are set to zero.

The channel 1 bits are used in parallel mode.

Table 9. Instruction byte descriptions

| Bit  | Value | Description                                              |                                      |                                                                           |  |  |  |  |
|------|-------|----------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------|--|--|--|--|
|      |       | Instruction byte IB1                                     | Instruction byte IB2                 | Instruction byte IB3                                                      |  |  |  |  |
| D7 0 | 0     | offset detection on pin DIAG                             | offset protection on                 | latch information on pins ADS and MOD when the amplifier starts switching |  |  |  |  |
|      | 1     | no offset detection on pin DIAG                          | offset protection off                | latch information on pins ADS and MOD                                     |  |  |  |  |
| D6   | 0     | channel 1 offset monitoring on                           | channel 2 offset monitoring on       | 1 $\Omega$ detection level for shorted load detection                     |  |  |  |  |
|      | 1     | channel 1 offset monitoring off                          | channel 2 offset monitoring off      | $2\ \Omega$ detection level for shorted load detection                    |  |  |  |  |
| D5   | 0     | channel 1 clip detect on pin CLIP                        | channel 2 clip detect on pin CLIP    | select 32 dB gain                                                         |  |  |  |  |
|      | 1     | channel 1 no clip detect on pin CLIP                     | channel 2 no clip detect on pin CLIP | select 26 dB gain                                                         |  |  |  |  |
| D4   | 0     | disable frequency hopping                                | thermal pre-warning on pin CLIP      | disable AC load detection                                                 |  |  |  |  |
|      | 1     | enable frequency hopping[1]                              | no thermal pre-warning on pin CLIP   | enable AC load detection                                                  |  |  |  |  |
| D3   | 0     | oscillator frequency as set with R <sub>osc</sub> – 10 % | temperature pre-warning at 140 °C    | oscillator phase shift bits IB3[D3] to IB3[D1][2]                         |  |  |  |  |
|      | 1     | oscillator frequency as set with R <sub>osc</sub> + 10 % | temperature pre-warning at 120 °C    |                                                                           |  |  |  |  |
| D2   | 0     | reserved                                                 | DC-load detection disabled           |                                                                           |  |  |  |  |
|      | 1     | reserved                                                 | DC-load detection enabled            |                                                                           |  |  |  |  |
| D1   | 0     | channel 1 enabled                                        | channel 2 enabled                    |                                                                           |  |  |  |  |
|      | 1     | channel 1 disabled                                       | channel 2 disabled                   |                                                                           |  |  |  |  |
| D0   | 0     | TDF8599C in Standby mode                                 | all channels operating               | AD modulation                                                             |  |  |  |  |
|      | 1     | TDF8599C in Mute or Operating modes[3]                   | all channels muted                   | BD modulation                                                             |  |  |  |  |

<sup>[1]</sup> See IB1[D3].

Table 10. Phase shift bit settings

| D3 | D2 | D1 | Phase |
|----|----|----|-------|
| 0  | 0  | 0  | 0     |
| 0  | 0  | 1  | 1/4 π |
| 0  | 1  | 0  | 1/3 π |
| 0  | 1  | 1  | 1/2 π |
| 1  | 0  | 0  | 2/3 π |
| 1  | 0  | 1  | 3/4 π |

<sup>[2]</sup> See Table 10 "Phase shift bit settings" for information on IB3[D3] to IB3[D1].

<sup>[3]</sup> See IB2[D0].

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

### 9.2 Data bytes

If R/W = 1, the TDF8599C sends two data bytes to the microprocessor (DB1 and DB2). All short diagnostic and offset protection bits and bits OTP, UVP and OVP are latched. In addition, all bits are reset after a read operation except the DC load detection bits (DBx[D3,D4], DB1[D6]). The default setting for all bits is logic 0.

In Parallel mode, the diagnostic information is stored in byte DB1.

Table 11. Description of data bytes

|     |       | <u> </u>                                  |                                         |
|-----|-------|-------------------------------------------|-----------------------------------------|
| Bit | Value | DB1 channel 1                             | DB2 channel 2                           |
| D7  | 0     | at least 1 instruction bit set to logic 1 | below maximum temperature               |
|     | 1     | all instruction bits are set to logic 0   | maximum temperature protection occurred |
| D6  | 0     | load diagnostics by OCP/WP                | no temperature warning                  |
|     | 1     | load diagnostics by DC load detection     | temperature pre-warning active          |
| D5  | 0     | no overvoltage                            | no undervoltage                         |
|     | 1     | overvoltage protection occurred           | undervoltage protection occurred        |
| D4  | 0     | speaker load channel 1                    | speaker load channel 2                  |
|     | 1     | open load channel 1                       | open load channel 2                     |
| D3  | 0     | no shorted load channel 1                 | no shorted load channel 2               |
|     | 1     | shorted load channel 1                    | shorted load channel 2                  |
| D2  | 0     | no offset                                 | startup diagnostic finished             |
|     | 1     | offset detected                           | startup diagnostic in progress          |
| D1  | 0     | no short to V <sub>P</sub> channel 1      | no short to V <sub>P</sub> channel 2    |
|     | 1     | short to V <sub>P</sub> channel 1         | short to V <sub>P</sub> channel 2       |
| D0  | 0     | no short to ground channel 1              | no short to ground channel 2            |
|     | 1     | short to ground channel 1                 | short to ground channel 2               |
|     |       |                                           |                                         |

Data byte DB1[D7] indicates whether the instruction bits have been set to logic 0. In principle, DB1[D7] is set after a POR or when all the instruction bits are programmed to logic 0. Pin DIAG is driven LOW when bit DB1[D7] = 1.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 10. Limiting values

Table 12. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

|                     |                                 | * , ,                                                                               |            |     |                |      |
|---------------------|---------------------------------|-------------------------------------------------------------------------------------|------------|-----|----------------|------|
| Symbol              | Parameter                       | Conditions                                                                          |            | Min | Max            | Unit |
| $V_P$               | supply voltage                  | pins $V_{DDA}$ , $V_{P1}$ and $V_{P2}$                                              |            | -   | 53             | V    |
|                     |                                 | load dump; duration 50 ms; t <sub>r</sub> > 2.5 ms                                  |            | -   | 50             | V    |
| I <sub>ORM</sub>    | repetitive peak output current  | maximum output current limiting                                                     | <u>[1]</u> | 6.5 | -              | Α    |
| I <sub>OM</sub>     | peak output current             | maximum; non-repetitive                                                             |            |     |                |      |
|                     |                                 | stereo mode                                                                         |            | -   | 18             | Α    |
|                     |                                 | parallel mode                                                                       |            | -   | 12             | Α    |
| Vi                  | input voltage                   | pins SCL, SDA, ADS, MOD,<br>SSM, OSCIO, EN and<br>SEL_MUTE                          |            | 0   | 5.5            | V    |
|                     |                                 | pins IN1N, IN1P, IN2N and IN2P                                                      |            | 0   | 10             | V    |
| Vo                  | output voltage                  | pins DIAG and CLIP                                                                  |            | 0   | 10             | V    |
| R <sub>ESR</sub>    | equivalent series resistance    | as seen between pins $V_{\text{P}}$ and PGNDn                                       |            | -   | 350            | mΩ   |
| Tj                  | junction temperature            |                                                                                     |            | -40 | +150           | °C   |
| T <sub>stg</sub>    | storage temperature             |                                                                                     |            | -55 | +150           | °C   |
| T <sub>amb</sub>    | ambient temperature             |                                                                                     |            | -40 | +85            | °C   |
| $V_{ESD}$           | electrostatic discharge voltage | НВМ                                                                                 | [2]        |     |                |      |
|                     |                                 | $C = 100 \text{ pF}; R_s = 1.5 \text{ k}\Omega$                                     |            | -   | 2000           | V    |
|                     |                                 | CDM                                                                                 | <u>[3]</u> |     |                |      |
|                     |                                 | non-corner pins (except pin 10, V <sub>DDA</sub> )                                  |            | -   | 500            | V    |
|                     |                                 | pin 10, V <sub>DDA</sub>                                                            |            | -   | 250            | V    |
|                     |                                 | corner pins                                                                         |            | -   | 750            | V    |
| V <sub>(prot)</sub> | protection voltage              | AC and DC short circuit voltage of output pins across load and to supply and ground | <u>[4]</u> | 0   | V <sub>P</sub> | V    |
|                     |                                 | to supply and ground                                                                |            |     |                |      |

<sup>[1]</sup> Current limiting concept.

### 11. Thermal characteristics

Table 13. Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Тур | Unit |
|----------------------|---------------------------------------------|-------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 35  | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    |             | 1   | K/W  |

TDF8599C\_SDS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

<sup>[2]</sup> Human Body Model (HBM).

<sup>[3]</sup> Charged-Device Model (CDM).

<sup>[4]</sup> The output pins are defined as the output pins of the filter connected between the TDF8599C output pins and the load.

**TDF8599C NXP Semiconductors** 

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

© NXP B.V. 2011. All rights reserved.

# 12. Static characteristics

Table 14. Static characteristics

 $V_P = 40 \text{ V; } f_{\text{osc}} = 315 \text{ kHz; } gain = 26 \text{ dB; } T_{amb} = 25 \text{ °C; } unless \text{ otherwise specified.}$ 

| Symbol                        | Parameter                                      | Conditions                                                         | Min          | Тур    | Max | Unit |
|-------------------------------|------------------------------------------------|--------------------------------------------------------------------|--------------|--------|-----|------|
| Supply                        |                                                |                                                                    |              | - 7  - |     |      |
| V <sub>P</sub>                | supply voltage                                 | Operating mode                                                     | 8            | 40     | 48  | V    |
| l <sub>P</sub>                | supply current                                 | off state; T <sub>j</sub> ≤ 85 °C                                  | -            | 3      | 10  | μΑ   |
| $I_{q(tot)}$                  | total quiescent current                        | Operating mode; no load, no snubbers and no filter connected       | -            | 90     | 120 | mA   |
| I <sup>2</sup> C-bus interfac | e: pins SCL and SDA                            |                                                                    |              |        |     |      |
| V <sub>IL</sub>               | LOW-level input voltage                        |                                                                    | 0            | -      | 1.5 | V    |
| V <sub>IH</sub>               | HIGH-level input voltage                       |                                                                    | 2.3          | -      | 5.5 | V    |
| $V_{OL}$                      | LOW-level output voltage                       | pin SDA; $I_{load} = 5 \text{ mA}$                                 | 0            | -      | 0.4 | V    |
| Enable and SEL                | _MUTE input: pins EN and SE                    | L_MUTE                                                             |              |        |     |      |
| $V_{i}$                       | input voltage                                  | pin EN; off state                                                  | 0            | -      | 8.0 | V    |
|                               |                                                | pin EN; Standby mode; I <sup>2</sup> C-bus mode                    | 2            | -      | 5   | V    |
|                               |                                                | pin EN; Mute mode or Operating mode; non-l <sup>2</sup> C-bus mode | 2            | -      | 5   | V    |
|                               |                                                | pin SEL_MUTE; Mute mode; voltage on pin EN > 2 V                   | 0            | -      | 0.8 | V    |
|                               |                                                | pin SEL_MUTE; Operating mode; voltage on pin EN > 2 V              | 3            | -      | 5   | V    |
| l <sub>i</sub>                | input current                                  | pin EN; 2.5 V                                                      | -            | -      | 5   | μΑ   |
|                               |                                                | pin SEL_MUTE; Operating mode; 0.8 V                                | -            | -      | 50  | μΑ   |
| Diagnostic outp               | ut                                             |                                                                    |              |        |     |      |
| THD <sub>clip</sub>           | total harmonic distortion clip detection level |                                                                    | -            | 0.2    | -   | %    |
| $V_{th(offset)}$              | threshold voltage for offset detection         |                                                                    | <u>[1]</u> 1 | 2      | 3   | V    |
| $V_{OL}$                      | LOW-level output voltage                       | DIAG or CLIP pins activated;<br>$I_0 = 1 \text{ mA}$               | -            | -      | 0.3 | V    |
| IL                            | leakage current                                | DIAG and CLIP pins; diagnostic not activated                       | -            | -      | 50  | μΑ   |
| Audio inputs; pi              | ns IN1N, IN1P, IN2N and IN2P                   |                                                                    |              |        |     |      |
| Vi                            | input voltage                                  |                                                                    | -            | 2.45   | -   | V    |
| SVRR voltage a                | nd ACGND input bias voltage i                  | n Mute and Operating modes                                         |              |        |     |      |
| $V_{ref}$                     | reference voltage                              | input ACGND pin                                                    | -            | 2.45   | -   | V    |
| Amplifier output              | ts; pins OUT1N, OUT1P, OUT2l                   | half supply reference SVRR pin  N and OUT2P                        | -            | 20     | -   | V    |
| V <sub>O(offset)</sub>        | output offset voltage                          | BTL; Mute mode                                                     | -            | -      | 25  | mV   |
| - (0.)                        |                                                | BTL; Operating mode                                                | [2] _        | -      | 70  | mV   |
|                               |                                                | BTL; Operating mode;<br>gain = 32 dB                               | [2] _        | -      | 140 | mV   |
|                               |                                                |                                                                    |              |        |     |      |

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

 Table 14.
 Static characteristics ...continued

 $V_P = 40 \text{ V; } f_{\text{osc}} = 315 \text{ kHz; } gain = 26 \text{ dB; } T_{\text{amb}} = 25 \text{ °C; } unless \text{ otherwise specified.}$ 

| VP - 10 V, 10sc -              | - 0 10 11 12, gain - 20 ab, ramb - 20          | ·                                                                                                 |              |         |                  |              |
|--------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------|---------|------------------|--------------|
| Symbol                         | Parameter                                      | Conditions                                                                                        | Min          | Тур     | Max              | Unit         |
| Stabilizer outpu               | t; pins VSTAB1 and VSTAB2                      |                                                                                                   |              |         |                  |              |
| Vo                             | output voltage                                 | stabilizer output in Mute mode and<br>Operating mode                                              | -            | 10      | -                | V            |
| Voltage protect                | ions                                           |                                                                                                   |              |         |                  |              |
| $V_{(prot)}$                   | protection voltage                             | undervoltage; amplifier is muted                                                                  | 6.8          | 7.2     | 8                | V            |
|                                |                                                | overvoltage; load dump protection is activated                                                    | 50           | 52      | 54               | V            |
|                                |                                                | V <sub>P</sub> that a POR occurs at                                                               | -            | 4.1     | -                | V            |
| Current protect                | ion                                            |                                                                                                   |              |         |                  |              |
| I <sub>O(ocp)</sub>            | overcurrent protection output current          | current limiting concept                                                                          | 6.5          | 8       | -                | Α            |
| Temperature pr                 | otection                                       |                                                                                                   |              |         |                  |              |
| $T_{prot}$                     | protection temperature                         |                                                                                                   | -            | 152     | -                | °C           |
| T <sub>act(th_fold)</sub>      | thermal foldback activation temperature        | gain = −1 dB                                                                                      | -            | 145     | -                | °C           |
| $T_{j(AV)(warn1)}$             | average junction temperature for pre-warning 1 | $IB2[D3] = 0$ ; non- $I^2C$ -bus mode                                                             | -            | 140     | -                | °C           |
| $T_{j(AV)(warn2)}$             | average junction temperature for pre-warning 2 | IB2[D3] = 1                                                                                       | -            | 120     | -                | °C           |
| DC load detecti                | on levels: I <sup>2</sup> C-bus mode only      |                                                                                                   |              |         |                  |              |
| Z <sub>th(load)</sub>          | load detection threshold impedance             | for normal speaker load; IB3[D6] = 0; 1 $\Omega$ shorted load detection level                     | 1.6          | -       | 20               | Ω            |
|                                |                                                | for normal speaker load; IB3[D6] = 1; 2 $\Omega$ shorted load detection level                     | 3.2          | -       | 20               | Ω            |
| Z <sub>th(open)</sub>          | open load detection threshold impedance        |                                                                                                   | 80           | -       | -                | Ω            |
| Z <sub>th(short)</sub>         | shorted load detection threshold impedance     | for shorted speaker load; IB3[D6] = 0; 1 $\Omega$ shorted load detection level                    | -            | -       | 0.5              | Ω            |
|                                |                                                | for shorted speaker load; IB3[D6] = 1; 2 $\Omega$ shorted load detection level                    | -            | -       | 1.5              | Ω            |
| AC load detecti                | on levels: I <sup>2</sup> C-bus mode only      |                                                                                                   |              |         |                  |              |
| I <sub>th(o)det(load)</sub> AC | AC load detection output threshold current     |                                                                                                   | -            | 500     | -                | mA           |
| Start-up/shut-de               | own/mute timing                                |                                                                                                   |              |         |                  |              |
| t <sub>wake</sub>              | wake-up time                                   | on pin EN before first I <sup>2</sup> C-bus transmission is recognized                            | <u>[3]</u> _ | -       | 500              | μS           |
| t <sub>det(DCload)</sub>       | DC load detection time                         | C <sub>ON</sub> = 470 nF                                                                          | <u>[3]</u> _ | 320     | -                | ms           |
| t <sub>d(stb-mute)</sub>       | delay time from standby to mute                | measured from amplifier enabling to start of unmute (no DC load detection); $C_{SVRR} = 22 \mu F$ | -            | 115     | -                | ms           |
| t <sub>d(mute-fgain)</sub>     | mute to full gain delay time                   | C <sub>ON</sub> = 470 nF                                                                          | <u>[4]</u> _ | 50      | -                | ms           |
| TDF8599C_SDS                   | All information p                              | rovided in this document is subject to legal disclaimers.                                         |              | © NXP B | .V. 2011. All ri | ghts reserve |
| · · ·                          |                                                |                                                                                                   |              |         |                  |              |

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

Table 14. Static characteristics ... continued

 $V_P = 40 \text{ V; } f_{\text{osc}} = 315 \text{ kHz; } gain = 26 \text{ dB; } T_{\text{amb}} = 25 \text{ °C; } unless \text{ otherwise specified.}$ 

| Symbol         | Parameter  | Conditions                                                                                                        | Min | Тур | Max | Unit |
|----------------|------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d</sub> | delay time | shutdown delay time from EN pin LOW to SVRR LOW; voltage on pin SVRR < 1 V; $C_{SVRR}$ = 22 $\mu$ F; $V_P$ = 40 V | 130 | 190 | 250 | ms   |
|                |            | shutdown hold delay time from pin<br>EN LOW to ACGND LOW; voltage<br>on pin ACGND < 1 V; Master<br>mode           | -   | 100 | -   | ms   |
|                |            | hold delay in Master mode to allow<br>slaved devices to shutdown<br>$f_{\rm osc} = 315 \; {\rm kHz}$              | -   | 50  | -   | ms   |

<sup>[1]</sup> Maximum leakage current from DCP pin to ground =  $3 \mu A$ .

# 12.1 Switching characteristics

Table 15. Switching characteristics

 $V_P = 40 \text{ V}$ ;  $T_{amb} = 25 \,^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol             | Parameter                      | Conditions                                                                                                                             | Min | Тур | Max | Unit |
|--------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Internal o         | scillator                      |                                                                                                                                        |     |     |     |      |
| f <sub>osc</sub>   | oscillator frequency           | external clock frequency;<br>$R_{osc} = 39 \text{ k}\Omega$                                                                            | -   | 315 | -   | kHz  |
|                    |                                | internal fixed frequency and Spread spectrum mode frequency based on the resistor value connected to pin OSCSET for the master setting | 300 | -   | 500 | kHz  |
| Master/sla         | ave setting (OSCIO pin)        |                                                                                                                                        |     |     |     |      |
| R <sub>osc</sub>   | oscillator resistance          | resistor value on pin OSCSET;<br>master setting                                                                                        | 22  | 39  | 49  | kΩ   |
| $V_{OL}$           | LOW-level output voltage       | output                                                                                                                                 | -   | -   | 8.0 | V    |
| $V_{OH}$           | HIGH-level output voltage      | output                                                                                                                                 | 4   | -   | -   | V    |
| $V_{IL}$           | LOW-level input voltage        | input                                                                                                                                  | -   | -   | 8.0 | V    |
| $V_{IH}$           | HIGH-level input voltage       | input                                                                                                                                  | 3   | -   | -   | V    |
| f <sub>track</sub> | tracking frequency             | PLL enabled                                                                                                                            | 300 | -   | 500 | kHz  |
| C <sub>OSCIO</sub> | capacitance on pin OSCIO       | output                                                                                                                                 | -   | -   | 220 | pF   |
| Spread sp          | pectrum mode setting           |                                                                                                                                        |     |     |     |      |
| $\Delta f_{OSC}$   | oscillator frequency variation | between maximum and minimum values; Spread spectrum mode activated                                                                     | -   | 10  | -   | %    |
| f <sub>sw</sub>    | switching frequency            | Spread spectrum mode activated; $C_{SSM} = 1 \mu F$                                                                                    | -   | 7   | -   | Hz   |

<sup>[2]</sup> DC output offset voltage is applied to the output gradually during the transition between Mute mode and Operating mode.

<sup>[3]</sup> I<sup>2</sup>C-bus mode only.

<sup>[4]</sup> The transition time between Mute mode and Operating mode is determined by the time constant on the SEL\_MUTE pin.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

 Table 15.
 Switching characteristics ...continued

 $V_P = 40 \text{ V}$ ;  $T_{amb} = 25 ^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                | Parameter                     | Conditions                                   | Min | Тур                     | Max | Unit |
|-----------------------|-------------------------------|----------------------------------------------|-----|-------------------------|-----|------|
| Frequency             | / hopping                     |                                              |     |                         |     |      |
| f <sub>osc(int)</sub> | internal oscillator frequency | change positive; IB1[D4] = 1;<br>IB1[D3] = 0 | -   | f <sub>osc</sub> + 10 % | -   | kHz  |
|                       |                               | change negative; IB1[D4] = 1;<br>IB1[D3] = 1 | -   | f <sub>osc</sub> – 10 % | -   | kHz  |

# 13. Dynamic characteristics

### Table 16. Dynamic characteristics

 $V_P = 40 \text{ V}; R_L = 8 \Omega; f_i = 1 \text{ kHz}; f_{OSC} = 315 \text{ kHz}; G_{V(Cl)} = 26 \text{ dB}; R_{S(L)} < 0.04 \Omega^{(1)}; T_{amb} = 25 \text{ °C}; Stereo mode; unless otherwise specified.}$ 

| Symbol             | Parameter                      | Conditions                                   |            | Min | Тур  | Max | Uni                                     |
|--------------------|--------------------------------|----------------------------------------------|------------|-----|------|-----|-----------------------------------------|
| Po                 | output power                   | Stereo mode:                                 | [2]        |     |      |     |                                         |
|                    |                                | THD = 1 %; $R_L = 8 \Omega$                  |            | 76  | 78   | -   | W                                       |
|                    |                                | THD = 10 %; $R_L = 8 \Omega$                 |            | 95  | 100  | -   | W                                       |
|                    |                                | square wave (EIAJ); $R_L = 8 \Omega$         |            | -   | 150  | -   | W                                       |
|                    |                                | $V_P$ = 48 V; THD = 1 %; $R_L$ = 8 $\Omega$  |            | -   | 105  | -   | W                                       |
|                    |                                | $V_P$ = 48 V; THD = 10 %; $R_L$ = 8 $\Omega$ |            | -   | 136  | -   | W                                       |
|                    |                                | $V_P$ = 48 V; THD = 10 %; $R_L$ = 6 $\Omega$ |            | -   | 155  | -   | W                                       |
|                    |                                | Parallel mode:                               | [2]        |     |      |     |                                         |
|                    |                                | THD = 1 %; $R_L = 4 \Omega$                  |            | 140 | 145  | -   | W                                       |
|                    |                                | THD = 10 %; $R_L = 4 \Omega$                 |            | 185 | 195  | -   | W                                       |
|                    |                                | square wave (EIAJ); $R_L = 4 \Omega$         |            | -   | 300  | -   | W                                       |
|                    |                                | $V_P$ = 48 V; THD = 1 %; $R_L$ = 4 $\Omega$  |            | -   | 205  | -   | W                                       |
|                    |                                | $V_P$ = 48 V; THD = 10 %; $R_L$ = 4 $\Omega$ |            | -   | 270  | -   | W                                       |
|                    |                                | $V_P$ = 48 V; THD = 10 %; $R_L$ = 3 $\Omega$ |            | -   | 300  | -   | W                                       |
| THD                | total harmonic distortion      | $f_i = 1 \text{ kHz}; P_0 = 1 \text{ W}$     | [3]        | -   | 0.02 | 0.1 | %                                       |
| G <sub>v(cl)</sub> | closed-loop voltage gain       | IB3[D5] = 1                                  | [4]        | 25  | 26   | 27  | dB                                      |
|                    |                                | IB3[D5] = 0                                  | [4]        | 31  | 32   | 33  | dB                                      |
| $\alpha_{\sf cs}$  | channel separation             | $f_i = 1 \text{ kHz}; P_o = 1 \text{ W}$     |            | 60  | 70   | -   | dB                                      |
| SVRR               | supply voltage rejection ratio | BD mode, $f_{ripple} = 1 \text{ kHz}$        | <u>[5]</u> | -   | 70   | -   | dB                                      |
| $ Z_{i(dif)} $     | differential input impedance   |                                              |            | -   | 100  | -   | kΩ                                      |
| $V_{n(o)}$         | output noise voltage           | Operating mode                               |            |     |      |     |                                         |
|                    |                                | BD mode                                      | <u>[6]</u> | -   | 75   | 120 | W W W W W W W W W G G G G G G G G G G G |
|                    |                                | AD mode                                      | <u>[6]</u> | -   | 230  | 300 | μV                                      |
|                    |                                | Mute mode                                    |            |     |      |     |                                         |
|                    |                                | BD mode                                      | [7]        | -   | 30   | 40  | μV                                      |
|                    |                                | AD mode                                      | [7]        | -   | 215  | 280 | μV                                      |
| $lpha_{bal(ch)}$   | channel balance                |                                              |            | -   | 0    | 1   | dB                                      |

#### I<sup>2</sup>C-bus controlled stereo class-D amplifier

Table 16. Dynamic characteristics ... continued

 $V_P = 40 \text{ V}; R_L = 8 \Omega; f_i = 1 \text{ kHz}; f_{OSC} = 315 \text{ kHz}; G_{V(cl)} = 26 \text{ dB}; R_{S(L)} < 0.04 \Omega^{11}; T_{amb} = 25 ^{\circ}\text{C}; Stereo mode; unless otherwise specified.}$ 

| Symbol                 | Parameter                   | Conditions                   |     | Min | Тур | Max | Unit |
|------------------------|-----------------------------|------------------------------|-----|-----|-----|-----|------|
| $\alpha_{\text{mute}}$ | mute attenuation            |                              | [8] | 66  | -   | -   | dB   |
| CMRR                   | common mode rejection ratio | V <sub>i(cm)</sub> = 1 V RMS |     | 65  | 80  | -   | dB   |
| $\eta_{po}$            | output power efficiency     | $P_0 = 80 \text{ W}$         |     | -   | 90  | -   | %    |

- [1]  $R_{s(L)}$  is the sum of the inductor series resistance from the low-pass LC filter in the application together with all resistance from PCB traces or wiring between the output pin of the TDF8599C and the inductor to the measurement point. LC filter dimensioning is L = 22  $\mu$ H, C = 0.68  $\mu$ F for 8  $\Omega$  load and L = 10  $\mu$ H, C = 1  $\mu$ F for 4  $\Omega$  load.
- [2] Output power is measured indirectly based on R<sub>DSon</sub> measurement.
- [3] Total harmonic distortion is measured at the bandwidth of 22 Hz to 20 kHz, AES brick wall. The maximum limit is guaranteed but may not be 100 % tested.
- [4] 32 dB gain in non-I<sup>2</sup>C-bus mode.
- [5]  $V_{ripple} = V_{ripple(max)} = 1 \text{ V (p-p)}; R_s = 0 \Omega.$
- [6] B = 22 Hz to 20 kHz, AES brick wall,  $R_s = 0 \Omega$ .
- [7] B = 22 Hz to 20 kHz, AES brick wall, independent of  $R_s$ .
- [8]  $V_i = V_{i(max)} = 0.5 \text{ V RMS}.$

### 14. Application information

### 14.1 Output power estimation (Stereo mode)

The output power, just before clipping, can be estimated using Equation 1:

$$P_{o(I)} = \frac{\left(\left(\frac{R_L}{R_L + 2 \times (R_{DSon} + R_s)}\right) \times \left(I - t_{w(min)} \times \frac{f_{osc}}{2}\right) \times V_P\right)^2}{2 \times R_I} [W] \tag{1}$$

Where.

- V<sub>P</sub> = supply voltage (V)
- R<sub>L</sub> = load impedance (Ω)
- R<sub>DSon</sub> = drain source on-state resistance (Ω)
- R<sub>s</sub> = series resistance of the output inductor (Ω)
- t<sub>w(min)</sub> = minimum pulse width(s) depending on output current (s)
- f<sub>osc</sub> = oscillator frequency in Hz (typically 315 kHz)

The output power at 10 % THD can be estimated using Equation 2:

$$P_{o(2)} = 1.25 \times P_{o(1)} \tag{2}$$

where  $P_{o(1)} = 0.5 \%$  and  $P_{o(2)} = 10 \%$ 

Figure 16 and Figure 17 show the estimated output power at THD = 0.5 % and THD = 10 % as a function of supply voltage for different load impedances in stereo mode.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



THD = 0.5 %.

 $R_{DSon}$  = 0.31  $\Omega$  (at  $T_j$  = 100 °C),  $R_s$  = 0.05  $\Omega$ ,  $t_{w(min)}$  = 250 ns and  $I_{O(ocp)}$  = 8 A (typical).

- (1)  $R_L = 6 \Omega$ .
- (2)  $R_L = 8 \Omega$ .

Fig 16.  $P_o$  as a function of  $V_P$  in stereo mode with THD = 0.5 %



THD = 10 %.

$$\begin{split} R_{DSon} = 0.31~\Omega \text{ (at } T_j = 100~^{\circ}\text{C), } R_S = 0.05~\Omega, \\ t_{w(min)} = 250~\text{ns and } I_{O(ocp)} = 8~A \text{ (typical)}. \end{split}$$

- (1)  $R_L = 6 \Omega$ .
- (2)  $R_L = 8 \Omega$ .

Fig 17.  $P_o$  as a function of  $V_P$  in stereo mode with THD = 10 %

### 14.2 Output power estimation (Parallel mode)

<u>Figure 18</u> and <u>Figure 19</u> show the estimated output power at THD = 0.5 % and THD = 10 % as a function of the supply voltage for different load impedances in parallel mode.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



THD = 0.5 %.

 $R_{DSon}$  = 0.31  $\Omega$  (at  $T_j$  = 100 °C),  $R_s$  = 0.025  $\Omega,$   $t_{w(min)}$  = 250 ns and  $I_{O(ocp)}$  = 16 A (typical).

- (1)  $R_1 = 3 \Omega$ .
- (2)  $R_L = 4 \Omega$ .

Fig 18.  $P_o$  as a function of  $V_P$  in parallel mode with THD = 0.5 %



THD = 10 %.

 $R_{DSon}$  = 0.31  $\Omega$  (at  $T_j$  = 100 °C),  $R_s$  = 0.025  $\Omega$ ,  $t_{w(min)}$  = 250 ns and  $I_{O(ocp)}$  = 16 A (typical).

- (1)  $R_1 = 3 \Omega$ .
- (2)  $R_L = 4 \Omega$ .

Fig 19.  $P_o$  as a function of  $V_P$  parallel mode with THD = 10 %

### 14.3 Output current limiting

The peak output current is internally limited to 6.5 A minimum. During normal operation, the output current should not exceed this threshold level otherwise the output signal will be distorted. The peak output current can be estimated using Equation 3:

$$I_o \le \frac{V_P}{R_L + 2 \times (R_{DSon} + R_s)} \le 6.5 [A]$$
 (3)

- I<sub>o</sub> = output current (A)
- V<sub>P</sub> = supply voltage (V)
- R<sub>I</sub> = load impedance (Ω)
- R<sub>DSon</sub> = on-resistance of power switch (Ω)
- $R_s$  = series resistance of output inductor ( $\Omega$ )

Example: A 6  $\Omega$  speaker can be used with a supply voltage of 45 V before current limiting is triggered.

Current limiting (clipping) avoids audio holes but causes distortion similar to voltage clipping.

### 14.4 Speaker configuration and impedance

A flat-frequency response (due to a  $2^{nd}$  order Butterworth filter) is obtained by changing the low-pass filter components ( $L_{LC}$ ,  $C_{LC}$ ) based on the speaker configuration and impedance. Figure 20 shows the required values.

TDF8599C\_SDS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

**NXP Semiconductors** 

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



Fig 20. Filter component values

### 14.5 Heat sink requirements

In most applications, it is necessary to connect an external heat sink to the TDF8599C. Thermal foldback activates at  $T_i = 140$  °C. The expression below shows the relationship between the maximum power dissipation before activation of thermal foldback and the total thermal resistance from junction to ambient:

$$R_{th(j-a)} = \frac{T_{j(max)} - T_{amb}}{P_{max}} [K/W]$$
(4)

 $P_{max}$  is determined by the efficiency ( $\eta$ ) of the TDF8599C. The efficiency measured as a function of output power is given in Figure 27. The power dissipation can be derived as a function of output power (see Figure 26).

#### Example 1:

- V<sub>P</sub> = 40 V
- $P_0 = 2 \times 25 \text{ W}$  into  $8 \Omega$  (THD = 10 % continuous)
- T<sub>i(max)</sub> = 140 °C
- T<sub>amb</sub> = 25 °C
- P<sub>max</sub> = 9 W (from Figure 26)
- The required  $R_{th(j-a)} = 115 \, ^{\circ}\text{C} / 9 \, \text{W} = 12 \, \text{K/W}$

The total thermal resistance  $R_{th(j-a)}$  consists of:  $R_{th(j-c)} + R_{th(c-h)} + R_{th(h-a)}$ 

### Where:

- Thermal resistance from junction to case (R<sub>th(j-c)</sub>) = 1 K/W
- Thermal resistance from case to heat sink  $(R_{th(c-h)}) = 0.5$  K/W to 1 K/W (depending on mounting)
- Thermal resistance from heat sink to ambient (R<sub>th(h-a)</sub>) would then be 12 - (1 + 1) = 10 K/W.

If an audio signal has a crest factor of 10 (the ratio between peak power and average power = 10 dB) then  $T_i$  will be much lower.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

### Example 2:

- V<sub>P</sub> = 40 V
- $P_0 = 2 \times (25 \text{ W} / 10) = 2 \times 2.5 \text{ W}$  into  $8 \Omega$  (audio with crest factor of 10)
- T<sub>amb</sub> = 25 °C
- P<sub>max</sub> = 6 W
- R<sub>th(j-a)</sub> = 10 K/W
- $T_{j(max)} = 25 \, ^{\circ}\text{C} + (6 \, \text{W} \times 10 \, \text{K/W}) = 85 \, ^{\circ}\text{C}$

# 14.6 Curves measured in reference design



- (1)  $V_P = 40 \text{ V}$ ;  $R_L = 8 \Omega$  at 100 Hz.
- (2)  $V_P = 40 \text{ V}$ ;  $R_L = 8 \Omega$  at 1 kHz.
- (3)  $V_P = 40 \text{ V}$ ,  $R_L = 8 \Omega$  at 6 kHz.

Fig 21. THD + N as a function of output power with a 8  $\Omega$  load;  $V_P$  = 40 V

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



- (1) Channel 1;  $V_P = 40 \text{ V}$ ;  $R_L = 8 \Omega$  at 1 W.
- (2) Channel 2;  $V_P = 40 \text{ V}$ ;  $R_L = 8 \Omega$  at 1 W.

Fig 22. THD + N as a function of frequency with an 8  $\Omega$  load, P<sub>o</sub> = 1 W



- (1) Channel 1;  $V_P = 40 \text{ V}$ ;  $R_L = 8 \Omega$  at 10 W.
- (2) Channel 2;  $V_P = 40 \text{ V}$ ;  $R_L = 8 \Omega$  at 10 W.

Fig 23. THD + N as a function of frequency with an 8  $\Omega$  load, P<sub>o</sub> = 10 W



f = 1 kHz;  $R_L = 8 \Omega$ .

- (1) THD = 1 %.
- (2) THD = 10 %.
- (3) Maximum output power.

Fig 24. Output power as a function of supply voltage; stereo mode



 $f = 1 \text{ kHz}; R_L = 4 \Omega.$ 

- (1) THD = 1 %.
- (2) THD = 10 %.
- (3) Maximum output power.

Fig 25. Output power as a function of supply voltage; parallel mode

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



 $V_P = 40 \text{ V}; R_L = 8 \Omega; f = 1 \text{ kHz}.$ 

Fig 26. Power dissipation as a function of output power per channel with both channels driven



 $V_P = 40 \text{ V}; R_L = 8 \Omega; f = 1 \text{ kHz}.$ 

Fig 27. Efficiency as a function of output power per channel with both channels driven



 $V_P = 40 \text{ V}; R_L = 4 \Omega; f = 1 \text{ kHz}.$ 

Fig 28. Power dissipation as a function of output power; parallel mode



 $V_P = 40 \text{ V}; R_L = 4 \Omega; f = 1 \text{ kHz}.$ 

Fig 29. Efficiency as a function of output power; parallel mode

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 14.7 Typical application schematics



Dual BTL mode (stereo) in non- $I^2$ C-bus mode with DC offset protection disabled, Spread spectrum mode enabled BD modulation.

(1) See Section 8.3.5 on page 10 for detailed information on DC offset protection.

Fig 30. Example application diagram: dual BTL in non-l<sup>2</sup>C-bus mode

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



Dual BTL mode (stereo) in  $\rm I^2C$ -bus mode with DC offset protection enabled, Spread spectrum mode disabled.

(1) See Section 8.3.5 on page 10 for detailed information on DC offset protection.

Fig 31. Example application diagram: dual BTL in I<sup>2</sup>C-bus mode

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



(1) See Section 8.3.5 on page 10 for detailed information on disabling DC offset protection.

Fig 32. Example application diagram: dual BTL master, single BTL slave in I<sup>2</sup>C-bus mode

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 15. Package outline



Fig 33. Package outline SOT851-2 (HSOP36)

© NXP B.V. 2011. All rights reserved.

I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 34</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 17 and 18

Table 17. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm³)                    |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

Table 18. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|
|                        | Volume (mm³)                    |             |        |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 34.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

# 17. Abbreviations

Table 19. Abbreviations

| Abbreviation     | Description                                                         |
|------------------|---------------------------------------------------------------------|
| BCDMOS           | Bipolar Complementary and double Diffused Metal-Oxide Semiconductor |
| BTL              | Bridge-Tied Load                                                    |
| DCP              | DC offset Protection                                                |
| DMOST            | double Diffused Metal-Oxide Semiconductor Transistor                |
| EMI              | ElectroMagnetic Interference                                        |
| I <sup>2</sup> C | Inter-Integrated Circuit                                            |
| LSB              | Least Significant Bit                                               |
| Мμр              | Master microprocessor                                               |
| MSB              | Most Significant Bit                                                |
| NDMOST           | N-type double Diffused Metal-Oxide Semiconductor Transistor         |
| OCP              | OverCurrent Protection                                              |
| OTP              | OverTemperature Protection                                          |
| OVP              | OverVoltage Protection                                              |
| PLL              | Phase-Locked Loop                                                   |
| POR              | Power-On Reset                                                      |
| PWM              | Pulse-Width Modulation                                              |
| SOI              | Silicon On Insulator                                                |

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

Table 19. Abbreviations ... continued

| Abbreviation | Description                 |
|--------------|-----------------------------|
| TFP          | Thermal Foldback Protection |
| UVP          | UnderVoltage Protection     |
| WP           | Window Protection           |

# 18. Revision history

### Table 20. Revision history

| Document ID      | Release date | Data sheet status        | Change notice | Supersedes |
|------------------|--------------|--------------------------|---------------|------------|
| TDF8599C_SDS v.1 | 20110805     | Product short data sheet | -             | -          |

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 19. Legal information

#### 19.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 19.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

TDF8599C\_SDS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

### 20. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

**TDF8599C NXP Semiconductors** 

> 15 16

> 20 21

### I<sup>2</sup>C-bus controlled stereo class-D amplifier

# 21. Contents

| 1              | General description                                  | . 1      |
|----------------|------------------------------------------------------|----------|
| 2              | Features and benefits                                | . 1      |
| 3              | Applications                                         | . 2      |
| 4              | Quick reference data                                 | . 2      |
| 5              | Ordering information                                 | . 2      |
| 6              | Block diagram                                        | . 3      |
| 7              | Pinning information                                  |          |
| 7.1            | Pinning                                              | . 4      |
| 7.2            | Pin description                                      |          |
| 8              | Functional description                               | . 6      |
| 8.1            | Master and slave mode selection                      | . 6      |
| 8.2            | Operation mode selection                             | . 6      |
| 8.2.1          | Modulation mode                                      |          |
| 8.2.2          | Phase staggering (Slave mode)                        |          |
| 8.2.3          | Parallel mode                                        |          |
| 8.3            | Protection                                           |          |
| 8.3.1          | Thermal foldback                                     |          |
| 8.3.2          | Overtemperature protection                           | 10       |
| 8.3.3          | Overcurrent protection                               | 10       |
| 8.3.4          | Window protection                                    | 10       |
| 8.3.5<br>8.3.6 | DC offset protection                                 | 10       |
| 8.4            | Supply voltage protection                            | 11<br>11 |
| 8.4.1          | Diagnostic table                                     | 11       |
| 8.4.2          | Load identification (I <sup>2</sup> C-bus mode only) | 12       |
| 8.4.2.1        | DC load detection                                    | 12       |
| 8.4.2.2        | AC load detection (tweeter detection)                | 13       |
| 8.4.3          | CLIP detection                                       | 13       |
| 8.4.4          | Start-up and shutdown sequence                       | 13       |
| 9              | I <sup>2</sup> C-bus specification                   | 15       |
| 9.1            | Instruction bytes                                    | 17       |
| 9.2            | Data bytes                                           | 18       |
| 10             | Limiting values                                      | 19       |
| 11             | Thermal characteristics                              | 19       |
| 12             | Static characteristics                               | 20       |
| 12.1           | Switching characteristics                            | 22       |
| 13             | Dynamic characteristics                              | 23       |
| 14             | Application information                              | 24       |
| 14.1           | Output power estimation (Stereo mode)                | 24       |
| 14.2           | Output power estimation (Parallel mode)              | 25       |
| 14.3           | Output current limiting                              | 26       |
| 14.4           | Speaker configuration and impedance                  | 26       |
| 14.5           | Heat sink requirements                               | 27       |
| 14.6           | Curves measured in reference design                  | 28       |
| 14.7           | Typical application schematics                       | 31       |

| 15   | Package outline           | 34 |
|------|---------------------------|----|
| 16   | Soldering of SMD packages | 35 |
| 16.1 | Introduction to soldering | 35 |
| 16.2 | Wave and reflow soldering | 35 |
| 16.3 | Wave soldering            | 35 |
| 16.4 | Reflow soldering          | 36 |
| 17   | Abbreviations             | 37 |
| 18   | Revision history          | 38 |
| 19   | Legal information         | 39 |
| 19.1 | Data sheet status         | 39 |
| 19.2 | Definitions               | 39 |
| 19.3 | Disclaimers               | 39 |
| 19.4 | Trademarks                | 40 |
| 20   | Contact information       | 40 |
| 21   | Contents                  | 41 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

TDF8599CTH/N1,118