STM32F427xx STM32F429xx

## 32b Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 MCU+FPU, 225DMIPS, up to 2MB Flash/256+4KB RAM, USB OTG HS/FS, Ethernet, 17 TIMs, 3 ADCs, 20 com. interfaces, camera \& LCD-TFT

## Datasheet - production data

## Features

- Core: Arm ${ }^{\circledR}$ 32-bit Cortex ${ }^{\circledR}$-M4 CPU with FPU, Adaptive real-time accelerator (ART
Accelerator ${ }^{\text {TM }}$ ) allowing 0-wait state execution from Flash memory, frequency up to 180 MHz , MPU, 225 DMIPS/1.25 DMIPS/MHz
(Dhrystone 2.1), and DSP instructions
- Memories
- Up to 2 MB of Flash memory organized into two banks allowing read-while-write
- Up to $256+4 \mathrm{~KB}$ of SRAM including 64-KB of CCM (core coupled memory) data RAM
- Flexible external memory controller with up to 32-bit data bus: SRAM, PSRAM, SDRAM/LPSDR SDRAM, Compact Flash/NOR/NAND memories
- LCD parallel interface, 8080/6800 modes
- LCD-TFT controller with fully programmable resolution (total width up to 4096 pixels, total height up to 2048 lines and pixel clock up to 83 MHz )
- Chrom-ART Accelerator ${ }^{\text {TM }}$ for enhanced graphic content creation (DMA2D)
- Clock, reset and supply management
- 1.7 V to 3.6 V application supply and $\mathrm{I} / \mathrm{Os}$
- POR, PDR, PVD and BOR
- 4-to-26 MHz crystal oscillator
- Internal 16 MHz factory-trimmed RC (1\% accuracy)
- 32 kHz oscillator for RTC with calibration
- Internal 32 kHz RC with calibration
- Low power
- Sleep, Stop and Standby modes
- $V_{\text {BAT }}$ supply for RTC, $20 \times 32$ bit backup registers + optional 4 KB backup SRAM
- $3 \times 12$-bit, 2.4 MSPS ADC: up to 24 channels and 7.2 MSPS in triple interleaved mode
- $2 \times 12$-bit D/A converters
- General-purpose DMA: 16-stream DMA controller with FIFOs and burst support
- Up to 17 timers: up to twelve 16-bit and two 32bit timers up to 180 MHz , each with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input

- Debug mode
- SWD \& JTAG interfaces
- Cortex-M4 Trace Macrocell ${ }^{\text {TM }}$
- Up to 168 I/O ports with interrupt capability
- Up to 164 fast I/Os up to 90 MHz
- Up to 1665 V-tolerant I/Os
- Up to 21 communication interfaces
- Up to $3 \times 1^{2} \mathrm{C}$ interfaces (SMBus/PMBus)
- Up to 4 USARTs/4 UARTs (11.25 Mbit/s, ISO7816 interface, LIN, IrDA, modem control)
- Up to 6 SPIs ( $45 \mathrm{Mbits} / \mathrm{s}$ ), 2 with muxed full-duplex ${ }^{2}$ S for audio class accuracy via internal audio PLL or external clock
- $1 \times$ SAI (serial audio interface)
- $2 \times$ CAN (2.0B Active) and SDIO interface
- Advanced connectivity
- USB 2.0 full-speed device/host/OTG controller with on-chip PHY
- USB 2.0 high-speed/full-speed device/host/OTG controller with dedicated DMA, on-chip full-speed PHY and ULPI
- 10/100 Ethernet MAC with dedicated DMA: supports IEEE 1588v2 hardware, MII/RMII
- 8- to 14-bit parallel camera interface up to 54 Mbytes/s
- True random number generator
- CRC calculation unit
- RTC: subsecond accuracy, hardware calendar
- 96-bit unique ID

Table 1. Device summary

| Reference | Part number |
| :---: | :--- |
| STM32F427xx | STM32F427VG, STM32F427ZG, STM32F427IG, STM32F427AG, STM32F427VI, STM32F427ZI, <br> STM32F427II, STM32F427AI |
| STM32F429xx | STM32F429VG, STM32F429ZG, STM32F429IG, STM32F429BG, STM32F429NG, <br> STM32F429AG, STM32F429VI, STM32F429ZI, STM32F429II,, STM32F429BI, <br> STM32F429NI,STM32F429AI, STM32F429VE, STM32F429ZE, STM32F429IE, STM32F429BE, <br> STM32F429NE |

## Contents

1 Introduction ..... 13
2 Description ..... 14
2.1 Full compatibility throughout the family ..... 18
3 Functional overview ..... 21
3.1 Arm ${ }^{\circledR}$ Cortex®-M4 with FPU and embedded Flash and SRAM ..... 21
3.2 Adaptive real-time memory accelerator (ART Accelerator ${ }^{T M}$ ) ..... 21
3.3 Memory protection unit ..... 21
3.4 Embedded Flash memory ..... 22
3.5 CRC (cyclic redundancy check) calculation unit ..... 22
3.6 Embedded SRAM ..... 22
3.7 Multi-AHB bus matrix ..... 22
3.8 DMA controller (DMA) ..... 23
3.9 Flexible memory controller (FMC) ..... 24
3.10 LCD-TFT controller (available only on STM32F429xx) ..... 24
3.11 Chrom-ART Accelerator ${ }^{\text {TM }}$ (DMA2D) ..... 25
3.12 Nested vectored interrupt controller (NVIC) ..... 25
3.13 External interrupt/event controller (EXTI) ..... 25
3.14 Clocks and startup ..... 25
3.15 Boot modes ..... 26
3.16 Power supply schemes ..... 26
3.17 Power supply supervisor ..... 26
3.17.1 Internal reset ON ..... 26
3.17.2 Internal reset OFF ..... 27
3.18 Voltage regulator ..... 28
3.18.1 Regulator ON ..... 28
3.18.2 Regulator OFF ..... 29
3.18.3 Regulator ON/OFF and internal reset ON/OFF availability ..... 32
3.19 Real-time clock (RTC), backup SRAM and backup registers ..... 32
3.20 Low-power modes ..... 33
$3.21 \mathrm{~V}_{\text {BAT }}$ operation ..... 34
3.22 Timers and watchdogs ..... 34
3.22.1 Advanced-control timers (TIM1, TIM8) ..... 36
3.22.2 General-purpose timers (TIMx) ..... 36
3.22.3 Basic timers TIM6 and TIM7 ..... 36
3.22.4 Independent watchdog ..... 37
3.22.5 Window watchdog ..... 37
3.22.6 SysTick timer ..... 37
3.23 Inter-integrated circuit interface ( $\mathrm{I}^{2} \mathrm{C}$ ) ..... 37
3.24 Universal synchronous/asynchronous receiver transmitters (USART) ..... 37
3.25 Serial peripheral interface (SPI) ..... 38
3.26 Inter-integrated sound $\left(I^{2} S\right)$ ..... 39
3.27 Serial Audio interface (SAI1) ..... 39
3.28 Audio PLL (PLLI2S) ..... 39
3.29 Audio and LCD PLL(PLLSAI) ..... 39
3.30 Secure digital input/output interface (SDIO) ..... 40
3.31 Ethernet MAC interface with dedicated DMA and IEEE 1588 support ..... 40
3.32 Controller area network (bxCAN) ..... 40
3.33 Universal serial bus on-the-go full-speed (OTG_FS) ..... 41
3.34 Universal serial bus on-the-go high-speed (OTG_HS) ..... 41
3.35 Digital camera interface (DCMI) ..... 42
3.36 Random number generator (RNG) ..... 42
3.37 General-purpose input/outputs (GPIOs) ..... 42
3.38 Analog-to-digital converters (ADCs) ..... 42
3.39 Temperature sensor ..... 43
3.40 Digital-to-analog converter (DAC) ..... 43
3.41 Serial wire JTAG debug port (SWJ-DP) ..... 43
3.42 Embedded Trace Macrocell ${ }^{\text {TM }}$ ..... 44
4 Pinouts and pin description ..... 45
5 Memory mapping ..... 86
6 Electrical characteristics ..... 91
6.1 Parameter conditions ..... 91
6.1.1 Minimum and maximum values ..... 91
6.1.2 Typical values ..... 91
6.1.3 Typical curves ..... 91
6.1.4 Loading capacitor ..... 91
6.1.5 Pin input voltage ..... 91
6.1.6 Power supply scheme ..... 92
6.1.7 Current consumption measurement ..... 93
6.2 Absolute maximum ratings ..... 93
6.3 Operating conditions ..... 95
6.3.1 General operating conditions ..... 95
6.3.2 VCAP1/VCAP2 external capacitor ..... 97
6.3.3 Operating conditions at power-up / power-down (regulator ON) ..... 98
6.3.4 Operating conditions at power-up / power-down (regulator OFF) ..... 98
6.3.5 Reset and power control block characteristics ..... 99
6.3.6 Over-drive switching characteristics ..... 100
6.3.7 Supply current characteristics ..... 101
6.3.8 Wakeup time from low-power modes ..... 117
6.3.9 External clock source characteristics ..... 118
6.3.10 Internal clock source characteristics ..... 122
6.3.11 PLL characteristics ..... 124
6.3.12 PLL spread spectrum clock generation (SSCG) characteristics ..... 127
6.3.13 Memory characteristics ..... 129
6.3.14 EMC characteristics ..... 131
6.3.15 Absolute maximum ratings (electrical sensitivity) ..... 133
6.3.16 I/O current injection characteristics ..... 134
6.3.17 I/O port characteristics ..... 135
6.3.18 NRST pin characteristics ..... 141
6.3.19 TIM timer characteristics ..... 142
6.3.20 Communications interfaces ..... 142
6.3.21 12-bit ADC characteristics ..... 157
6.3.22 Temperature sensor characteristics ..... 163
6.3.23 $V_{\text {BAT }}$ monitoring characteristics ..... 164
6.3.24 Reference voltage ..... 164
6.3.25 DAC electrical characteristics ..... 165
6.3.26 FMC characteristics ..... 168
6.3.27 Camera interface (DCMI) timing specifications ..... 193
6.3.28 LCD-TFT controller (LTDC) characteristics ..... 194
6.3.29 SD/SDIO MMC card host interface (SDIO) characteristics ..... 196
5
6.3.30 RTC characteristics ..... 197
7 Package information ..... 198
7.1 LQFP100 package information ..... 198
7.2 WLCSP143 package information ..... 202
7.3 LQFP144 package information ..... 205
7.4 LQFP176 package information ..... 209
7.5 LQFP208 package information ..... 213
7.6 UFBGA169 package information ..... 217
7.7 UFBGA176+25 package information ..... 220
7.8 TFBGA216 package information ..... 223
7.9 Thermal characteristics ..... 225
8 Part numbering ..... 226
Appendix A Recommendations when using internal reset OFF ..... 227
A. 1 Operating conditions ..... 227
Appendix B Application block diagrams ..... 228
B. 1 USB OTG full speed (FS) interface solutions ..... 228
B. 2 USB OTG high speed (HS) interface solutions ..... 230
B. 3 Ethernet interface solutions. ..... 231
9 Revision history ..... 233

## List of tables

Table 1. Device summary ..... 2
Table 2. STM32F427xx and STM32F429xx features and peripheral counts ..... 16
Table 3. Voltage regulator configuration mode versus device operating mode ..... 29
Table 4. Regulator ON/OFF and internal reset ON/OFF availability. ..... 32
Table 5. Voltage regulator modes in stop mode ..... 33
Table 6. Timer feature comparison ..... 35
Table 7. Comparison of I2C analog and digital filters ..... 37
Table 8. USART feature comparison ..... 38
Table 9. Legend/abbreviations used in the pinout table ..... 53
Table 10. STM32F427xx and STM32F429xx pin and ball definitions ..... 53
Table 11. FMC pin definition ..... 72
Table 12. STM32F427xx and STM32F429xx alternate function mapping ..... 75
Table 13. STM32F427xx and STM32F429xx register boundary addresses. ..... 87
Table 14. Voltage characteristics ..... 93
Table 15. Current characteristics ..... 94
Table 16. Thermal characteristics ..... 94
Table 17. General operating conditions ..... 95
Table 18. Limitations depending on the operating power supply range ..... 97
Table 19. VCAP1/VCAP2 operating conditions ..... 97
Table 20. Operating conditions at power-up / power-down (regulator ON) ..... 98
Table 21. Operating conditions at power-up / power-down (regulator OFF) ..... 98
Table 22. reset and power control block characteristics ..... 99
Table 23. Over-drive switching characteristics ..... 100
Table 24. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator enabled except prefetch) or RAM ..... 102
Table 25. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator disabled) ..... 103
Table 26. Typical and maximum current consumption in Sleep mode ..... 104
Table 27. Typical and maximum current consumptions in Stop mode ..... 105
Table 28. Typical and maximum current consumptions in Standby mode ..... 106
Table 29. Typical and maximum current consumptions in $\mathrm{V}_{\text {BAT }}$ mode. ..... 106
Table 30. Typical current consumption in Run mode, code with data processing running from Flash memory or RAM, regulator ON (ART accelerator enabled except prefetch), VDD=1.7 V ..... 108
Table 31. Typical current consumption in Run mode, code with data processing running from Flash memory, regulator OFF (ART accelerator enabled except prefetch) ..... 109
Table 32. Typical current consumption in Sleep mode, regulator ON, VDD=1.7 V ..... 110
Table 33. Tyical current consumption in Sleep mode, regulator OFF. ..... 111
Table 34. Switching output I/O current consumption ..... 113
Table 35. Peripheral current consumption ..... 114
Table 36. Low-power mode wakeup timings ..... 117
Table 37. High-speed external user clock characteristics ..... 118
Table 38. Low-speed external user clock characteristics ..... 119
Table 39. HSE 4-26 MHz oscillator characteristics ..... 120
Table 40. LSE oscillator characteristics ( $\mathrm{f}_{\mathrm{LSE}}=32.768 \mathrm{kHz}$ ) ..... 121
Table 41. HSI oscillator characteristics ..... 122
Table 42. LSI oscillator characteristics ..... 123
Table 43. Main PLL characteristics. ..... 124
Table 44. PLLI2S (audio PLL) characteristics ..... 125
Table 45. PLLISAI (audio and LCD-TFT PLL) characteristics ..... 126
Table 46. SSCG parameters constraint ..... 127
Table 47. Flash memory characteristics ..... 129
Table 48. Flash memory programming ..... 129
Table 49. Flash memory programming with $\mathrm{V}_{\mathrm{PP}}$ ..... 130
Table 50. Flash memory endurance and data retention ..... 131
Table 51. EMS characteristics ..... 131
Table 52. EMI characteristics ..... 132
Table 53. ESD absolute maximum ratings ..... 133
Table 54. Electrical sensitivities ..... 133
Table 55. I/O current injection susceptibility ..... 134
Table 56. I/O static characteristics ..... 135
Table 57. Output voltage characteristics ..... 138
Table 58. I/O AC characteristics . ..... 139
Table 59. NRST pin characteristics ..... 141
Table 60. TIMx characteristics ..... 142
Table 61. I2C analog filter characteristics. ..... 143
Table 62. SPI dynamic characteristics ..... 143
Table 63. $I^{2} \mathrm{~S}$ dynamic characteristics ..... 146
Table 64. SAI characteristics ..... 148
Table 65. USB OTG full speed startup time ..... 150
Table 66. USB OTG full speed DC electrical characteristics ..... 150
Table 67. USB OTG full speed electrical characteristics ..... 151
Table 68. USB HS DC electrical characteristics ..... 151
Table 69. USB HS clock timing parameters ..... 152
Table 70. Dynamic characteristics: USB ULPI ..... 153
Table 71. Dynamics characteristics: Ethernet MAC signals for SMI. ..... 154
Table 72. Dynamics characteristics: Ethernet MAC signals for RMII ..... 155
Table 73. Dynamics characteristics: Ethernet MAC signals for MII ..... 156
Table 74. ADC characteristics ..... 157
Table 75. ADC static accuracy at $\mathrm{f}_{\mathrm{ADC}}=18 \mathrm{MHz}$ ..... 158
Table 76. ADC static accuracy at $f_{A D C}=30 \mathrm{MHz}$. ..... 159
Table 77. ADC static accuracy at $\mathrm{f}_{\mathrm{ADC}}=36 \mathrm{MHz}$ ..... 159
Table 78. ADC dynamic accuracy at $\mathrm{f}_{\mathrm{ADC}}=18 \mathrm{MHz}$ - limited test conditions ..... 159
Table 79. ADC dynamic accuracy at $\mathrm{f}_{\mathrm{ADC}}=36 \mathrm{MHz}$ - limited test conditions ..... 159
Table 80. Temperature sensor characteristics ..... 163
Table 81. Temperature sensor calibration values ..... 163
Table 82. $V_{B A T}$ monitoring characteristics ..... 164
Table 83. internal reference voltage ..... 164
Table 84. Internal reference voltage calibration values ..... 164
Table 85. DAC characteristics ..... 165
Table 86. Asynchronous non-multiplexed SRAM/PSRAM/NOR - read timings ..... 169
Table 87. Asynchronous non-multiplexed SRAM/PSRAM/NOR read - NWAIT timings ..... 170
Table 88. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings ..... 171
Table 89. Asynchronous non-multiplexed SRAM/PSRAM/NOR write - NWAIT timings ..... 172
Table 90. Asynchronous multiplexed PSRAM/NOR read timings. ..... 173
Table 91. Asynchronous multiplexed PSRAM/NOR read-NWAIT timings ..... 173
Table 92. Asynchronous multiplexed PSRAM/NOR write timings ..... 174
Table 93. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings ..... 175
Table 94. Synchronous multiplexed NOR/PSRAM read timings ..... 176
Table 95. Synchronous multiplexed PSRAM write timings ..... 178
Table 96. Synchronous non-multiplexed NOR/PSRAM read timings ..... 179
Table 97. Synchronous non-multiplexed PSRAM write timings ..... 180
Table 98. Switching characteristics for PC Card/CF read and write cycles in attribute/common space. ..... 185
Table 99. Switching characteristics for PC Card/CF read and write cycles in I/O space ..... 186
Table 100. Switching characteristics for NAND Flash read cycles ..... 188
Table 101. Switching characteristics for NAND Flash write cycles ..... 189
Table 102. SDRAM read timings ..... 190
Table 103. LPSDR SDRAM read timings ..... 190
Table 104. SDRAM write timings ..... 192
Table 105. LPSDR SDRAM write timings ..... 192
Table 106. DCMI characteristics ..... 193
Table 107. LTDC characteristics ..... 194
Table 108. Dynamic characteristics: SD / MMC characteristics ..... 197
Table 109. RTC characteristics ..... 197
Table 110. LQPF100 100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package mechanical data ..... 199
Table 111. WLCSP143-143-ball, $4.521 \times 5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data ..... 203
Table 112. WLCSP143 recommended PCB design rules ( 0.4 mm pitch) ..... 204
Table 113. LQFP144-144-pin, $20 \times 20 \mathrm{~mm}$ low-profile quad flat package mechanical data ..... 206
Table 114. LQFP176-176-pin, $24 \times 24 \mathrm{~mm}$ low-profile quad flat package mechanical data ..... 209
Table 115. LQFP208-208-pin, $28 \times 28 \mathrm{~mm}$ low-profile quad flat package mechanical data ..... 214
Table 116. UFBGA169-169-ball $7 \times 7 \mathrm{~mm} 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data ..... 217
Table 117. UFBGA169 recommended PCB design rules ( 0.5 mm pitch BGA) ..... 218
Table 118. UFBGA176+25-ball, $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data. ..... 220
Table 119. UFBGA176+25 recommended PCB design rules ( 0.65 mm pitch BGA) ..... 221
Table 120. TFBGA216-216 ball $13 \times 13 \mathrm{~mm} 0.8 \mathrm{~mm}$ pitch thin fine pitch ball grid array package mechanical data ..... 223
Table 121. Package thermal characteristics ..... 225
Table 122. Ordering information scheme ..... 226
Table 123. Limitations depending on the operating power supply range ..... 227
Table 124. Document revision history ..... 233

## List of figures

Figure 1. Compatible board design STM32F10xx/STM32F2xx/STM32F4xx for LQFP100 package ..... 18
Figure 2. Compatible board design between STM32F10xx/STM32F2xx/STM32F4xx for LQFP144 package ..... 19
Figure 3. Compatible board design between STM32F2xx and STM32F4xx for LQFP176 and UFBGA176 packages ..... 19
Figure 4. STM32F427xx and STM32F429xx block diagram ..... 20
Figure 5. STM32F427xx and STM32F429xx Multi-AHB matrix ..... 23
Figure 6. Power supply supervisor interconnection with internal reset OFF ..... 27
Figure 7. PDR_ON control with internal reset OFF ..... 28
Figure 8. Regulator OFF ..... 30
Figure 9. Startup in regulator OFF: slow $\mathrm{V}_{\mathrm{DD}}$ slope - power-down reset risen after $\mathrm{V}_{\mathrm{CAP}} 1 \mathrm{~V}_{\mathrm{CAP}}$ stabilization ..... 31
Figure 10. Startup in regulator OFF mode: fast $\bar{V}_{D D}$ slope - power-down reset risen before $\mathrm{V}_{\mathrm{CAP}}{ }_{1} / \mathrm{V}_{\mathrm{CAP}}$ 2 stabilization ..... 31
Figure 11. STM32F42x LQFP100 pinout ..... 45
Figure 12. STM32F42x WLCSP143 ballout ..... 46
Figure 13. STM32F42x LQFP144 pinout ..... 47
Figure 14. STM32F42x LQFP176 pinout ..... 48
Figure 15. STM32F42x LQFP208 pinout ..... 49
Figure 16. STM32F42x UFBGA169 ballout ..... 50
Figure 17. STM32F42x UFBGA176 ballout ..... 51
Figure 18. STM32F42x TFBGA216 ballout ..... 52
Figure 19. Memory map ..... 86
Figure 20. Pin loading conditions ..... 91
Figure 21. Pin input voltage ..... 91
Figure 22. Power supply scheme ..... 92
Figure 23. Current consumption measurement scheme ..... 93
Figure 24. External capacitor $\mathrm{C}_{\mathrm{EXT}}$ ..... 97
Figure 25. Typical $\mathrm{V}_{\text {BAT }}$ current consumption (LSE and RTC ON/backup RAM OFF) ..... 107
Figure 26. Typical $\mathrm{V}_{\text {BAT }}$ current consumption (LSE and RTC ON/backup RAM ON) ..... 107
Figure 27. High-speed external clock source AC timing diagram ..... 119
Figure 28. Low-speed external clock source AC timing diagram ..... 120
Figure 29. Typical application with an 8 MHz crystal ..... 121
Figure 30. Typical application with a 32.768 kHz crystal ..... 122
Figure 31. ACCHSI accuracy versus temperature ..... 123
Figure 32. $\quad$ ACC ${ }_{\text {LSI }}$ versus temperature ..... 124
Figure 33. PLL output clock waveforms in center spread mode ..... 128
Figure 34. PLL output clock waveforms in down spread mode ..... 128
Figure 35. FT I/O input characteristics ..... 137
Figure 36. I/O AC characteristics definition ..... 140
Figure 37. Recommended NRST pin protection ..... 141
Figure 38. SPI timing diagram - slave mode and $\mathrm{CPHA}=0$ ..... 144
Figure 39. SPI timing diagram - slave mode and CPHA = 1 ..... 145
Figure 40. SPI timing diagram - master mode ..... 145
Figure 41. $I^{2} \mathrm{~S}$ slave timing diagram (Philips protocol) ${ }^{(1)}$ ..... 147
Figure 42. $\quad \mathrm{I}^{2} \mathrm{~S}$ master timing diagram (Philips protocol) ${ }^{(1)}$ ..... 147
Figure 43. SAI master timing waveforms ..... 149
Figure 44. SAl slave timing waveforms ..... 149
Figure 45. USB OTG full speed timings: definition of data signal rise and fall time ..... 151
Figure 46. ULPI timing diagram ..... 152
Figure 47. Ethernet SMI timing diagram ..... 154
Figure 48. Ethernet RMII timing diagram ..... 155
Figure 49. Ethernet MII timing diagram ..... 156
Figure 50. ADC accuracy characteristics ..... 160
Figure 51. Typical connection diagram using the ADC ..... 161
Figure 52. Power supply and reference decoupling ( $\mathrm{V}_{\text {REF+ }}$ not connected to $\mathrm{V}_{\mathrm{DDA}}$ ) ..... 162
Figure 53. Power supply and reference decoupling ( $\mathrm{V}_{\text {REF }+}$ connected to $\mathrm{V}_{\text {DDA }}$ ). ..... 163
Figure 54. 12-bit buffered /non-buffered DAC ..... 167
Figure 55. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms ..... 169
Figure 56. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms ..... 171
Figure 57. Asynchronous multiplexed PSRAM/NOR read waveforms. ..... 172
Figure 58. Asynchronous multiplexed PSRAM/NOR write waveforms ..... 174
Figure 59. Synchronous multiplexed NOR/PSRAM read timings ..... 176
Figure 60. Synchronous multiplexed PSRAM write timings ..... 177
Figure 61. Synchronous non-multiplexed NOR/PSRAM read timings ..... 179
Figure 62. Synchronous non-multiplexed PSRAM write timings ..... 180
Figure 63. PC Card/CompactFlash controller waveforms for common memory read access ..... 182
Figure 64. PC Card/CompactFlash controller waveforms for common memory write access ..... 182
Figure 65. PC Card/CompactFlash controller waveforms for attribute memory read access ..... 183
Figure 66. PC Card/CompactFlash controller waveforms for attribute memory write access ..... 184
Figure 67. PC Card/CompactFlash controller waveforms for I/O space read access ..... 184
Figure 68. PC Card/CompactFlash controller waveforms for I/O space write access ..... 185
Figure 69. NAND controller waveforms for read access ..... 187
Figure 70. NAND controller waveforms for write access ..... 187
Figure 71. NAND controller waveforms for common memory read access ..... 188
Figure 72. NAND controller waveforms for common memory write access ..... 188
Figure 73. SDRAM read access waveforms (CL = 1) ..... 189
Figure 74. SDRAM write access waveforms ..... 191
Figure 75. DCMI timing diagram ..... 193
Figure 76. LCD-TFT horizontal timing diagram ..... 195
Figure 77. LCD-TFT vertical timing diagram ..... 195
Figure 78. SDIO high-speed mode ..... 196
Figure 79. SD default mode ..... 196
Figure 80. LQFP100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package outline ..... 198
Figure 81. LQPF100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat recommended footprint ..... 200
Figure 82. LQFP100 marking example (package top view) ..... 201
Figure 83. WLCSP143-143-ball, $4.521 \times 5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package outline ..... 202
Figure 84. WLCSP143-143-ball, $4.521 \times 5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale recommended footprint ..... 203
Figure 85. WLCSP143 marking example (package top view) ..... 204
Figure 86. LQFP144-144-pin, $20 \times 20 \mathrm{~mm}$ low-profile quad flat package outline ..... 205
Figure 87. LQPF144- 144-pin, $20 \times 20 \mathrm{~mm}$ low-profile quad flat package recommended footprint ..... 207
Figure 88. LQFP144 marking example (package top view) ..... 208
Figure 89. LQFP176-176-pin, $24 \times 24 \mathrm{~mm}$ low-profile quad flat package outline ..... 209
Figure 90. LQFP176-176-pin, $24 \times 24 \mathrm{~mm}$ low profile quad flat recommended footprint ..... 211
Figure 91. LQFP176 marking (package top view) ..... 212
Figure 92. LQFP208-208-pin, $28 \times 28 \mathrm{~mm}$ low-profile quad flat package outline ..... 213
Figure 93. LQFP208-208-pin, $28 \times 28 \mathrm{~mm}$ low-profile quad flat package recommended footprint ..... 215
Figure 94. LQFP208 marking example (package top view) ..... 216
Figure 95. UFBGA169-169-ball $7 \times 7 \mathrm{~mm} 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package outline ..... 217
Figure 96. UFBGA169-169-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array recommended footprint ..... 218
Figure 97. UFBGA169 marking example (package top view) ..... 219
Figure 98. UFBGA176+25-ball $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch ultra thin fine pitch ball grid array package outline ..... 220
Figure 99. UFBGA176+25-ball, $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package recommended footprint ..... 221
Figure 100. UFBGA176+25 marking example (package top view) ..... 222
Figure 101. TFBGA216-216 ball $13 \times 13 \mathrm{~mm} 0.8 \mathrm{~mm}$ pitch thin fine pitch ball grid array package outline ..... 223
Figure 102. TFBGA176 marking example (package top view) ..... 224
Figure 103. USB controller configured as peripheral-only and used in Full speed mode ..... 228
Figure 104. USB controller configured as host-only and used in full speed mode ..... 228
Figure 105. USB controller configured in dual mode and used in full speed mode ..... 229
Figure 106. USB controller configured as peripheral, host, or dual-mode and used in high speed mode. ..... 230
Figure 107. MII mode using a 25 MHz crystal ..... 231
Figure 108. RMII with a 50 MHz oscillator ..... 231
Figure 109. RMII with a 25 MHz crystal and PHY with PLL ..... 232

## 1 Introduction

This datasheet provides the description of the STM32F427xx and STM32F429xx line of microcontrollers. For more details on the whole STMicroelectronics STM32 family, please refer to Section 2.1: Full compatibility throughout the family.

The STM32F427xx and STM32F429xx datasheet should be read in conjunction with the STM32F4xx reference manual.
For information on the Cortex ${ }^{\circledR}-\mathrm{M} 4$ core, please refer to the Cortex ${ }^{\circledR}-\mathrm{M} 4$ programming manual (PM0214), available from www.st.com.

## 2 Description

The STM32F427xx and STM32F429xx devices are based on the high-performance Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 32-bit RISC core operating at a frequency of up to 180 MHz . The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all Arm ${ }^{\circledR}$ singleprecision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security.

The STM32F427xx and STM32F429xx devices incorporate high-speed embedded memories (Flash memory up to 2 Mbyte, up to 256 Kbytes of SRAM), up to 4 Kbytes of backup SRAM, and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32 -bit multi-AHB bus matrix.

All devices offer three 12-bit ADCs, two DACs, a low-power RTC, twelve general-purpose 16-bit timers including two PWM timers for motor control, two general-purpose 32-bit timers. They also feature standard and advanced communication interfaces.

- Up to three $I^{2} \mathrm{Cs}$
- Six SPIs, two $I^{2}$ Ss full duplex. To achieve audio class accuracy, the $\mathrm{I}^{2} \mathrm{~S}$ peripherals can be clocked via a dedicated internal audio PLL or via an external clock to allow synchronization.
- Four USARTs plus four UARTs
- An USB OTG full-speed and a USB OTG high-speed with full-speed capability (with the ULPI),
- Two CANs
- One SAI serial audio interface
- An SDIO/MMC interface
- Ethernet and camera interface
- LCD-TFT display controller
- Chrom-ART Accelerator ${ }^{\text {TM }}$.

Advanced peripherals include an SDIO, a flexible memory control (FMC) interface, a camera interface for CMOS sensors. Refer to Table 2: STM32F427xx and STM32F429xx features and peripheral counts for the list of peripherals available on each part number.

The STM32F427xx and STM32F429xx devices operates in the -40 to $+105^{\circ} \mathrm{C}$ temperature range from a 1.7 to 3.6 V power supply.

The supply voltage can drop to 1.7 V with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF). A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F427xx and STM32F429xx devices offer devices in 8 packages ranging from 100 pins to 216 pins. The set of included peripherals changes with the device chosen.

These features make the STM32F427xx and STM32F429xx microcontrollers suitable for a wide range of applications:

- Motor drive and application control
- Medical equipment
- Industrial applications: PLC, inverters, circuit breakers
- Printers, and scanners
- Alarm systems, video intercom, and HVAC
- Home audio appliances

Figure 4 shows the general block diagram of the device family.

## Table 2. STM32F427xx and STM32F429xx features and peripheral counts


Table 2. STM32F427xx and STM32F429xx features and peripheral counts (continued)

| Peripherals | $\begin{gathered} \text { STM32F427 } \\ \mathbf{V x} \end{gathered}$ | STM32F429Vx | $\begin{gathered} \text { STM32F427 } \\ \mathbf{Z x} \end{gathered}$ | STM32F429Zx | $\underset{A x}{\text { STM } 32 F 427}$ | $\underset{\mathrm{Ax}}{\text { STM } 32 \mathrm{~F} 429}$ | $\underset{\mathrm{Ix}}{\text { STM } 32 F 427}$ | STM32F4291x | STM32F429Bx | STM32F429Nx |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12-bit DAC <br> Number of channels | $\begin{aligned} & \text { Yes } \\ & 2 \end{aligned}$ |  |  |  |  |  |  |  |  |  |
| Maximum CPU frequency | 180 MHz |  |  |  |  |  |  |  |  |  |
| Operating voltage | 1.8 to $3.6 \mathrm{~V}^{(3)}$ |  |  |  |  |  |  |  |  |  |
| Operating temperatures | Ambient temperatures: -40 to $+85{ }^{\circ} \mathrm{C} /-40$ to $+105^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |  |
|  | Junction temperature: -40 to $+125{ }^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |  |
| Packages | LQFP100 |  | WLCSP143 LQFP144 |  | UFBGA169 |  | UFBGA176 LQFP176 |  | LQFP208 | TFBGA216 |

[^0]The SPI2 and SP13 int a flexibility to work in an exclusive way in either the SPI mode or the I2S audio mode
2. The SPI2 and SPI3 interfaces g
3. $V_{D D} / V_{\text {DDA }}$ minimum value of 1.7 V is obtained when the device operates in reduced temperature range, and with the use of an external power supply supervisor (refer to Section 3.17 .2 : Internal reset

### 2.1 Full compatibility throughout the family

The STM32F427xx and STM32F429xx devices are part of the STM32F4 family. They are fully pin-to-pin, software and feature compatible with the STM32F2xx devices, allowing the user to try different memory densities, peripherals, and performances (FPU, higher frequency) for a greater degree of freedom during the development cycle.

The STM32F427xx and STM32F429xx devices maintain a close compatibility with the whole STM32F10xx family. All functional pins are pin-to-pin compatible. The STM32F427xx and STM32F429xx, however, are not drop-in replacements for the STM32F10xx devices: the two families do not have the same power scheme, and so their power pins are different. Nonetheless, transition from the STM32F10xx to the STM32F42x family remains simple as only a few pins are impacted.

Figure 1, Figure 2, and Figure 3, give compatible board designs between the STM32F4xx, STM32F2xx, and STM32F10xx families.

Figure 1. Compatible board design STM32F10xx/STM32F2xx/STM32F4xx for LQFP100 package


Figure 2. Compatible board design between STM32F10xx/STM32F2xx/STM32F4xx for LQFP144 package


Figure 3. Compatible board design between STM32F2xx and STM32F4xx for LQFP176 and UFBGA176 packages


Figure 4. STM32F427xx and STM32F429xx block diagram


1. The timers connected to APB2 are clocked from TIMxCLK up to 180 MHz , while the timers connected to APB1 are clocked from TIMxCLK either up to 90 MHz or 180 MHz depending on TIMPRE bit configuration in the RCC_DCKCFGR register.
2. The LCD-TFT is available only on STM32F429xx devices.

## 3 Functional overview

### 3.1 $\quad$ Arm ${ }^{\circledR}$ Cortex $^{\circledR}$-M4 with FPU and embedded Flash and SRAM


#### Abstract

The Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}-\mathrm{M} 4$ with FPU processor is the latest generation of Arm processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 with FPU core is a 32-bit RISC processor that features exceptional code-efficiency, delivering the high-performance expected from an Arm core in the memory size usually associated with 8 - and 16 -bit devices.


The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.
Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation.

The STM32F42x family is compatible with all Arm tools and software.
Figure 4 shows the general block diagram of the STM32F42x family.
Note: $\quad$ Cortex-M4 with FPU core is binary compatible with the Cortex-M3 core.

### 3.2 Adaptive real-time memory accelerator (ART Accelerator ${ }^{\text {TM }}$ )

The ART Accelerator ${ }^{\text {TM }}$ is a memory accelerator which is optimized for STM32 industrystandard Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}-\mathrm{M} 4$ with FPU processors. It balances the inherent performance advantage of the Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor full 225 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART Accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 180 MHz .

### 3.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (realtime operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

### 3.4 Embedded Flash memory

The devices embed a Flash memory of up to 2 Mbytes available for storing programs and data.

### 3.5 CRC (cyclic redundancy check) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

### 3.6 Embedded SRAM

All devices embed:

- Up to 256 Kbytes of system SRAM including 64 Kbytes of CCM (core coupled memory) data RAM
RAM memory is accessed (read/write) at CPU clock speed with 0 wait states.
- 4 Kbytes of backup SRAM

This area is accessible only from the CPU. Its content is protected against possible unwanted write accesses, and is retained in Standby or VBAT mode.

### 3.7 Multi-AHB bus matrix

The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs, Ethernet, USB HS, LCD-TFT, and DMA2D) and the slaves (Flash memory, RAM, FMC, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously.

Figure 5. STM32F427xx and STM32F429xx Multi-AHB matrix


### 3.8 DMA controller (DMA)

The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB).

The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code.

Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals:

- $\quad S P I$ and $I^{2} S$
- $\quad I^{2} C$
- USART
- General-purpose, basic and advanced-control timers TIMx
- DAC
- SDIO
- Camera interface (DCMI)
- ADC
- SAI1.


### 3.9 Flexible memory controller (FMC)

All devices embed an FMC. It has four Chip Select outputs supporting the following modes: PCCard/Compact Flash, SDRAM/LPSDR SDRAM, SRAM, PSRAM, NOR Flash and NAND Flash.

Functionality overview:

- 8-,16-, 32-bit data bus width
- Read FIFO for SDRAM controller
- Write FIFO
- Maximum FMC_CLK/FMC_SDCLK frequency for synchronous accesses is 90 MHz .


## LCD parallel interface

The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build costeffective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration.

### 3.10 LCD-TFT controller (available only on STM32F429xx)

The LCD-TFT display controller provides a 24-bit parallel digital RGB (Red, Green, Blue) and delivers all signals to interface directly to a broad range of LCD and TFT panels up to XGA (1024x768) resolution with the following features:

- 2 displays layers with dedicated FIFO (64x32-bit)
- Color Look-Up table (CLUT) up to 256 colors (256x24-bit) per layer
- Up to 8 Input color formats selectable per layer
- Flexible blending between two layers using alpha value (per pixel or constant)
- Flexible programmable parameters for each layer
- Color keying (transparency color)
- Up to 4 programmable interrupt events.


### 3.11 Chrom-ART Accelerator ${ }^{\text {TM }}$ (DMA2D)

The Chrom-Art Accelerator ${ }^{\text {TM }}$ (DMA2D) is a graphic accelerator which offers advanced bit blitting, row data copy and pixel format conversion. It supports the following functions:

- Rectangle filling with a fixed color
- Rectangle copy
- Rectangle copy with pixel format conversion
- Rectangle composition with blending and pixel format conversion.

Various image format coding are supported, from indirect 4bpp color mode up to 32bpp direct color. It embeds dedicated memory to store color lookup tables.
An interrupt can be generated when an operation is complete or at a programmed watermark.

All the operations are fully automatized and are running independently from the CPU or the DMAs.

### 3.12 Nested vectored interrupt controller (NVIC)

The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 91 maskable interrupt channels plus the 16 interrupt lines of the Cortex ${ }^{\circledR}$ M4 with FPU core.

- Closely coupled NVIC gives low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving, higher-priority interrupts
- Support tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimum interrupt latency.

### 3.13 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 23 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 168 GPIOs can be connected to the 16 external interrupt lines.

### 3.14 Clocks and startup

On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer $1 \%$ accuracy over the full temperature range. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is
detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 180 MHz . Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails).

Several prescalers allow the configuration of the two AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the two AHB buses is 180 MHz while the maximum frequency of the high-speed APB domains is 90 MHz . The maximum allowed frequency of the low-speed APB domain is 45 MHz .

The devices embed a dedicated PLL (PLLI2S) and PLLSAI which allows to achieve audio class performance. In this case, the $\mathrm{I}^{2} \mathrm{~S}$ master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz .

### 3.15 Boot modes

At startup, boot pins are used to select one out of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the Flash memory through a serial interface. Refer to application note AN2606 for details.

### 3.16 Power supply schemes

- $\quad V_{D D}=1.7$ to 3.6 V : external power supply for I/Os and the internal regulator (when enabled), provided externally through $\mathrm{V}_{\mathrm{DD}}$ pins.
- $\quad \mathrm{V}_{\text {SSA }}, \mathrm{V}_{\text {DDA }}=1.7$ to 3.6 V : external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL. $\mathrm{V}_{\mathrm{DDA}}$ and $\mathrm{V}_{\mathrm{SSA}}$ must be connected to $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$, respectively.
- $\quad V_{B A T}=1.65$ to 3.6 V : power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when $V_{D D}$ is not present.

Note: $\quad V_{D D} / V_{D D A}$ minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF). Refer to Table 3: Voltage regulator configuration mode versus device operating mode to identify the packages supporting this option.

### 3.17 Power supply supervisor

### 3.17.1 Internal reset ON

On packages embedding the PDR_ON pin, the power supply supervisor is enabled by holding PDR_ON high. On the other package, the power supply supervisor is always enabled.

The device has an integrated power-on reset (POR)/ power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR/PDR is always active and ensures proper operation starting from 1.8 V . After the 1.8 V POR threshold level is
reached, the option byte loading process starts, either to confirm or modify default BOR thresholds, or to disable BOR permanently. Three BOR thresholds are available through option bytes. The device remains in reset mode when $V_{D D}$ is below a specified threshold, $V_{\text {POR/PDR }}$ or $V_{B O R}$, without the need for an external reset circuit.

The device also features an embedded programmable voltage detector (PVD) that monitors the $V_{D D} / V_{D D A}$ power supply and compares it to the $V_{P V D}$ threshold. An interrupt can be generated when $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{DDA}}$ drops below the $\mathrm{V}_{\mathrm{PVD}}$ threshold and/or when $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{DDA}}$ is higher than the $V_{\text {PVD }}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

### 3.17.2 Internal reset OFF

This feature is available only on packages featuring the PDR_ON pin. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled through the PDR_ON pin.

An external power supply supervisor should monitor $\mathrm{V}_{\mathrm{DD}}$ and should maintain the device in reset mode as long as $\mathrm{V}_{\mathrm{DD}}$ is below a specified threshold. PDR_ON should be connected to this external power supply supervisor. Refer to Figure 6: Power supply supervisor interconnection with internal reset OFF.

Figure 6. Power supply supervisor interconnection with internal reset OFF


The $\mathrm{V}_{\mathrm{DD}}$ specified threshold, below which the device must be maintained under reset, is 1.7 V (see Figure 7).

A comprehensive set of power-saving mode allows to design low-power applications.
When the internal reset is OFF, the following integrated features are no more supported:

- The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled
- The brownout reset (BOR) circuitry must be disabled
- The embedded programmable voltage detector (PVD) is disabled
- $\quad \mathrm{V}_{\mathrm{BAT}}$ functionality is no more available and $\mathrm{V}_{\text {BAT }}$ pin should be connected to $\mathrm{V}_{\mathrm{DD}}$. All packages, except for the LQFP100, allow to disable the internal reset through the PDR_ON signal.

Figure 7. PDR_ON control with internal reset OFF


### 3.18 Voltage regulator

The regulator has four operating modes:

- Regulator ON
- Main regulator mode (MR)
- Low power regulator (LPR)
- Power-down
- Regulator OFF


### 3.18.1 Regulator ON

On packages embedding the BYPASS_REG pin, the regulator is enabled by holding BYPASS_REG low. On all other packages, the regulator is always enabled.
There are three power modes configured by software when the regulator is ON:

- MR mode used in Run/sleep modes or in Stop modes
- In Run/Sleep mode

The MR mode is used either in the normal mode (default mode) or the over-drive mode (enabled by software). Different voltages scaling are provided to reach the best compromise between maximum frequency and dynamic power consumption.

The over-drive mode allows operating at a higher frequency than the normal mode for a given voltage scaling.

- In Stop modes

The MR can be configured in two ways during stop mode:
MR operates in normal mode (default mode of MR in stop mode)
MR operates in under-drive mode (reduced leakage mode).

- LPR is used in the Stop modes:

The LP regulator mode is configured by software when entering Stop mode. Like the MR mode, the LPR can be configured in two ways during stop mode:

- LPR operates in normal mode (default mode when LPR is ON)
- LPR operates in under-drive mode (reduced leakage mode).
- Power-down is used in Standby mode.

The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost.

Refer to Table 3 for a summary of voltage regulator modes versus device operating modes.
Two external ceramic capacitors should be connected on $\mathrm{V}_{\mathrm{CAP}} 1$ and $\mathrm{V}_{\mathrm{CAP}} 2$ pin. Refer to Figure 22: Power supply scheme and Table 19: VCAP1/VCAP2 operating conditions.
All packages have the regulator ON feature.
Table 3. Voltage regulator configuration mode versus device operating mode ${ }^{(1)}$

| Voltage regulator <br> configuration | Run mode | Sleep mode | Stop mode | Standby mode |
| :---: | :---: | :---: | :---: | :---: |
| Normal mode | MR | MR | MR or LPR | - |
| Over-drive <br> mode | MR | MR | - | - |
| Under-drive mode | - | - | MR or LPR | - |
| Power-down <br> mode | - | - | - | Yes |

1. '-' means that the corresponding configuration is not available.
2. The over-drive mode is not available when $\mathrm{V}_{\mathrm{DD}}=1.7$ to 2.1 V .

### 3.18.2 Regulator OFF

This feature is available only on packages featuring the BYPASS_REG pin. The regulator is disabled by holding BYPASS_REG high. The regulator OFF mode allows to supply externally a $\mathrm{V}_{12}$ voltage source through $\mathrm{V}_{\mathrm{CAP}} 1$ and $\mathrm{V}_{\mathrm{CAP}}$ 2 pins.
Since the internal voltage scaling is not managed internally, the external voltage value must be aligned with the targeted maximum frequency. Refer to Table 17: General operating conditions. The two $2.2 \mu \mathrm{~F}$ ceramic capacitors should be replaced by two 100 nF decoupling capacitors. Refer to Figure 22: Power supply scheme.

When the regulator is OFF, there is no more internal monitoring on $\mathrm{V}_{12}$. An external power supply supervisor should be used to monitor the $\mathrm{V}_{12}$ of the logic power domain. PA0 pin should be used for this purpose, and act as power-on reset on $\mathrm{V}_{12}$ power domain.

In regulator OFF mode, the following features are no more supported:

- PAO cannot be used as a GPIO pin since it allows to reset a part of the $\mathrm{V}_{12}$ logic power domain which is not reset by the NRST pin.
- As long as PAO is kept low, the debug mode cannot be used under power-on reset. As a consequence, PAO and NRST pins must be managed separately if the debug connection under reset or pre-reset is required.
- The over-drive and under-drive modes are not available.
- The Standby mode is not available.

Figure 8. Regulator OFF


The following conditions must be respected:

- $V_{D D}$ should always be higher than $\mathrm{V}_{\mathrm{CAP}_{-} 1}$ and $\mathrm{V}_{\mathrm{CAP}_{2}}$ to avoid current injection between power domains.
- If the time for $\mathrm{V}_{\text {CAP_1 }}$ and $\mathrm{V}_{\text {CAP } 2}$ to reach $\mathrm{V}_{12}$ minimum value is faster than the time for $\mathrm{V}_{\mathrm{DD}}$ to reach 1.7 V , then PAO should be kept low to cover both conditions: until $\mathrm{V}_{\mathrm{CAP}} 1$ and $\mathrm{V}_{\mathrm{CAP}} 2$ reach $\mathrm{V}_{12}$ minimum value and until $\mathrm{V}_{\mathrm{DD}}$ reaches 1.7 V (see Figure 9).
- Otherwise, if the time for $\mathrm{V}_{\text {CAP_1 }}$ and $\mathrm{V}_{\text {CAP_2 }}$ to reach $\mathrm{V}_{12}$ minimum value is slower than the time for $\mathrm{V}_{\mathrm{DD}}$ to reach $\overline{1} .7 \mathrm{~V}$, then PAO could be asserted low externally (see Figure 10).
- If $\mathrm{V}_{\text {CAP_1 }}$ and $\mathrm{V}_{\text {CAP_2 }}$ go below $\mathrm{V}_{12}$ minimum value and $\mathrm{V}_{\mathrm{DD}}$ is higher than 1.7 V , then a reset must be asserted on PA0 pin.
Note: $\quad$ The minimum value of $V_{12}$ depends on the maximum frequency targeted in the application (see Table 17: General operating conditions).

Figure 9. Startup in regulator OFF: slow $\mathrm{V}_{\mathrm{DD}}$ slope - power-down reset risen after $\mathrm{V}_{\mathrm{CAP} 1} / \mathrm{V}_{\mathrm{CAP} 2}$ stabilization


1. This figure is valid whatever the internal reset mode (ON or OFF).

Figure 10. Startup in regulator OFF mode: fast $\mathrm{V}_{\mathrm{DD}}$ slope - power-down reset risen before $\mathrm{V}_{\mathrm{CAP}} 1 / \mathrm{V}_{\mathrm{CAP}}$ 2 stabilization


1. This figure is valid whatever the internal reset mode (ON or OFF).

### 3.18.3 Regulator ON/OFF and internal reset ON/OFF availability

Table 4. Regulator ON/OFF and internal reset ON/OFF availability

| Package | Regulator ON | Regulator OFF | Internal reset ON | Internal reset OFF |
| :---: | :---: | :---: | :---: | :---: |
| LQFP100 | Yes | No | Yes | No |
| LQFP144, LQFP208 |  |  | Yes <br> PDR_ON set to $V_{D D}$ | Yes <br> PDR_ON connected to an external power supply supervisor |
| WLCSP143, LQFP176, UFBGA169, UFBGA176, TFBGA216 | Yes BYPASS REG set to $V_{S S}$ | Yes BYPASS_REG set to $V_{D D}$ |  |  |

### 3.19 Real-time clock (RTC), backup SRAM and backup registers

The backup domain includes:

- The real-time clock (RTC)
- 4 Kbytes of backup SRAM
- 20 backup registers

The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the second, minute, hour (in 12/24 hour), week day, date, month, year, in BCD (binarycoded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are performed automatically. The RTC provides a programmable alarm and programmable periodic interrupts with wakeup from Stop and Standby modes. The sub-seconds value is also available in binary format.

It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 32 kHz . The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation.

Two alarm registers are used to generate an alarm at a specific time and calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every $120 \mu \mathrm{~s}$ to every 36 hours.

A 20-bit prescaler is used for the time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz .

The 4-Kbyte backup SRAM is an EEPROM-like memory area. It can be used to store data which need to be retained in VBAT and standby mode. This memory area is disabled by default to minimize power consumption (see Section 3.20: Low-power modes). It can be enabled by software.

The backup registers are 32-bit registers used to store 80 bytes of user application data when $\mathrm{V}_{\mathrm{DD}}$ power is not present. Backup registers are not reset by a system, a power reset, or when the device wakes up from the Standby mode (see Section 3.20: Low-power modes).

Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date.

Like backup SRAM, the RTC and backup registers are supplied through a switch that is powered either from the $V_{D D}$ supply when present or from the $V_{B A T}$ pin.

### 3.20 Low-power modes

The devices support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

- Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

- Stop mode

The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled.
The voltage regulator can be put either in main regulator mode (MR) or in low-power mode (LPR). Both modes can be configured as follows (see Table 5: Voltage regulator modes in stop mode):

- Normal mode (default mode when MR or LPR is enabled)
- Under-drive mode.

The device can be woken up from the Stop mode by any of the EXTI line (the EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm / wakeup / tamper / time stamp events, the USB OTG FS/HS wakeup or the Ethernet wakeup).

Table 5. Voltage regulator modes in stop mode

| Voltage regulator <br> configuration | Main regulator (MR) | Low-power regulator (LPR) |
| :---: | :---: | :---: |
| Normal mode | MR ON | LPR ON |
| Under-drive mode | MR in under-drive mode | LPR in under-drive mode |

## - Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.2 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, the SRAM and register contents are lost except for registers in the backup domain and the backup SRAM when selected.
The device exits the Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm / wakeup / tamper /time stamp event occurs.

The standby mode is not supported when the embedded voltage regulator is bypassed and the 1.2 V domain is controlled by an external power.

## $3.21 \quad \mathrm{~V}_{\mathrm{BAT}}$ operation

The $\mathrm{V}_{\text {BAT }}$ pin allows to power the device $\mathrm{V}_{\text {BAT }}$ domain from an external battery, an external supercapacitor, or from $V_{D D}$ when no external battery and an external supercapacitor are present.
$V_{B A T}$ operation is activated when $V_{D D}$ is not present
The $V_{B A T}$ pin supplies the RTC, the backup registers and the backup SRAM.
Note: $\quad$ When the microcontroller is supplied from $V_{B A T}$, external interrupts and RTC alarm/events do not exit it from $V_{B A T}$ operation.
When PDR_ON pin is not connected to $V_{D D}$ (Internal Reset OFF), the $V_{B A T}$ functionality is no more available and $V_{B A T}$ pin should be connected to VDD.

### 3.22 Timers and watchdogs

The devices include two advanced-control timers, eight general-purpose timers, two basic timers and two watchdog timers.

All timer counters can be frozen in debug mode.
Table 6 compares the features of the advanced-control, general-purpose and basic timers.

Table 6. Timer feature comparison

| Timer type | Timer | Counter resolution | Counter type | Prescaler factor | DMA request generation | Capture/ compare channels | Complementary output | Max interface clock (MHz) | Max timer clock (MHz) (1) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Advanced -control | TIM1, TIM8 | 16-bit | Up, Down, Up/down | Any integer between 1 and 65536 | Yes | 4 | Yes | 90 | 180 |
| General purpose | $\begin{aligned} & \text { TIM2, } \\ & \text { TIM5 } \end{aligned}$ | 32-bit | Up, Down, Up/down | $\begin{gathered} \text { Any } \\ \text { integer } \\ \text { between 1 } \\ \text { and } \\ 65536 \end{gathered}$ | Yes | 4 | No | 45 | 90/180 |
|  | TIM3, TIM4 | 16-bit | Up, Down, Up/down | $\begin{gathered} \text { Any } \\ \text { integer } \\ \text { between } 1 \\ \text { and } \\ 65536 \end{gathered}$ | Yes | 4 | No | 45 | 90/180 |
|  | TIM9 | 16-bit | Up | Any integer between 1 and 65536 | No | 2 | No | 90 | 180 |
|  | $\begin{gathered} \text { TIM10 } \\ \text { TIM11 } \end{gathered}$ | 16-bit | Up | Any integer between 1 and 65536 | No | 1 | No | 90 | 180 |
|  | TIM12 | 16-bit | Up | Any integer between 1 and 65536 | No | 2 | No | 45 | 90/180 |
|  | TIM13 <br> TIM14 | 16-bit | Up | Any integer between 1 and 65536 | No | 1 | No | 45 | 90/180 |
| Basic | TIM6, TIM7 | 16-bit | Up | Any integer between 1 and 65536 | Yes | 0 | No | 45 | 90/180 |

[^1]
### 3.22.1 Advanced-control timers (TIM1, TIM8)

The advanced-control timers (TIM1, TIM8) can be seen as three-phase PWM generators multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead times. They can also be considered as complete general-purpose timers. Their 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge- or center-aligned modes)
- One-pulse mode output

If configured as standard 16-bit timers, they have the same features as the general-purpose TIMx timers. If configured as 16-bit PWM generators, they have full modulation capability ( 0 100\%).

The advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

TIM1 and TIM8 support independent DMA request generation.

### 3.22.2 General-purpose timers (TIMx)

There are ten synchronizable general-purpose timers embedded in the STM32F42x devices (see Table 6 for differences).

- TIM2, TIM3, TIM4, TIM5

The STM32F42x include 4 full-featured general-purpose timers: TIM2, TIM5, TIM3, and TIM4. The TIM2 and TIM5 timers are based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. The TIM3 and TIM4 timers are based on a 16bit auto-reload up/downcounter and a 16-bit prescaler. They all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. This gives up to 16 input capture/output compare/PWMs on the largest packages.
The TIM2, TIM3, TIM4, TIM5 general-purpose timers can work together, or with the other general-purpose timers and the advanced-control timers TIM1 and TIM8 via the Timer Link feature for synchronization or event chaining.
Any of these general-purpose timers can be used to generate PWM outputs.
TIM2, TIM3, TIM4, TIM5 all have independent DMA request generation. They are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 4 hall-effect sensors.

- TIM9, TIM10, TIM11, TIM12, TIM13, and TIM14

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM10, TIM11, TIM13, and TIM14 feature one independent channel, whereas TIM9 and TIM12 have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can be synchronized with the TIM2, TIM3, TIM4, TIM5 full-featured general-purpose timers. They can also be used as simple time bases.

### 3.22.3 Basic timers TIM6 and TIM7

These timers are mainly used for DAC trigger and waveform generation. They can also be used as a generic 16-bit time base.

TIM6 and TIM7 support independent DMA request generation.

### 3.22.4 Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes.

### 3.22.5 Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

### 3.22.6 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard downcounter. It features:

- A 24-bit downcounter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source.


### 3.23 Inter-integrated circuit interface ( $I^{2} \mathrm{C}$ )

Up to three $I^{2} \mathrm{C}$ bus interfaces can operate in multimaster and slave modes. They can support the standard (up to 100 KHz ), and fast (up to 400 KHz ) modes. They support the 7/10-bit addressing mode and the 7-bit dual addressing mode (as slave). A hardware CRC generation/verification is embedded.

They can be served by DMA and they support SMBus 2.0/PMBus.
The devices also include programmable analog and digital noise filters (see Table 7).
Table 7. Comparison of I2C analog and digital filters

|  | Analog filter | Digital filter |
| :--- | :--- | :--- |
| Pulse width of <br> suppressed spikes | $\geq 50 \mathrm{~ns}$ | Programmable length from 1 to 15 <br> I2C peripheral clocks |

### 3.24 Universal synchronous/asynchronous receiver transmitters (USART)

The devices embed four universal synchronous/asynchronous receiver transmitters (USART1, USART2, USART3 and USART6) and four universal asynchronous receiver transmitters (UART4, UART5, UART7, and UART8).

These six interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART1 and USART6 interfaces are able to
communicate at speeds of up to 11.25 Mbit/s. The other available interfaces communicate at up to 5.62 bit/s.

USART1, USART2, USART3 and USART6 also provide hardware management of the CTS and RTS signals, Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All interfaces can be served by the DMA controller.

Table 8. USART feature comparison ${ }^{(1)}$

| USART name | Standard features | Modem (RTS/CTS) | LIN | $\begin{gathered} \text { SPI } \\ \text { master } \end{gathered}$ | irDA | Smartcard (ISO 7816) | Max. baud rate in Mbit/s (oversampling by 16) | Max. baud rate in Mbit/s (oversampling by 8) | APB mapping |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| USART1 | X | X | X | X | X | X | 5.62 | 11.25 | $\begin{gathered} \text { APB2 } \\ (\max . \\ 90 \mathrm{MHz}) \end{gathered}$ |
| USART2 | X | X | X | X | X | X | 2.81 | 5.62 | APB1 <br> (max. <br> 45 MHz ) |
| USART3 | X | X | X | X | X | X | 2.81 | 5.62 | $\begin{gathered} \text { APB1 } \\ \text { (max. } \\ 45 \mathrm{MHz} \text { ) } \end{gathered}$ |
| UART4 | X | - | X | - | X | - | 2.81 | 5.62 | $\begin{gathered} \text { APB1 } \\ (\max . \\ 45 \mathrm{MHz} \text { ) } \end{gathered}$ |
| UART5 | X | - | X | - | X | - | 2.81 | 5.62 | $\begin{gathered} \text { APB1 } \\ (\max . \\ 45 \mathrm{MHz} \text { ) } \end{gathered}$ |
| USART6 | X | X | X | X | X | X | 5.62 | 11.25 | $\begin{gathered} \text { APB2 } \\ (\max . \\ 90 \mathrm{MHz}) \end{gathered}$ |
| UART7 | X | - | X | - | X | - | 2.81 | 5.62 | $\begin{gathered} \text { APB1 } \\ \text { (max. } \\ 45 \mathrm{MHz} \text { ) } \end{gathered}$ |
| UART8 | X | - | X | - | X | - | 2.81 | 5.62 | $\begin{gathered} \text { APB1 } \\ \text { (max. } \\ 45 \mathrm{MHz} \text { ) } \end{gathered}$ |

1. $X=$ feature supported.

### 3.25 Serial peripheral interface (SPI)

The devices feature up to six SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1, SPI4, SPI5, and SPI6 can communicate at up to $45 \mathrm{Mbits} / \mathrm{s}$, SPI2 and SPI3 can communicate at up to $22.5 \mathrm{Mbit} / \mathrm{s}$. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller.

The SPI interface can be configured to operate in TI mode for communications in master mode and slave mode.

### 3.26 Inter-integrated sound ( $\mathbf{I}^{2} \mathrm{~S}$ )

Two standard $I^{2}$ S interfaces (multiplexed with SPI2 and SPI3) are available. They can be operated in master or slave mode, in full duplex and simplex communication modes, and can be configured to operate with a 16-/32-bit resolution as an input or output channel. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the $I^{2} S$ interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

All I2Sx can be served by the DMA controller.
Note: For I2S2 full-duplex mode, I2S2_CK and I2S2_WS signals can be used only on GPIO Port $B$ and GPIO Port D.

### 3.27 Serial Audio interface (SAI1)

The serial audio interface (SAl1) is based on two independent audio sub-blocks which can operate as transmitter or receiver with their FIFO. Many audio protocols are supported by each block: I2S standards, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF output, supporting audio sampling frequencies from 8 kHz up to 192 kHz . Both sub-blocks can be configured in master or in slave mode.

In master mode, the master clock can be output to the external DAC/CODEC at 256 times of the sampling frequency.

The two sub-blocks can be configured in synchronous mode when full-duplex mode is required.

SAl1 can be served by the DMA controller.

### 3.28 Audio PLL (PLLI2S)

The devices feature an additional dedicated PLL for audio $I^{2} S$ and SAI applications. It allows to achieve error-free $I^{2} S$ sampling clock accuracy without compromising on the CPU performance, while using USB peripherals.

The PLLI2S configuration can be modified to manage an $I^{2}$ S/SAI sample rate change without disabling the main PLL (PLL) used for CPU, USB and Ethernet interfaces.

The audio PLL can be programmed with very low error to obtain sampling rates ranging from 8 KHz to 192 KHz .

In addition to the audio PLL, a master clock input pin can be used to synchronize the $I^{2} S / S A I$ flow with an external PLL (or Codec output).

### 3.29 Audio and LCD PLL(PLLSAI)

An additional PLL dedicated to audio and LCD-TFT is used for SAI1 peripheral in case the PLLI2S is programmed to achieve another audio sampling frequency (49.152 MHz or 11.2896 MHz ) and the audio application requires both sampling frequencies simultaneously.

The PLLSAI is also used to generate the LCD-TFT clock.

### 3.30 Secure digital input/output interface (SDIO)

An SD/SDIO/MMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit.

The interface allows data transfer at up to 48 MHz , and is compliant with the SD Memory Card Specification Version 2.0.

The SDIO Card Specification Version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit.

The current version supports only one SD/SDIO/MMC4.2 card at any one time and a stack of MMC4.1 or previous.

In addition to SD/SDIO/MMC, this interface is fully compliant with the CE-ATA digital protocol Rev1.1.

### 3.31 Ethernet MAC interface with dedicated DMA and IEEE 1588 support

The devices provide an IEEE-802.3-2002-compliant media access controller (MAC) for ethernet LAN communications through an industry-standard medium-independent interface (MII) or a reduced medium-independent interface (RMII). The microcontroller requires an external physical interface device (PHY) to connect to the physical LAN bus (twisted-pair, fiber, etc.). The PHY is connected to the device MII port using 17 signals for MII or 9 signals for RMII, and can be clocked using the 25 MHz (MII) from the microcontroller.

The devices include the following features:

- Supports 10 and $100 \mathrm{Mbit} / \mathrm{s}$ rates
- Dedicated DMA controller allowing high-speed transfers between the dedicated SRAM and the descriptors (see the STM32F4xx reference manual for details)
- Tagged MAC frame support (VLAN support)
- Half-duplex (CSMA/CD) and full-duplex operation
- MAC control sublayer (control frames) support
- 32-bit CRC generation and removal
- Several address filtering modes for physical and multicast address (multicast and group addresses)
- 32-bit status code for each transmitted or received frame
- Internal FIFOs to buffer transmit and receive frames. The transmit FIFO and the receive FIFO are both 2 Kbytes.
- Supports hardware PTP (precision time protocol) in accordance with IEEE 15882008 (PTP V2) with the time stamp comparator connected to the TIM2 input
- Triggers interrupt when system time becomes greater than target time


### 3.32 Controller area network (bxCAN)

The two CANs are compliant with the 2.0A and B (active) specifications with a bitrate up to 1 $\mathrm{Mbit} / \mathrm{s}$. They can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Each CAN has three transmit mailboxes, two receive

FIFOS with 3 stages and 28 shared scalable filter banks (all of them can be used even if one CAN is used). 256 bytes of SRAM are allocated for each CAN.

### 3.33 Universal serial bus on-the-go full-speed (OTG_FS)

The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The major features are:

- Combined Rx and Tx FIFO size of $320 \times 35$ bits with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 4 bidirectional endpoints
- 8 host channels with periodic OUT support
- HNP/SNP/IP inside (no need for any external resistor)
- For OTG/Host modes, a power switch is needed in case bus-powered devices are connected


### 3.34 Universal serial bus on-the-go high-speed (OTG_HS)

The devices embed a USB OTG high-speed (up to $480 \mathrm{Mb} / \mathrm{s}$ ) device/host/OTG peripheral. The USB OTG HS supports both full-speed and high-speed operations. It integrates the transceivers for full-speed operation ( $12 \mathrm{MB} / \mathrm{s}$ ) and features a UTMI low-pin interface (ULPI) for high-speed operation ( $480 \mathrm{MB} / \mathrm{s}$ ). When using the USB OTG HS in HS mode, an external PHY device connected to the ULPI is required.

The USB OTG HS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator.

The major features are:

- Combined Rx and Tx FIFO size of 1 Kbit $\times 35$ with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 6 bidirectional endpoints
- 12 host channels with periodic OUT support
- Internal FS OTG PHY support
- External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is connected to the microcontroller ULPI port through 12 signals. It can be clocked using the 60 MHz output.
- Internal USB DMA
- HNP/SNP/IP inside (no need for any external resistor)
- for OTG/Host modes, a power switch is needed in case bus-powered devices are connected


### 3.35 Digital camera interface (DCMI)

The devices embed a camera interface that can connect with camera modules and CMOS sensors through an 8-bit to 14-bit parallel interface, to receive video data. The camera interface can sustain a data transfer rate up to $54 \mathrm{Mbyte} / \mathrm{s}$ at 54 MHz . It features:

- Programmable polarity for the input pixel clock and synchronization signals
- Parallel data communication can be 8-, 10-, 12- or 14-bit
- $\quad$ Supports 8-bit progressive video monochrome or raw bayer format, YCbCr 4:2:2 progressive video, RGB 565 progressive video or compressed data (like JPEG)
- Supports continuous mode or snapshot (a single frame) mode
- Capability to automatically crop the image


### 3.36 Random number generator (RNG)

All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

### 3.37 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission.

The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers.
Fast I/O handling allowing maximum $\mathrm{I} / \mathrm{O}$ toggling up to 90 MHz .

### 3.38 Analog-to-digital converters (ADCs)

Three 12-bit analog-to-digital converters are embedded and each ADC shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold

The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4, TIM5, or TIM8 timer.

### 3.39 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.7 V and 3.6 V . The temperature sensor is internally connected to the same input channel as $\mathrm{V}_{\mathrm{BAT}}$, $A D C 1 \_I N 18$, which is used to convert the sensor output voltage into a digital value. When the temperature sensor and $\mathrm{V}_{\text {BAT }}$ conversion are enabled at the same time, only $\mathrm{V}_{\mathrm{BAT}}$ conversion is performed.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

### 3.40 Digital-to-analog converter (DAC)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs.

This dual digital Interface supports the following features:

- two DAC converters: one for each output channel
- 8-bit or 10-bit monotonic output
- left or right data alignment in 12-bit mode
- synchronized update capability
- noise-wave generation
- triangular-wave generation
- dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- external triggers for conversion
- input voltage reference $\mathrm{V}_{\text {REF+ }}$

Eight DAC trigger inputs are used in the device. The DAC channels are triggered through the timer update outputs that are also connected to different DMA streams.

### 3.41 Serial wire JTAG debug port (SWJ-DP)

The Arm SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

### 3.42 Embedded Trace Macrocell ${ }^{\text {TM }}$

The Arm Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F42x through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using USB, Ethernet, or any other high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors.

The Embedded Trace Macrocell operates with third party debugger software tools.

## 4 Pinouts and pin description

Figure 11. STM32F42x LQFP100 pinout


1. The above figure shows the package top view.

Figure 12. STM32F42x WLCSP143 ballout


1. The above figure shows the package bump view.

Figure 13. STM32F42x LQFP144 pinout


1. The above figure shows the package top view.

Figure 14. STM32F42x LQFP176 pinout


1. The above figure shows the package top view.
Figure 15. STM32F42x LQFP208 pinout

2. The above figure shows the package top view.

Figure 16. STM32F42x UFBGA169 ballout


1. The above figure shows the package top view.
2. The 4 corners balls, $\mathrm{A} 1, \mathrm{~A} 13, \mathrm{~N} 1$ and N 13 , are not bonded internally and should be left not connected on the PCB.

Figure 17. STM32F42x UFBGA176 ballout


1. The above figure shows the package top view.

Figure 18. STM32F42x TFBGA216 ballout


1. The above figure shows the package top view.

Table 9. Legend/abbreviations used in the pinout table

| Name | Abbreviation | Definition |
| :---: | :---: | :---: |
| Pin name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name |  |
| Pin type | S | Supply pin |
|  | I | Input only pin |
|  | I/O | Input / output pin |
| I/O structure | FT | 5 V tolerant I/O |
|  | TTa | 3.3 V tolerant I/O directly connected to ADC |
|  | B | Dedicated BOOTO pin |
|  | RST | Bidirectional reset pin with weak pull-up resistor |
| Notes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset |  |
| Alternate functions | Functions selected through GPIOx_AFR registers |  |
| Additional functions | Functions directly selected/enabled through peripheral registers |  |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ |  |  | $\begin{aligned} & \mathscr{0} \\ & \text { ¢0 } \\ & \mathbf{z} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \mathbb{Z} \\ & \frac{i}{U} \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { O} \\ & \frac{0}{4} \\ & \text { O} \\ & \stackrel{1}{1} \end{aligned}$ |  | $\begin{aligned} & \stackrel{0}{\hat{N}} \\ & \stackrel{i}{4} \\ & \underset{0}{1} \end{aligned}$ | $\frac{3}{3}$ $\stackrel{3}{3}$ 3 3 3 | N <br> N <br> N <br> O <br> 1 |  |  |  |  |  |  |  |
| 1 | 1 | B2 | A2 | 1 | D8 | 1 | A3 | PE2 | 1/O | FT | - | TRACECLK, SPI4_SCK, <br> SAI1_MCLK_A, ETH_MII_TXD3, <br> FMC_A23, EVENTOUT | - |
| 2 | 2 | C1 | A1 | 2 | C10 | 2 | A2 | PE3 | 1/O | FT | - | TRACEDO, <br> SAI1_SD_B, FMC_A19, EVENTOUT | - |
| 3 | 3 | C2 | B1 | 3 | B11 | 3 | A1 | PE4 | 1/O | FT | - | TRACED1, SPI4_NSS, SAI1_FS_A, FMC_A20, DCMI_D4, LCD_B0, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ | $\underset{i}{2}$ | I/ O structure | $\begin{aligned} & \boldsymbol{y} \\ & \stackrel{\rightharpoonup}{\mathbf{c}} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 음 } \\ & \text { íd } \\ & \text { O } \end{aligned}$ | $\begin{aligned} & \underset{~}{\underset{i}{4}} \\ & \stackrel{1}{0} \end{aligned}$ |  |  | $\begin{aligned} & \stackrel{0}{\top} \\ & \stackrel{\lambda}{4} \\ & \underset{y}{4} \end{aligned}$ | $\begin{aligned} & \sqrt[m]{4} \\ & \frac{1}{0} \\ & 0 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { o } \\ & \text { N } \\ & \text { N } \\ & \text { Ó } \end{aligned}$ | $\circ$ <br>  <br>  <br> M <br> $\stackrel{1}{1}$ |  |  |  |  |  |  |
| 4 | 4 | D1 | B2 | 4 | D9 | 4 | B1 | PE5 | I/O | FT | - | TRACED2, TIM9_CH1, SPI4_MISO, SAI1_SCK_A, FMC_A21, DCMI_D6, LCD GO, EVENTOUT | - |
| 5 | 5 | D2 | B3 | 5 | E8 | 5 | B2 | PE6 | I/O | FT | - | TRACED3, TIM9_CH2, SPI4_MOSI, <br> SAI1_SD_A, FMC_A22, DCMI_D7, LCD_G1, EVENTOUT | - |
| - | - | - | - | - | - | - | G6 | $\mathrm{V}_{\mathrm{SS}}$ | S | - | - | - | - |
| - | - | - | - | - | - | - | F5 | $V_{\text {DD }}$ | S | - | - | - | - |
| 6 | 6 | E5 | C1 | 6 | C11 | 6 | C1 | $V_{\text {BAT }}$ | S | - | - | - | - |
| - | - | $\underset{(2)}{\mathrm{NC}}$ | D2 | 7 | - | 7 | C2 | PI8 | I/O | FT | $\begin{aligned} & \hline(3) \\ & (4) \end{aligned}$ | EVENTOUT | TAMP_2 |
| 7 | 7 | E4 | D1 | 8 | D10 | 8 | D1 | PC13 | I/O | FT | $\begin{aligned} & \hline(3) \\ & \hline(4) \end{aligned}$ | EVENTOUT | TAMP_1 |
| 8 | 8 | E1 | E1 | 9 | D11 | 9 | E1 | $\begin{gathered} \text { PC14- } \\ \text { OSC32_IN } \\ (\text { PC14 }) \end{gathered}$ | I/O | FT | $\begin{aligned} & \text { (3) } \\ & (4) \end{aligned}$ | EVENTOUT | $\underset{(5)}{\mathrm{OSC} 32 \_\mathrm{IN}}$ |
| 9 | 9 | F1 | F1 | 10 | E11 | 10 | F1 | $\begin{gathered} \hline \text { PC15- } \\ \text { OSC32_OUT } \\ \text { (PC15) } \end{gathered}$ | I/O | FT | $\begin{array}{\|l} \text { (3) } \\ (4) \end{array}$ | EVENTOUT | $\begin{aligned} & \text { OSC32 } \\ & \text { OUT }{ }^{(5)} \end{aligned}$ |
| - | - | - | - | - | - | - | G5 | $V_{D D}$ | S | - | - | - | - |
| - | - | E2 | D3 | 11 | - | 11 | E4 | PI9 | I/O | FT | - | CAN1_RX, FMC_D30, LCD_VSYNC, EVENTOUT | - |
| - | - | E3 | E3 | 12 | - | 12 | D5 | PI10 | I/O | FT | - | ETH_MII_RX_ER, FMC_D31, LCD_HSYNC, EVENTOUT | - |
| - | - | $\underset{(2)}{\mathrm{NC}}$ | E4 | 13 | - | 13 | F3 | Pl11 | I/O | FT | - | OTG_HS_ULPI_DIR, EVENTOUT | - |
| - | - | F6 | F2 | 14 | E7 | 14 | F2 | $\mathrm{V}_{S S}$ | S | - | - | - | - |
| - | - | F4 | F3 | 15 | E10 | 15 | F4 | $V_{D D}$ | S | - | - | - | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ |  | 003000000 | $\begin{aligned} & \stackrel{n}{\mathbf{t}} \\ & \mathbf{0} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 응 } \\ & \stackrel{1}{1} \\ & \underset{0}{1} \end{aligned}$ |  |  |  | $\begin{aligned} & \text { o } \\ & \stackrel{1}{\lambda} \\ & \underset{\sim}{u} \end{aligned}$ | $\begin{aligned} & \frac{m}{2} \\ & \vdots \\ & \vdots \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { o } \\ & \text { N } \\ & \text { N } \\ & \text { O} \end{aligned}$ |  |  |  |  |  |  |  |
| - | 10 | F2 | E2 | 16 | F11 | 16 | D2 | PF0 | I/O | FT | - | I2C2_SDA, FMC_A0, EVENTOUT | - |
| - | 11 | F3 | H3 | 17 | E9 | 17 | E2 | PF1 | I/O | FT | - | I2C2_SCL, FMC_A1, EVENTOUT | - |
| - | 12 | G5 | H2 | 18 | F10 | 18 | G2 | PF2 | I/O | FT | - | I2C2_SMBA, FMC_A2, EVENTOUT | - |
| - | - | - | - | - | - | 19 | E3 | PI12 | I/O | FT | - | LCD_HSYNC, EVENTOUT | - |
| - | - | - | - | - | - | 20 | G3 | PI13 | I/O | FT | - | LCD_VSYNC, EVENTOUT | - |
| - | - | - | - | - | - | 21 | H3 | PI14 | I/O | FT |  | LCD_CLK, EVENTOUT | - |
| - | 13 | G4 | J2 | 19 | G11 | 22 | H2 | PF3 | I/O | FT | (5) | FMC_A3, EVENTOUT | ADC3_IN9 |
| - | 14 | G3 | J3 | 20 | F9 | 23 | J2 | PF4 | I/O | FT | (5) | FMC_A4, EVENTOUT | $\begin{gathered} \text { ADC3_ } \\ \text { IN14 } \end{gathered}$ |
| - | 15 | H3 | K3 | 21 | F8 | 24 | K3 | PF5 | I/O | FT | (5) | FMC_A5, EVENTOUT | $\begin{gathered} \text { ADC3_ } \\ \text { IN15 } \end{gathered}$ |
| 10 | 16 | G7 | G2 | 22 | H7 | 25 | H6 | $\mathrm{V}_{S S}$ | S | - | - | - | - |
| 11 | 17 | G8 | G3 | 23 | - | 26 | H5 | $V_{D D}$ | S | - | - | - | - |
| - | 18 | $\underset{(2)}{N C}$ | K2 | 24 | G10 | 27 | K2 | PF6 | I/O | FT | (5) | TIM10_CH1, SPI5_NSS, SAI1_SD_B, UART7_Rx, FMC_NIORD, EVENTOUT | ADC3_IN4 |
| - | 19 | $\underset{(2)}{N C}$ | K1 | 25 | F7 | 28 | K1 | PF7 | I/O | FT | (5) | TIM11_CH1, SPI5_SCK, SAI1_MCLK_B UART7_Tx, FMC_NREG, EVENTOUT | ADC3_IN5 |
| - | 20 | $\underset{(2)}{N C}$ | L3 | 26 | H11 | 29 | L3 | PF8 | I/O | FT | (5) | SPI5_MISO, SAI1_SCK_B, TIM13_CH1, FMC_NIOWR, EVENTOUT | ADC3_IN6 |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ | $\underset{i}{2}$ | 00300000 | $\begin{aligned} & \boldsymbol{y} \\ & \stackrel{\rightharpoonup}{\mathbf{c}} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 을 } \\ & \frac{1}{4} \\ & \hline 1 \end{aligned}$ | $\begin{aligned} & \mathbb{Z} \\ & \dot{\lambda} \\ & \underset{0}{1} \end{aligned}$ |  |  | $\begin{aligned} & \stackrel{0}{\top} \\ & \stackrel{\lambda}{4} \\ & \underset{y}{4} \end{aligned}$ | $\begin{aligned} & \frac{\pi}{y} \\ & \vdots \\ & \vdots \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\stackrel{\infty}{N}$ $\stackrel{N}{\mathrm{~N}}$ $\underset{\mathrm{O}}{\mathrm{O}}$ | $\circ$ <br>  <br>  <br> M <br> $\stackrel{1}{1}$ |  |  |  |  |  |  |
| - | 21 | $\underset{(2)}{\text { NC }}$ | L2 | 27 | G8 | 30 | L2 | PF9 | I/O | FT | (5) | SPI5_MOSI, SAI1_FS_B, TIM14_CH1,FMC_CD, EVENTOUT | ADC3_IN7 |
| - | 22 | H1 | L1 | 28 | G9 | 31 | L1 | PF10 | I/O | FT | (5) | FMC_INTR, DCMI_D11, LCD_DE, EVENTOUT | ADC3_IN8 |
| 12 | 23 | G2 | G1 | 29 | J11 | 32 | G1 | $\begin{gathered} \text { PH0-OSC_IN } \\ (\mathrm{PHO}) \end{gathered}$ | I/O | FT | - | EVENTOUT | OSC_IN ${ }^{(5)}$ |
| 13 | 24 | G1 | H1 | 30 | H10 | 33 | H1 | $\begin{gathered} \text { PH1- } \\ \text { OSC_OUT } \\ (\mathrm{PH} 1) \end{gathered}$ | I/O | FT | - | EVENTOUT | $\mathrm{OSC}_{(5)} \mathrm{OUT}$ |
| 14 | 25 | H2 | J1 | 31 | H9 | 34 | J1 | NRST | I/O | $\begin{gathered} \mathrm{RS} \\ \mathrm{~T} \end{gathered}$ | - | - | - |
| 15 | 26 | G6 | M2 | 32 | H8 | 35 | M2 | PC0 | I/O | FT | (5) | OTG_HS_ULPI_STP, FMC_SDNWE, EVENTOUT | $\begin{gathered} \text { ADC123_ } \\ \text { IN10 } \end{gathered}$ |
| 16 | 27 | H5 | M3 | 33 | K11 | 36 | M3 | PC1 | I/O | FT | (5) | ETH_MDC, EVENTOUT | $\begin{gathered} \hline \text { ADC123_ } \\ \text { IN11 } \end{gathered}$ |
| 17 | 28 | H6 | M4 | 34 | J10 | 37 | M4 | PC2 | I/O | FT | (5) | SPI2_MISO, I2S2ext_SD, OTG_HS_ULPI_DIR, ETH_MII_TXD2, FMC_SDNEO, EVENTOUT | $\begin{gathered} \text { ADC123_ } \\ \text { IN12 } \end{gathered}$ |
| 18 | 29 | H7 | M5 | 35 | J9 | 38 | L4 | PC3 | I/O | FT | (5) | SPI2_MOSI/I2S2_SD, OTG_HS_ULPI_NXT, ETH_MII_TX_CLK, FMC_SDCKEO, EVENTOUT | $\begin{gathered} \text { ADC123_ } \\ \text { IN13 } \end{gathered}$ |
| 19 | 30 | - | - | 36 | G7 | 39 | J5 | $\mathrm{V}_{\mathrm{DD}}$ | S | - | - | - | - |
| - | - | - | - | - | - | - | J6 | $V_{S S}$ | S | - | - | - | - |
| 20 | 31 | J1 | M1 | 37 | K10 | 40 | M1 | $V_{\text {SSA }}$ | S | - | - | - | - |
| - | - | J2 | N1 | - | - | - | N1 | $V_{\text {REF- }}$ | S | - | - | - | - |
| 21 | 32 | J3 | P1 | 38 | L11 | 41 | P1 | $\mathrm{V}_{\text {REF+ }}$ | S | - | - | - | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ | $\begin{aligned} & \underset{2}{2} \\ & \underset{i}{2} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & \stackrel{y}{0} \\ & \mathbf{2} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 음 } \\ & \text { i } \\ & \text { 인 } \end{aligned}$ | $\begin{aligned} & \ddagger \\ & \underset{\sim}{i} \\ & \text { O} \end{aligned}$ |  |  |  | $n$ $\frac{\pi}{4}$ 3 3 3 | $\begin{aligned} & \text { o } \\ & \text { N } \\ & \text { N } \\ & \text { O} \end{aligned}$ | $\circ$ $\underset{N}{\mathbf{N}}$ $\mathbf{0}$ M $\stackrel{1}{1}$ |  |  |  |  |  |  |
| 22 | 33 | J4 | R1 | 39 | L10 | 42 | R1 | $\mathrm{V}_{\text {DDA }}$ | S | - | - | - | - |
| 23 | 34 | J5 | N3 | 40 | K9 | 43 | N3 | PAO-WKUP <br> (PAO) | I/O | FT | (6) | TIM2_CH1/TIM2_ETR, TIM5_CH1, TIM8_ETR, USART2_CTS, UART4_TX, ETH_MII_CRS, EVENTOUT | ADC123 INO/WKUP (5) |
| 24 | 35 | K1 | N2 | 41 | K8 | 44 | N2 | PA1 | 1/O | FT | (5) | TIM2_CH2, TIM5_CH2, USART2_RTS, UART4_RX, <br> ETH_MII_RX_CLK/ETH _RMII_REF_CLK, EVENTOUT | $\begin{gathered} \text { ADC123_ } \\ \text { IN1 } \end{gathered}$ |
| 25 | 36 | K2 | P2 | 42 | L9 | 45 | P2 | PA2 | 1/O | FT | (5) | TIM2_CH3, TIM5_CH3, TIM9_CH1, USART2_TX, ETH_MDIO, EVENTOUT | $\begin{gathered} \text { ADC123_ } \\ \text { IN2 } \end{gathered}$ |
| - | - | L2 | F4 | 43 | - | 46 | K4 | PH2 | I/O | FT | - | ETH_MII_CRS, FMC_SDCKE0, LCD_R0, EVENTOUT | - |
| - | - | L1 | G4 | 44 | - | 47 | J4 | PH3 | I/O | FT | - | ETH_MII_COL, FMC_SDNE0,LCD_R1, EVENTOUT | - |
| - | - | M2 | H4 | 45 | - | 48 | H4 | PH4 | I/O | FT | - |  | - |
| - | - | L3 | J4 | 46 | - | 49 | J3 | PH5 | 1/O | FT | - | I2C2_SDA, SPI5_NSS, FMC_SDNWE, EVENTOUT | - |
| 26 | 37 | K3 | R2 | 47 | M11 | 50 | R2 | PA3 | I/O | FT | (5) | TIM2_CH4, TIM5_CH4, <br> TIM9_CH2, USART2_RX, <br> OTG_HS_ULPI_DO, ETH_MII_COL, <br> LCD_B5, EVENTOUT | $\begin{aligned} & \text { ADC123_ } \\ & \text { IN3 } \end{aligned}$ |
| 27 | 38 | - | - |  | - | 51 | K6 | $\mathrm{V}_{S S}$ | S | - | - | - | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ |  | 003000000 | $\begin{aligned} & \boldsymbol{0} \\ & \stackrel{ \pm}{0} \\ & \mathbf{2} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\begin{aligned} & \tilde{N} \\ & \frac{N}{\vdots} \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { o } \\ & \text { N } \\ & \text { N } \\ & \text { O} \end{aligned}$ | $\circ$ $\underset{N}{\mathbf{N}}$ $\mathbf{0}$ M $\stackrel{1}{1}$ |  |  |  |  |  |  |
| - | - | M1 | L4 | 48 | N11 | - | L5 | $\begin{gathered} \hline \text { BYPASS_ } \\ \text { REG } \end{gathered}$ | I | FT | - | - | - |
| 28 | 39 | J11 | K4 | 49 | J8 | 52 | K5 | $V_{D D}$ | S | - | - | - | - |
| 29 | 40 | N2 | N4 | 50 | M10 | 53 | N4 | PA4 | 1/O | TTa | (5) | SPI1 NSS, <br> SPI3_NSS/I2S3_WS, USART2_CK, OTG_HS_SOF, DCMI_HSYNC, LCD_VSYNC, EVENTOUT | $\begin{gathered} \text { ADC12_ } \\ \text { IN4 /DAC_ } \\ \text { OUT1 } \end{gathered}$ |
| 30 | 41 | M3 | P4 | 51 | M9 | 54 | P4 | PA5 | I/O | TTa | (5) | ```TIM2_CH1/TIM2_ETR, TIM8_CH1N, SPI1_SCK, OTG_HS_ULPI_CK, EVENTOUT``` | $\begin{gathered} \text { ADC12_ } \\ \text { IN5/DAC } \\ \text { OUT2 } \end{gathered}$ |
| 31 | 42 | N3 | P3 | 52 | N10 | 55 | P3 | PA6 | I/O | FT | (5) | TIM1_BKIN, TIM3_CH1, TIM8_BKIN, SPI1_MISO, TIM13_CH1, DCMI_PIXCLK, LCD_G2, EVENTOUT | $\begin{aligned} & \text { ADC12_ } \\ & \text { IN6 } \end{aligned}$ |
| 32 | 43 | K4 | R3 | 53 | L8 | 56 | R3 | PA7 | I/O | FT | (5) | TIM1_CH1N, TIM3_CH2, TIM8_CH1N, SPI1_MOSI, TIM14_CH1, ETH_MII_RX_DV/ETH_ RMII_CRS_DV, EVENTOUT | $\begin{aligned} & \text { ADC12_ } \\ & \text { IN7 } \end{aligned}$ |
| 33 | 44 | L4 | N5 | 54 | M8 | 57 | N5 | PC4 | I/O | FT | (5) | $\begin{gathered} \text { ETH_MII_RXDO/ETH_ } \\ \text { RMII_RXDO, } \\ \text { EVENTOUT } \end{gathered}$ | $\begin{gathered} \text { ADC12_ } \\ \text { IN14 } \end{gathered}$ |
| 34 | 45 | M4 | P5 | 55 | N9 | 58 | P5 | PC5 | I/O | FT | (5) | ETH_MII_RXD1/ETH_ RMII_RXD1, EVENTOUT | $\begin{gathered} \text { ADC12_ } \\ \text { IN15 } \end{gathered}$ |
| - | - | - | - | - | J7 | 59 | L7 | $V_{D D}$ | S | - | - | - | - |
| - | - | - | - | - | - | 60 | L6 | VSS | S | - | - | - | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | $\begin{gathered} \text { Pin name } \\ \text { (function after } \\ \text { reset) }{ }^{(1)} \end{gathered}$ |  | I/O structure | $\begin{aligned} & \boldsymbol{y} \\ & \stackrel{y}{\mathbf{z}} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\stackrel{0}{\stackrel{1}{2}}$ <br> $\stackrel{1}{4}$ <br> 1 | $m$ $\frac{2}{4}$ 0 3 3 |  |  |  |  |  |  |  |  |
| 35 | 46 | N4 | R5 | 56 | N8 | 61 | R5 | PB0 | I/O | FT | (5) | TIM1_CH2N, TIM3_CH3, TIM8_CH2N, LCD_R3, OTG_HS_ULPI_D1, ETH_MII_RXD2, EVENTOUT | $\begin{aligned} & \text { ADC12_ } \\ & \text { IN8 } \end{aligned}$ |
| 36 | 47 | K5 | R4 | 57 | K7 | 62 | R4 | PB1 | I/O | FT | (5) | TIM1_CH3N, TIM3_CH4, TIM8_CH3N, LCD_R6, OTG_HS_ULPI_D2, ETH_MII_RXD3, EVENTOUT | $\begin{aligned} & \text { ADC12_ } \\ & \text { IN9 } \end{aligned}$ |
| 37 | 48 | L5 | M6 | 58 | L7 | 63 | M5 | $\begin{aligned} & \text { PB2-BOOT1 } \\ & \text { (PB2) } \end{aligned}$ | I/O | FT | - | EVENTOUT | - |
| - | - | - | - | - | - | 64 | G4 | PI15 | I/O | FT | - | LCD_R0, EVENTOUT | - |
| - | - | - | - | - | - | 65 | R6 | PJ0 | I/O | FT | - | LCD_R1, EVENTOUT | - |
| - | - | - | - | - | - | 66 | R7 | PJ1 | I/O | FT | - | LCD_R2, EVENTOUT | - |
| - | - | - | - | - | - | 67 | P7 | PJ2 | I/O | FT | - | LCD_R3, EVENTOUT | - |
| - | - | - | - | - | - | 68 | N8 | PJ3 | I/O | FT | - | LCD_R4, EVENTOUT | - |
| - | - | - | - | - | - | 69 | M9 | PJ4 | I/O | FT | - | LCD_R5, EVENTOUT | - |
| - | 49 | M5 | R6 | 59 | M7 | 70 | P8 | PF11 | I/O | FT | - | SPI5_MOSI, FMC_SDNRAS, DCMI_D12, EVENTOUT | - |
| - | 50 | N5 | P6 | 60 | N7 | 71 | M6 | PF12 | I/O | FT | - | FMC_A6, EVENTOUT | - |
| - | 51 | G9 | M8 | 61 | - | 72 | K7 | $\mathrm{V}_{\text {SS }}$ | S |  | - | - | - |
| - | 52 | D10 | N8 | 62 | - | 73 | L8 | $V_{\text {DD }}$ | S |  | - | - | - |
| - | 53 | M6 | N6 | 63 | K6 | 74 | N6 | PF13 | I/O | FT | - | FMC_A7, EVENTOUT | - |
| - | 54 | K7 | R7 | 64 | L6 | 75 | P6 | PF14 | I/O | FT | - | FMC_A8, EVENTOUT | - |
| - | 55 | L7 | P7 | 65 | M6 | 76 | M8 | PF15 | I/O | FT | - | FMC_A9, EVENTOUT | - |
| - | 56 | N6 | N7 | 66 | N6 | 77 | N7 | PG0 | I/O | FT | - | FMC_A10, EVENTOUT | - |
| - | 57 | M7 | M7 | 67 | K5 | 78 | M7 | PG1 | I/O | FT | - | FMC_A11, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ | $\begin{aligned} & \underset{2}{2} \\ & \underset{i}{2} \end{aligned}$ | 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 | $\begin{aligned} & 0 \\ & \stackrel{y}{0} \\ & \mathbf{2} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 음 } \\ & \text { 문 } \end{aligned}$ | $\begin{aligned} & \ddagger \\ & \underset{\sim}{4} \\ & \text { O} \end{aligned}$ |  |  |  | $m$ $\vdots$ 3 3 3 |  |  |  |  |  |  |  |  |
| 38 | 58 | N7 | R8 | 68 | L5 | 79 | R8 | PE7 | I/O | FT | - | TIM1_ETR,UART7_Rx, FMC_D4, EVENTOUT | - |
| 39 | 59 | J8 | P8 | 69 | M5 | 80 | N9 | PE8 | 1/O | FT | - | TIM1_CH1N, UART7_Tx, FMC_D5, EVENTOUT | - |
| 40 | 60 | K8 | P9 | 70 | N5 | 81 | P9 | PE9 | 1/O | FT | - | TIM1_CH1, FMC_D6, EVENTOUT | - |
| - | 61 | J6 | M9 | 71 | H3 | 82 | K8 | $\mathrm{V}_{S S}$ | S |  | - |  | - |
| - | 62 | G10 | N9 | 72 | J5 | 83 | L9 | $V_{\text {DD }}$ | S |  | - |  | - |
| 41 | 63 | L8 | R9 | 73 | J4 | 84 | R9 | PE10 | I/O | FT | - | TIM1_CH2N, FMC_D7, EVENTOUT | - |
| 42 | 64 | M8 | P10 | 74 | K4 | 85 | P10 | PE11 | 1/O | FT | - | TIM1 CH2, SPI4 NSS, FMC_D8, LCD_G3, EVENTOUT | - |
| 43 | 65 | N8 | R10 | 75 | L4 | 86 | R10 | PE12 | 1/O | FT | - | TIM1_CH3N, SPI4_SCK, FMC_D9, LCD_B4, EVENTOUT | - |
| 44 | 66 | H9 | N11 | 76 | N4 | 87 | R12 | PE13 | 1/O | FT | - | $\begin{gathered} \text { TIM1_CH3, } \\ \text { SPI4_MISO,FMC_D10, } \\ \text { LCD_DE, EVENTOUT } \end{gathered}$ | - |
| 45 | 67 | J9 | P11 | 77 | M4 | 88 | P11 | PE14 | I/O | FT | - | TIM1 CH4, SPI4_MOSI, FMC_D11, LCD_CLK, EVENTOUT | - |
| 46 | 68 | K9 | R11 | 78 | L3 | 89 | R11 | PE15 | I/O | FT | - | TIM1_BKIN, FMC_D12, LCD_R7, EVENTOUT | - |
| 47 | 69 | L9 | R12 | 79 | M3 | 90 | P12 | PB10 | 1/O | FT | - | TIM2_CH3, I2C2_SCL, SPI2_SCK/I2S2_CK, USART3 TX, OTG HS ULPI D3, ETH_MII_RX_ER, LCD_G4, EVENTOUT | - |
| 48 | 70 | M9 | R13 | 80 | N3 | 91 | R13 | PB11 | I/O | FT | - | TIM2_CH4, I2C2_SDA, USART3_RX, OTG HS ULPI D4, ETH_MII_TX_EN/ETH RMII_TX_EN,LCD_G5, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { \& } \\ & \frac{6}{\mathbf{U}} \\ & \text { p } \\ & \stackrel{1}{3} \end{aligned}$ |  | $\begin{aligned} & \text { o } \\ & \stackrel{i}{\lambda} \\ & \stackrel{1}{0} \end{aligned}$ | $m$ $\frac{2}{4}$ 0 3 3 | $\begin{aligned} & \stackrel{\infty}{\mathrm{N}} \\ & \text { N} \\ & \stackrel{1}{0} \end{aligned}$ |  | $\begin{gathered} \text { Pin name } \\ \text { (function after } \\ \text { reset) }{ }^{(1)} \end{gathered}$ |  | $\begin{aligned} & \text { y } \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & \stackrel{y}{0} \\ & \mathbf{0} \end{aligned}$ | Alternate functions | Additional functions |
| 49 | 71 | N9 | M10 | 81 | N2 | 92 | L11 | $\mathrm{V}_{\text {CAP_1 }}$ | S | - | - | - | - |
| - | - | - | - | - | H2 | 93 | K9 | $\mathrm{V}_{\text {SS }}$ | S | - | - | - | - |
| 50 | 72 | F8 | N10 | 82 | J6 | 94 | L10 | $V_{D D}$ | S | - | - | - | - |
| - | - | - | - | - | - | 95 | M14 | PJ5 | I/O | - | - | LCD_R6, EVENTOUT | - |
| - | - | N10 | M11 | 83 | - | 96 | P13 | PH6 | 1/O | FT | - | I2C2_SMBA, SPI5_SCK, TIM12_CH1, ETH_MII_RXD2, FMC_SDNE1, DCMI_D8, EVENTOUT | - |
| - | - | M10 | N12 | 84 | - | 97 | N13 | PH7 | I/O | FT | - | I2C3_SCL, SPI5_MISO, <br> ETH_MII_RXD3, FMC SDCKE1, DCMI_D9, EVENTOUT | - |
| - | - | L10 | M12 | 85 | - | 98 | P14 | PH8 | I/O | FT | - | I2C3_SDA, FMC_D16, DCMI_HSYNC, LCD_R2, EVENTOUT | - |
| - | - | K10 | M13 | 86 | - | 99 | N14 | PH9 | 1/O | FT | - | I2C3 SMBA, <br> TIM12_CH2, <br> FMC_D17, DCMI_D0, LCD_R3, EVENTOUT | - |
| - | - | N11 | L13 | 87 | - | 100 | P15 | PH10 | 1/O | FT | - | TIM5_CH1, FMC_D18, DCMI_D1, LCD_R4, EVENTOUT | - |
| - | - | M11 | L12 | 88 | - | 101 | N15 | PH11 | I/O | FT | - | TIM5_CH2, FMC_D19, DCMI_D2, LCD_R5, EVENTOUT | - |
| - | - | L11 | K12 | 89 | - | 102 | M15 | PH12 | I/O | FT | - | TIM5_CH3, FMC_D20, DCMI_D3, LCD_R6, EVENTOUT | - |
| - | - | E7 | H12 | 90 | - | - | K10 | $\mathrm{V}_{\text {SS }}$ | S | - | - | - | - |
| - | - | H8 | J12 | 91 | - | 103 | K11 | $V_{\text {DD }}$ | S | - | - | - | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ | $\begin{aligned} & 0.0 \\ & \\ & \underset{2}{2} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & \stackrel{y}{0} \\ & \mathbf{2} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 음 } \\ & \text { 문 } \end{aligned}$ |  |  |  |  | $m$ $\vdots$ 3 3 3 | $\infty$ <br> N <br> N <br> O <br> 1 |  |  |  |  |  |  |  |
| 51 | 73 | N12 | P12 | 92 | M2 | 104 | L13 | PB12 | I/O | FT | - | TIM1_BKIN, I2C2_SMBA, <br> SPI2_NSS/I2S2_WS, USART3_CK, CAN2_RX, OTG_HS_ULPI_D5, ETH_MII_TXDO/ETH_R MII_TXDO, OTG_HS_ID, EVENTOUT | - |
| 52 | 74 | M12 | P13 | 93 | N1 | 105 | K14 | PB13 | 1/O | FT | - | TIM1_CH1N, SPI2_SCK/I2S2_CK, USART3_CTS, CAN2_TX, <br> OTG_HS_ULPI_D6, ETH MII TXD1/ETH R MII_TXD1, EVENTOUT | $\begin{gathered} \text { OTG_HS_ } \\ \text { VBUS } \end{gathered}$ |
| 53 | 75 | M13 | R14 | 94 | K3 | 106 | R14 | PB14 | I/O | FT | - | TIM1_CH2N, TIM8_CH2N, SPI2_MISO, I2S2ext_SD, USART3_RTS, TIM12_CH1, OTG_HS_DM, EVENTOUT | - |
| 54 | 76 | L13 | R15 | 95 | J3 | 107 | R15 | PB15 | I/O | FT | - | RTC_REFIN, TIM1_CH3N, TIM8_CH3N, SPI2_MOSI/I2S2_SD, TIM12_CH2, OTG_HS_DP, EVENTOUT | - |
| 55 | 77 | L12 | P15 | 96 | L2 | 108 | L15 | PD8 | I/O | FT | - | USART3_TX, <br> FMC_D13, EVENTOUT | - |
| 56 | 78 | K13 | P14 | 97 | M1 | 109 | L14 | PD9 | I/O | FT | - | USART3_RX, <br> FMC_D14, EVENTOUT | - |
| 57 | 79 | K11 | N15 | 98 | H4 | 110 | K15 | PD10 | 1/O | FT | - | USART3_CK, FMC_D15, LCD_B3, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | $\begin{gathered} \text { Pin name } \\ \text { (function after } \\ \text { reset) } \end{gathered}$ | $\begin{aligned} & \underset{2}{2} \\ & \underset{i}{2} \end{aligned}$ | I/O structure | $\begin{aligned} & \boldsymbol{g} \\ & \stackrel{4}{\mathbf{2}} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 음 } \\ & \text { i } \\ & \text { 인 } \end{aligned}$ |  | $\begin{aligned} & \text { O} \\ & \stackrel{0}{\mathbf{j}} \\ & \text { M } \\ & \stackrel{1}{J} \end{aligned}$ |  | $\stackrel{0}{ㄷ}$ $\stackrel{1}{4}$ $\stackrel{1}{4}$ | $m$ $\vdots$ 3 3 3 3 | 으N N N O |  |  |  |  |  |  |  |
| 58 | 80 | H10 | N14 | 99 | K2 | 111 | N10 | PD11 | I/O | FT | - | USART3_CTS, FMC_A16, EVENTOUT | - |
| 59 | 81 | J13 | N13 | 100 | H6 | 112 | M10 | PD12 | I/O | FT | - | TIM4_CH1, USART3_RTS, FMC_A17, EVENTOUT | - |
| 60 | 82 | K12 | M15 | 101 | H5 | 113 | M11 | PD13 | I/O | FT | - | TIM4_CH2, FMC_A18, EVENTOUT | - |
| - | 83 | - | - | 102 | - | 114 | J10 | $\mathrm{V}_{\mathrm{SS}}$ | S |  | - | - | - |
| - | 84 | F7 | J13 | 103 | L1 | 115 | J11 | $V_{\text {DD }}$ | S |  | - | - | - |
| 61 | 85 | H11 | M14 | 104 | J2 | 116 | L12 | PD14 | I/O | FT | - | TIM4_CH3, FMC_D0, EVENTOUT | - |
| 62 | 86 | J12 | L14 | 105 | K1 | 117 | K13 | PD15 | I/O | FT | - | TIM4_CH4, FMC_D1, EVENTOUT | - |
| - | - | - | - | - | - | 118 | K12 | PJ6 | I/O | FT | - | LCD_R7, EVENTOUT | - |
| - | - | - | - | - | - | 119 | J12 | PJ7 | I/O | FT | - | LCD_G0, EVENTOUT | - |
| - | - | - | - | - | - | 120 | H12 | PJ8 | I/O | FT | - | LCD_G1, EVENTOUT | - |
| - | - | - | - | - | - | 121 | J13 | PJ9 | I/O | FT | - | LCD_G2, EVENTOUT | - |
| - | - | - | - | - | - | 122 | H13 | PJ10 | I/O | FT | - | LCD_G3, EVENTOUT | - |
| - | - | - | - | - | - | 123 | G12 | PJ11 | I/O | FT | - | LCD_G4, EVENTOUT | - |
| - | - | - | - | - | - | 124 | H11 | VDD | I/O | FT | - | - | - |
| - | - | - | - | - | - | 125 | H10 | VSS | I/O | FT | - | - | - |
| - | - | - | - | - | - | 126 | G13 | PK0 | I/O | FT | - | LCD_G5, EVENTOUT | - |
| - | - | - | - | - | - | 127 | F12 | PK1 | I/O | FT | - | LCD_G6, EVENTOUT | - |
| - | - | - | - | - | - | 128 | F13 | PK2 | I/O | FT | - | LCD_G7, EVENTOUT | - |
| - | 87 | H13 | L15 | 106 | J1 | 129 | M13 | PG2 | I/O | FT | - | FMC_A12, EVENTOUT | - |
| - | 88 | $\underset{(2)}{\mathrm{NC}}$ | K15 | 107 | G3 | 130 | M12 | PG3 | I/O | FT | - | FMC_A13, EVENTOUT | - |
| - | 89 | H12 | K14 | 108 | G5 | 131 | N12 | PG4 | I/O | FT | - | FMC_A14/FMC_BAO, EVENTOUT | - |
| - | 90 | G13 | K13 | 109 | G6 | 132 | N11 | PG5 | I/O | FT | - | FMC_A15/FMC_BA1, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ |  | 000000000 | $\begin{aligned} & y \\ & \stackrel{y}{0} \\ & \mathbf{z} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 <br> 0 <br> 0 <br> 0 <br> 1 <br> 1 |  | $\begin{aligned} & \text { : } \\ & \frac{6}{4} \\ & \text { ¢ } \\ & \stackrel{1}{3} \end{aligned}$ |  | $\begin{aligned} & \stackrel{0}{N} \\ & \stackrel{i}{1} \\ & \underset{0}{0} \end{aligned}$ | $m$ $\dot{4}$ 0 3 3 |  | TFBGA216 |  |  |  |  |  |  |
| - | 91 | G11 | J15 | 110 | G4 | 133 | J15 | PG6 | I/O | FT | - | FMC_INT2, DCMI_D12, LCD_R7, EVENTOUT | - |
| - | 92 | G12 | J14 | 111 | H1 | 134 | J14 | PG7 | I/O | FT | - | USART6_CK, FMC_INT3, DCMI_D13, LCD_CLK, EVENTOUT | - |
| - | 93 | F13 | H14 | 112 | G2 | 135 | H14 | PG8 | I/O | FT | - | SPI6 NSS, USART6_RTS, ETH_PPS_OUT, FMC_SDCLK, EVENTOUT | - |
| - | 94 | J7 | G12 | 113 | D2 | 136 | G10 | $\mathrm{V}_{\text {SS }}$ | S |  | - | - | - |
| - | 95 | E6 | H13 | 114 | G1 | 137 | G11 | $V_{D D}$ | S |  | - | - | - |
| 63 | 96 | F9 | H15 | 115 | F2 | 138 | H15 | PC6 | I/O | FT | - | $\begin{gathered} \hline \text { TIM3_CH1, TIM8_CH1, } \\ \text { I2S2_MCK, } \\ \text { USART6_TX, } \\ \text { SDIO_D6, DCMI_D0, } \\ \text { LCD_HSYNC, } \\ \text { EVENTOUT } \end{gathered}$ | - |
| 64 | 97 | F10 | G15 | 116 | F3 | 139 | G15 | PC7 | I/O | FT | - | TIM3_CH2, TIM8_CH2, <br> I2S3_MCK, <br> USART6_RX, <br> SDIO_D7, DCMI_D1, <br> LCD_G6, EVENTOUT | - |
| 65 | 98 | F11 | G14 | 117 | E4 | 140 | G14 | PC8 | I/O | FT | - | TIM3_CH3, TIM8_CH3, USART6_CK, SDIO_DO, DCMI_D2, EVENTOUT | - |
| 66 | 99 | F12 | F14 | 118 | E3 | 141 | F14 | PC9 | I/O | FT | - | MCO2, TIM3_CH4, TIM8_CH4, I2C3_SDA, I2S_CKIN, SDIO_D1, DCMI_D3, EVENTOUT | - |
| 67 | 100 | E13 | F15 | 119 | F1 | 142 | F15 | PA8 | I/O | FT | - | $\begin{gathered} \text { MCO1, TIM1_CH1, } \\ \text { I2C3_SCL, } \\ \text { USART1_CK, } \\ \text { OTG_FS_SOF, } \\ \text { LCD_R6, EVENTOUT } \end{gathered}$ | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ |  | 00300.300$=$ | $\begin{aligned} & \boldsymbol{y} \\ & \stackrel{0}{\mathbf{z}} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 은 <br> $\stackrel{1}{4}$ <br>  | $\begin{aligned} & \mathbb{~} \\ & \stackrel{i}{U} \\ & \underset{O}{U} \end{aligned}$ | $\begin{aligned} & \text { : } \\ & \frac{6}{4} \\ & 0 \\ & \end{aligned}$ |  | $\stackrel{0}{ㄷ}$ $\stackrel{1}{4}$ $\stackrel{1}{0}$ | $m$ $\frac{2}{4}$ 0 3 3 |  |  |  |  |  |  |  |  |
| 68 | 101 | E8 | E15 | 120 | E2 | 143 | E15 | PA9 | I/O | FT | - | TIM1_CH2, I2C3_SMBA, USART1_TX, DCMI_D0, EVENTOUT | $\begin{gathered} \text { OTG_FS_ } \\ \text { VBUS } \end{gathered}$ |
| 69 | 102 | E9 | D15 | 121 | D5 | 144 | D15 | PA10 | I/O | FT | - | TIM1_CH3, USART1_RX, OTG_FS_ID, DCMI_D1, EVENTOUT | - |
| 70 | 103 | E10 | C15 | 122 | D4 | 145 | C15 | PA11 | I/O | FT | - | TIM1_CH4, USART1_CTS, CAN1_RX, LCD_R4, OTG_FS_DM, EVENTOUT | - |
| 71 | 104 | E11 | B15 | 123 | E1 | 146 | B15 | PA12 | I/O | FT | - | TIM1_ETR, USART1_RTS, CAN1 TX, LCD R5, OTG FS DP, EVENTOUT | - |
| 72 | 105 | E12 | A15 | 124 | D3 | 147 | A15 |  | I/O | FT | - | JTMS-SWDIO, EVENTOUT | - |
| 73 | 106 | D12 | F13 | 125 | D1 | 148 | E11 | $\mathrm{V}_{\mathrm{CAP} \text { _2 }}$ | S |  | - | - | - |
| 74 | 107 | J10 | F12 | 126 | D2 | 149 | F10 | $V_{\text {SS }}$ | S |  | - | - | - |
| 75 | 108 | H4 | G13 | 127 | C1 | 150 | F11 | $V_{D D}$ | S |  | - | - | - |
| - | - | D13 | E12 | 128 | - | 151 | E12 | PH13 | I/O | FT | - | TIM8_CH1N, CAN1_TX, FMC_D21, LCD_G2, EVENTOUT | - |
| - | - | C13 | E13 | 129 | - | 152 | E13 | PH14 | I/O | FT | - | TIM8_CH2N, FMC_D22, DCMI_D4, LCD_G3, EVENTOUT | - |
| - | - | C12 | D13 | 130 | - | 153 | D13 | PH15 | I/O | FT | - | $\begin{gathered} \text { TIM8_CH3N, } \\ \text { FMC_D23, DCMI_D11, } \\ \text { LCD_G4, EVENTOUT } \end{gathered}$ | - |
| - | - | B13 | E14 | 131 | - | 154 | E14 | PIO | I/O | FT | - | TIM5_CH4, <br> SPI2_NSS/I2S2_WS ${ }^{(7)}$, <br> FMC_D24, DCMI_D13, <br> LCD_G5, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ | $\begin{aligned} & \stackrel{0}{2} \\ & \underset{i}{2} \end{aligned}$ | 0000000ㄹ | $\begin{aligned} & \mathscr{y} \\ & \text { ¢ } \\ & \mathbf{z} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 음 } \\ & \text { a } \\ & \text { O } \end{aligned}$ |  | $\begin{aligned} & \text { O. } \\ & \stackrel{6}{⿺} \\ & \text { O } \\ & \stackrel{1}{J} \end{aligned}$ |  | $\stackrel{0}{ㄷ}$ $\stackrel{1}{4}$ $\stackrel{1}{0}$ | 3 $\vdots$ 3 3 3 3 |  | $\bullet$ <br>  <br>  <br> 0 <br> M <br> $\stackrel{1}{1}$ |  |  |  |  |  |  |
| - | - | C11 | D14 | 132 | - | 155 | D14 | PI1 | 1/O | FT | - | SPI2_SCK/I2S2_CK ${ }^{(7)}$, FMC_D25, DCMI_D8, LCD_G6, EVENTOUT | - |
| - | - | B12 | C14 | 133 | - | 156 | C14 | PI2 | 1/O | FT | - | ```TIM8_CH4, SPI2_MISO, I2S2ext_SD,FMC_D26, DCMI_D9, LCD_G7, EVENTOUT``` | - |
| - | - | A12 | C13 | 134 | - | 157 | C13 | PI3 | 1/O | FT | - | TIM8_ETR, SPI2_MOSI//2S2_SD, FMC_D27,DCMI_D10, EVENTOUT | - |
| - | - | D11 | D9 | 135 | F5 | - | F9 | $\mathrm{V}_{\mathrm{SS}}$ | S |  | - | - | - |
| - | - | D3 | C9 | 136 | A1 | 158 | E10 | $\mathrm{V}_{\mathrm{DD}}$ | S |  | - | - | - |
| 76 | 109 | A11 | A14 | 137 | B1 | 159 | A14 |  | 1/O | FT | - | JTCK-SWCLK/ EVENTOUT | - |
| 77 | 110 | B11 | A13 | 138 | C2 | 160 | A13 | PA15 <br> (JTDI) | 1/O | FT | - | ```JTDI, TIM2_CH1/TIM2_ETR, SPI1_NSS, SPI3_NSS/I2S3_WS, EVENTOUT``` | - |
| 78 | 111 | C10 | B14 | 139 | A2 | 161 | B14 | PC10 | 1/O | FT | - | ```SPI3_SCK/I2S3_CK, USART3_TX, UART4_TX, SDIO_D2, DCMI_D8, LCD R2, EVENTOUT``` | - |
| 79 | 112 | B10 | B13 | 140 | B2 | 162 | B13 | PC11 | 1/O | FT | - | I2S3ext_SD, <br> SPI3_MISO, <br> USART3_RX, <br> UART4 RX, SDIO D3, DCMI_D4, EVENTOUT | - |
| 80 | 113 | A10 | A12 | 141 | C3 | 163 | A12 | PC12 | 1/O | FT | - | SPI3_MOSI/I2S3_SD, USART3_CK, UART5_TX, SDIO_CK, DCMI_D9, EVENTOUT | - |
| 81 | 114 | D9 | B12 | 142 | B3 | 164 | B12 | PDO | 1/O | FT | - | CAN1_RX, FMC_D2, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ | $\begin{aligned} & 0.0 \\ & \\ & \\ & \hline \end{aligned}$ | 003000.300 | $\begin{aligned} & \text { y } \\ & \stackrel{ \pm}{0} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 음 } \\ & \text { 민 } \\ & \hline 1 \end{aligned}$ |  |  |  | $\begin{aligned} & \text { o } \\ & \stackrel{1}{\lambda} \\ & \underset{\sim}{u} \end{aligned}$ | $\stackrel{3}{4}$ $\substack{0 \\ 3 \\ 3 \\ 3}$ | $\begin{aligned} & \text { N్D } \\ & \text { N } \\ & \text { OU } \\ & \hline 1 \end{aligned}$ |  |  |  |  |  |  |  |
| 82 | 115 | C9 | C12 | 143 | C4 | 165 | C12 | PD1 | I/O | FT | - | CAN1_TX, FMC_D3, EVENTOUT | - |
| 83 | 116 | B9 | D12 | 144 | A3 | 166 | D12 | PD2 | I/O | FT | - | TIM3_ETR, UART5_RX, SDIO_CMD, DCMI_D11, EVENTOUT | - |
| 84 | 117 | A9 | D11 | 145 | B4 | 167 | C11 | PD3 | I/O | FT | - | SPI2_SCK/I2S2_CK, USART2_CTS, <br> FMC_CLK, DCMI_D5, LCD_G7, EVENTOUT | - |
| 85 | 118 | D8 | D10 | 146 | B5 | 168 | D11 | PD4 | I/O | FT | - | USART2_RTS, FMC_NOE, EVENTOUT | - |
| 86 | 119 | C8 | C11 | 147 | A4 | 169 | C10 | PD5 | I/O | FT | - | USART2 TX, FMC_NWE, EVENTOUT | - |
| - | 120 | - | D8 | 148 | - | 170 | F8 | $\mathrm{V}_{S S}$ | S |  | - | - | - |
| - | 121 | D6 | C8 | 149 | C5 | 171 | E9 | $V_{D D}$ | S |  | - | - | - |
| 87 | 122 | B8 | B11 | 150 | F4 | 172 | B11 | PD6 | I/O | FT | - | SPI3_MOSI/I2S3_SD, SAI1_SD_A, USART2_RX, FMC_NWAIT, DCMI_D10, LCD_B2, EVENTOUT | - |
| 88 | 123 | A8 | A11 | 151 | A5 | 173 | A11 | PD7 | I/O | FT | - | USART2_CK, <br> FMC_NE1/FMC_NCE2, EVENTOUT | - |
| - | - | - | - | - | - | 174 | B10 | PJ12 | I/O | FT | - | LCD_B0, EVENTOUT | - |
| - | - | - | - | - | - | 175 | B9 | PJ13 | I/O | FT | - | LCD_B1, EVENTOUT | - |
| - | - | - | - | - | - | 176 | C9 | PJ14 | I/O | FT | - | LCD_B2, EVENTOUT | - |
| - | - | - | - | - | - | 177 | D10 | PJ15 | I/O | FT | - | LCD_B3, EVENTOUT | - |
| - | 124 | $\underset{(2)}{\mathrm{NC}}$ | C10 | 152 | E5 | 178 | D9 | PG9 | I/O | FT | - | USART6_RX, <br> FMC_NE2/FMC_NCE3, DC̄MI_VSYN $\bar{C}^{(8)}$, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ |  | 003000000 | $\begin{aligned} & 0 \\ & \stackrel{y}{0} \\ & \mathbf{2} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 <br> 0 <br> 0 <br> 0 <br> 1 <br> 1 | $\begin{aligned} & \underset{~}{\underset{\sim}{u}} \\ & \stackrel{\rightharpoonup}{0} \end{aligned}$ | $\begin{aligned} & \dot{0} \\ & \frac{0}{\mathbf{0}} \\ & \text { O} \\ & \stackrel{1}{J} \end{aligned}$ |  | $\stackrel{0}{ㅅ}$ $\stackrel{1}{4}$ $\stackrel{1}{0}$ | $\begin{aligned} & m \\ & \underset{y}{2} \\ & 0 \\ & \vdots \\ & 3 \end{aligned}$ |  | $$ |  |  |  |  |  |  |
| - | 125 | C7 | B10 | 153 | C6 | 179 | C8 | PG10 | I/O | FT | - | LCD_G3, FMC_NCE4_1/FMC_N E3, DCMI_D2, LCD_B2, EVENTOUT | - |
| - | 126 | B7 | B9 | 154 | B6 | 180 | B8 | PG11 | I/O | FT | - | ```ETH_MII_TX_EN/ETH_ RMII_TX_EN, FMC_NCE4_2, DCMI_D3, LCD_B3, EVENTOUT``` | - |
| - | 127 | A7 | B8 | 155 | A6 | 181 | C7 | PG12 | I/O | FT | - | SPI6_MISO, USART6_RTS, LCD_B4, FMC_NE4, LCD_B1, EVENTOUT | - |
| - | 128 | $\underset{(2)}{N C}$ | A8 | 156 | D6 | 182 | B3 | PG13 | I/O | FT | - | ```SPI6_SCK, USART6_CTS, ETH_MII_TXDO/ETH_R MII_TXDO, FMC_A24, EVENTOUT``` | - |
| - | 129 | $\underset{(2)}{\mathrm{NC}}$ | A7 | 157 | F6 | 183 | A4 | PG14 | I/O | FT | - | SPI6_MOSI, USART6_TX, ETH_MII_TXD1/ETH_R MII_TXD1, FMC_A25, EVENTOUT | - |
| - | 130 | D7 | D7 | 158 | - | 184 | F7 | $\mathrm{V}_{\text {S }}$ | S |  | - | - | - |
| - | 131 | L6 | C7 | 159 | E6 | 185 | E8 | $V_{\text {DD }}$ | S |  | - | - | - |
| - | - | - | - | - | - | 186 | D8 | PK3 | I/O | FT | - | LCD_B4, EVENTOUT | - |
| - | - | - | - | - | - | 187 | D7 | PK4 | I/O | FT | - | LCD_B5, EVENTOUT | - |
| - | - | - | - | - | - | 188 | C6 | PK5 | I/O | FT | - | LCD_B6, EVENTOUT | - |
| - | - | - | - | - | - | 189 | C5 | PK6 | I/O | FT | - | LCD_B7, EVENTOUT | - |
| - | - | - | - | - | - | 190 | C4 | PK7 | I/O | FT | - | LCD_DE, EVENTOUT | - |
| - | 132 | C6 | B7 | 160 | A7 | 191 | B7 | PG15 | I/O | FT | - | USART6_CTS, FMC_SDNCAS, DCMI_D13, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  | Pin name (function after reset) ${ }^{(1)}$ | $\begin{aligned} & \text { D } \\ & \underset{2}{2} \\ & \underset{2}{2} \end{aligned}$ |  | $\begin{aligned} & \mathscr{y} \\ & \stackrel{0}{0} \\ & \mathbf{2} \end{aligned}$ | Alternate functions | Additional functions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | O <br> $\stackrel{0}{4}$ <br> $\mathbf{0}$ <br> $\stackrel{1}{3}$ |  | $\stackrel{0}{\stackrel{1}{2}}$ $\stackrel{1}{4}$ $\underset{0}{3}$ | $\begin{aligned} & \frac{m}{4} \\ & \frac{1}{3} \\ & 0 \\ & 3 \end{aligned}$ | $\begin{aligned} & \stackrel{\sim}{N} \\ & \stackrel{1}{N} \\ & \stackrel{1}{0} \end{aligned}$ | $\bullet$ <br>  <br>  <br> M <br> $\stackrel{1}{1}$ |  |  |  |  |  |  |
| 89 | 133 | B6 | A10 | 161 | B7 | 192 | A10 | PB3 <br> (JTDO/TRACE SWO) | 1/O | FT | - | JTDO/TRACESWO, TIM2_CH2, SPI1_SCK, SPI3_SCK/I2S3_CK, EVENTOUT | - |
| 90 | 134 | A6 | A9 | 162 | C7 | 193 | A9 | PB4 <br> (NJTRST) | 1/O | FT | - | NJTRST, TIM3_CH1, <br> SPI1_MISO, <br> SPI3_MISO, <br> I2S3ext_SD, <br> EVENTOUT | - |
| 91 | 135 | D5 | A6 | 163 | C8 | 194 | A8 | PB5 | 1/O | FT | - | TIM3_CH2, I2C1_SMBA, SPI1_MOSI, SPI3_MOSI/I2S3_SD, CAN2_RX, OTG_HS_ULPI_D7, ETH_PPS_OUT, FMC_SDCKE1, DCMI_D10, EVENTOUT | - |
| 92 | 136 | C5 | B6 | 164 | A8 | 195 | B6 | PB6 | 1/O | FT | - | TIM4_CH1, I2C1_SCL, USART1_TX, CAN2_TX, <br> FMC_SDNE1, DCMI_D5, EVENTOUT | - |
| 93 | 137 | B5 | B5 | 165 | B8 | 196 | B5 | PB7 | 1/O | FT | - | TIM4_CH2, I2C1_SDA, USART1_RX, FMC_NL, DCMI_VSYNC, EVENTOUT | - |
| 94 | 138 | A5 | D6 | 166 | C9 | 197 | E6 | BOOT0 | 1 | B | - |  | $V_{\text {PP }}$ |
| 95 | 139 | D4 | A5 | 167 | A9 | 198 | A7 | PB8 | 1/O | FT | - | TIM4_CH3, TIM10_CH1, I2C1_SCL, CAN1_RX, ETH_MII_TXD3, SDIO_D4, DCMI_D6, LCD_B6, EVENTOUT | - |

Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 8 \\ & \frac{0}{2} \\ & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & \text { O} \\ & \stackrel{6}{4} \\ & 0 \\ & \stackrel{0}{1} \end{aligned}$ |  |  | $m$ $\stackrel{m}{j}$ 0 3 3 |  |  | $\begin{gathered} \text { Pin name } \\ \text { (function after } \\ \text { reset) } \end{gathered}$ |  | 0 0 0 0 0 0 0 $=$ | $\begin{aligned} & \boldsymbol{y} \\ & \stackrel{0}{0} \\ & \mathbf{z} \end{aligned}$ | Alternate functions | Additional functions |
| 96 | 140 | C4 | B4 | 168 | B9 | 199 | B4 | PB9 | I/O | FT | - | TIM4_CH4, <br> TIM11_CH1, I2C1_SDA, <br> SPI2_NSS/I2S2_WS, CAN1_TX, SDIO_D5, DCMI_D7, LCD_B7, EVENTOUT | - |
| 97 | 141 | B4 | A4 | 169 | B10 | 200 | A6 | PE0 | I/O | FT | - | ```TIM4_ETR, UART8_RX, \\ FMC_NBLO, DCMI_D2, EVENTOUT``` | - |
| 98 | 142 | A4 | A3 | 170 | A10 | 201 | A5 | PE1 | I/O | FT | - | UART8_Tx, FMC_NBL1, $\overline{\text { DCMI_D3 }}$ EVENTOUT | - |
| 99 | - | F5 | D5 | - | - | 202 | F6 | $\mathrm{V}_{S S}$ | S |  | - |  | - |
| - | 143 | C3 | C6 | 171 | A11 | 203 | E5 | PDR_ON | S |  | - |  | - |
| 100 | 144 | K6 | C5 | 172 | D7 | 204 | E7 | $V_{D D}$ | S |  | - |  | - |
| - | - | B3 | D4 | 173 | - | 205 | C3 | PI4 | I/O | FT | - | TIM8_BKIN, FMC_NBL2, DCMI_D5, LCD_B4, EVENTOUT | - |
| - | - | A3 | C4 | 174 | - | 206 | D3 | PI5 | I/O | FT | - | TIM8_CH1, <br> FMC_NBL3, <br> DCMI_VSYNC, <br> LCD_B5, EVENTOUT | - |
| - | - | A2 | C3 | 175 | - | 207 | D6 | PI6 | I/O | FT | - | TIM8_CH2, FMC_D28, DCMI_D6, LCD_B6, EVENTOUT | - |
| - | - | B1 | C2 | 176 | - | 208 | D4 | PI7 | I/O | FT | - | TIM8_CH3, FMC_D29, DCMI_D7, LCD_B7, EVENTOUT | - |

1. Function availability depends on the chosen device.
2. NC (not-connected) pins are not bonded. They must be configured by software to output push-pull and forced to 0 in the output data register to avoid extra current consumption in low power modes.
3. PC13, PC14, PC15 and PI8 are supplied through the power switch. Since the switch only sinks a limited amount of current ( 3 mA ), the use of GPIOs PC13 to PC15 and P18 in output mode is limited:

- The speed should not exceed 2 MHz with a maximum load of 30 pF .
- These I/Os must not be used as a current source (e.g. to drive an LED).

4. Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these l/Os, refer to the RTC register description sections in the STM32F4xx reference manual, available from the STMicroelectronics website: www.st.com.
5. $\mathrm{FT}=5 \mathrm{~V}$ tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1).
6. If the device is delivered in an WLCSP143, UFBGA169, UFBGA176, LQFP176 or TFBGA216 package, and the BYPASS_REG pin is set to $V_{D D}$ (Regulator OFF/internal reset ON mode), then PAO is used as an internal Reset (active low).
7. PIO and PI1 cannot be used for I2S2 full-duplex mode.
8. The DCMI_VSYNC alternate function on PG9 is only available on silicon revision 3.

Table 11. FMC pin definition

| Pin name | CF | NOR/PSRAM/ SRAM | NOR/PSRAM Mux | NAND16 | SDRAM |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PF0 | A0 | A0 |  |  | A0 |
| PF1 | A1 | A1 |  |  | A1 |
| PF2 | A2 | A2 |  |  | A2 |
| PF3 | A3 | A3 |  |  | A3 |
| PF4 | A4 | A4 |  |  | A4 |
| PF5 | A5 | A5 |  |  | A5 |
| PF12 | A6 | A6 |  |  | A6 |
| PF13 | A7 | A7 |  |  | A7 |
| PF14 | A8 | A8 |  |  | A8 |
| PF15 | A9 | A9 |  |  | A9 |
| PG0 | A10 | A10 |  |  | A10 |
| PG1 |  | A11 |  |  | A11 |
| PG2 |  | A12 |  |  | A12 |
| PG3 |  | A13 |  |  |  |
| PG4 |  | A14 |  |  | BA0 |
| PG5 |  | A15 |  |  | BA1 |
| PD11 |  | A16 | A16 | CLE |  |
| PD12 |  | A17 | A17 | ALE |  |
| PD13 |  | A18 | A18 |  |  |
| PE3 |  | A19 | A19 |  |  |
| PE4 |  | A20 | A20 |  |  |
| PE5 |  | A21 | A21 |  |  |
| PE6 |  | A22 | A22 |  |  |
| PE2 |  | A23 | A23 |  |  |
| PG13 |  | A24 | A24 |  |  |
| PG14 |  | A25 | A25 |  |  |
| PD14 | D0 | D0 | DA0 | D0 | D0 |
| PD15 | D1 | D1 | DA1 | D1 | D1 |
| PD0 | D2 | D2 | DA2 | D2 | D2 |
| PD1 | D3 | D3 | DA3 | D3 | D3 |
| PE7 | D4 | D4 | DA4 | D4 | D4 |
| PE8 | D5 | D5 | DA5 | D5 | D5 |
| PE9 | D6 | D6 | DA6 | D6 | D6 |
| PE10 | D7 | D7 | DA7 | D7 | D7 |

Table 11. FMC pin definition (continued)

| Pin name | CF | NOR/PSRAM/ SRAM | NOR/PSRAM Mux | NAND16 | SDRAM |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PE11 | D8 | D8 | DA8 | D8 | D8 |
| PE12 | D9 | D9 | DA9 | D9 | D9 |
| PE13 | D10 | D10 | DA10 | D10 | D10 |
| PE14 | D11 | D11 | DA11 | D11 | D11 |
| PE15 | D12 | D12 | DA12 | D12 | D12 |
| PD8 | D13 | D13 | DA13 | D13 | D13 |
| PD9 | D14 | D14 | DA14 | D14 | D14 |
| PD10 | D15 | D15 | DA15 | D15 | D15 |
| PH8 |  | D16 |  |  | D16 |
| PH9 |  | D17 |  |  | D17 |
| PH10 |  | D18 |  |  | D18 |
| PH11 |  | D19 |  |  | D19 |
| PH12 |  | D20 |  |  | D20 |
| PH13 |  | D21 |  |  | D21 |
| PH14 |  | D22 |  |  | D22 |
| PH15 |  | D23 |  |  | D23 |
| PI0 |  | D24 |  |  | D24 |
| PI1 |  | D25 |  |  | D25 |
| PI2 |  | D26 |  |  | D26 |
| PI3 |  | D27 |  |  | D27 |
| P16 |  | D28 |  |  | D28 |
| PI7 |  | D29 |  |  | D29 |
| P19 |  | D30 |  |  | D30 |
| Pl10 |  | D31 |  |  | D31 |
| PD7 |  | NE1 | NE1 | NCE2 |  |
| PG9 |  | NE2 | NE2 | NCE3 |  |
| PG10 | NCE4_1 | NE3 | NE3 |  |  |
| PG11 | NCE4_2 |  |  |  |  |
| PG12 |  | NE4 | NE4 |  |  |
| PD3 |  | CLK | CLK |  |  |
| PD4 | NOE | NOE | NOE | NOE |  |
| PD5 | NWE | NWE | NWE | NWE |  |
| PD6 | NWAIT | NWAIT | NWAIT | NWAIT |  |
| PB7 |  | NL(NADV) | NL(NADV) |  |  |

Table 11. FMC pin definition (continued)

| Pin name | CF | NOR/PSRAM/ SRAM | NOR/PSRAM Mux | NAND16 | SDRAM |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PF6 | NIORD |  |  |  |  |
| PF7 | NREG |  |  |  |  |
| PF8 | NIOWR |  |  |  |  |
| PF9 | CD |  |  |  |  |
| PF10 | INTR |  |  |  |  |
| PG6 |  |  |  | INT2 |  |
| PG7 |  |  |  | INT3 |  |
| PE0 |  | NBLO | NBLO |  | NBLO |
| PE1 |  | NBL1 | NBL1 |  | NBL1 |
| PI4 |  | NBL2 |  |  | NBL2 |
| PI5 |  | NBL3 |  |  | NBL3 |
| PG8 |  |  |  |  | SDCLK |
| PC0 |  |  |  |  | SDNWE |
| PF11 |  |  |  |  | SDNRAS |
| PG15 |  |  |  |  | SDNCAS |
| PH2 |  |  |  |  | SDCKE0 |
| PH3 |  |  |  |  | SDNE0 |
| PH6 |  |  |  |  | SDNE1 |
| PH7 |  |  |  |  | SDCKE1 |
| PH5 |  |  |  |  | SDNWE |
| PC2 |  |  |  |  | SDNE0 |
| PC3 |  |  |  |  | SDCKE0 |
| PB5 |  |  |  |  | SDCKE1 |
| PB6 |  |  |  |  | SDNE1 |



| Port |  | AFO | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SYS | TIM1/2 | TIM3/4/5 | $\underset{\text { 10/11 }}{\text { TIM8/9/ }}$ | $\underset{2 / 3}{12 \mathrm{C} 1 /}$ | SPI1/2/ | $\begin{gathered} \text { SPI2/3/ } \\ \text { SAl1 } \end{gathered}$ | $\begin{gathered} \text { SPI3/ } \\ \text { USART1/ } \\ 2 / 3 \end{gathered}$ | USART6/ UART4/5/7 18 | $\begin{gathered} \text { CAN1/2/ } \\ \text { TIM12/13/14 } \\ \text { /LCD } \end{gathered}$ | OTG2 HS /OTG1_ FS | ETH | FMC/SDIO IOTG2_FS | DCMI | LCD | SYS |
| Port A | PA13 | JTMSSWDI 0 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PA14 | JTCKSWCL K | - | - | - | - | - | - | - | - | - | - | - | - | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PA15 | JTDI | $\begin{gathered} \text { TIM2 } \\ \text { CH1/TIM2 } \\ \text { ETR } \end{gathered}$ | - | - | - | $\begin{aligned} & \text { SP11- } \\ & \text { NSSS } \end{aligned}$ | $\begin{gathered} \text { SPI3 } \\ \text { NSS } \\ \text { I2S3_WS } \end{gathered}$ | - | - | - | - | - | - | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
| Port B | PB0 | - | $\begin{aligned} & \text { TIM1 } \\ & \text { CH2N } \end{aligned}$ | $\begin{gathered} \text { TIM3 } \\ \text { CH3 } \end{gathered}$ | $\begin{aligned} & \text { TIM8 } \\ & \mathrm{CH} 2 \mathrm{~N} \end{aligned}$ | - | - | - | - | - | LCD_R3 | OTG_HS ULPI D1 | $\underset{\text { RXD2 }}{\mathrm{ETH}_{-}^{2 T H M I}}$ | - | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PB1 | - | $\begin{aligned} & \text { TIM1 } \\ & \text { CH3N } \end{aligned}$ | $\begin{gathered} \text { TIM3 } \\ \text { CH4 } \end{gathered}$ | $\begin{aligned} & \text { TIM8 } \\ & \text { CH3N } \end{aligned}$ | - | - | - | - | - | LCD_R6 | $\begin{array}{\|l\|} \hline \text { OTG_HS } \\ \text { ULPI_D2 } \end{array}$ | $\underset{\text { RXD3 }}{\substack{\text { ETH_MMI_ }}}$ | - | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PB2 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN TOUT |
|  | PB3 | JTDO/ TRAC ESWO | $\begin{gathered} \text { TIM2 } \\ \mathrm{CH}_{2} \end{gathered}$ | - | - | - | $\begin{aligned} & \text { SPI1- } \\ & \text { SCK } \end{aligned}$ | $\begin{gathered} \text { SPI3 } \\ \text { SCK } \\ 12 S 3 \_C K \end{gathered}$ | - | - | - | - | - | - | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PB4 | $\begin{aligned} & \text { NJTR } \\ & \text { ST } \end{aligned}$ | - | $\begin{gathered} \text { TIM3 } \\ \mathrm{CH}^{-1} \end{gathered}$ | - | - | $\begin{aligned} & \text { SPI11 } \\ & \text { MISO } \end{aligned}$ | $\begin{aligned} & \mathrm{SPI3} \\ & \text { MISO } \end{aligned}$ | $\begin{gathered} \text { I2S3ext_ } \\ \text { SD } \end{gathered}$ | - | - | - | - | - | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PB5 | - | - | $\begin{gathered} \text { TIM3 } \\ \text { CH2 }^{2} \end{gathered}$ | - | I2C1 SMBĀ | $\begin{aligned} & \text { SPI1 } \\ & \text { MOSI } \end{aligned}$ | $\begin{gathered} \text { SPI3 } \\ \text { MOST1/ } \\ \text { \|2S3_SD } \end{gathered}$ | - | - | CAN2_RX | OTG_HS ULPI_D7 | ETH_PPS _OUT | $\begin{aligned} & \text { FMC } \\ & \text { SDCKE1 } \end{aligned}$ | $\begin{aligned} & \text { DCMI- } \\ & \text { D10 } \end{aligned}$ | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PB6 | - | - | $\begin{aligned} & \text { TIM4 } \\ & \mathrm{CH}^{-1} \end{aligned}$ | - | $\begin{aligned} & { }^{12 C 1-} \\ & \mathrm{SCL}^{-} \end{aligned}$ | - | - | USART1 | - | CAN2_TX | - | - | $\begin{aligned} & \text { FMC } \\ & \text { SDNE1 } \end{aligned}$ | $\begin{gathered} \text { DCMI } \\ \text { D5 } \end{gathered}$ | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PB7 | - | - | $\begin{gathered} \mathrm{TIM} 4- \\ \mathrm{CH} 2- \end{gathered}$ | - | $\begin{aligned} & \text { I2C1 } \\ & \text { SDA } \end{aligned}$ | - | - | USART1 <br> RX | - | - | - | - | FMC_NL | DCMI VSYNC | - | EVEN TOUT |
|  | PB8 | - | - | $\begin{gathered} \text { TIM4 } \\ \mathrm{CH} 3 \end{gathered}$ | $\underset{\mathrm{CH}^{2}}{\mathrm{TIM} 10-}$ | $\begin{aligned} & \text { I2C1- } \\ & \mathrm{SCL}^{-} \end{aligned}$ | - | - | - | - | CAN1_RX | - | $\underset{\text { TXDB }}{\text { ETH_MM_ }}$ | SDIO_D4 | $\underset{\text { D6 }}{\text { DCMI }}$ | LCD_B6 | EVEN TOUT |
|  | PB9 | - | - | $\begin{gathered} \text { TIM4- } \\ \mathrm{CH} 4 \end{gathered}$ | $\underset{\text { CH1 }}{\text { TIM11- }}$ | $\begin{aligned} & \frac{12 C 1-1}{\text { SDA }} \end{aligned}$ | SPI2 NSS/I2 S2 WS | - | - | - | CAN1_TX | - | - | SDIO_D5 | $\begin{gathered} \text { DCMI } \\ \text { D7 } \end{gathered}$ | LCD_B7 | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PB10 | - | $\begin{gathered} \text { TIM2 } \\ \mathrm{CH}_{3} \end{gathered}$ | - | - | $\stackrel{{ }^{12 C 2}}{\mathrm{SCL}^{-}}$ | $\begin{aligned} & \text { SPI2 } \\ & \text { SCKII2 } \\ & \text { S2_CK } \end{aligned}$ | - | $\begin{gathered} \text { USART3_ } \\ \text { TX } \end{gathered}$ | - | - | $\underset{\text { OTG_HS }}{\text { OLP }}$ | $\begin{aligned} & \text { ETH_MIII- } \\ & \text { RX_ER } \end{aligned}$ | - | - | LCD_G4 | EVEN TOUT |

Table 12. STM 32F427xx and STM32F429xx alternate function mapping (continued)

Table 12．STM 32F427xx and STM32F429xx alternate function mapping（continued）

| $\frac{n}{\dot{4}}$ | $\stackrel{\omega}{\omega}$ | $\begin{array}{\|l\|l\|} \hline \text { zi } \\ \text { en } \end{array}$ | 穹5 | 准震 | $\underset{\sim}{\text { zi }}$ |  | $\underset{\sim}{\text { ziven }}$ |  | 穹5 | $\underset{\sim}{2} \underset{\sim}{2} \stackrel{5}{\circ}$ | 坔与 | $\begin{aligned} & \text { 를은 } \\ & \hline \end{aligned}$ |  | 坔与 | 穹5 | $\begin{aligned} & \text { zun } \\ & \underset{\sim}{\mathrm{u}} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\frac{\underset{4}{4}}{\frac{U}{4}}$ | O | ， | ， | $\xrightarrow{\text { ¢ }}$ | ， | ＇ | － | ＇ | ＇ | ， | ， |  | O O－1 O |  |  | ® <br> 0 <br> 0 <br> 1 |
| $\frac{ल}{4}$ | $\sum_{0}^{\overline{0}}$ | $\sum_{0}^{\prime}{ }_{0}^{\prime}$ | $\sum_{0}^{\prime} \sum_{0}^{\prime} 0$ | $\sum_{0}^{1}{ }_{0}^{1}$ | $\left.\sum_{0}^{\prime}\right)_{0}^{\prime}$ | $\bar{\delta}_{0}^{\prime}{ }_{0}^{\prime}$ | ＇ | ， | ＇ | ， | ， | $\sum_{0}^{\prime}{ }_{0}^{\prime} \bar{\square}$ | $\sum_{0}^{1}$ ¢ ${ }_{0}$ | ＇ | ， | $\sum_{0}^{1}$ 음 |
| $\underset{\underset{\sim}{4}}{\stackrel{N}{4}}$ |  | $\begin{aligned} & \circ \\ & \AA_{1}^{\prime} \\ & \frac{0}{6} \end{aligned}$ | $\begin{aligned} & \bar{C}_{1} \\ & \stackrel{1}{6}_{6} \end{aligned}$ | $\begin{aligned} & \tilde{\sigma}_{1} \\ & \stackrel{\prime}{6} \end{aligned}$ | $\begin{aligned} & \varrho_{1} \\ & \text { o } \\ & \text { © } \end{aligned}$ |  | ＇ | ＇ | ＇ | $\begin{aligned} & \text { N } \\ & \sum_{U}^{\prime} \\ & \sum_{U}^{\prime} \end{aligned}$ | $\begin{aligned} & \text { O} \\ & N_{\Delta}^{\prime} \\ & \sum_{L}^{\prime} \end{aligned}$ | $\frac{O_{0}^{\prime}}{0} \sum_{0}^{0}$ | $\begin{aligned} & \hline \underset{U}{u} \\ & \sum_{1}^{\prime} \\ & \sum_{u} \end{aligned}$ |  |  | $\sum_{4}^{0} \sum_{z}^{1+}$ |
| $\underset{\underset{4}{4}}{\overline{4}}$ | 들 | ＇ | ＇ | ， | ， | ＇ | ＇ | ＇ | ＇ | ． | ， | ＇ | ， | ＇ | ＇ | ＇ |
| $\frac{\circ}{4}$ |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ， | ， | ＇ | ＇ | ， |
| $\stackrel{8}{4}$ |  | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | $\begin{aligned} & \underset{\substack{x}}{{\underset{\sim}{c}}_{1}^{c}} \end{aligned}$ |  | ， | ＇ | ＇ | ＇ | ， |
| $\stackrel{\infty}{4}$ |  |  |  |  |  |  | ＇ | ＇ | ＇ | ， | ＇ |  | ＇ | ＇ | ＇ | ， |
| 交 |  | ＇ | ＇ |  |  |  | ＇ | ＇ | ， | ＇ | ＇ | ， |  |  |  |  |
| $\stackrel{\circ}{4}$ | $\frac{M}{N} \frac{\bar{N}}{\bar{n}} \mathbb{\pi}$ | ＇ | ， |  | $\begin{aligned} & m_{0}^{\prime} 0 \\ & 0 \\ & \frac{0}{\Sigma} \end{aligned}$ |  | ＇ | ＇ | ＇ | ， | ， | ＇ | ＇ | ＇ | ＇ | ¢ |
| $\frac{!64}{4}$ |  | ＇ | $N_{1}^{\prime \prime}$ | ＇ |  | ＇ | ＇ | ＇ | ， | ＇ | ， | ＇ |  |  | ＇ |  |
| 誌 | $\underset{\sim}{\bar{N}} \underset{\sim}{n}$ | ＇ | 管菏 | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ |  | ＇ | ， |
| 枈 |  | $\sum_{i}^{\infty}{ }_{i}^{\infty}{ }^{\prime} \text { 이 }$ | $\sum_{i}^{\infty}$ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ， |  | ＇ | ＇ |
| N | $\begin{aligned} & \frac{n}{5} \\ & \stackrel{n}{\frac{m}{m}} \\ & \stackrel{N}{1} \end{aligned}$ | $\sum_{i}^{\infty} \times{ }_{1}^{\prime} \times$ | $\sum_{i}^{\infty}{ }_{1}^{\prime} \text { 공 }$ | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | $\sum_{i}^{\infty}{ }_{1}^{\infty} \stackrel{\mathscr{L}}{\Psi}$ | ＇ |  | ＇ | ＇ |
| 㐫 | $\sum_{i}^{N}$ |  |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| 号 | $\stackrel{\infty}{\omega}$ | ， | O | ＇ | ＇ | ＇ | ， | ， | ＇ | ＇ | ＇ |  | ＇ |  | ＇ | ＇ |
| $\stackrel{\square}{\circ}$ |  | \％ | \％ | 음 | $\bar{j}$ | $\underset{\sim}{\sim}$ | $\begin{aligned} & \stackrel{m}{0} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{J} \\ & \hline \mathrm{O} \end{aligned}$ | $\begin{aligned} & \hline \stackrel{\varrho}{0} \\ & 0 \end{aligned}$ | 은 | $\bar{\square}$ | ั | ® | 茄 | \＆ | 8 |
|  |  | 号し |  |  |  |  |  |  |  | $\stackrel{\text { 匕 }}{\text { L }}$ |  |  |  |  |  |  |

Table 12．STM 32F427xx and STM32F429xx alternate function mapping（continued）

| $\begin{array}{\|l\|l} \hline \frac{n}{4} \\ \frac{1}{4} \end{array}$ | $\stackrel{\omega}{\omega}$ | 를능 | 穵与 | 穵与 | 隻它 | \|를 | 永っ | 穹霛 | 穹霛 |  |  | $\underset{\sim}{2 \times 5}$ | 准与 |  |  | 를을 | 崗完 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\stackrel{H}{\frac{U}{4}}$ | O | ＇ | ＇ | ＇ | O | ＇ | ＇ | ＇ |  | ， | ＇ | ＇ | ＇ | ＇ | $\xrightarrow{\circ}$ | O | O |
| $\frac{\stackrel{m}{4}}{\frac{1}{4}}$ | $\sum_{0}$ | ＇ | ＇ | ＇ | － | ＇ | ＇ | ， | ＇ | ＇ | $\sum_{0}^{1} \underset{0}{1}$ | $\sum_{0}^{\prime}{ }_{0}^{\prime} \cong$ | ， | ＇ | $\sum_{0}^{1}$＇${ }^{\text {d }}$ | $\sum_{0}^{1} \mathrm{O} \circ$ | $\sum_{0}^{1}{ }_{0}^{1}$ |
| $\underset{\sim}{\stackrel{N}{4}}$ |  |  | $\begin{aligned} & \sum_{0}^{m} \\ & \sum_{L}^{\prime} \end{aligned}$ | $\begin{aligned} & \stackrel{\rightharpoonup}{\Delta} \\ & \sum_{U}^{\prime} \\ & v_{L}^{\prime} \end{aligned}$ | $\begin{aligned} & \sum_{0}^{n} \\ & \sum_{L}^{\prime} \end{aligned}$ | $\begin{aligned} & \begin{array}{l} 0 \\ \underset{K}{\prime} \\ \sum_{U}^{\prime} \end{array} \end{aligned}$ |  |  | $\begin{aligned} & \text { oin }_{1}^{\prime} \\ & \sum_{u}^{\prime} \end{aligned}$ | $\begin{aligned} & \bar{o}_{1}^{\prime} \\ & \sum_{L}^{\prime} \end{aligned}$ | $\sum_{4}^{0} \frac{1}{2} \frac{1}{2}$ | $\sum_{\Perp}^{\prime} \stackrel{1}{\prime} \stackrel{\rightharpoonup}{z}$ | $\begin{aligned} & \text { N } \\ & \underset{4}{\prime} \\ & \sum_{u}^{0} \end{aligned}$ | $\begin{aligned} & \hline \stackrel{9}{\overleftarrow{~}} \\ & \sum_{\\|}^{\prime} \end{aligned}$ |  | $\begin{aligned} & \overline{{\underset{x}{1}}_{1}^{\prime}} \\ & \sum_{\Perp}^{0} \end{aligned}$ | N Ň1 $\sum_{U}^{1}$ |
|  | 돈 | ＇ | ＇ | ， | ＇ | ， | ＇ | ＇ | ＇ | ， | ， | ＇ |  | ， | ＇ | ＇ | ＇ |
| 은 |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |  | ， | － | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| $\stackrel{\text { 안 }}{ }$ |  | ＇ | ， | ， | ， | ， | ， | ＇ |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| $\stackrel{\text { ² }}{\text { ¢ }}$ |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | － |  |  | ＇ | ， | ＇ | ， | ＇ |
| 㐫 | 商产总笑 |  |  | $\begin{array}{\|l\|} \hline{ }^{\prime} \\ \frac{2}{c} \times \\ \frac{\alpha}{c} \times \\ \end{array}$ |  |  |  | ， |  | ， | － | ＇ | ＇ | ＇ | ， | ＇ | ＇ |
| $\stackrel{\circ}{4}$ |  | ＇ | ， | ， | ＇ | ＇ | ＇ | ， | ＇ | ， | ， | ＇ |  | $\frac{r_{1}^{\prime m}}{\substack{c}} \stackrel{m}{\prime}^{\prime}$ |  |  |  |
| $\frac{!!2}{4}$ |  | ， | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ， | ＇ | $\dot{x}_{0}^{\prime}$ | ＇ | $\dot{g}_{\infty}^{\prime} \omega_{z}^{\prime}$ | $\begin{aligned} & \sum_{1} \\ & \pm_{0}^{\prime} \underline{0} \end{aligned}$ | $\dot{g}_{\infty}^{\prime} \bar{\infty}$ |
| 㐌 | 추N | ＇ | ＇ | ＇ |  | ＇ |  |  |  | ， | ， | ＇ | ＇ | ， | ＇ | ＇ | ， |
| $\frac{!1}{4}$ | $\begin{aligned} & \text { ⿳亠丷厂犬} \\ & \stackrel{\rightharpoonup}{\infty} \stackrel{\rightharpoonup}{1} \end{aligned}$ | ＇ | ， | ＇ | ＇ | ＇ | ， | ， | ＇ | ， | ， | ＇ | ＇ | ， | ＇ |  | ${\underset{\sum}{2}}_{\substack{D_{1}^{\prime} \\ \hline}}$ |
| N | $\begin{aligned} & \text { n } \\ & \stackrel{\varrho}{L} \\ & \sum_{n}^{m} \end{aligned}$ | ＇ | ＇ | ， | － | ， | $\sum_{i}^{2}$ |  | $\sum_{i}^{\sum_{i}^{\prime}} \frac{\Im}{O}$ |  |  | ， | ＇ | ＇ | ＇ | ＇ | ＇ |
| 㐫 | $\stackrel{N}{\stackrel{N}{\Sigma}}$ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| 운 | $\frac{\infty}{\omega}$ | ， | ， | ， | ， | ， | ＇ | ＇ |  | ， | ， | ， |  | 近吕華 |  |  | 迆尔告 |
| $\stackrel{\text { ² }}{\substack{\text { a }}}$ |  | 人 | مٌ | 용 | 음 | $\overline{\mathrm{a}}$ | N | m | $\overline{\text { J }}$ | $\begin{aligned} & \hline \frac{n}{0} \\ & \vdots \end{aligned}$ | 믐 | 区 | ̃ํ | 告 | 岗 | 出 | 适 |
|  |  | 号口 |  |  |  |  |  |  |  |  | $\begin{aligned} & \hline \text { ய } \\ & \stackrel{\rightharpoonup}{\circ} \end{aligned}$ |  |  |  |  |  |  |


| Port |  | AFO | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SYS | TIM1/2 | TIM3/4/5 | $\begin{gathered} \text { TIM8/9/ } \\ \text { 10/11 } \end{gathered}$ | $\begin{array}{\|c\|} \hline 12 \mathrm{C} 1 / \\ 2 / 3 \end{array}$ | SP11/2/ 3/4/5/6 | $\begin{gathered} \text { SPI2/3/ } \\ \text { SAl1 } \end{gathered}$ | SPI3/ USART1 2/3 | USART6/ UART4/5/7 18 | $\begin{gathered} \text { CAN1/2/ } \\ \text { TIM12/13/14 } \\ \text { /LCD } \end{gathered}$ | OTG2_HS /OTG1 FS | ETH | FMC/SDIO IOTG2_FS | DCMI | LCD | SYS |
| Port E | PE7 | - | $\begin{aligned} & \text { TIM1- } \\ & \text { ETR } \end{aligned}$ | - | - | - | - | - | - | UART7_Rx | - | - | - | FMC_D4 | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PE8 | - | $\begin{aligned} & \text { TIM1 } \\ & \text { CH1N }^{2} \end{aligned}$ | - | - | - | - | - | - | UART7_Tx | - | - | - | FMC_D5 | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PE9 | - | $\begin{gathered} \text { TIM1 } 1-1 \\ \text { CH }^{-1} \end{gathered}$ | - | - | - | - | - | - | - | - | - | - | FMC_D6 | - | - | EVEN TOUT |
|  | PE10 | - | $\begin{aligned} & \text { TIM1 } \\ & \text { CH2N } \end{aligned}$ | - | - | - | - | - | - | - | - | - | - | FMC_D7 | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PE11 | - | $\begin{aligned} & \text { TIM1 } 1-2 \\ & \mathrm{CH}_{2} \end{aligned}$ | - | - | - | $\begin{aligned} & \text { SPI4- } \\ & \text { NSS } \end{aligned}$ | - | - | - | - | - | - | FMC_D8 | - | LCD_G3 | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PE12 | - | $\begin{aligned} & \text { TIM1 } \\ & \text { CH3N } \end{aligned}$ | - | - | - | $\begin{aligned} & \text { SPI4- } \\ & \text { SCK } \end{aligned}$ | - | - | - | - | - | - | FMC_D9 | - | LCD_B4 | EVEN TOUT |
|  | PE13 | - | $\underset{\substack{\text { TIM1 } \\ \text { CH3 }}}{ }$ | - | - | - | $\begin{aligned} & \text { SPI4- } \\ & \text { MISO } \end{aligned}$ | - | - | - | - | - | - | FMC_D10 | - | LCD_DE | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PE14 | - | $\begin{gathered} \text { TIM1- } \\ \text { CH4 } \end{gathered}$ | - | - | - | $\begin{aligned} & \text { SPI4- } \\ & \text { MOSI } \end{aligned}$ | - | - | - | - | - | - | FMC_D11 | - | $\begin{aligned} & \text { LCD }_{-} \\ & \text {CLLK } \end{aligned}$ | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PE15 | - | $\begin{aligned} & \text { TIM1- } \\ & \text { BKIN } \end{aligned}$ | - | - | - |  | - | - | - | - | - | - | FMC_D12 | - | LCD_R7 | EVEN TOUT |
| Port F | PF0 | - | - | - | - | $\begin{array}{\|l\|} \hline 12 C 2- \\ \mathrm{SDA} \end{array}$ | - | - | - | - | - | - | - | FMC_AO | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PF1 | - |  |  |  | $\begin{array}{\|c} \hline 12 \mathrm{C2} 2 \\ \mathrm{SCL} \end{array}$ | - | - | - | - | - | - | - | FMC_A1 | - | - | EVEN TOUT |
|  | PF2 | - | - | - | - | $\begin{array}{\|l} 12 C 2 \\ \text { SMB } \end{array}$ | - | - | - | - | - | - | - | FMC_A2 | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PF3 | - | - | - | - |  | - | - | - | - | - | - | - | FMC_A3 | - | - | EVEN |
|  | PF4 | - | - | - | - |  | - | - | - | - | - | - | - | FMC_A4 | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PF5 | - | - | - | - |  | - | - | - | - | - | - | - | FMC_A5 | - | - | EVEN |
|  | PF6 | - | - | - | $\begin{gathered} \text { TIM10- } \\ \text { CH1 } \end{gathered}$ | - | $\begin{aligned} & \text { SPI5- } \\ & \text { NSS } \end{aligned}$ | $\begin{aligned} & \text { SAl1 } \overline{\text { SD }} \end{aligned}$ | - | UART7_Rx | - | - | - | FMC NIORD | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PF7 | - | - | - | $\underset{\mathrm{CH} 11-}{\text { TIM11- }}$ | - | $\begin{aligned} & \text { SPI5- } \\ & \text { SCK } \end{aligned}$ | $\begin{gathered} \text { SAl1- } \\ \text { MCLK_B } \end{gathered}$ | - | UART7_Tx | - | - | - | $\begin{aligned} & \text { FMC } \\ & \text { NRE } \end{aligned}$ | - | - | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |

Table 12．STM32F427xx and STM32F429xx alternate function mapping（continued）

| $\frac{n}{4}$ | $\stackrel{\omega}{\omega}$ | $\begin{array}{\|l\|l\|} \hline \text { zi } \\ \text { en } \end{array}$ | 穹5 | \|를ㅎㅇㄴ | 穹5 | \|z늘 |  | 坔与 |  | 를르를 |  | \|를훈 |  | \|를ㅎㅇㄴ |  | $\underset{\sim}{2}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\stackrel{\rightharpoonup}{4}$ | O | ＇ |  | 茄 | ， | ， | ， | ， | ＇ | － | ， | ， | ， | ＇ | ， | 令 | ¢01 | ， |
| $\stackrel{N}{4}$ | $\sum_{0}^{\overline{0}}$ | ＇ | ， | $\sum_{0}^{1} \overline{0}^{\prime}$ | $\sum_{0}^{1}$ | ， | ， | ， | ， | ， | ， | ＇ | ， | ， | ， | $\sum_{0}^{1}{ }_{0}^{1}$ | $\sum_{0}^{1}{ }_{0}^{\prime}$ | ＇ |
| $\stackrel{N}{\underset{\sim}{4}}$ |  | $\sum_{i}^{\prime} \sum_{i}^{\prime \frac{1}{2}}$ | $\begin{aligned} & 0 \\ & 0_{1}^{\prime} \\ & \sum_{\Perp}^{\prime} \end{aligned}$ |  | $\sum_{i}^{0} \sum_{0}^{010}$ |  | $\begin{aligned} & {\underset{X}{1}}_{1}^{\prime} \\ & \sum_{i}^{0} \end{aligned}$ | $\begin{aligned} & \infty \\ & \sum_{1}^{0} \\ & \sum_{4}^{1} \end{aligned}$ |  |  |  | $\begin{aligned} & N \\ & \underset{\sim}{N} \\ & \sum_{U}^{\prime} \end{aligned}$ | $\begin{aligned} & \stackrel{N}{<}_{N}^{\prime} \\ & \sum_{L}^{0} \end{aligned}$ |  |  | $\begin{aligned} & \underset{\sim}{N} \\ & \sum_{U}^{\prime} \end{aligned}$ |  | $\begin{array}{\|l} 0 \\ 0 \\ \omega_{1} \\ \sum_{1}^{\prime} \\ n_{1} \end{array}$ |
| $\underset{\text { 춘 }}{\bar{i}}$ | 돈 | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ， | ， |  |
| 운 |  | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| 난 |  | $\begin{aligned} & \text { 도 } \\ & { }_{1}^{\prime} \\ & \sum_{i}^{m} \end{aligned}$ | $\begin{aligned} & \overline{I_{0}^{\prime}} \\ & \sum_{1}^{\prime} \\ & \sum_{i}^{\prime} \end{aligned}$ | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ， | ＇ | ＇ | ＇ | ， | ＇ | ＇ |
| $\stackrel{\text { ¢ }}{4}$ |  | ， | ， | － | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ， | ＇ | ＇ | ＇ | ， |  |  |
| 攵 |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ， | ＇ | ＇ |
| $\stackrel{\circ}{4}$ |  |  |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| $\frac{!8}{4}$ |  |  | $\begin{aligned} & \varrho^{\prime} \overline{0} \\ & \varrho_{0} \\ & \sum \end{aligned}$ | ＇ | $\begin{array}{\|l\|} \hline \varrho^{\prime} \overline{0} \\ n_{0} \\ \end{array}$ | ， | ＇ | ， | ＇ | ， | ＇ | ， | ＇ | ， | ＇ | ， | ＇ | $\begin{aligned} & \varrho^{\prime} \omega \\ & \varrho_{0} \\ & \vdots \end{aligned}$ |
| 殅 | 추N | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， |
| 攵 |  | ＇ | ＇ | ＇ |  | ＇ | ＇ | ＇ |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| N | $\begin{aligned} & \frac{n}{5} \\ & \stackrel{n}{\frac{m}{m}} \\ & \stackrel{N}{1} \end{aligned}$ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ＇ |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| 㐫 | $\sum_{i}^{N}$ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| 号 | $\stackrel{\infty}{\omega}$ |  |  | ＇ |  | ＇ | ＇ | ＇ |  | ＇ | ＇ | ＇ | ＇ | ， | ， | ， | ＇ | ， |
| $\stackrel{\square}{\circ}$ |  | 这 | 안 | $\frac{\circ}{\frac{1}{4}}$ | $\underset{\text { 딘 }}{\stackrel{\tau}{2}}$ | $\frac{N}{4}$ | $\stackrel{m}{\stackrel{m}{L}}$ | $\frac{\underset{4}{4}}{\frac{t}{4}}$ | $\begin{aligned} & \text { n } \\ & \frac{n}{4} \end{aligned}$ | $\bigcirc$ | ¢ | N్ర | 厄io | J | $\begin{aligned} & \text { 毋ூ } \\ & \hline \end{aligned}$ | ¢ | へై | ¢ |
|  |  | $\begin{aligned} & \text { u } \\ & \stackrel{\rightharpoonup}{\circ} \end{aligned}$ |  |  |  |  |  |  |  | ¢ ¢ |  |  |  |  |  |  |  |  |

Table 12．STM32F427xx and STM32F429xx alternate function mapping（continued）

| $\begin{array}{\|l\|l} \hline \frac{n}{4} \\ \hline \end{array}$ | ご |  | 를는 | 㞼官 | 줄은 | 를눈 | 를는 | 准霛 | 를는 | 를을 | 准管 |  | 垫 | 永各 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\stackrel{\underset{U}{4}}{\frac{U}{4}}$ | O | ＇ | O <br> 0 <br> 0 <br> 1 | O | $\begin{aligned} & \overline{\bar{m}_{1}^{\prime}} \\ & 0 \end{aligned}$ | ＇ | ， | － | ＇ | ＇ |  | 茄 |  | ， | ＇ |
| $\frac{m}{\stackrel{m}{4}}$ | $\sum_{0}^{\overline{0}}$ | $\sum_{0}^{\prime} \sum_{i=j}^{10}$ | $\sum_{0}^{1}$ ¢ | $\sum_{0}^{1} \mathrm{O}$ | ， | ＇ | ， |  | ， | ＇ | ， | ， | ， | ， | $\sum_{0}^{1}{ }_{0}^{1}$ |
| $\stackrel{N}{\stackrel{N}{4}}$ |  |  |  |  |  |  | $\begin{aligned} & \stackrel{\text { ¢ ¢ }}{1} \\ & \sum_{L}^{0} \end{aligned}$ | \|occo | ， | ， | $\mid$ | 㔖 |  | $\begin{array}{\|l\|} \hline z_{0} \\ N_{1} \\ \sum_{i}^{3} \\ u_{1} \end{array}$ | ¢ $\sum_{4}^{\text {¢ }}$ |
| $\underset{\underset{4}{4}}{\bar{u}}$ | $\stackrel{\text { ㄷ }}{\text { ¢ }}$ | ， | ， |  | ， |  |  | － | ， | ＇ |  | $\begin{aligned} & \overline{\bar{\Sigma}}_{1}^{\prime} \\ & \text { İO } \\ & \underset{\sim}{U} \end{aligned}$ | ， | ， | ， |
| $\stackrel{\circ}{4}$ |  | ， | ， | ， | ＇ | ， | ， | ， | ， | ， | ， | ＇ |  | ， | ， |
| $\stackrel{i}{4}$ |  | ， | $\begin{aligned} & \dddot{O}_{1}^{\prime} \\ & 0 \end{aligned}$ | ， | 告 | ＇ | ＇ | ， | － | ， | － | ， | ， | ， |  |
| $\frac{\infty}{4}$ |  | $\begin{aligned} & 0^{\prime} \\ & \stackrel{\circ}{4} \times \\ & \substack{x \\ 0 \\ 0} \end{aligned}$ | ， | ， |  | － |  |  | － | － | － | － | ， | ， | ， |
| $\frac{\pi}{4}$ |  | ＇ | ， | ， | ＇ | ＇ | ＇ | ， | ， | ， | ， | ， | ， | ＇ | ＇ |
| $\frac{00}{4}$ |  | ， | ， | ， | ， | ＇ | ＇ | － | ， | ＇ | － | ， | ， | ， | ＇ |
| $\frac{\stackrel{6}{4}}{6}$ |  | ， | ＇ | ， | $\begin{aligned} & \varrho^{\prime} Q^{\circ} \\ & \varrho_{0} \\ & \Sigma \end{aligned}$ | Co Cox | $\begin{aligned} & \varrho^{\prime} \bar{\infty} \\ & \vdots \\ & \hline \end{aligned}$ | － | ， | － | ， | ， | ＇ | $\begin{aligned} & z_{1} \\ & \frac{\varrho_{0}}{⿺} \omega \end{aligned}$ |  |
| $\frac{\underset{4}{4}}{4}$ | ⿹্龴⿵ | ， | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ， | No |  | N |
| $\frac{\mathbb{K}}{4}$ |  | ， | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | － | ＇ | ， | ＇ |
| N |  | ＇ | ， | ＇ | ＇ | ＇ | ＇ | － | ＇ | ， | ， | ， | ＇ | ＇ | ＇ |
| 㐫 | $\sum_{i}^{N}$ | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ， | ＇ | ， | ＇ | ， |
| 인 | ¢ | ＇ | ， | ， | ＇ | ＇ | ＇ | ＇ |  | ＇ | ＇ | ＇ |  | ＇ | ＇ |
|  | $\stackrel{\square}{\circ}$ | O | $\begin{aligned} & \hline \text { 음 } \end{aligned}$ | $\underset{0}{\Sigma}$ | $\begin{aligned} & \text { N } \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline \text { J } \\ & \hline \text { N } \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & \hline 0 \end{aligned}$ | 옴 | 돔 | ㄲ | 꼼 | 在 | 돔 | 움 |
|  |  |  |  |  | 号 0 |  |  |  | ¢ㅣ |  |  |  |  |  |  |

Table 12．STM32F427xx and STM32F429xx alternate function mapping（continued）

| $\begin{array}{\|l\|l} \hline \frac{n}{4} \\ \frac{1}{4} \end{array}$ | $\stackrel{\omega}{\omega}$ |  | $\begin{array}{\|l\|l\|} \hline \text { zi } \\ \text { ये } \end{array}$ | 穹与 | \|를ㅎㅇ | \|를ㅎㅇㄴ | \|를ㅎㅇㄴ | $\begin{aligned} & \text { 爻岕 } \\ & \hline 1 \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { zi } \\ \text { en } \end{array}$ | $\begin{array}{\|l\|} \hline \text { zi } \\ \text { en } \end{array}$ | 永与 |  |  | 永官 |  | $\begin{array}{\|l\|l\|l\|l\|l\|} \hline \text { 른은 } \end{array}$ | $\begin{array}{\|l\|} \hline \text { 른흔 } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\stackrel{H}{\frac{\pi}{4}}$ | O | ＇ | $\begin{aligned} & \widetilde{\widetilde{x}}_{1} \\ & \stackrel{1}{0} \end{aligned}$ | $\begin{aligned} & \stackrel{\cong}{\aleph} \\ & \stackrel{1}{0} \end{aligned}$ | $\begin{aligned} & \hline \stackrel{\rightharpoonup}{\approx} \\ & \stackrel{1}{\prime} \end{aligned}$ | $\begin{aligned} & \stackrel{\circ}{\Omega} \\ & \stackrel{1}{0} \\ & \hline 1 \end{aligned}$ | $\begin{aligned} & \circ \ddot{\circ}_{1} \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline \tilde{N}_{1} \\ & \mathrm{O}_{1} \end{aligned}$ | $\begin{aligned} & \text { 貌 } \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline \stackrel{y}{0} \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hat{O} \\ & 0 \\ & 0 \end{aligned}$ |  | 告 | $\begin{aligned} & \hline \stackrel{\circ}{\circ} \\ & 0_{1} \end{aligned}$ | － |
| $\underset{\frac{m}{4}}{\stackrel{m}{4}}$ | $\sum_{0}^{\overline{0}}$ | $\sum_{0}^{1} \text { 요 }$ | SiO | $\sum_{0}^{1} \text { O }$ | $\sum_{0}^{1} \overline{0}$ | $\text { \| } \sum_{0}^{1} \text { I }$ | $\sum_{0}^{1}{ }_{0}^{1} 0$ | ＇ | $\sum_{0}^{1} \mathrm{O}$ | $\sum_{0}^{1} \bar{\square}$ | $\sum_{0}^{1}{ }_{0}^{\prime} \frac{m}{\square}$ | $\sum_{0}^{1}{ }_{0}^{\circ}$ | $\sum_{0}^{1} \mathrm{O}$ O | $\begin{aligned} & 0_{1}^{\prime} \\ & \sum_{0}^{1} \circ \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 0 \\ \sum_{0}^{1} \curvearrowleft \\ \hline \end{array}$ | $\sum_{0}^{10} \sum_{0}^{10}$ | $\sum_{0}^{1} \mathrm{O}$ |
| $\begin{aligned} & \stackrel{N}{4} \\ & \hline \frac{1}{4} \end{aligned}$ |  | 登苍 | $\begin{aligned} & \hline 0 \\ & \sum_{1}^{\prime} \\ & \sum_{\Sigma}^{\prime} \end{aligned}$ | $\begin{aligned} & \hat{N}_{1} \\ & \sum_{u}^{\prime} \end{aligned}$ | $\begin{aligned} & \hline \sum_{\Lambda}^{\infty} \\ & \sum_{L}^{\prime} \end{aligned}$ | $\begin{aligned} & \hline \stackrel{9}{\Sigma_{1}^{\prime}} \\ & \sum_{\dot{\prime}}^{\prime} \end{aligned}$ | $\begin{aligned} & \hline \stackrel{\circ}{\Sigma_{1}^{\prime}} \\ & \sum_{\underset{\prime}{\prime}} \end{aligned}$ | $\begin{aligned} & \overline{N_{1}^{\prime}} \\ & \sum_{\Delta}^{0} \end{aligned}$ | $\begin{aligned} & \tilde{N}_{1} \\ & \sum_{\text {U }}^{\prime} \end{aligned}$ |  |  |  | $\begin{aligned} & \hline \stackrel{0}{\circ} \\ & { }_{1}^{\prime} \\ & \sum_{L}^{\prime} \end{aligned}$ | $\begin{aligned} & \hline \widehat{N}_{1} \\ & \sum_{L}^{\prime} \\ & \hline \end{aligned}$ | $\sum_{4}^{0} \frac{1}{2}$ | $\sum_{4}^{0} \sum_{z}^{\prime M}$ | $\stackrel{\sim}{\sim}_{\sim}^{\sim}$ |
|  | 폰 |  | ＇ | ， | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ， | ＇ | ＇ |  | ， | ， | ＇ |
| $\frac{\text { 은 }}{4}$ |  | ＇ | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， |  | ＇ | ＇ | ＇ |
| $\stackrel{8}{4}$ |  | ， | － |  | ， | ＇ | ， |  | ＇ | ， | ＇ | ＇ | ， |  | ＇ | ＇ | ＇ |
| $\stackrel{\text { ² }}{\text { ¢ }}$ |  | ＇ | － | ， | ＇ | ＇ | ， | ＇ | ＇ | ， | ＇ | ， | ＇ |  | ， | ， | ＇ |
| 㐫 |  | ＇ | ， | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ， | ， |  | ， | ＇ | ， |
| $\frac{00}{4}$ |  | ， | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |  |  | ， | ＇ | ＇ |
| $\frac{!4}{4}$ |  |  | － | ， | ＇ | ， | ， | ， | ， | ＇ |  |  | $\frac{N^{\prime}}{\omega} \frac{0}{\Sigma}$ |  | ＇ | ， | ＇ |
| 年 | $\underset{\sim}{\underset{\sim}{~}}$ | $\begin{array}{\|l\|} \hline \tilde{N}^{\prime} \text { OU } \\ \hline \end{array}$ |  |  | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| $\frac{!1}{4}$ |  | ＇ | ＇ | ， | ， | ， | ， | $\sum_{\substack{\infty^{\prime} \\ \vdots \\ I \\ J}}$ |  | $\sum_{\substack{\infty^{\prime} \\ \\ \hline \\ \hline}}$ | ， | ， | $\sum_{i}^{\infty} \stackrel{\infty^{\prime}}{U}$ |  | $\sum_{\substack{\infty_{1}^{\prime} \\ \\ \hline \\ \hline \\ \hline}}$ | $\sum_{i}^{\infty}{ }_{1}^{\infty} \bar{\top}$ |  |
| N | $\begin{aligned} & \text { n } \\ & \stackrel{\varrho}{L} \\ & \sum_{n}^{m} \end{aligned}$ | ＇ | ＇ | ， | $\sum_{i}^{\infty}$ |  | $\sum_{\substack{n \\ \\ \hline \\ \hline \\ \hline}}^{\substack{0}}$ | ＇ | ＇ | ＇ | $\sum_{i}^{n} \backslash \frac{t}{U}$ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| 㐫 | $\sum_{i}^{N}$ | ， | ＇ | ＇ |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| $\frac{10}{4}$ | $\stackrel{\infty}{\omega}$ | ， | ＇ | ， |  |  | ＇ | ＇ | ＇ | ＇ | ＇ | ， |  | ＇ |  | ＇ | ＇ |
| $\stackrel{\text { ² }}{\substack{\circ}}$ |  | 솜 | $\frac{\infty}{1}$ | 옴 | $\begin{aligned} & \text { 옴 } \\ & \hline \end{aligned}$ | $\stackrel{\text { 돔 }}{ }$ | $\overline{\text { N }}$ |  | $\overline{\stackrel{\rightharpoonup}{\mathrm{I}}}$ | $\begin{aligned} & \hline \frac{0}{1} \\ & \stackrel{1}{2} \end{aligned}$ | 음 | 「 | 끔 | $\frac{m}{\square}$ |  | 늠 | $\stackrel{\circ}{0}$ |
|  |  | $\stackrel{\text { L }}{\text { L }}$ |  |  |  |  |  |  |  |  | $\overline{\overline{\mathrm{L}}}$ |  |  |  |  |  |  |

Table 12．STM 32F427xx and STM32F429xx alternate function mapping（continued）

| $\stackrel{n}{\dot{4}}$ | $\stackrel{\infty}{\omega}$ | 垫各 | 発근 | \|를을 | 永与 | 永与 | 永各 |  |  |  |  |  | $\underset{\sim}{2} \underset{\sim}{2}$ | $\underset{\text { zi }}{\underset{\sim}{\mathrm{w}}}$ | 를을 | 를을 | $\underset{\sim}{2} \underset{\sim}{2} \stackrel{1}{2}$ | 穹5 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\stackrel{\rightharpoonup}{4}$ | O | $\begin{aligned} & \overline{\omega_{1}^{\prime}} \\ & 0_{0} \end{aligned}$ | ＇ | $0 \begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | O을 | ， | OO | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & \stackrel{\circ}{\stackrel{\circ}{1}} \\ & \stackrel{1}{0} \end{aligned}$ | $\begin{aligned} & \bar{\alpha}_{1} \\ & \stackrel{0}{0} \end{aligned}$ | $\begin{aligned} & \widetilde{N}_{1} \\ & \stackrel{1}{0} \end{aligned}$ | $\begin{aligned} & \stackrel{\sim}{\aleph} \\ & \stackrel{1}{O} \end{aligned}$ | $\begin{aligned} & \hline \stackrel{\rightharpoonup}{\approx} \\ & \vdots \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \stackrel{\circ}{\Omega} \\ & \stackrel{1}{0} \end{aligned}$ | $\begin{aligned} & \stackrel{\circ}{\circ} \\ & \stackrel{1}{0} \end{aligned}$ | $\begin{aligned} & \widehat{\widehat{x}} \\ & \stackrel{1}{0} \end{aligned}$ | 8 <br> 0 <br> 1 |
| $\stackrel{N}{\stackrel{N}{4}}$ | $\sum_{0}^{\overline{0}}$ | $\sum_{0}^{1}{ }_{0}^{1}$ | ＇ | ， | ＇ | ， | ， | ＇ | ＇ | ＇ | ， | ＇ | ， | ＇ | ， | ， | ＇ | ， |
| $\stackrel{N}{\stackrel{N}{4}}$ |  | $\begin{aligned} & \hline \stackrel{\otimes}{\mathrm{O}} \\ & \sum_{\mathrm{U}}^{\prime} \end{aligned}$ | ， | O $\sim_{0}$ $\sum_{u}^{\prime}$ | N $N_{1}^{\prime}$ $\sum_{U}^{\prime}$ | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ， | ＇ | ， | ， | ＇ | ， |
|  | 퐆 | ＇ | ， | ＇ |  | ＇ | ， | ， | ＇ | ＇ | ， | ， | ＇ | ， | ， | ＇ | ＇ | ， |
| 은 |  | ， | ， | ， | ＇ |  | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ， | ， | ， | ， | ＇ | ＇ |
| 안 |  | － | ， |  | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| $\stackrel{\text { ² }}{\text { ¢ }}$ |  | ＇ | － | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ， | ＇ | ， | ， | ＇ |
| 苼 | 商离落 | ， | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| $\stackrel{\circ}{4}$ |  | ， | ， | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ， | ， | ， |
| $\frac{60}{4}$ |  | ， | ， | ， | ， | ， | ， | ＇ | ， | ＇ | ， | ， | ， | ＇ | ＇ | ， | ， | ， |
| 殅 | － | ＇ | ， | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ， | ， |
| 尔 | 产会京 | $\sum_{i}^{\infty}{ }_{i}^{\prime} \times \frac{\Im}{U}$ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ＇ |
| N | $\stackrel{N}{\frac{n}{N}}$ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ | ， | ， | ＇ | ， | ， | ＇ | ＇ | ＇ | ＇ |
| 㐫 | $\sum_{\underline{N}}^{N}$ | ， | ， | ＇ | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ， | ＇ | ＇ | ＇ | ＇ | ＇ | ＇ |
| 안 | $\stackrel{\sim}{\omega}$ |  |  |  |  | ＇ | ＇ | ＇ |  | ＇ | ＇ | ， | ， | ＇ | － | ， | ， | ＇ |
| $\stackrel{\rightharpoonup}{\circ}$ |  | 츰 | 름 | 음 | 음 | 픔 | $\frac{\mathrm{N}}{\mathrm{a}}$ | $\frac{m}{\bar{a}}$ | $\stackrel{\rightharpoonup}{\bar{a}}$ | $\frac{\curvearrowleft}{\square}$ | $\stackrel{9}{\mathrm{~L}}$ | $\stackrel{\square}{2}$ | $\stackrel{\sim}{2}$ | $\stackrel{m}{2}$ | $\stackrel{ \pm}{2}$ | $\stackrel{\sim}{2}$ | $\stackrel{\square}{2}$ | $\stackrel{\rightharpoonup}{2}$ |
|  |  | 듬 |  |  |  |  |  |  |  |  | $\stackrel{\rightharpoonup}{\mathrm{L}}$ |  |  |  |  |  |  |  |

Table 12. STM32F427xx and STM32F429xx alternate function mapping (continued)

| Port |  | AFO | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SYS | TIM1/2 | TIM3/4/5 | $\underset{10 / 11}{\text { TIM8/9/ }}$ | $\underset{2 / 3}{12 \mathrm{C} 1 /}$ | SPI1/2/ $3 / 4 / 5 / 6$ | SPI2/3/ SAI1 | $\begin{gathered} \text { SPI3/ } \\ \text { USART1/ } \\ 2 / 3 \end{gathered}$ | USART6/ UART4/5/7 /8 | CAN1/2/2 TIM12/13/14 /LCD | OTG2_HS IOTG1_ FS | ETH | FMC/SDIO IOTG2_FS | DCMI | LCD | SYS |
| Port J | PJ8 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_G1 | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PJ9 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_G2 | EVEN TOUT |
|  | PJ10 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_G3 | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PJ11 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_G4 | EVEN TOUT |
|  | PJ12 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_B0 | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PJ13 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_B1 | EVEN TOUT |
|  | PJ14 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_B2 | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PJ15 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_B3 | EVEN TOUT |
| Port K | PK0 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_G5 | EVEN TOUT |
|  | PK1 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_G6 | EVEN TOUT |
|  | PK2 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_G7 | EVEN |
|  | PK3 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_B4 | EVEN TOUT |
|  | PK4 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_B5 | EVEN |
|  | PK5 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_B6 | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |
|  | PK6 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_B7 | EVEN |
|  | PK7 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | LCD_DE | $\begin{aligned} & \text { EVEN } \\ & \text { TOUT } \end{aligned}$ |

## 5 Memory mapping

The memory map is shown in Figure 19.
Figure 19. Memory map


Table 13. STM32F427xx and STM32F429xx register boundary addresses

| Bus | Boundary address | Peripheral |
| :---: | :---: | :---: |
|  | 0xE00F FFFF - 0xFFFF FFFF | Reserved |
| Cortex-M4 | 0xE000 0000-0xE00F FFFF | Cortex-M4 internal peripherals |
| AHB3 | 0xD000 0000-0xDFFF FFFF | FMC bank 6 |
|  | 0xC000 0000-0xCFFF FFFF | FMC bank 5 |
|  | 0xA000 1000-0xBFFF FFFF | Reserved |
|  | 0xA000 0000-0xA000 0FFF | FMC control register |
|  | 0x9000 0000-0x9FFF FFFF | FMC bank 4 |
|  | 0x8000 0000-0x8FFF FFFF | FMC bank 3 |
|  | 0x7000 0000-0x7FFF FFFF | FMC bank 2 |
|  | 0x6000 0000-0x6FFF FFFF | FMC bank 1 |
|  | $0 \times 5006$ 0C00-0x5FFF FFFF | Reserved |
| AHB2 | 0x5006 0800-0X5006 0BFF | RNG |
|  | 0x5005 0400 - X5006 07FF | Reserved |
|  | 0x5005 0000-0X5005 03FF | DCMI |
|  | 0x5004 0000-0x5004 FFFF | Reserved |
|  | 0x5000 0000-0X5003 FFFF | USB OTG FS |

Table 13. STM32F427xx and STM32F429xx register boundary addresses (continued)

| Bus | Boundary address | Peripheral |
| :---: | :---: | :---: |
|  | 0x4008 0000-0x4FFF FFFF | Reserved |
| AHB1 | 0x4004 0000-0x4007 FFFF | USB OTG HS |
|  | 0x4002 BC00-0x4003 FFFF | Reserved |
|  | 0x4002 B000-0x4002 BBFF | DMA2D |
|  | 0x4002 9400-0x4002 AFFF | Reserved |
|  | 0x4002 9000-0x4002 93FF |  |
|  | 0x4002 8C00-0x4002 8FFF |  |
|  | 0x4002 8800-0x4002 8BFF | ETHERNET MAC |
|  | 0x4002 8400-0x4002 87FF |  |
|  | 0x4002 8000-0x4002 83FF |  |
|  | 0x4002 6800-0x4002 7FFF | Reserved |
|  | 0x4002 6400-0x4002 67FF | DMA2 |
|  | 0x4002 6000-0x4002 63FF | DMA1 |
|  | 0X4002 5000-0X4002 5FFF | Reserved |
|  | 0x4002 4000-0x4002 4FFF | BKPSRAM |
|  | 0x4002 3C00-0x4002 3FFF | Flash interface register |
|  | 0x4002 3800-0x4002 3BFF | RCC |
|  | 0X4002 3400-0X4002 37FF | Reserved |
|  | 0x4002 3000-0x4002 33FF | CRC |
|  | 0x4002 2C00-0x4002 2FFF | Reserved |
|  | 0x4002 2800-0x4002 2BFF | GPIOK |
|  | 0x4002 2400-0x4002 27FF | GPIOJ |
|  | 0x4002 2000-0x4002 23FF | GPIOI |
|  | 0x4002 1C00-0x4002 1FFF | GPIOH |
|  | 0x4002 1800-0x4002 1BFF | GPIOG |
|  | 0x4002 1400-0x4002 17FF | GPIOF |
|  | 0x4002 1000-0x4002 13FF | GPIOE |
|  | 0X4002 0C00-0x4002 0FFF | GPIOD |
|  | 0x4002 0800-0x4002 0BFF | GPIOC |
|  | 0x4002 0400-0x4002 07FF | GPIOB |
|  | 0x4002 0000-0x4002 03FF | GPIOA |

Table 13. STM32F427xx and STM32F429xx register boundary addresses (continued)

| Bus | Boundary address | Peripheral |
| :---: | :---: | :---: |
|  | 0x4001 6C00-0x4001 FFFF | Reserved |
| APB2 | 0x4001 6800-0x4001 6BFF | LCD-TFT |
|  | 0x4001 5C00-0x4001 67FF | Reserved |
|  | 0x4001 5800-0x4001 5BFF | SAI1 |
|  | 0x4001 5400-0x4001 57FF | SPI6 |
|  | 0x4001 5000-0x4001 53FF | SPI5 |
|  | 0x4001 5400-0x4001 57FF | SPI6 |
|  | 0x4001 5000-0x4001 53FF | SPI5 |
|  | 0x4001 4C00-0x4001 4FFF | Reserved |
|  | 0x4001 4800-0x4001 4BFF | TIM11 |
|  | 0x4001 4400-0x4001 47FF | TIM10 |
|  | 0x4001 4000-0x4001 43FF | TIM9 |
|  | 0x4001 3C00-0x4001 3FFF | EXTI |
|  | 0x4001 3800-0x4001 3BFF | SYSCFG |
|  | 0x4001 3400-0x4001 37FF | SPI4 |
|  | 0x4001 3000-0x4001 33FF | SPI1 |
|  | 0x4001 2C00-0x4001 2FFF | SDIO |
|  | 0x4001 $2400-0 \times 4001$ 2BFF | Reserved |
|  | 0x4001 2000-0x4001 23FF | ADC1-ADC2-ADC3 |
|  | 0x4001 1800-0x4001 1FFF | Reserved |
|  | 0x4001 1400-0x4001 17FF | USART6 |
|  | 0x4001 1000-0x4001 13FF | USART1 |
|  | 0x4001 0800-0x4001 OFFF | Reserved |
|  | 0x4001 0400-0x4001 07FF | TIM8 |
|  | 0x4001 $0000-0 \times 4001$ 03FF | TIM1 |

Table 13. STM32F427xx and STM32F429xx register boundary addresses (continued)

| Bus | Boundary address | Peripheral |
| :---: | :---: | :---: |
|  | 0x4000 8000-0x4000 FFFF | Reserved |
| APB1 | 0x4000 7C00-0x4000 7FFF | UART8 |
|  | 0x4000 7800-0x4000 7BFF | UART7 |
|  | 0x4000 7400-0x4000 77FF | DAC |
|  | 0x4000 7000-0x4000 73FF | PWR |
|  | 0x4000 6C00-0x4000 6FFF | Reserved |
|  | 0x4000 6800-0x4000 6BFF | CAN2 |
|  | 0x4000 6400-0x4000 67FF | CAN1 |
|  | 0x4000 6000-0x4000 63FF | Reserved |
|  | 0x4000 5C00-0x4000 5FFF | I2C3 |
|  | 0x4000 5800-0x4000 5BFF | I2C2 |
|  | 0x4000 5400-0x4000 57FF | I2C1 |
|  | 0x4000 5000-0x4000 53FF | UART5 |
|  | 0x4000 4C00-0x4000 4FFF | UART4 |
|  | 0x4000 4800-0x4000 4BFF | USART3 |
|  | 0x4000 4400-0x4000 47FF | USART2 |
|  | 0x4000 4000-0x4000 43FF | I2S3ext |
|  | 0x4000 3C00-0x4000 3FFF | SPI3 / I2S3 |
|  | 0x4000 3800-0x4000 3BFF | SPI2 / I2S2 |
|  | 0x4000 3400-0x4000 37FF | I2S2ext |
|  | 0x4000 3000-0x4000 33FF | IWDG |
|  | 0x4000 2C00-0x4000 2FFF | WWDG |
|  | 0x4000 2800-0x4000 2BFF | RTC \& BKP Registers |
|  | 0x4000 2400-0x4000 27FF | Reserved |
|  | 0x4000 2000-0x4000 23FF | TIM14 |
|  | 0x4000 1C00-0x4000 1FFF | TIM13 |
|  | 0x4000 1800-0x4000 1BFF | TIM12 |
|  | 0x4000 1400-0x4000 17FF | TIM7 |
|  | 0x4000 1000-0x4000 13FF | TIM6 |
|  | 0x4000 0C00-0x4000 0FFF | TIM5 |
|  | 0x4000 0800-0x4000 0BFF | TIM4 |
|  | 0x4000 0400-0x4000 07FF | TIM3 |
|  | 0x4000 0000-0x4000 03FF | TIM2 |

## 6 Electrical characteristics

### 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to $\mathrm{V}_{\text {SS }}$.

### 6.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on $100 \%$ of the devices with an ambient temperature at $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{A}} \max$ (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3 \sigma$ ).

### 6.1.2 Typical values

Unless otherwise specified, typical data are based on $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ (for the $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where $95 \%$ of the devices have an error less than or equal to the value indicated (mean $\pm 2 \sigma$ ).

### 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 20.

### 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 21.

| Figure 20. Pin loading conditions | Figure 21. Pin input voltage |
| :---: | :---: |

### 6.1.6 Power supply scheme

Figure 22. Power supply scheme


1. To connect BYPASS_REG and PDR_ON pins, refer to Section 3.17: Power supply supervisor and Section 3.18: Voltage regulator
2. The two $2.2 \mu \mathrm{~F}$ ceramic capacitors should be replaced by two 100 nF decoupling capacitors when the voltage regulator is OFF.
3. The $4.7 \mu \mathrm{~F}$ ceramic capacitor must be connected to one of the $\mathrm{V}_{\mathrm{DD}} \mathrm{pin}$.
4. $V_{D D A}=V_{D D}$ and $V_{S S A}=V_{S S}$.

Caution: Each power supply pair $\left(\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{DDA}} / \mathrm{V}_{\mathrm{SSA}} \ldots\right)$ must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure good operation of the device. It is not recommended to remove filtering capacitors to reduce PCB size or cost. This might cause incorrect operation of the device.

### 6.1.7 Current consumption measurement

Figure 23. Current consumption measurement scheme


### 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in Table 14: Voltage characteristics, Table 15: Current characteristics, and Table 16: Thermal characteristics may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard, extended mission profiles are available on demand.

Table 14. Voltage characteristics

| Symbol | Ratings | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}$ | External main supply voltage (including $\mathrm{V}_{\mathrm{DDA}}, \mathrm{V}_{\mathrm{DD}}$ and VBAT) ${ }^{(1)}$ | -0.3 | 4.0 | V |
| $\mathrm{V}_{\text {IN }}$ | Input voltage on FT pins ${ }^{(2)}$ | $\mathrm{V}_{\text {SS }}-0.3$ | $\mathrm{V}_{\mathrm{DD}}+4.0$ |  |
|  | Input voltage on TTa pins | $\mathrm{V}_{S S}-0.3$ | 4.0 |  |
|  | Input voltage on any other pin | $\mathrm{V}_{\text {SS }}-0.3$ | 4.0 |  |
|  | Input voltage on BOOTO pin | $\mathrm{V}_{\mathrm{SS}}$ | 9.0 |  |
| $\left\|\Delta V_{\text {DDx }}\right\|$ | Variations between different $V_{\text {DD }}$ power pins | - | 50 |  |
| $\mid \mathrm{V}_{\mathrm{SSX}}{ }^{-\mathrm{V}_{\text {SS }}}$ | Variations between all the different ground pins including $\mathrm{V}_{\text {REF- }}$ | - | 50 | mV |
| $\mathrm{V}_{\text {ESD }}$ (HBM) | Electrostatic discharge voltage (human body model) | see Sectio Absolute ratings (ele sensitivity) | 7 6.3.15: <br> aximum ctrical |  |

1. All main power $\left(\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}\right)$ and ground $\left(\mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{SSA}}\right)$ pins must always be connected to the external power supply, in the permitted range.
2. $\mathrm{V}_{\mathbb{I N}}$ maximum value must always be respected. Refer to Table 15 for the values of the maximum allowed injected current.

Table 15. Current characteristics

| Symbol | Ratings | Max. | Unit |
| :---: | :---: | :---: | :---: |
| $\Sigma l_{\text {VDD }}$ | Total current into sum of all $\mathrm{V}_{\text {DD_x }}$ p power lines (source) ${ }^{(1)}$ | 270 | mA |
| $\Sigma l_{\text {Vss }}$ | Total current out of sum of all $\mathrm{V}_{\text {SS_x }}$ ground lines (sink) ${ }^{(1)}$ | -270 |  |
| $I_{\text {VDD }}$ | Maximum current into each $\mathrm{V}_{\mathrm{DD}_{2} \mathrm{x}}$ power line (source) ${ }^{(1)}$ | 100 |  |
| $I_{\text {vss }}$ | Maximum current out of each $\mathrm{V}_{\text {SS_x }}$ ground line (sink) ${ }^{(1)}$ | -100 |  |
| $\mathrm{I}_{10}$ | Output current sunk by any I/O and control pin | 25 |  |
|  | Output current sourced by any I/Os and control pin | -25 |  |
| $\Sigma l_{10}$ | Total output current sunk by sum of all I/O and control pins ${ }^{(2)}$ | 120 |  |
|  | Total output current sourced by sum of all I/Os and control pins ${ }^{(2)}$ | -120 |  |
| $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})}{ }^{(3)}$ | Injected current on FT pins ${ }^{(4)}$ | -5/+0 |  |
|  | Injected current on NRST and BOOTO pins ${ }^{(4)}$ |  |  |
|  | Injected current on TTa pins ${ }^{(5)}$ | $\pm 5$ |  |
| $\Sigma 1_{\mathrm{INJ}(\mathrm{PIN})}{ }^{(5)}$ | Total injected current (sum of all I/O and control pins) ${ }^{(6)}$ | $\pm 25$ |  |

1. All main power ( $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}$ ) and ground $\left(\mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{SSA}}\right)$ pins must always be connected to the external power supply, in the permitted range.
2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages.
3. Negative injection disturbs the analog performance of the device. See note in Section 6.3.21: 12-bit ADC characteristics.
4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.
5. A positive injection is induced by $\mathrm{V}_{\mathbb{I N}}>\mathrm{V}_{\text {DDA }}$ while a negative injection is induced by $\mathrm{V}_{\mathbb{I N}}<\mathrm{V}_{\text {SS }}$. $\mathrm{I}_{\mathbb{N J ( P I N )}}$ must never be exceeded. Refer to Table 14 for the values of the maximum allowed input voltage.
6. When several inputs are submitted to a current injection, the maximum $\Sigma \mathrm{I}_{\mathbb{N J}(\mathrm{PIN})}$ is the absolute sum of the positive and negative injected currents (instantaneous values).

Table 16. Thermal characteristics

| Symbol | Ratings | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}}$ | Maximum junction temperature | 125 | ${ }^{\circ} \mathrm{C}$ |

### 6.3 Operating conditions

### 6.3.1 General operating conditions

Table 17. General operating conditions

| Symbol | Parameter | Conditions ${ }^{(1)}$ |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {HCLK }}$ | Internal AHB clock frequency | Power Scale 3 (VOS[1:0] bits in PWR_CR register $=0 \times 01$ ), Regulator ON, over-drive OFF |  | 0 | - | 120 | MHz |
|  |  | Power Scale 2 (VOS[1:0] bits in PWR_CR register = 0x10), Regulator ON | Overdrive OFF | 0 | - | 144 |  |
|  |  |  | Overdrive ON |  | - | 168 |  |
|  |  | Power Scale 1 (VOS[1:0] bits in PWR_CR register= $0 \times 11$ ), Regulator ON | Overdrive OFF | 0 | - | 168 |  |
|  |  |  | Overdrive ON |  | - | 180 |  |
| $\mathrm{f}_{\text {PCLK1 }}$ | Internal APB1 clock frequency | Over-drive OFF |  | 0 | - | 42 |  |
|  |  | Over-drive ON |  | 0 | - | 45 |  |
| $\mathrm{f}_{\text {PCLK2 }}$ | Internal APB2 clock frequency | Over-drive OFF |  | 0 | - | 84 |  |
|  |  | Over-drive ON |  | 0 | - | 90 |  |
| $V_{D D}$ | Standard operating voltage |  |  | $1.7{ }^{(2)}$ | - | 3.6 | V |
| $\begin{aligned} & \mathrm{V}_{\text {DDA }} \\ & \text { (3)(4) } \end{aligned}$ | Analog operating voltage (ADC limited to 1.2 M samples) | Must be the same potential as $\mathrm{V}_{\mathrm{DD}}{ }^{(5)}$ |  | $1.7{ }^{(2)}$ | - | 2.4 |  |
|  | Analog operating voltage (ADC limited to 2.4 M samples) |  |  | 2.4 | - | 3.6 |  |
| $\mathrm{V}_{\text {BAT }}$ | Backup operating voltage |  |  | 1.65 | - | 3.6 |  |
| $\mathrm{V}_{12}$ | Regulator ON: 1.2 V internal voltage on $\mathrm{V}_{\text {CAP_1 }} / \mathrm{V}_{\text {CAP_2 }}$ pins | Power Scale 3 ((VOS[1:0] bits in PWR_CR register = 0x01), 120 MHz HCLK max frequency |  | 1.08 | 1.14 | 1.20 | V |
|  |  | Power Scale 2 ((VOS[1:0] bits in PWR_CR register = 0x10), 144 MHz HCLK max frequency with over-drive OFF or 168 MHz with over-drive ON |  | 1.20 | 1.26 | 1.32 |  |
|  |  | Power Scale 1 ((VOS[1:0] bits in PWR_CR register = 0x11), 168 MHz HCLK max frequency with over-drive OFF or 180 MHz with over-drive ON |  | 1.26 | 1.32 | 1.40 |  |
|  | Regulator OFF: 1.2 V external voltage must be supplied from external regulator on $\mathrm{V}_{\mathrm{CAP}_{-1} 1} \mathrm{~V}_{\mathrm{CAP} \text { _ } 2}$ pins $^{(6)}$ | Max frequency 120 MHz |  | 1.10 | 1.14 | 1.20 |  |
|  |  | Max frequency 144 MHz |  | 1.20 | 1.26 | 1.32 |  |
|  |  | Max frequency 168 MHz |  | 1.26 | 1.32 | 1.38 |  |

Table 17. General operating conditions (continued)

| Symbol | Parameter | Conditions ${ }^{(1)}$ | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IN}}$ | Input voltage on RST and FT pins ${ }^{(7)}$ | $2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | -0.3 | - | 5.5 | V |
|  |  | $\mathrm{V}_{\mathrm{DD}} \leq 2 \mathrm{~V}$ | -0.3 | - | 5.2 |  |
|  | Input voltage on TTa pins |  | -0.3 | - | $\begin{gathered} \mathrm{V}_{\mathrm{DDA}}{ }^{+} \\ 0.3 \end{gathered}$ |  |
|  | Input voltage on BOOT0 pin |  | 0 | - | 9 |  |
| $\mathrm{P}_{\mathrm{D}}$ | Power dissipation at $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ for suffix 6 or $\mathrm{T}_{\mathrm{A}}=105^{\circ} \mathrm{C}$ for suffix $7^{(8)}$ | LQFP100 | - | - | 465 | mW |
|  |  | WLCSP143 | - | - | 641 |  |
|  |  | LQFP144 | - | - | 500 |  |
|  |  | UFBGA169 | - | - | 385 |  |
|  |  | LQFP176 | - | - | 526 |  |
|  |  | UFBGA176 | - | - | 513 |  |
|  |  | LQFP208 | - | - | 1053 |  |
|  |  | TFBGA216 | - | - | 690 |  |
| TA | Ambient temperature for 6 suffix version | Maximum power dissipation | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Low power dissipation ${ }^{(9)}$ | -40 |  | 105 |  |
|  | Ambient temperature for 7 suffix version | Maximum power dissipation | -40 |  | 105 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Low power dissipation ${ }^{(9)}$ | -40 |  | 125 |  |
| TJ | Junction temperature range | 6 suffix version | -40 |  | 105 | ${ }^{\circ} \mathrm{C}$ |
|  |  | 7 suffix version | -40 |  | 125 |  |

1. The over-drive mode is not supported at the voltage ranges from 1.7 to 2.1 V .
2. $V_{D D} / V_{D D A}$ minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17 .2 : Internal reset OFF).
3. When the ADC is used, refer to Table 74: ADC characteristics.
4. If $\mathrm{V}_{\text {REF+ }}$ pin is present, it must respect the following condition: $\mathrm{V}_{\mathrm{DDA}}-\mathrm{V}_{\text {REF+ }}<1.2 \mathrm{~V}$.
5. It is recommended to power $V_{D D}$ and $V_{D D A}$ from the same source. A maximum difference of 300 mV between $V_{D D}$ and $V_{D D A}$ can be tolerated during power-up and power-down operation.
6. The over-drive mode is not supported when the internal regulator is OFF.
7. To sustain a voltage higher than VDD+0.3, the internal Pull-up and Pull-Down resistors must be disabled
8. If $T_{A}$ is lower, higher $P_{D}$ values are allowed as long as $T_{J}$ does not exceed $T_{\text {Jmax }}$.
9. In low power dissipation state, $T_{A}$ can be extended to this range as long as $T_{J}$ does not exceed $T_{J m a x}$.

Table 18. Limitations depending on the operating power supply range
$\left.\begin{array}{|c|c|c|c|l|l|}\hline \begin{array}{c}\text { Operating } \\ \text { power supply } \\ \text { range }\end{array} & \text { ADC operation } & \begin{array}{c}\text { Maximum Flash } \\ \text { memory access } \\ \text { frequency with } \\ \text { no wait states } \\ \text { (f }\end{array} & \begin{array}{c}\text { Maximum HCLK } \\ \text { frequency vs Flash }\end{array} & \begin{array}{c}\text { memory wait states } \\ \text { (1)(2) }\end{array} & \text { I/O operation }\end{array} \begin{array}{c}\text { Possible Flash } \\ \text { memory } \\ \text { operations }\end{array}\right]$

1. Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required.
2. Thanks to the ART accelerator and the 128-bit Flash memory, the number of wait states given here does not impact the execution speed from Flash memory since the ART accelerator allows to achieve a performance equivalent to 0 wait state program execution.
3. $V_{D D} / V_{D D A}$ minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).
4. Prefetch is not available.
5. The voltage range for USB full speed PHYs can drop down to 2.7 V . However the electrical characteristics of D-and D+ pins will be degraded between 2.7 and 3 V .

### 6.3.2 VCAP1/VCAP2 external capacitor

Stabilization for the main regulator is achieved by connecting an external capacitor $\mathrm{C}_{\mathrm{EXT}}$ to the VCAP1/VCAP2 pins. $\mathrm{C}_{\text {EXT }}$ is specified in Table 19.

Figure 24. External capacitor $\mathrm{C}_{\mathrm{EXT}}$


1. Legend: ESR is the equivalent series resistance.

Table 19. VCAP1/VCAP2 operating conditions ${ }^{(1)}$

| Symbol | Parameter | Conditions |
| :---: | :---: | :---: |
| CEXT | Capacitance of external capacitor | $2.2 \mu \mathrm{~F}$ |
| ESR | ESR of external capacitor | $<2 \Omega$ |

1. When bypassing the voltage regulator, the two $2.2 \mu \mathrm{~F} \mathrm{~V}_{\text {CAP }}$ capacitors are not required and should be replaced by two 100 nF decoupling capacitors.

### 6.3.3 Operating conditions at power-up / power-down (regulator ON)

Subject to general operating conditions for $T_{A}$.
Table 20. Operating conditions at power-up / power-down (regulator ON)

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{VDD}}$ | $\mathrm{V}_{\mathrm{DD}}$ rise time rate | 20 | $\infty$ | $\mu \mathrm{~s} / \mathrm{V}$ |
|  | $\mathrm{V}_{\mathrm{DD}}$ fall time rate | 20 | $\infty$ |  |

### 6.3.4 Operating conditions at power-up / power-down (regulator OFF)

Subject to general operating conditions for $T_{A}$.
Table 21. Operating conditions at power-up / power-down (regulator OFF)(1)

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {VDD }}$ | $V_{D D}$ rise time rate | Power-up | 20 | $\infty$ | $\mu \mathrm{s} / \mathrm{V}$ |
|  | $V_{\text {DD }}$ fall time rate | Power-down | 20 | $\infty$ |  |
| $t_{\text {VCAP }}$ | $\mathrm{V}_{\text {CAP_1 }}$ and $\mathrm{V}_{\text {CAP_2 }}$ rise time rate | Power-up | 20 | $\infty$ |  |
|  | $\mathrm{V}_{\text {CAP_1 }}$ and $\mathrm{V}_{\text {CAP_2 }}$ fall time rate | Power-down | 20 | $\infty$ |  |

1. To reset the internal logic at power-down, a reset must be applied on pin PAO when $V_{D D}$ reach below 1.08 V.

### 6.3.5 Reset and power control block characteristics

The parameters given in Table 22 are derived from tests performed under ambient temperature and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 17.

Table 22. reset and power control block characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {PVD }}$ | Programmable voltage detector level selection | PLS[2:0]=000 (rising edge) | 2.09 | 2.14 | 2.19 | V |
|  |  | PLS[2:0]=000 (falling edge) | 1.98 | 2.04 | 2.08 | V |
|  |  | PLS[2:0]=001 (rising edge) | 2.23 | 2.30 | 2.37 | V |
|  |  | PLS[2:0]=001 (falling edge) | 2.13 | 2.19 | 2.25 | V |
|  |  | PLS[2:0]=010 (rising edge) | 2.39 | 2.45 | 2.51 | V |
|  |  | PLS[2:0]=010 (falling edge) | 2.29 | 2.35 | 2.39 | V |
|  |  | PLS[2:0]=011 (rising edge) | 2.54 | 2.60 | 2.65 | V |
|  |  | PLS[2:0]=011 (falling edge) | 2.44 | 2.51 | 2.56 | V |
|  |  | PLS[2:0]=100 (rising edge) | 2.70 | 2.76 | 2.82 | V |
|  |  | PLS[2:0]=100 (falling edge) | 2.59 | 2.66 | 2.71 | V |
|  |  | PLS[2:0]=101 (rising edge) | 2.86 | 2.93 | 2.99 | V |
|  |  | PLS[2:0]=101 (falling edge) | 2.65 | 2.84 | 2.92 | V |
|  |  | PLS[2:0]=110 (rising edge) | 2.96 | 3.03 | 3.10 | V |
|  |  | PLS[2:0]=110 (falling edge) | 2.85 | 2.93 | 2.99 | V |
|  |  | PLS[2:0]=111 (rising edge) | 3.07 | 3.14 | 3.21 | V |
|  |  | PLS[2:0]=111 (falling edge) | 2.95 | 3.03 | 3.09 | V |
| $\mathrm{V}_{\text {PVDhyst }}{ }^{(1)}$ | PVD hysteresis |  | - | 100 | - | mV |
| $\mathrm{V}_{\text {POR/PDR }}$ | Power-on/power-down reset threshold | Falling edge | 1.60 | 1.68 | 1.76 | V |
|  |  | Rising edge | 1.64 | 1.72 | 1.80 | V |
| $\mathrm{V}_{\text {PDRhyst }}{ }^{(1)}$ | PDR hysteresis |  | - | 40 | - | mV |
| $V_{\text {BOR1 }}$ | Brownout level 1 threshold | Falling edge | 2.13 | 2.19 | 2.24 | V |
|  |  | Rising edge | 2.23 | 2.29 | 2.33 | V |
| $\mathrm{V}_{\text {BOR2 }}$ | Brownout level 2 threshold | Falling edge | 2.44 | 2.50 | 2.56 | V |
|  |  | Rising edge | 2.53 | 2.59 | 2.63 | V |
| $V_{\text {BOR3 }}$ | Brownout level 3 threshold | Falling edge | 2.75 | 2.83 | 2.88 | V |
|  |  | Rising edge | 2.85 | 2.92 | 2.97 | V |
| $V_{\text {BORhyst }}{ }^{(1)}$ | BOR hysteresis |  | - | 100 | - | mV |
| $\mathrm{T}_{\mathrm{RSTH}_{(1)(2)} \mathrm{MPO}}$ | POR reset temporization |  | 0.5 | 1.5 | 3.0 | ms |

Table 22. reset and power control block characteristics (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {RUSH }}{ }^{(1)}$ | InRush current on <br> voltage regulator power- <br> on (POR or wakeup <br> from Standby) |  | - | 160 | 200 | mA |
| $\mathrm{E}_{\text {RUSH }}{ }^{(1)}$ | InRush energy on <br> voltage regulator power- <br> on (POR or wakeup <br> from Standby) | $\mathrm{V}_{\mathrm{DD}}=1.7 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=105^{\circ} \mathrm{C}$, <br> $\mathrm{I}_{\mathrm{RUSH}}=171 \mathrm{~mA}$ for $31 \mu \mathrm{~s}$ | - | - | 5.4 | $\mu \mathrm{C}$ |

1. Guaranteed by design.
2. The reset temporization is measured from the power-on (POR reset or wakeup from $\mathrm{V}_{\mathrm{BAT}}$ ) to the instant when first instruction is read by the user application code.

### 6.3.6 Over-drive switching characteristics

When the over-drive mode switches from enabled to disabled or disabled to enabled, the system clock is stalled during the internal voltage set-up.

The over-drive switching characteristics are given in Table 23. They are sbject to general operating conditions for $\mathrm{T}_{\mathrm{A}}$.

Table 23. Over-drive switching characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Tod_swen | Over_drive switch enable time | HSI | - | 45 | - | $\mu \mathrm{s}$ |
|  |  | HSE max for 4 MHz and $\min$ for 26 MHz | 45 | - | 100 |  |
|  |  | External HSE 50 MHz | - | 40 | - |  |
| Tod_swdis | Over_drive switch disable time | HSI | - | 20 | - |  |
|  |  | HSE max for 4 MHz and min for 26 MHz . | 20 | - | 80 |  |
|  |  | $\begin{aligned} & \text { External HSE } \\ & 50 \mathrm{MHz} \end{aligned}$ | - | 15 | - |  |

1. Guaranteed by design.

### 6.3.7 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in Figure 23: Current consumption measurement scheme.

All the run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.

## Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (no load).
- All peripherals are disabled except if it is explicitly mentioned.
- The Flash memory access time is adjusted both to $f_{H C L K}$ frequency and $\mathrm{V}_{\mathrm{DD}}$ range (see Table 18: Limitations depending on the operating power supply range).
- Regulator ON
- The voltage scaling and over-drive mode are adjusted to $f_{\text {HCLK }}$ frequency as follows:
- $\quad$ Scale 3 for $\mathrm{f}_{\text {HCLK }} \leq 120 \mathrm{MHz}$
- $\quad$ Scale 2 for $120 \mathrm{MHz}<\mathrm{f}_{\text {HCLK }} \leq 144 \mathrm{MHz}$
- $\quad$ Scale 1 for $144 \mathrm{MHz}<\mathrm{f}_{\text {HCLK }} \leq 180 \mathrm{MHz}$. The over-drive is only ON at 180 MHz .
- The system clock is HCLK, $\mathrm{f}_{\mathrm{PCLK} 1}=\mathrm{f}_{\mathrm{HCLK}} / 4$, and $\mathrm{f}_{\text {PCLK2 }}=\mathrm{f}_{\text {HCLK }} / 2$.
- External clock frequency is 4 MHz and PLL is ON when $\mathrm{f}_{\mathrm{HCLK}}$ is higher than 25 MHz .
- The maximum values are obtained for $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$ and a maximum ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, and the typical values for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ unless otherwise specified.

Table 24. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator enabled except prefetch) or RAM ${ }^{(1)}$

| Symbol | Parameter | Conditions | $\mathrm{f}_{\mathrm{HCLK}}(\mathrm{MHz})$ | Typ | $\mathbf{M a x}{ }^{(2)}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\begin{array}{r} \mathrm{T}_{\mathrm{A}}= \\ 25^{\circ} \mathrm{C} \end{array}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ 105^{\circ} \mathrm{C} \end{gathered}$ |  |
| $I_{\text {D }}$ | Supply current in RUN mode | All Peripherals enabled ${ }^{(3)(4)}$ | 180 | 98 | $104^{(5)}$ | 123 | $141^{(5)}$ | mA |
|  |  |  | 168 | 89 | $98^{(5)}$ | 116 | $133{ }^{(5)}$ |  |
|  |  |  | 150 | 75 | 84 | 100 | 115 |  |
|  |  |  | 144 | 72 | 81 | 96 | 112 |  |
|  |  |  | 120 | 54 | 58 | 72 | 85 |  |
|  |  |  | 90 | 43 | 45 | 56 | 66 |  |
|  |  |  | 60 | 29 | 30 | 52 | 62 |  |
|  |  |  | 30 | 16 | 20 | 34 | 46 |  |
|  |  |  | 25 | 13 | 16 | 30 | 43 |  |
|  |  |  | 16 | 11 | 13 | 27 | 39 |  |
|  |  |  | 8 | 5 | 9 | 23 | 36 |  |
|  |  |  | 4 | 4 | 8 | 21 | 34 |  |
|  |  |  | 2 | 2 | 7 | 20 | 33 |  |
|  |  | All Peripherals disabled ${ }^{(3)}$ | 180 | 44 | $47^{(5)}$ | 69 | $87^{(5)}$ |  |
|  |  |  | 168 | 41 | $45^{(5)}$ | 66 | $83^{(5)}$ |  |
|  |  |  | 150 | 36 | 39 | 57 | 73 |  |
|  |  |  | 144 | 33 | 37 | 56 | 72 |  |
|  |  |  | 120 | 25 | 29 | 43 | 56 |  |
|  |  |  | 90 | 20 | 23 | 41 | 53 |  |
|  |  |  | 60 | 14 | 16 | 34 | 45 |  |
|  |  |  | 30 | 8 | 12 | 26 | 39 |  |
|  |  |  | 25 | 7 | 10 | 24 | 37 |  |
|  |  |  | 16 | 7 | 9 | 22 | 35 |  |
|  |  |  | 8 | 3 | 7 | 21 | 34 |  |
|  |  |  | 4 | 3 | 6 | 20 | 33 |  |
|  |  |  | 2 | 2 | 6 | 20 | 33 |  |

1. Code and data processing running from SRAM1 using boot pins.
2. Guaranteed by characterization.
3. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.
4. When the ADC is ON (ADON bit set in the ADC_CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part.
5. Guaranteed by test in production.

Table 25. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator disabled)

| Symbol | Parameter | Conditions | $\mathrm{f}_{\mathrm{HCLK}}(\mathrm{MHz})$ | Typ | Max ${ }^{(1)}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\begin{gathered} \text { TA= } \\ 25^{\circ} \mathrm{C} \end{gathered}$ | TA $=85{ }^{\circ} \mathrm{C}$ | TA $=105{ }^{\circ} \mathrm{C}$ |  |
| $I_{\text {DD }}$ | Supply current in RUN mode | All Peripherals enabled ${ }^{(2)(3)}$ | 180 | 103 | 112 | 140 | 151 | mA |
|  |  |  | 168 | 98 | 107 | 126 | 144 |  |
|  |  |  | 150 | 87 | 95 | 112 | 128 |  |
|  |  |  | 144 | 85 | 92 | 108 | 124 |  |
|  |  |  | 120 | 66 | 71 | 85 | 99 |  |
|  |  |  | 90 | 54 | 58 | 69 | 80 |  |
|  |  |  | 60 | 37 | 39 | 47 | 55 |  |
|  |  |  | 30 | 20 | 24 | 39 | 51 |  |
|  |  |  | 25 | 17 | 21 | 35 | 48 |  |
|  |  |  | 16 | 12 | 16 | 30 | 42 |  |
|  |  |  | 8 | 7 | 11 | 24 | 37 |  |
|  |  |  | 4 | 5 | 8 | 22 | 35 |  |
|  |  |  | 2 | 3 | 7 | 21 | 34 |  |
|  |  | All Peripherals disabled ${ }^{(3)}$ | 180 | 57 | 62 | 87 | 106 |  |
|  |  |  | 168 | 50 | 54 | 76 | 93 |  |
|  |  |  | 150 | 46 | 50 | 70 | 86 |  |
|  |  |  | 144 | 45 | 49 | 68 | 84 |  |
|  |  |  | 120 | 36 | 41 | 56 | 69 |  |
|  |  |  | 90 | 29 | 34 | 46 | 57 |  |
|  |  |  | 60 | 21 | 24 | 33 | 41 |  |
|  |  |  | 30 | 13 | 17 | 31 | 44 |  |
|  |  |  | 25 | 11 | 15 | 28 | 41 |  |
|  |  |  | 16 | 8 | 12 | 25 | 38 |  |
|  |  |  | 8 | 5 | 9 | 23 | 35 |  |
|  |  |  | 4 | 4 | 7 | 21 | 34 |  |
|  |  |  | 2 | 3 | 6.5 | 20 | 33 |  |

1. Guaranteed by characterization unless otherwise specified.
2. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.
3. When the ADC is ON (ADON bit set in the ADC_CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part.

Table 26. Typical and maximum current consumption in Sleep mode

| Symbol | Parameter | Conditions | $\mathrm{f}_{\mathrm{HCLK}}(\mathrm{MHz})$ | Typ | Max ${ }^{(1)}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\begin{array}{r} \mathrm{T}_{\mathrm{A}}= \\ 25^{\circ} \mathrm{C} \end{array}$ | $\begin{gathered} T_{A}= \\ 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ 105^{\circ} \mathrm{C} \end{gathered}$ |  |
| $I_{\text {D }}$ | Supply current in Sleep mode | All <br> Peripherals enabled ${ }^{(2)}$ | 180 | 78 | $89^{(3)}$ | 110 | $130^{(3)}$ | mA |
|  |  |  | 168 | 66 | $75^{(3)}$ | 93 | $110^{(3)}$ |  |
|  |  |  | 150 | 56 | 61 | 80 | 96 |  |
|  |  |  | 144 | 54 | 58 | 78 | 94 |  |
|  |  |  | 120 | 40 | 44 | 59 | 72 |  |
|  |  |  | 90 | 32 | 34 | 46 | 56 |  |
|  |  |  | 60 | 22 | 23 | 31 | 45 |  |
|  |  |  | 30 | 10 | 16 | 30 | 43 |  |
|  |  |  | 25 | 9 | 14 | 28 | 40 |  |
|  |  |  | 16 | 5 | 12 | 25 | 40 |  |
|  |  |  | 8 | 3 | 8 | 22 | 35 |  |
|  |  |  | 4 | 3 | 7 | 21 | 34 |  |
|  |  |  | 2 | 2 | 6.5 | 20 | 33 |  |
|  |  | All <br> Peripherals disabled | 180 | 21 | $26^{(3)}$ | 54 | $76^{(3)}$ |  |
|  |  |  | 168 | 16 | $20^{(3)}$ | 41 | $58^{(3)}$ |  |
|  |  |  | 150 | 14 | 17 | 36 | 52 |  |
|  |  |  | 144 | 13 | 16.5 | 35 | 51 |  |
|  |  |  | 120 | 10 | 14 | 28 | 41 |  |
|  |  |  | 90 | 8 | 13 | 26 | 37 |  |
|  |  |  | 60 | 6 | 9 | 24 | 37 |  |
|  |  |  | 30 | 5 | 8 | 22 | 35 |  |
|  |  |  | 25 | 3 | 7 | 21 | 34 |  |
|  |  |  | 16 | 3 | 7 | 21 | 34 |  |
|  |  |  | 8 | 2 | 6 | 20 | 33 |  |
|  |  |  | 4 | 2 | 6 | 20 | 33 |  |
|  |  |  | 2 | 2 | 6 | 20 | 33 |  |

1. Guaranteed by characterization unless otherwise specified.
2. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.
3. Based on characterization, tested in production.

Table 27. Typical and maximum current consumptions in Stop mode

| Symbol | Parameter | Conditions | Typ | Max ${ }^{(1)}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$ |  |  |  |
|  |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}= \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}= \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ 105^{\circ} \mathrm{C} \end{gathered}$ |  |
| IDD_STOP_NM (normal mode) | Supply current in Stop mode with voltage regulator in main regulator mode | Flash memory in Stop mode, all oscillators OFF, no independent watchdog | 0.40 | 1.50 | 14.00 | 25.00 | mA |
|  |  | Flash memory in Deep power down mode, all oscillators OFF, no independent watchdog | 0.35 | 1.50 | 14.00 | 25.00 |  |
|  | Supply current in Stop mode with voltage regulator in Low Power regulator mode | Flash memory in Stop mode, all oscillators OFF, no independent watchdog | 0.29 | 1.10 | 10.00 | 18.00 |  |
|  |  | Flash memory in Deep power down mode, all oscillators OFF, no independent watchdog | 0.23 | 1.10 | 10.00 | 18.00 |  |
| IDD_STOP_UDM (under-drive mode) | Supply current in Stop mode with voltage regulator in main regulator and underdrive mode | Flash memory in Deep power down mode, main regulator in under-drive mode, all oscillators OFF, no independent watchdog | 0.19 | 0.50 | 6.00 | 9.00 |  |
|  | Supply current in Stop mode with voltage regulator in Low Power regulator and underdrive mode | Flash memory in Deep power down mode, Low Power regulator in under-drive mode, all oscillators OFF, no independent watchdog | 0.10 | 0.40 | 4.00 | 7.00 |  |

[^2]Table 28. Typical and maximum current consumptions in Standby mode

| Symbol | Parameter | Conditions | $\begin{gathered} \text { Typ }^{(1)} \\ \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{gathered}$ |  |  | Max ${ }^{(2)}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}= \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ 105^{\circ} \mathrm{C} \end{gathered}$ |  |
|  |  |  | $\begin{aligned} & \mathrm{v}_{\mathrm{DD}}= \\ & 1.7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}= \\ & 2.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}= \\ & 3.3 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$ |  |  |  |
| $\mathrm{I}_{\text {DD_StBY }}$ | Supply current in Standby mode | Backup SRAM ON, low-speed oscillator (LSE) and RTC ON | 2.80 | 3.00 | 3.60 | 7.00 | 19.00 | 36.00 | $\mu \mathrm{A}$ |
|  |  | Backup SRAM OFF, lowspeed oscillator (LSE) and RTC ON | 2.30 | 2.60 | 3.10 | 6.00 | 16.00 | 31.00 |  |
|  |  | Backup SRAM ON, RTC and LSE OFF | 2.30 | 2.50 | 2.90 | $6.00^{(3)}$ | $18.00^{(3)}$ | $35.00{ }^{(3)}$ |  |
|  |  | Backup SRAM OFF, RTC and LSE OFF | 1.70 | 1.90 | 2.20 | $5.00^{(3)}$ | $15.00^{(3)}$ | $30.00^{(3)}$ |  |

1. The typical current consumption values are given with PDR OFF (internal reset OFF). When the PDR is OFF (internal reset OFF), the typical current consumption is reduced by additional $1.2 \mu \mathrm{~A}$.
2. Based on characterization, not tested in production unless otherwise specified.
3. Based on characterization, tested in production.

Table 29. Typical and maximum current consumptions in $\mathrm{V}_{\mathrm{BAT}}$ mode

| Symbol | Parameter | Conditions ${ }^{(1)}$ | Typ |  |  | Max ${ }^{(2)}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ 105^{\circ} \mathrm{C} \end{gathered}$ |  |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{BAT}}= \\ & 1.7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{BAT}}= \\ & 2.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{BAT}}= \\ & 3.3 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {BAT }}=3.6 \mathrm{~V}$ |  |  |
| IdD_VBAT | Backup domain supply current | Backup SRAM ON, low-speed oscillator (LSE) and RTC ON | 1.28 | 1.40 | 1.62 | 6 | 11 | $\mu \mathrm{A}$ |
|  |  | Backup SRAM OFF, low-speed oscillator (LSE) and RTC ON | 0.66 | 0.76 | 0.97 | 3 | 5 |  |
|  |  | Backup SRAM ON, RTC and LSE OFF | 0.70 | 0.72 | 0.74 | 5 | 10 |  |
|  |  | Backup SRAM OFF, RTC and LSE OFF | 0.10 | 0.10 | 0.10 | 2 | 4 |  |

1. Crystal used: Abracon ABS07-120-32.768 kHz-T with a $C_{L}$ of 6 pF for typical values.
2. Guaranteed by characterization results.

Figure 25. Typical $\mathrm{V}_{\text {BAT }}$ current consumption (LSE and RTC ON/backup RAM OFF)


Figure 26. Typical $\mathrm{V}_{\mathrm{BAT}}$ current consumption (LSE and RTC ON/backup RAM ON)


## Additional current consumption

The MCU is placed under the following conditions:

- All I/O pins are configured in analog mode.
- The Flash memory access time is adjusted to fHCLK frequency.
- The voltage scaling is adjusted to fHCLK frequency as follows:
- Scale 3 for $\mathrm{f}_{\mathrm{HCLK}} \leq 120 \mathrm{MHz}$,
- Scale 2 for $120 \mathrm{MHz}<\mathrm{f}_{\mathrm{HCLK}} \leq 144 \mathrm{MHz}$
- Scale 1 for $144 \mathrm{MHz}<\mathrm{f}_{\text {HCLK }} \leq 180 \mathrm{MHz}$. The over-drive is only ON at 180 MHz .
- The system clock is HCLK, $\mathrm{f}_{\text {PCLK } 1}=\mathrm{f}_{\mathrm{HCLK}} / 4$, and $\mathrm{f}_{\text {PCLK } 2}=\mathrm{f}_{\text {HCLK }} / 2$.
- HSE crystal clock frequency is 25 MHz .
- When the regulator is OFF, V12 is provided externally as described in Table 17: General operating conditions
- $T_{A}=25^{\circ} \mathrm{C}$.

Table 30. Typical current consumption in Run mode, code with data processing running from Flash memory or RAM, regulator ON (ART accelerator enabled except prefetch),

| Symbol | Parameter | Conditions | $\mathrm{f}_{\mathrm{HCLK}}(\mathrm{MHz})$ | Typ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {DD }}$ | Supply current in RUN mode from $V_{D D}$ supply | All Peripheral enabled | 168 | 88.2 | mA |
|  |  |  | 150 | 74.3 |  |
|  |  |  | 144 | 71.3 |  |
|  |  |  | 120 | 52.9 |  |
|  |  |  | 90 | 42.6 |  |
|  |  |  | 60 | 28.6 |  |
|  |  |  | 30 | 15.7 |  |
|  |  |  | 25 | 12.3 |  |
|  |  | All Peripheral disabled | 168 | 40.6 |  |
|  |  |  | 150 | 30.6 |  |
|  |  |  | 144 | 32.6 |  |
|  |  |  | 120 | 24.7 |  |
|  |  |  | 90 | 19.7 |  |
|  |  |  | 60 | 13.6 |  |
|  |  |  | 30 | 7.7 |  |
|  |  |  | 25 | 6.7 |  |

1. When peripherals are enabled, the power consumption corresponding to the analog part of the peripherls (such as ADC, or DAC) is not included.

Table 31. Typical current consumption in Run mode, code with data processing running from Flash memory, regulator OFF (ART accelerator enabled except prefetch) ${ }^{(1)}$

| Symbol | Parameter | Conditions | $\mathrm{f}_{\mathrm{HCLK}}$ (MHz) | $\mathrm{VDD}=3.3 \mathrm{~V}$ |  | $\mathrm{VDD}=1.7 \mathrm{~V}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{I}_{\mathrm{DD} 12}$ | $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{I}_{\mathrm{DD12}}$ | $\mathrm{I}_{\mathrm{DD}}$ |  |
| $\mathrm{I}_{\mathrm{DD} 12} / \mathrm{I}_{\mathrm{DD}}$ | Supply current in RUN mode from $V_{12}$ and $V_{D D}$ supply | All Peripherals enabled | 168 | 77.8 | 1.3 | 76.8 | 1.0 | mA |
|  |  |  | 150 | 70.8 | 1.3 | 69.8 | 1.0 |  |
|  |  |  | 144 | 64.5 | 1.3 | 63.6 | 1.0 |  |
|  |  |  | 120 | 49.9 | 1.2 | 49.3 | 0.9 |  |
|  |  |  | 90 | 39.2 | 1.3 | 38.7 | 1.0 |  |
|  |  |  | 60 | 27.2 | 1.2 | 26.8 | 0.9 |  |
|  |  |  | 30 | 15.6 | 1.2 | 15.4 | 0.9 |  |
|  |  |  | 25 | 13.6 | 1.2 | 13.5 | 0.9 |  |
|  |  | All Peripherals disabled | 168 | 38.2 | 1.3 | 37.0 | 1.0 |  |
|  |  |  | 150 | 34.6 | 1.3 | 33.4 | 1.0 |  |
|  |  |  | 144 | 31.3 | 1.3 | 30.3 | 1.0 |  |
|  |  |  | 120 | 24.0 | 1.2 | 23.2 | 0.9 |  |
|  |  |  | 90 | 18.1 | 1.4 | 18.0 | 1.0 |  |
|  |  |  | 60 | 12.9 | 1.2 | 12.5 | 0.9 |  |
|  |  |  | 30 | 7.2 | 1.2 | 6.9 | 0.9 |  |
|  |  |  | 25 | 6.3 | 1.2 | 6.1 | 0.9 |  |

1. When peripherals are enabled, the power consumption corresponding to the analog part of the peripherals (such as ADC, or DAC) is not included.

Table 32. Typical current consumption in Sleep mode, regulator $O N, V_{D D}=1.7 V^{(1)}$

| Symbol | Parameter | Conditions | $\mathrm{f}_{\mathrm{HCLK}}(\mathrm{MHz})$ | Typ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {DD }}$ | Supply current in Sleep mode from $V_{D D}$ supply | All Peripherals enabled | 168 | 65.5 | mA |
|  |  |  | 150 | 55.5 |  |
|  |  |  | 144 | 53.5 |  |
|  |  |  | 120 | 39.0 |  |
|  |  |  | 90 | 31.6 |  |
|  |  |  | 60 | 21.7 |  |
|  |  |  | 30 | 9.8 |  |
|  |  |  | 25 | 8.8 |  |
|  |  | All Peripherals disabled | 168 | 15.7 |  |
|  |  |  | 150 | 13.7 |  |
|  |  |  | 144 | 12.7 |  |
|  |  |  | 120 | 9.7 |  |
|  |  |  | 90 | 7.7 |  |
|  |  |  | 60 | 5.7 |  |
|  |  |  | 30 | 4.7 |  |
|  |  |  | 25 | 2.8 |  |

1. When peripherals are enabled, the power consumption corresponding to the analog part of the peripherals (such as ADC, or DAC) is not included.

Table 33. Tyical current consumption in Sleep mode, regulator OFF ${ }^{(1)}$

| Symbol | Parameter | Conditions | $\mathrm{f}_{\mathrm{HCLK}}$ (MHz) | VDD=3.3 V |  | VDD=1.7 V |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{I}_{\mathrm{DD12}}$ | $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{I}_{\text {DD12 }}$ | IDD |  |
| $\mathrm{I}_{\mathrm{DD} 12} / I_{\text {DD }}$ | Supply current in Sleep mode from $V_{12}$ and $V_{D D}$ supply | All Peripherals enabled | 180 | 61.5 | 1.4 | - | - | mA |
|  |  |  | 168 | 59.4 | 1.3 | 59.4 | 1.0 |  |
|  |  |  | 150 | 53.9 | 1.3 | 53.9 | 1.0 |  |
|  |  |  | 144 | 49.0 | 1.3 | 49.0 | 1.0 |  |
|  |  |  | 120 | 38.0 | 1.2 | 38.0 | 0.9 |  |
|  |  |  | 90 | 29.3 | 1.4 | 29.3 | 1.1 |  |
|  |  |  | 60 | 20.2 | 1.2 | 20.2 | 0.9 |  |
|  |  |  | 30 | 11.9 | 1.2 | 11.9 | 0.9 |  |
|  |  |  | 25 | 10.4 | 1.2 | 10.4 | 0.9 |  |
|  |  | All Peripherals disabled | 180 | 14.9 | 1.4 | - | - |  |
|  |  |  | 168 | 14.0 | 1.3 | 14.0 | 1.0 |  |
|  |  |  | 150 | 12.6 | 1.3 | 12.6 | 1.0 |  |
|  |  |  | 144 | 11.5 | 1.3 | 11.5 | 1.0 |  |
|  |  |  | 120 | 8.7 | 1.2 | 8.7 | 0.9 |  |
|  |  |  | 90 | 7.1 | 1.4 | 7.1 | 1.1 |  |
|  |  |  | 60 | 5.0 | 1.2 | 5.0 | 0.9 |  |
|  |  |  | 30 | 3.1 | 1.2 | 3.1 | 0.9 |  |
|  |  |  | 25 | 2.8 | 1.2 | 2.8 | 0.9 |  |

1. When peripherals are enabled, the power consumption corresponding to the analog part of the peripherals (such as ADC, or DAC) is not included.

## I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

## I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in Table 56: I/O static characteristics.
For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

## I/O dynamic current consumption

In addition to the internal peripheral current consumption (see Table 35: Peripheral current consumption), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$
\mathrm{I}_{\mathrm{SW}}=\mathrm{V}_{\mathrm{DD}} \times \mathrm{f}_{\mathrm{SW}} \times \mathrm{C}
$$

where
$I_{\text {SW }}$ is the current sunk by a switching I/O to charge/discharge the capacitive load
$V_{D D}$ is the MCU supply voltage
$f_{S W}$ is the I/O switching frequency
$C$ is the total capacitance seen by the I/O pin: $\mathrm{C}=\mathrm{C}_{\mathrm{INT}}+\mathrm{C}_{\mathrm{EXT}}$
The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.

Table 34. Switching output l/O current consumption ${ }^{(1)}$

| Symbol | Parameter | Conditions | I/O toggling frequency (fsw) | Typ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {DDIO }}$ | I/O switching Current | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \\ \mathrm{C}=\mathrm{C}_{\mathrm{INT}}{ }^{(2)} \end{gathered}$ | 2 MHz | 0.0 | mA |
|  |  |  | 8 MHz | 0.2 |  |
|  |  |  | 25 MHz | 0.6 |  |
|  |  |  | 50 MHz | 1.1 |  |
|  |  |  | 60 MHz | 1.3 |  |
|  |  |  | 84 MHz | 1.8 |  |
|  |  |  | 90 MHz | 1.9 |  |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \\ \mathrm{C}_{\mathrm{EXT}}=0 \mathrm{pF} \\ \mathrm{C}=\mathrm{C}_{\text {INT }}+\mathrm{C}_{\mathrm{EXT}} \\ +\mathrm{C}_{\mathrm{S}} \end{gathered}$ | 2 MHz | 0.1 |  |
|  |  |  | 8 MHz | 0.4 |  |
|  |  |  | 25 MHz | 1.23 |  |
|  |  |  | 50 MHz | 2.43 |  |
|  |  |  | 60 MHz | 2.93 |  |
|  |  |  | 84 MHz | 3.86 |  |
|  |  |  | 90 MHz | 4.07 |  |
| $\mathrm{I}_{\text {DIIO }}$ | I/O switching Current | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \\ \mathrm{C}_{\mathrm{EXT}}=10 \mathrm{pF} \\ \mathrm{C}=\mathrm{C}_{I N T}+\mathrm{C}_{\mathrm{EXT}} \\ +\mathrm{C}_{\mathrm{S}} \end{gathered}$ | 2 MHz | 0.18 | mA |
|  |  |  | 8 MHz | 0.67 |  |
|  |  |  | 25 MHz | 2.09 |  |
|  |  |  | 50 MHz | 3.6 |  |
|  |  |  | 60 MHz | 4.5 |  |
|  |  |  | 84 MHz | 7.8 |  |
|  |  |  | 90 MHz | 9.8 |  |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \\ \mathrm{C}_{\mathrm{EXT}}=22 \mathrm{pF} \\ \mathrm{C}=\mathrm{C}_{\mathrm{INT}}+\mathrm{C}_{\mathrm{EXT}} \\ +\mathrm{C}_{\mathrm{S}} \end{gathered}$ | 2 MHz | 0.26 |  |
|  |  |  | 8 MHz | 1.01 |  |
|  |  |  | 25 MHz | 3.14 |  |
|  |  |  | 50 MHz | 6.39 |  |
|  |  |  | 60 MHz | 10.68 |  |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \\ \mathrm{C}_{\mathrm{EXT}}=33 \mathrm{pF} \\ \mathrm{C}=\mathrm{C}_{I N T}+\mathrm{Cext} \\ +\mathrm{C}_{\mathrm{S}} \end{gathered}$ | 2 MHz | 0.33 |  |
|  |  |  | 8 MHz | 1.29 |  |
|  |  |  | 25 MHz | 4.23 |  |
|  |  |  | 50 MHz | 11.02 |  |

1. $\mathrm{C}_{\mathrm{S}}$ is the PCB board capacitance including the pad pin. $\mathrm{C}_{\mathrm{S}}=7 \mathrm{pF}$ (estimated value).
2. This test is performed by cutting the LQFP176 package pin (pad removal).

## On-chip peripheral current consumption

The MCU is placed under the following conditions:

- At startup, all I/O pins are in analog input configuration.
- All peripherals are disabled unless otherwise mentioned.
- I/O compensation cell enabled.
- The ART accelerator is ON.
- Scale 1 mode selected, internal digital voltage $\mathrm{V} 12=1.32 \mathrm{~V}$.
- HCLK is the system clock. $\mathrm{f}_{\text {PCLK } 1}=\mathrm{f}_{\mathrm{HCLK}} / 4$, and $\mathrm{f}_{\text {PCLK } 2}=\mathrm{f}_{\mathrm{HCLK}} / 2$.

The given value is calculated by measuring the difference of current consumption

- with all peripherals clocked off
- with only one peripheral clocked on
- $\quad \mathrm{f}_{\text {HCLK }}=180 \mathrm{MHz}$ (Scale1 + over-drive ON), $\mathrm{f}_{\text {HCLK }}=144 \mathrm{MHz}$ (Scale 2), $\mathrm{f}_{\text {HCLK }}=120 \mathrm{MHz}$ (Scale 3)"
- Ambient operating temperature is $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$.

Table 35. Peripheral current consumption

| Peripheral |  | $\mathrm{I}_{\mathrm{DD}}(\mathrm{Typ})^{(1)}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Scale 1 | Scale 2 | Scale 3 |  |
| $\begin{gathered} \text { AHB1 } \\ \text { (up to } \\ 180 \mathrm{MHz} \text { ) } \end{gathered}$ | GPIOA | 2.50 | 2.36 | 2.08 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | GPIOB | 2.56 | 2.36 | 2.08 |  |
|  | GPIOC | 2.44 | 2.29 | 2.00 |  |
|  | GPIOD | 2.50 | 2.36 | 2.08 |  |
|  | GPIOE | 2.44 | 2.29 | 2.00 |  |
|  | GPIOF | 2.44 | 2.29 | 2.00 |  |
|  | GPIOG | 2.39 | 2.22 | 2.00 |  |
|  | GPIOH | 2.33 | 2.15 | 1.92 |  |
|  | GPIOI | 2.39 | 2.22 | 2.00 |  |
|  | GPIOJ | 2.33 | 2.15 | 1.92 |  |
|  | GPIOK | 2.33 | 2.15 | 1.92 |  |
|  | OTG_HS+ULPI | 27.00 | 24.86 | 21.92 |  |
|  | CRC | 0.44 | 0.42 | 0.33 |  |
|  | BKPSRAM | 0.78 | 0.69 | 0.58 |  |
|  | DMA1 | 25.33 | 23.26 | 20.50 |  |
|  | DMA2 | 24.72 | 22.71 | 20.00 |  |
|  | DMA2D | 28.50 | 26.32 | 23.33 |  |
|  | ETH MAC <br> ETH_MAC_TX <br> ETH_MAC_RX <br> ETH_MAC_PTP | 21.56 | 20.07 | 17.75 |  |

Table 35. Peripheral current consumption (continued)

| Peripheral |  | $\mathrm{I}_{\mathrm{DD}}(\mathrm{Typ})^{(1)}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Scale 1 | Scale 2 | Scale 3 |  |
| AHB2 <br> (up to 180 MHz ) | OTG_FS | 25.67 | 26.67 | 23.58 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | DCMI | 3.72 | 3.40 | 3.00 |  |
|  | RNG | 2.28 | 2.36 | 2.17 |  |
| AHB3 (up to 180 MHz ) | FMC | 21.39 | 19.79 | 17.50 | $\mu \mathrm{A} / \mathrm{MHz}$ |
| Bus matrix ${ }^{(2)}$ |  | 14.06 | 13.19 | 11.75 | $\mu \mathrm{A} / \mathrm{MHz}$ |
| $\begin{gathered} \text { APB1 } \\ \text { (up to } \\ 45 \mathrm{MHz} \text { ) } \end{gathered}$ | TIM2 | 17.56 | 16.42 | 14.47 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | TIM3 | 14.22 | 13.36 | 11.80 |  |
|  | TIM4 | 14.89 | 13.64 | 12.13 |  |
|  | TIM5 | 17.33 | 16.42 | 14.47 |  |
|  | TIM6 | 2.89 | 2.53 | 2.47 |  |
|  | TIM7 | 3.11 | 2.81 | 2.47 |  |
|  | TIM12 | 7.33 | 6.97 | 6.13 |  |
|  | TIM13 | 4.89 | 4.47 | 4.13 |  |
|  | TIM14 | 5.56 | 5.31 | 4.80 |  |
|  | PWR | 11.11 | 10.31 | 9.13 |  |
|  | USART2 | 4.22 | 3.92 | 3.47 |  |
|  | USART3 | 4.44 | 4.19 | 3.80 |  |
|  | UART4 | 4.00 | 3.92 | 3.47 |  |
|  | UART5 | 4.00 | 3.92 | 3.47 |  |
|  | UART7 | 4.00 | 3.92 | 3.47 |  |
|  | UART8 | 3.78 | 3.92 | 3.47 |  |
|  | I2C1 | 4.00 | 3.92 | 3.47 |  |
|  | I2C2 | 4.00 | 3.92 | 3.47 |  |
|  | I2C3 | 4.00 | 3.92 | 3.47 |  |
|  | $\mathrm{SPI}^{(3)}$ | 3.11 | 3.08 | 2.80 |  |
|  | $\mathrm{SPI}^{(3)}$ | 3.56 | 3.36 | 3.13 |  |
|  | I2S2 | 2.89 | 2.81 | 2.47 |  |
|  | I2S3 | 3.33 | 3.08 | 2.80 |  |
|  | CAN1 | 6.89 | 6.42 | 5.80 |  |
|  | CAN2 | 6.67 | 6.14 | 5.47 |  |
|  | DAC ${ }^{(4)}$ | 2.89 | 2.25 | 2.13 |  |
|  | WWDG | 0.89 | 0.86 | 0.80 |  |

Table 35. Peripheral current consumption (continued)

| Peripheral |  | $\mathrm{I}_{\mathrm{DD}}(\mathrm{Typ})^{(1)}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Scale 1 | Scale 2 | Scale 3 |  |
| $\begin{gathered} \text { APB2 } \\ \text { (up to } \\ 90 \mathrm{MHz} \text { ) } \end{gathered}$ | SDIO | 8.11 | 8.75 | 7.83 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | TIM1 | 17.11 | 15.97 | 14.17 |  |
|  | TIM8 | 17.33 | 16.11 | 14.33 |  |
|  | TIM9 | 7.22 | 6.67 | 6.00 |  |
|  | TIM10 | 4.56 | 4.31 | 3.83 |  |
|  | TIM11 | 4.78 | 4.44 | 4.00 |  |
|  | ADC1 ${ }^{(5)}$ | 4.67 | 4.31 | 3.83 |  |
|  | ADC2 ${ }^{(5)}$ | 4.78 | 4.44 | 4.00 |  |
|  | ADC3 ${ }^{(5)}$ | 4.56 | 4.17 | 3.67 |  |
|  | SPI1 | 1.44 | 1.39 | 1.17 |  |
|  | USART1 | 4.00 | 3.75 | 3.33 |  |
|  | USART6 | 4.00 | 3.75 | 3.33 |  |
|  | SPI4 | 1.44 | 1.39 | 1.17 |  |
|  | SPI5 | 1.44 | 1.39 | 1.17 |  |
|  | SPI6 | 1.44 | 1.39 | 1.17 |  |
|  | SYSCFG | 0.78 | 0.69 | 0.67 |  |
|  | LCD_TFT | 39.89 | 37.22 | 33.17 |  |
|  | SAI1 | 3.78 | 3.47 | 3.17 |  |

1. When the $\mathrm{I} / \mathrm{O}$ compensation cell is $\mathrm{ON}, \mathrm{I}_{\mathrm{DD}}$ typical value increases by 0.22 mA .
2. The BusMatrix is automatically active when at least one master is ON.
3. To enable an I2S peripheral, first set the I2SMOD bit and then the I2SE bit in the SPI_I2SCFGR register.
4. When the DAC is ON and EN1/2 bits are set in DAC_CR register, add an additional power consumption of 0.8 mA per DAC channel for the analog part.
5. When the ADC is ON (ADON bit set in the ADC CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part.

### 6.3.8 Wakeup time from low-power modes

The wakeup times given in Table 36 are measured starting from the wakeup event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep modes: the wakeup event is WFE.
- WKUP (PA0) pin is used to wakeup from Standby, Stop and Sleep modes.

All timings are derived from tests performed under ambient temperature and $V_{D D}=3.3 \mathrm{~V}$.
Table 36. Low-power mode wakeup timings

| Symbol | Parameter | Conditions | Typ ${ }^{(1)}$ | Max ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {WUSLEEP }}{ }^{(2)}$ | Wakeup from Sleep | - | 6 | - | CPU clock cycle |
| $\mathrm{t}_{\text {WUSTOP }}{ }^{(2)}$ | Wakeup from Stop mode with MR/LP regulator in normal mode | Main regulator is ON | 13.6 | - | $\mu \mathrm{s}$ |
|  |  | Main regulator is ON and Flash memory in Deep power down mode | 93 | 111 |  |
|  |  | Low power regulator is ON | 22 | 32 |  |
|  |  | Low power regulator is ON and Flash memory in Deep power down mode | 103 | 126 |  |
| $\mathrm{t}_{\text {WUSTOP }}{ }^{(2)}$ | Wakeup from Stop mode with MR/LP regulator in Under-drive mode | Main regulator in under-drive mode (Flash memory in Deep power-down mode) | 105 | 128 |  |
|  |  | Low power regulator in under-drive mode <br> (Flash memory in Deep power-down mode ) | 125 | 155 |  |
| $\underset{(2)(3)}{\operatorname{tWUSTDBY}}$ | Wakeup from Standby mode |  | 318 | 412 |  |

1. Guaranteed by characterization results.
2. The wakeup times are measured from the wakeup event to the point in which the application code reads the first
3. $\mathrm{t}_{\text {WUSTDBY }}$ maximum value is given at $-40^{\circ} \mathrm{C}$.

### 6.3.9 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the Table 56: I/O static characteristics. However, the recommended clock input waveform is shown in Figure 27.

The characteristics given in Table 37 result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in Table 17.

Table 37. High-speed external user clock characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {HSE_ext }}$ | External user clock source frequency ${ }^{(1)}$ |  | 1 | - | 50 | MHz |
| $\mathrm{V}_{\text {HSEH }}$ | OSC_IN input pin high level voltage |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | $V_{D D}$ |  |
| $\mathrm{V}_{\text {HSEL }}$ | OSC_IN input pin low level voltage |  | $\mathrm{V}_{\mathrm{SS}}$ | - | $0.3 \mathrm{~V}_{\mathrm{DD}}$ |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{w}(\mathrm{HSE})} \\ & \mathrm{t}_{\mathrm{w}(\mathrm{HSE})} \end{aligned}$ | OSC_IN high or low time ${ }^{(1)}$ |  | 5 | - | - |  |
| $\begin{aligned} & \left.\mathrm{t}_{\mathrm{r}(\mathrm{HSE}}\right) \\ & \left.\mathrm{t}_{\mathrm{f}(\mathrm{HSE}}\right) \end{aligned}$ | OSC_IN rise or fall time ${ }^{(1)}$ |  | - | - | 10 |  |
| $\mathrm{C}_{\text {in(HSE) }}$ | OSC_IN input capacitance ${ }^{(1)}$ |  | - | 5 | - | pF |
| $\mathrm{DuCy}_{(\text {(HSE) }}$ | Duty cycle |  | 45 | - | 55 | \% |
| $\mathrm{I}_{\mathrm{L}}$ | OSC_IN Input leakage current | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DD}}$ | - | - | $\pm 1$ | $\mu \mathrm{A}$ |

1. Guaranteed by design.

## Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the Table 56: I/O static characteristics. However, the recommended clock input waveform is shown in Figure 28.

The characteristics given in Table 38 result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in Table 17.

Table 38. Low-speed external user clock characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {LSE_ext }}$ | User External clock source frequency ${ }^{(1)}$ |  | - | 32.768 | 1000 | kHz |
| $\mathrm{V}_{\text {LSEH }}$ | OSC32_IN input pin high level voltage |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | $V_{D D}$ | V |
| $V_{\text {LSEL }}$ | OSC32_IN input pin low level voltage |  | $\mathrm{V}_{\text {SS }}$ | - | $0.3 \mathrm{~V}_{\mathrm{DD}}$ |  |
| $\begin{aligned} & \mathrm{t}_{w(\text { LSE })} \\ & \mathrm{t}_{\mathrm{f}(\mathrm{LSE})} \end{aligned}$ | OSC32_IN high or low time ${ }^{(1)}$ |  | 450 | - | - | ns |
| $\begin{aligned} & \left.\mathrm{t}_{\mathrm{r}(\mathrm{LSE}}\right) \\ & \left.\mathrm{t}_{\mathrm{f}(\mathrm{LSE})}\right) \end{aligned}$ | OSC32_IN rise or fall time ${ }^{(1)}$ |  | - | - | 50 |  |
| $\mathrm{C}_{\text {in(LSE) }}$ | OSC32_IN input capacitance ${ }^{(1)}$ |  | - | 5 | - | pF |
| $\mathrm{DuCy}_{(\text {(LSE) }}$ | Duty cycle |  | 30 | - | 70 | \% |
| $\mathrm{I}_{\mathrm{L}}$ | OSC32_IN Input leakage current | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{DD}}$ | - | - | $\pm 1$ | $\mu \mathrm{A}$ |

1. Guaranteed by design.

Figure 27. High-speed external clock source AC timing diagram


Figure 28. Low-speed external clock source AC timing diagram


High-speed external clock generated from a crystal/ceramic resonator
The high-speed external (HSE) clock can be supplied with a 4 to 26 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in Table 39. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Table 39. HSE 4-26 MHz oscillator characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fosc_IN | Oscillator frequency |  | 4 | - | 26 | MHz |
| $\mathrm{R}_{\mathrm{F}}$ | Feedback resistor |  | - | 200 | - | k $\Omega$ |
| $\mathrm{I}_{\mathrm{DD}}$ | HSE current consumption | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \\ \mathrm{ESR}=30 \Omega \\ \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} @ 25 \mathrm{MHz} \end{gathered}$ | - | 450 | - | $\mu \mathrm{A}$ |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \\ \mathrm{ESR}=30 \Omega, \\ \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} @ 25 \mathrm{MHz} \end{gathered}$ | - | 530 | - |  |
| $\mathrm{ACC}_{\text {HSE }}{ }^{(2)}$ | HSE accuracy |  | - 500 | - | 500 | ppm |
| $\mathrm{G}_{\mathrm{m}}$ _crit_max | Maximum critical crystal $\mathrm{gm}_{\mathrm{m}}$ | Startup | - | - | 1 | mA/V |
| $\mathrm{t}_{\text {SU(HSE }}{ }^{(3)}$ | Startup time | $V_{D D}$ is stabilized | - | 2 | - | ms |

1. Guaranteed by design.
2. This parameter depends on the crystal used in the application. The minimum and maximum values must be respected to comply with USB standard specifications.
3. $t_{\text {SU(HSE) }}$ is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is based on characterization and not tested in production. It is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

For $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see Figure 29). $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L 1}$ and $C_{L 2}$. PCB and MCU pin capacitance must be included ( 10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$.
Note: $\quad$ For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

Figure 29. Typical application with an 8 MHz crystal


1. $R_{E X T}$ value depends on the crystal characteristics.

## Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in Table 40. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Table 40. LSE oscillator characteristics ( $\mathrm{f}_{\text {LSE }}=32.768 \mathrm{kHz}$ ) ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{F}}$ | Feedback resistor |  | - | 18.4 | - | $\mathrm{M} \Omega$ |
| $\mathrm{I}_{\mathrm{DD}}$ | LSE current consumption |  | - | - | 1 | $\mu \mathrm{~A}$ |
| $\mathrm{ACC}_{\text {LSE }}{ }^{(2)}$ | LSE accuracy |  | -500 | - | 500 | ppm |
| $\mathrm{G}_{\mathrm{m} \text { _crit_max }}$ | Maximum critical crystal $\mathrm{g}_{\mathrm{m}}$ |  | Startup | - | - | 0.56 |
| $\mathrm{t}_{\mathrm{SU}(\mathrm{LSE})}{ }^{(3)}$ | startup time | $\mathrm{V}_{\mathrm{DD}}$ is stabilized |  |  |  |  |

1. Guaranteed by design.
2. This parameter depends on the crystal used in the application. Refer to application note AN2867.
3. $t_{\text {SUULSE }}$ ) is the startup time measured from the moment it is enabled (by software) to a stabilized
32.768 kHz oscillation is reached. This value is based on characterization and not tested in production. It is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

Note: $\quad$ For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

Figure 30. Typical application with a 32.768 kHz crystal


### 6.3.10 Internal clock source characteristics

The parameters given in Table 41 and Table 42 are derived from tests performed under ambient temperature and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 17.

High-speed internal (HSI) RC oscillator
Table 41. HSI oscillator characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{HSI}}$ | Frequency | - | - | 16 | - | MHz |
| $\mathrm{ACC}_{\mathrm{HSI}}$ | HSI user-trimming step ${ }^{(2)}$ | - | - | - | 1 | \% |
|  | Accuracy of the HSI oscillator | $\mathrm{T}_{\mathrm{A}}=-40$ to $105{ }^{\circ} \mathrm{C}^{(3)}$ | -8 | - | 4.5 | \% |
|  |  | $\mathrm{T}_{\mathrm{A}}=-10$ to $85^{\circ} \mathrm{C}^{(3)}$ | -4 | - | 4 | \% |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(4)}$ | -1 | - | 1 | \% |
| $\mathrm{t}_{\mathrm{su}(\mathrm{HSI})}{ }^{(2)}$ | HSI oscillator startup time | - | - | 2.2 | 4 | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{HSI})}{ }^{(2)}$ | HSI oscillator power consumption | - | - | 60 | 80 | $\mu \mathrm{A}$ |

1. $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $105^{\circ} \mathrm{C}$ unless otherwise specified.
2. Guaranteed by design.
3. Guaranteed by characterization results.
4. Factory calibrated, parts not soldered.

Figure 31. ACCHSI accuracy versus temperature


1. Guaranteed by characterization results.

## Low-speed internal (LSI) RC oscillator

Table 42. LSI oscillator characteristics ${ }^{(1)}$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{LSI}}{ }^{(2)}$ | Frequency | 17 | 32 | 47 | kHz |
| $\mathrm{t}_{\mathrm{su}(\mathrm{LSI})}{ }^{(3)}$ | LSI oscillator startup time | - | 15 | 40 | $\mu \mathrm{~s}$ |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{LSI})}{ }^{(3)}$ | LSI oscillator power consumption | - | 0.4 | 0.6 | $\mu \mathrm{~A}$ |

1. $V_{D D}=3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $105^{\circ} \mathrm{C}$ unless otherwise specified.
2. Guaranteed by characterization results.
3. Guaranteed by design.

Figure 32. $A C C_{\text {LSI }}$ versus temperature


### 6.3.11 PLL characteristics

The parameters given in Table 43 and Table 44 are derived from tests performed under temperature and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 17.

Table 43. Main PLL characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {PLL_IN }}$ | PLL input clock ${ }^{(1)}$ |  | $0.95{ }^{(2)}$ | 1 | 2.10 | MHz |
| $\mathrm{f}_{\text {PLL_OUT }}$ | PLL multiplier output clock |  | 24 | - | 180 | MHz |
| fpLL48_OUT | 48 MHz PLL multiplier output clock |  | - | 48 | 75 | MHz |
| $\mathrm{f}_{\text {VCO_OUT }}$ | PLL VCO output |  | 100 | - | 432 | MHz |
| t Lock | PLL lock time | VCO freq $=100 \mathrm{MHz}$ | 75 | - | 200 | $\mu \mathrm{s}$ |
|  |  | VCO freq $=432 \mathrm{MHz}$ | 100 | - | 300 |  |

Table 43. Main PLL characteristics (continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Jitter ${ }^{(3)}$ | Cycle-to-cycle jitter | System clock$120 \mathrm{MHz}$ | RMS | - | 25 | - | ps |
|  |  |  | peak <br> to <br> peak | - | $\pm 150$ | - |  |
|  | Period Jitter |  | RMS | - | 15 | - |  |
|  |  |  | peak to peak | - | $\pm 200$ | - |  |
|  | Main clock output (MCO) for RMII Ethernet | Cycle to cycle at 50 MHz on 1000 samples |  | - | 32 | - |  |
|  | Main clock output (MCO) for MII Ethernet | Cycle to cycle at 25 MHz on 1000 samples |  | - | 40 | - |  |
|  | Bit Time CAN jitter | Cycle to cycle at 1 MHz on 1000 samples |  | - | 330 | - |  |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{PLL})^{(4)}}$ | PLL power consumption on VDD | $\begin{aligned} & \mathrm{VCO} \text { freq }=100 \mathrm{MHz} \\ & \mathrm{VCO} \text { freq }=432 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 0.15 \\ & 0.45 \end{aligned}$ | - | $\begin{aligned} & 0.40 \\ & 0.75 \end{aligned}$ | mA |
| $\mathrm{I}_{\mathrm{DDA}(\mathrm{PLL})}{ }^{(4)}$ | PLL power consumption on VDDA | $\begin{aligned} & \mathrm{VCO} \text { freq }=100 \mathrm{MHz} \\ & \mathrm{VCO} \text { freq }=432 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 0.30 \\ & 0.55 \end{aligned}$ | - | $\begin{aligned} & 0.40 \\ & 0.85 \end{aligned}$ | mA |

1. Take care of using the appropriate division factor $M$ to obtain the specified PLL input clock values. The $M$ factor is shared between PLL and PLLI2S.
2. Guaranteed by design.
3. The use of 2 PLLs in parallel could degraded the Jitter up to $+30 \%$.
4. Guaranteed by characterization results.

Table 44. PLLI2S (audio PLL) characteristics

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fPLLI2S_IN | PLLI2S input clock ${ }^{(1)}$ |  |  | $0.95{ }^{(2)}$ | 1 | 2.10 | MHz |
| fPLLI2S_OUT | PLLI2S multiplier output clock |  |  | - | - | 216 | MHz |
| $\mathrm{f}_{\text {VCO_OUT }}$ | PLLI2S VCO output |  |  | 100 | - | 432 | MHz |
| t Lock | PLLI2S lock time | VCO freq $=100 \mathrm{MHz}$ |  | 75 | - | 200 | $\mu \mathrm{s}$ |
|  |  | VCO freq $=432 \mathrm{MHz}$ |  | 100 | - | 300 |  |
| Jitter ${ }^{(3)}$ | Master I2S clock jitter | Cycle to cycle at 12.288 MHz on 48 KHz period, $\mathrm{N}=432, \mathrm{R}=5$ | RMS | - | 90 | - |  |
|  |  |  | peak to peak | - | $\pm 280$ | - | ps |
|  |  | Average frequency of $\begin{aligned} & 12.288 \mathrm{MHz} \\ & \mathrm{~N}=432, \mathrm{R}=5 \end{aligned}$ <br> on 1000 samples |  | - | 90 | - | ps |
|  | WS I2S clock jitter | Cycle to cycle at 48 KHz on 1000 samples |  | - | 400 | - | ps |

Table 44. PLLI2S (audio PLL) characteristics (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{PLLI2S)}}{ }^{(4)}$ | PLLI2S power consumption on | VCO freq $=100 \mathrm{MHz}$ | 0.15 | - | 0.40 | mA |
|  | $\mathrm{~V}_{\mathrm{DD}}$ | VCO freq $=432 \mathrm{MHz}$ | 0.45 |  | 0.75 |  |
| $\mathrm{I}_{\mathrm{DDA}(\text { PLLI2S })}{ }^{(4)}$ | PLLI2S power consumption on | VCO freq $=100 \mathrm{MHz}$ | 0.30 |  | 0.40 | mA |
|  | $\mathrm{~V}_{\mathrm{DDA}}$ | VCO freq $=432 \mathrm{MHz}$ | 0.55 |  | 0.85 |  |

1. Take care of using the appropriate division factor $M$ to have the specified PLL input clock values.
2. Guaranteed by design.
3. Value given with main PLL running.
4. Guaranteed by characterization results.

Table 45. PLLISAI (audio and LCD-TFT PLL) characteristics

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {PLLSAI_IN }}$ | PLLSAI input clock ${ }^{(1)}$ |  |  | $0.95{ }^{(2)}$ | 1 | 2.10 | MHz |
| $\mathrm{f}_{\text {PLLSAI_OUT }}$ | PLLSAI multiplier output clock |  |  | - | - | 216 | MHz |
| $\mathrm{f}_{\mathrm{VCO}}$ _OUT | PLLSAI VCO output |  |  | 100 | - | 432 | MHz |
| $\mathrm{t}_{\text {LOCK }}$ | PLLSAI lock time | VCO freq $=100 \mathrm{MHz}$ |  | 75 | - | 200 | $\mu \mathrm{s}$ |
|  |  | VCO freq $=432 \mathrm{MHz}$ |  | 100 | - | 300 |  |
| Jitter ${ }^{(3)}$ | Main SAI clock jitter | Cycle to cycle at 12.288 MHz on 48 KHz period, $\mathrm{N}=432$, $\mathrm{R}=5$ | RMS | - | 90 | - |  |
|  |  |  | $\begin{gathered} \text { peak } \\ \text { to } \\ \text { peak } \end{gathered}$ | - | $\pm 280$ | - | ps |
|  |  | Average frequency of $\begin{aligned} & 12.288 \mathrm{MHz} \\ & \mathrm{~N}=432, \mathrm{R}=5 \end{aligned}$ <br> on 1000 samples |  | - | 90 | - | ps |
|  | FS clock jitter | Cycle to cycle at 48 KHz on 1000 samples |  | - | 400 | - | ps |
| $\mathrm{I}_{\mathrm{DD}(\mathrm{PLLSAI})}{ }^{(4)}$ | PLLSAI power consumption on $V_{D D}$ | $\begin{aligned} & \mathrm{VCO} \text { freq }=100 \mathrm{MHz} \\ & \mathrm{VCO} \text { freq }=432 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 0.15 \\ & 0.45 \end{aligned}$ | - | $\begin{aligned} & 0.40 \\ & 0.75 \end{aligned}$ | mA |
| $\mathrm{I}_{\text {DDA(PLLSAI) }}{ }^{(4)}$ | PLLSAI power consumption on $V_{\text {DDA }}$ | $\begin{aligned} & \mathrm{VCO} \text { freq }=100 \mathrm{MHz} \\ & \mathrm{VCO} \text { freq }=432 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 0.30 \\ & 0.55 \end{aligned}$ |  | $\begin{aligned} & 0.40 \\ & 0.85 \end{aligned}$ | mA |

1. Take care of using the appropriate division factor $M$ to have the specified PLL input clock values.
2. Guaranteed by design.
3. Value given with main PLL running.
4. Guaranteed by characterization results.

### 6.3.12 PLL spread spectrum clock generation (SSCG) characteristics

The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see Table 52: EMI characteristics). It is available only on the main PLL.

Table 46. SSCG parameters constraint

| Symbol | Parameter | Min | Typ | Max $^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {Mod }}$ | Modulation frequency | - | - | 10 | KHz |
| md | Peak modulation depth | 0.25 | - | 2 | $\%$ |
| MODEPER * INCSTEP |  | - | - | $2^{15}-1$ | - |

1. Guaranteed by design.

## Equation 1

The frequency modulation period (MODEPER) is given by the equation below:

$$
\text { MODEPER }=\text { round }\left[\mathrm{f}_{\mathrm{PLL}} \mathrm{IN}^{\prime}\left(4 \times \mathrm{f}_{\mathrm{Mod}}\right)\right]
$$

$\mathrm{f}_{\mathrm{PLL} \_} \mathrm{N}$ and $\mathrm{f}_{\text {Mod }}$ must be expressed in Hz .
As an example:
If $\mathrm{f}_{\mathrm{PLL}} \mathrm{IN}=1 \mathrm{MHz}$, and $\mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}$, the modulation depth (MODEPER) is given by equation 1:

$$
\text { MODEPER }=\operatorname{round}\left[10^{6} /\left(4 \times 10^{3}\right)\right]=250
$$

## Equation 2

Equation 2 allows to calculate the increment step (INCSTEP):

$$
\text { INCSTEP }=\operatorname{round}\left[\left(\left(2^{15}-1\right) \times \mathrm{md} \times \text { PLLN }\right) /(100 \times 5 \times \text { MODEPER })\right]
$$

$\mathrm{f}_{\text {VCO_OUT }}$ must be expressed in MHz .
With a modulation depth (md) $= \pm 2 \%$ ( $4 \%$ peak to peak), and PLLN $=240$ (in MHz):

$$
\operatorname{INCSTEP}=\operatorname{round}\left[\left(\left(2^{15}-1\right) \times 2 \times 240\right) /(100 \times 5 \times 250)\right]=126 \mathrm{md}(\text { quantitazed }) \%
$$

An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula:

$$
\mathrm{md}_{\text {quantized }} \%=(\text { MODEPER } \times \text { INCSTEP } \times 100 \times 5) /\left(\left(2^{15}-1\right) \times \text { PLLN }\right)
$$

As a result:

$$
\mathrm{md}_{\text {quantized }} \%=(250 \times 126 \times 100 \times 5) /\left(\left(2^{15}-1\right) \times 240\right)=2.002 \%(\text { peak })
$$

Figure 33 and Figure 34 show the main PLL output clock waveforms in center spread and down spread modes, where:

F 0 is $\mathrm{f}_{\text {PLL_out }}$ nominal.
$\mathrm{T}_{\text {mode }}$ is the modulation period.
md is the modulation depth.

Figure 33. PLL output clock waveforms in center spread mode


Figure 34. PLL output clock waveforms in down spread mode


### 6.3.13 Memory characteristics

## Flash memory

The characteristics are given at TA $=-40$ to $105^{\circ} \mathrm{C}$ unless otherwise specified.
The devices are shipped to customers with the Flash memory erased.
Table 47. Flash memory characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply current | Write / Erase 8-bit mode, $\mathrm{V}_{\mathrm{DD}}=1.7 \mathrm{~V}$ | - | 5 | - | mA |
|  |  | Write / Erase 16-bit mode, $\mathrm{V}_{\mathrm{DD}}=2.1 \mathrm{~V}$ | - | 8 | - |  |
|  |  | Write / Erase 32-bit mode, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | - | 12 | - |  |

Table 48. Flash memory programming

| Symbol | Parameter | Conditions | Min ${ }^{(1)}$ | Typ | Max ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {prog }}$ | Word programming time | Program/erase parallelism $($ PSIZE $)=x 8 / 16 / 32$ | - | 16 | $100^{(2)}$ | $\mu \mathrm{s}$ |
| terase16kB | Sector (16 KB ) erase time | Program/erase parallelism $(P S I Z E)=x 8$ | - | 400 | 800 | ms |
|  |  | Program/erase parallelism $($ PSIZE $)=x 16$ | - | 300 | 600 |  |
|  |  | Program/erase parallelism $(\text { PSIZE })=x 32$ | - | 250 | 500 |  |
| $t_{\text {ERASE64KB }}$ | Sector (64 KB ) erase time | Program/erase parallelism $\text { (PSIZE) }=x 8$ | - | 1200 | 2400 | ms |
|  |  | Program/erase parallelism $($ PSIZE $)=x 16$ | - | 700 | 1400 |  |
|  |  | Program/erase parallelism $(P S I Z E)=x 32$ | - | 550 | 1100 |  |
| $\mathrm{t}_{\text {ERASE128KB }}$ | Sector (128 KB) erase time | Program/erase parallelism $(\text { PSIZE })=x 8$ | - | 2 | 4 | s |
|  |  | Program/erase parallelism $(\text { PSIZE })=x 16$ | - | 1.3 | 2.6 |  |
|  |  | Program/erase parallelism $(P S I Z E)=x 32$ | - | 1 | 2 |  |
| $\mathrm{t}_{\text {ME }}$ | Mass erase time | Program/erase parallelism $(\text { PSIZE) }=x 8$ | - | 16 | 32 | s |
|  |  | Program/erase parallelism $(P S I Z E)=x 16$ | - | 11 | 22 |  |
|  |  | Program/erase parallelism (PSIZE) $=x 32$ | - | 8 | 16 |  |

Table 48. Flash memory programming (continued)

| Symbol | Parameter | Conditions | Min ${ }^{(1)}$ | Typ | Max ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{B E}$ | Bank erase time | Program/erase parallelism $($ PSIZE) $=x 8$ | - | 16 | 32 | s |
|  |  | Program/erase parallelism $(\text { PSIZE })=x 16$ | - | 11 | 22 |  |
|  |  | Program/erase parallelism (PSIZE) $=x 32$ | - | 8 | 16 |  |
| $V_{\text {prog }}$ | Programming voltage | 32-bit program operation | 2.7 | - | 3.6 | V |
|  |  | 16-bit program operation | 2.1 | - | 3.6 | V |
|  |  | 8-bit program operation | 1.7 | - | 3.6 | V |

1. Guaranteed by characterization results.
2. The maximum programming time is measured after 100 K erase operations.

Table 49. Flash memory programming with $\mathrm{V}_{\mathrm{PP}}$

| Symbol | Parameter | Conditions | Min ${ }^{(1)}$ | Typ | Max ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {prog }}$ | Double word programming | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0 \text { to }+40^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{PP}}=8.5 \mathrm{~V} \end{gathered}$ | - | 16 | $100^{(2)}$ | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {ERASE16KB }}$ | Sector (16 KB) erase time |  | - | 230 | - | ms |
| terase64KB | Sector (64 KB) erase time |  | - | 490 | - |  |
| terase128kb | Sector (128 KB) erase time |  | - | 875 | - |  |
| $\mathrm{t}_{\text {ME }}$ | Mass erase time |  | - | 6.9 | - | s |
| $t_{B E}$ | Bank erase time |  | - | 6.9 | - | s |
| $\mathrm{V}_{\text {prog }}$ | Programming voltage |  | 2.7 | - | 3.6 | V |
| $V_{P P}$ | $\mathrm{V}_{\mathrm{PP}}$ voltage range |  | 7 | - | 9 | V |
| $\mathrm{I}_{\text {PP }}$ | Minimum current sunk on the $V_{P P}$ pin |  | 10 | - | - | mA |
| $\mathrm{t}_{\text {VPP }}{ }^{(3)}$ | Cumulative time during which $V_{P P}$ is applied |  | - | - | 1 | hour |

1. Guaranteed by design.
2. The maximum programming time is measured after 100 K erase operations.
3. $V_{\mathrm{PP}}$ should only be connected during programming/erasing.

Table 50. Flash memory endurance and data retention

| Symbol | Parameter | Conditions | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min ${ }^{(1)}$ |  |
| $\mathrm{N}_{\text {END }}$ | Endurance | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40 \text { to }+85^{\circ} \mathrm{C}(6 \text { suffix versions }) \\ & \left.\mathrm{T}_{\mathrm{A}}=-40 \text { to }+105^{\circ} \mathrm{C} \text { ( } 7 \text { suffix versions }\right) \end{aligned}$ | 10 | kcycles |
| $t_{\text {RET }}$ | Data retention | $1 \mathrm{kcycle}^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | 30 | Years |
|  |  | $1 \mathrm{kcycle}^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=105^{\circ} \mathrm{C}$ | 10 |  |
|  |  | 10 kcycles $^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ | 20 |  |

1. Guaranteed by characterization results.
2. Cycling performed over the whole temperature range.

### 6.3.14 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

## Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.
The test results are given in Table 51. They are based on the EMS levels and classes defined in application note AN1709.

Table 51. EMS characteristics

| Symbol | Parameter | Conditions | Level/ <br> Class |
| :--- | :--- | :--- | :---: |
| $V_{\text {FESD }}$ | Voltage limits to be applied on any $\mathrm{I} / \mathrm{O}$ pin to <br> induce a functional disturbance | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{LQFP} 176, \mathrm{~T}_{\mathrm{A}}=$ <br> $+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{HCLK}}=168 \mathrm{MHz}$, conforms <br> to IEC 61000-4-2 | 2 B |
| $\mathrm{~V}_{\text {EFTB }}$ | Fast transient voltage burst limits to be <br> applied through 100 pF on $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ <br> pins to induce a functional disturbance | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{LQFP} 176, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, <br> $\mathrm{f}_{\mathrm{HCLK}}=168 \mathrm{MHz}$, conforms to <br> $\mathrm{IEC} 61000-4-2$ | 4 A |

When the application is exposed to a noisy environment, it is recommended to avoid pin exposition to disturbances. The pins showing a middle range robustness are: PA0, PA1, PA2, PH2, PH3, PH4, PH5, PA3, PA4, PA5, PA6, PA7, PC4, and PC5.

As a consequence, it is recommended to add a serial resistor ( $1 \mathrm{k} \Omega$ ) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on PCB).

## Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

Software recommendations
The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

Prequalification trials
Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

## Electromagnetic Interference (EMI)

The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC? code, is running. This emission test is compliant with SAE IEC61967-2 standard which specifies the test board and the pin loading.

Table 52. EMI characteristics

| Symbol | Parameter | Conditions | Monitored | Max vs. [ $\mathrm{f}_{\mathrm{HSE}} / \mathrm{f}_{\mathrm{CPU}}$ ] | Max vs. <br> [ $\mathrm{f}_{\mathrm{HSE}} / \mathrm{f}_{\mathrm{CPU}}$ ] | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 25/168 MHz | 25/180 MHz |  |
| $\mathrm{S}_{\text {EMI }}$ | Peak level | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, LQFP176 package, conforming to SAE J1752/3 EEMBC, ART ON, all peripheral clocks enabled, clock dithering disabled. | 0.1 to 30 MHz | 16 | 19 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | 30 to 130 MHz | 23 | 23 |  |
|  |  |  | $\begin{gathered} 130 \mathrm{MHz} \text { to } \\ 1 \mathrm{GHz} \end{gathered}$ | 25 | 22 |  |
|  |  |  | SAE EMI Level | 4 | 4 | - |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, LQFP176 package, conforming to SAE J1752/3 EEMBC, ART ON, all peripheral clocks enabled, clock dithering enabled | 0.1 to 30 MHz | 17 | 16 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | 30 to 130 MHz | 8 | 10 |  |
|  |  |  | $\begin{gathered} 130 \mathrm{MHz} \text { to } \\ 1 \mathrm{GHz} \end{gathered}$ | 11 | 16 |  |
|  |  |  | SAE EMI level | 3.5 | 3.5 | - |

### 6.3.15 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

## Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ ( $n+1$ ) supply pins). This test conforms to the ANSI/ESDA/JEDEC JS-001 and ANSI/ESD S5.3.1 standards.

Table 53. ESD absolute maximum ratings

| Symbol | Ratings | Conditions | Class | $\begin{gathered} \text { Maximum } \\ \text { value }^{(1)} \end{gathered}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {ESD }}$ (HBM) | Electrostatic discharge voltage (human body model) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ conforming to ANSI/ESDA/JEDEC JS-001 | 2 | 2000 | V |
| $V_{\text {ESD (CDM) }}$ | Electrostatic discharge voltage (charge device model) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ conforming to ANSI/ESD S5.3.1, <br> LQFP100/144/176, UFBGA169/176, TFBGA176 and WLCSP143 packages | C3 | 250 |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ conforming to ANSI/ESD S5.3.1, LQFP208 package | C3 | 250 |  |

1. Guaranteed by characterization results.

## Static latchup

Two complementary static tests are required on six parts to assess the latchup performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78A IC latchup standard.
Table 54. Electrical sensitivities

| Symbol | Parameter | Conditions | Class |
| :---: | :--- | :--- | :---: |
| LU | Static latch-up class | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ conforming to JESD78A | II level A |

### 6.3.16 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below $\mathrm{V}_{\mathrm{SS}}$ or above $\mathrm{V}_{\mathrm{DD}}$ (for standard, 3 V -capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

## Functional susceptibilty to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of $5 \mu \mathrm{~A} /+0 \mu \mathrm{~A}$ range), or other functional failure (for example reset, oscillator frequency deviation).
Negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection.

The test results are given in Table 55.
Table 55. I/O current injection susceptibility ${ }^{(1)}$

| Symbol | Description |  | Functional susceptibility |  |
| :--- | :--- | :---: | :---: | :---: |

1. $\mathrm{NA}=$ not applicable.

Note: $\quad$ It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

### 6.3.17 I/O port characteristics

## General input/output characteristics

Unless otherwise specified, the parameters given in Table 56: I/O static characteristics are derived from tests performed under the conditions summarized in Table 17. All I/Os are CMOS and TTL compliant.

Table 56. I/O static characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | FT, TTa and NRST I/O input low level voltage | $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | - | - | $\begin{array}{\|c\|} \hline 0.35 \mathrm{~V}_{\mathrm{DD}}-0.04 \\ \hline 0.3 \mathrm{~V}_{\mathrm{DD}}{ }^{(2)} \\ \hline \end{array}$ | V |
|  | BOOTO I/O input low level voltage | $\begin{gathered} 1.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V},- \\ 40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 105^{\circ} \mathrm{C} \end{gathered}$ | - | - | $0.1 \mathrm{~V}_{\mathrm{DD}}+0.1^{(1)}$ |  |
|  |  | $\begin{gathered} 1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}, \\ 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 105^{\circ} \mathrm{C} \end{gathered}$ | - | - |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | FT, TTa and NRST I/O input high level voltage ${ }^{(5)}$ | $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | $0.45 \mathrm{~V}_{\mathrm{DD}}+0.3^{(1)}$ | - | - | V |
|  |  |  | $0.7 \mathrm{~V}_{\mathrm{DD}}{ }^{(2)}$ |  |  |  |
|  | ВООТО I/O input high level voltage | $\begin{gathered} 1.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V},- \\ 40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 105^{\circ} \mathrm{C} \end{gathered}$ | $0.17 \mathrm{~V}_{\mathrm{DD}}+0.7^{(1)}$ | - | - |  |
|  |  | $\begin{gathered} 1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}, \\ 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 105^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |  |
| $\mathrm{V}_{\mathrm{HYS}}$ | FT, TTa and NRST I/O input hysteresis | $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | $10 \% \mathrm{~V}_{\mathrm{DD}}{ }^{(3)}$ | - | - | V |
|  | BOOTO I/O input hysteresis | $\begin{gathered} 1.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V},- \\ 40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 105^{\circ} \mathrm{C} \end{gathered}$ | 0.1 | - | - |  |
|  |  | $\begin{gathered} 1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}, \\ 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 105^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |  |
| $\mathrm{l}_{\mathrm{kg}}$ | I/O input leakage current ${ }^{(4)}$ | $\mathrm{V}_{\text {SS }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {DD }}$ | - | - | $\pm 1$ | $\mu \mathrm{A}$ |
|  | I/O FT input leakage current ${ }^{(5)}$ | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ | - | - | 3 |  |

Table 56. I/O static characteristics (continued)

| Symbol | Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{PU}}$ | Weak pull-up equivalent resistor ${ }^{(6)}$ | All pins except for PA10/PB12 (OTG_FS_ID, OTG_HS_ID) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}$ | 30 | 40 | 50 | k $\Omega$ |
|  |  | PA10/PB12 (OTG_FS_ID, OTG_HS_ID) |  | 7 | 10 | 14 |  |
| $\mathrm{R}_{\mathrm{PD}}$ | Weak pulldown equivalent resistor ${ }^{(7)}$ | All pins except for PA10/PB12 (OTG_FS_ID, OTG_HS_ID) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}$ | 30 | 40 | 50 |  |
|  |  | PA10/PB12 (OTG_FS_ID, OTG_HS_ID) |  | 7 | 10 | 14 |  |
| $\mathrm{C}_{10}{ }^{(8)}$ | I/O pin capacitance |  | - | - | 5 | - | pF |

1. Guaranteed by design.
2. Tested in production.
3. With a minimum of 200 mV .
4. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins, Refer to Table 55: I/O current injection susceptibility
5. To sustain a voltage higher than VDD +0.3 V , the internal pull-up/pull-down resistors must be disabled. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins.Refer to Table 55: I/O current injection susceptibility
6. Pull-up resistors are designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimum ( $\sim 10 \%$ order).
7. Pull-down resistors are designed with a true resistance in series with a switchable NMOS. This NMOS contribution to the series resistance is minimum ( $\sim 10 \%$ order).
8. Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization results.

All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements for FT I/Os is shown in Figure 35.

Figure 35. FT I/O input characteristics


## Output driving current

The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8 \mathrm{~mA}$, and sink or source up to $\pm 20 \mathrm{~mA}$ (with a relaxed $\mathrm{V}_{\mathrm{OL}} / \mathrm{V}_{\mathrm{OH}}$ ) except PC13, PC14, PC15 and PI8 which can sink or source up to $\pm 3 \mathrm{~mA}$. When using the PC13 to PC15 and PI8 GPIOs in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF .

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2. In particular:

- The sum of the currents sourced by all the I/Os on $V_{D D}$, plus the maximum Run consumption of the MCU sourced on $V_{D D}$, cannot exceed the absolute maximum rating $\Sigma \mathrm{l}_{\text {VDD }}$ (see Table 15).
- The sum of the currents sunk by all the $\mathrm{I} / \mathrm{Os}$ on $\mathrm{V}_{\mathrm{SS}}$ plus the maximum Run consumption of the MCU sunk on $\mathrm{V}_{\mathrm{SS}}$ cannot exceed the absolute maximum rating $\Sigma \mathrm{l}_{\text {Vss }}$ (see Table 15).


## Output voltage levels

Unless otherwise specified, the parameters given in Table 57 are derived from tests performed under ambient temperature and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 17. All I/Os are CMOS and TTL compliant.

Table 57. Output voltage characteristics

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}{ }^{(1)}$ | Output low level voltage for an I/O pin | $\begin{gathered} \mathrm{CMOS}_{\text {port }}{ }^{(2)} \\ \mathrm{I}_{\mathrm{IO}}=+8 \mathrm{~mA} \\ 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \end{gathered}$ | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}{ }^{(3)}$ | Output high level voltage for an I/O pin |  | $V_{D D}-0.4$ | - |  |
| $\mathrm{V}_{\mathrm{OL}}{ }^{(1)}$ | Output low level voltage for an I/O pin | $\begin{gathered} \text { TTL port }^{(2)} \\ \mathrm{I}_{\mathrm{IO}}=+8 \mathrm{~mA} \\ 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \end{gathered}$ | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}{ }^{(3)}$ | Output high level voltage for an I/O pin |  | 2.4 | - |  |
| $\mathrm{V}_{\mathrm{OL}}{ }^{(1)}$ | Output low level voltage for an I/O pin | $\begin{gathered} \mathrm{I}_{\mathrm{IO}}=+20 \mathrm{~mA} \\ 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \end{gathered}$ | - | $1.3{ }^{(4)}$ | V |
| $\mathrm{V}_{\mathrm{OH}}{ }^{(3)}$ | Output high level voltage for an I/O pin |  | $\mathrm{V}_{\mathrm{DD}}-1.3^{(4)}$ | - |  |
| $\mathrm{V}_{\mathrm{OL}}{ }^{(1)}$ | Output low level voltage for an I/O pin | $\begin{gathered} \mathrm{l}_{\mathrm{O}}=+6 \mathrm{~mA} \\ 1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \end{gathered}$ | - | $0.4{ }^{(4)}$ | V |
| $\mathrm{V}_{\mathrm{OH}}{ }^{(3)}$ | Output high level voltage for an I/O pin |  | $\mathrm{V}_{\mathrm{DD}}-0.4^{(4)}$ | - |  |
| $\mathrm{V}_{\mathrm{OL}}{ }^{(1)}$ | Output low level voltage for an I/O pin | $\begin{gathered} \mathrm{I}_{\mathrm{IO}}=+4 \mathrm{~mA} \\ 1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \end{gathered}$ | - | $0.4{ }^{(5)}$ | V |
| $\mathrm{V}_{\mathrm{OH}}{ }^{(3)}$ | Output high level voltage for an I/O pin |  | $\mathrm{V}_{\mathrm{DD}}-0.4^{(5)}$ | - |  |

1. The $\mathrm{I}_{\mathrm{I}}$ current sunk by the device must always respect the absolute maximum rating specified in Table 15. and the sum of $\mathrm{I}_{\mathrm{IO}}$ (I/O ports and control pins) must not exceed l $\mathrm{V}_{\mathrm{Vs}}$.
2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.
3. The $\mathrm{I}_{\mathrm{O}}$ current sourced by the device must always respect the absolute maximum rating specified in Table 15 and the sum of $\mathrm{I}_{\mathrm{IO}}$ (I/O ports and control pins) must not exceed $\mathrm{I}_{\mathrm{VDD}}$.
4. Based on characterization data.
5. Guaranteed by design.

## Input/output AC characteristics

The definition and values of input/output AC characteristics are given in Figure 36 and Table 58, respectively.

Unless otherwise specified, the parameters given in Table 58 are derived from tests performed under the ambient temperature and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 17.

Table 58. I/O AC characteristics ${ }^{(1)(2)}$

| $\begin{array}{\|l} \text { OSPEEDRy } \\ \text { [1:0] bit } \\ \text { value }^{(1)} \end{array}$ | Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 | $\mathrm{f}_{\max (10) \text { out }}$ | Maximum frequency ${ }^{(3)}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 4 | MHz |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 2 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 8 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.8 \mathrm{~V}$ | - | - | 4 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 3 |  |
|  | $\mathrm{t}_{\mathrm{f}}(\mathrm{O})$ out ${ }^{l}$ $\mathrm{t}_{\mathrm{r}(\mathrm{IO}) \text { out }}$ | Output high to low level fall time and output low to high level rise time | $\begin{aligned} & C_{L}=50 \mathrm{pF}, \mathrm{~V}_{\mathrm{DD}}=1.7 \mathrm{~V} \text { to } \\ & 3.6 \mathrm{~V} \end{aligned}$ | - | - | 100 | ns |
| 01 | $\mathrm{f}_{\max (10) \text { out }}$ | Maximum frequency ${ }^{(3)}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 25 | MHz |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.8 \mathrm{~V}$ | - | - | 12.5 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 10 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 50 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.8 \mathrm{~V}$ | - | - | 20 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 12.5 |  |
|  | $\mathrm{t}_{\mathrm{f}(\mathrm{IO}) \text { out }}{ }^{\prime}$ <br> $\mathrm{t}_{\mathrm{r}(\mathrm{IO}) \text { out }}$ | Output high to low level fall time and output low to high level rise time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 10 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 6 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 20 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 10 |  |
| 10 | $\mathrm{f}_{\max (10) \text { out }}$ | Maximum frequency ${ }^{(3)}$ | $\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | $50^{(4)}$ | MHz |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | $100{ }^{(4)}$ |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 25 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.8 \mathrm{~V}$ | - | - | 50 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 42.5 |  |
|  | $\mathrm{t}_{\mathrm{f}}(\mathrm{O})$ out ${ }^{\prime}$ $\mathrm{t}_{\mathrm{r}(\mathrm{IO}) \text { out }}$ | Output high to low level fall time and output low to high level rise time | $\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 6 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 4 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 10 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 6 |  |

Table 58. I/O AC characteristics ${ }^{(1)(2)}$ (continued)

| $\begin{array}{\|l\|} \hline \text { OSPEEDRy } \\ {[1: 0] \text { bit }} \\ \text { value }{ }^{(1)} \end{array}$ | Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 11 | $\mathrm{f}_{\max (10) \text { out }}$ | Maximum frequency ${ }^{(3)}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | $100^{(4)}$ | MHz |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.8 \mathrm{~V}$ | - | - | 50 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 42.5 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | $180^{(4)}$ |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.8 \mathrm{~V}$ | - | - | 100 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 72.5 |  |
|  | $\mathrm{t}_{\mathrm{f}(\mathrm{IO}) \text { out }} /$ <br> $\mathrm{t}_{\mathrm{r}(\mathrm{IO}) \text { out }}$ | Output high to low level fall time and output low to high level rise time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 4 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.8 \mathrm{~V}$ | - | - | 6 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 7 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ | - | - | 2.5 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.8 \mathrm{~V}$ | - | - | 3.5 |  |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{DD}} \geq 1.7 \mathrm{~V}$ | - | - | 4 |  |
| - | tEXTIpw | Pulse width of external signals detected by the EXTI controller | - | 10 | - | - | ns |

1. Guaranteed by design.
2. The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the STM32F4xx reference manual for a description of the GPIOx_SPEEDR GPIO port output speed register.
3. The maximum frequency is defined in Figure 36.
4. For maximum frequencies above 50 MHz and $\mathrm{V}_{\mathrm{DD}}>2.4 \mathrm{~V}$, the compensation cell should be used.

Figure 36. I/O AC characteristics definition


### 6.3.18 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, $\mathrm{R}_{\mathrm{PU}}$ (see Table 56: I/O static characteristics).
Unless otherwise specified, the parameters given in Table 59 are derived from tests performed under the ambient temperature and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 17.

Table 59. NRST pin characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {PU }}$ | Weak pull-up equivalent resistor ${ }^{(1)}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{SS}}$ | 30 | 40 | 50 | $\mathrm{k} \Omega$ |
| $\mathrm{V}_{\mathrm{F}(\text { NRST })}{ }^{(2)}$ | NRST Input filtered pulse |  | - | - | 100 | ns |
| $\mathrm{~V}_{\text {NF(NRST) }}{ }^{(2)}$ | NRST Input not filtered pulse | $\mathrm{V}_{\mathrm{DD}}>2.7 \mathrm{~V}$ | 300 | - | - | ns |
| $\mathrm{T}_{\text {NRST_OUT }}$ | Generated reset pulse duration | Internal Reset source | 20 | - | - | $\mu \mathrm{s}$ |

1. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum ( $\sim 10 \%$ order).
2. Guaranteed by design.

Figure 37. Recommended NRST pin protection


1. The reset network protects the device against parasitic resets.
2. The external capacitor must be placed as close as possible to the device.
3. The user must ensure that the level on the NRST pin can go below the $\mathrm{V}_{\mathrm{IL}(\mathrm{NRST})}$ max level specified in Table 59. Otherwise the reset is not taken into account by the device.

### 6.3.19 TIM timer characteristics

The parameters given in Table 60 are guaranteed by design.
Refer to Section 6.3.17: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

Table 60. TIMx characteristics ${ }^{(1)(2)}$

| Symbol | Parameter | Conditions ${ }^{(3)}$ | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {res(TIM) }}$ | Timer resolution time | AHB/APBx prescaler=1 or 2 or $4, \mathrm{f}_{\text {TIMxCLK }}=$ 180 MHz | 1 | - | ${ }^{\text {timmCLK }}$ |
|  |  | AHB/APBx prescaler>4, <br> $\mathrm{f}_{\mathrm{TIMxCLK}}=90 \mathrm{MHz}$ | 1 | - | ${ }^{\text {t }}$ IMxCLK |
| $\mathrm{f}_{\mathrm{EXT}}$ | Timer external clock frequency on CH 1 to CH 4 | $\mathrm{f}_{\text {TIMxCLK }}=180 \mathrm{MHz}$ | 0 | $\mathrm{f}_{\mathrm{TIM} \mathrm{\times CLK}} / 2$ | MHz |
| $\mathrm{ReS}_{\text {TIM }}$ | Timer resolution |  | - | 16/32 | bit |
| $\mathrm{t}_{\text {MAX_COUNT }}$ | Maximum possible count with 32-bit counter |  | - | $\begin{gathered} 65536 \times \\ 65536 \end{gathered}$ | $\mathrm{t}_{\text {TIM } \times \text { CLK }}$ |

1. TIMx is used as a general term to refer to the TIM1 to TIM12 timers.
2. Guaranteed by design.
3. The maximum timer frequency on APB1 or APB2 is up to 180 MHz , by setting the TIMPRE bit in the RCC DCKCFGR register, if APBx prescaler is 1 or 2 or 4 , then TIMxCLK $=$ HCKL, otherwise TIMxCLK $=$ $4 x$ PC̄LKx.

### 6.3.2 Communications interfaces

## $1^{2} \mathrm{C}$ interface characteristics

The $I^{2} C$ interface meets the timings requirements of the $I^{2} C$-bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to $400 \mathrm{kbit} / \mathrm{s}$.

The $I^{2} \mathrm{C}$ timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0090 reference manual).
The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $\mathrm{V}_{\mathrm{DD}}$ is disabled, but is still present. Refer to Section 6.3.17: I/O port characteristics for more details on the I ${ }^{2} \mathrm{C}$ I/O characteristics.
All I ${ }^{2}$ C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:

Table 61. I2C analog filter characteristics ${ }^{(1)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{AF}}$ | Maximum pulse width of spikes that <br> are suppressed by the analog filter | $50^{(2)}$ | $260^{(3)}$ | ns |

1. Guaranteed by design.
2. Spikes with widths below $\mathrm{t}_{\mathrm{AF}(\min )}$ are filtered.
3. Spikes with widths above $t_{\mathrm{AF}_{(\max )}}$ are not filtered

## SPI interface characteristics

Unless otherwise specified, the parameters given in Table 62 for the SPI interface are derived from tests performed under the ambient temperature, $\mathrm{f}_{\mathrm{PCLKx}}$ frequency and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 17, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$
- Measurement points are done at CMOS levels: $0.5 \mathrm{~V}_{\mathrm{DD}}$

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

Table 62. SPI dynamic characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \mathrm{f}_{\mathrm{SCK}} \\ 1 / \mathrm{t}_{\mathrm{c}(\mathrm{SCK})} \end{gathered}$ | SPI clock frequency | Master mode, SPI1/4/5/6,$2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ |  | - | - | 45 | MHz |
|  |  | Slave mode, SPI1/4/5/6,$2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | Receiver |  |  | 45 |  |
|  |  |  | Transmitter/ full-duplex |  |  | $38^{(2)}$ |  |
|  |  | Master mode, SPI1/2/3/4/5/6,$1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ |  | - | - | 22.5 |  |
|  |  | Slave mode, SPI1/2/3/4/5/6,$1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ |  |  |  | 22.5 |  |
| Duty(SCK) | Duty cycle of SPI clock frequency | Slave mode |  | 30 | 50 | 70 | \% |

Table 62. SPI dynamic characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (SCKH) }}$ | SCK high and low time | $\begin{aligned} & \text { Master mode, SPI presc }=2 \text {, } \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\text {PCLK }}-0.5$ | $\mathrm{T}_{\text {PCLK }}$ | $\mathrm{T}_{\text {PCLK }}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (SCKL) }}$ |  | $\begin{aligned} & \text { Master mode, SPI presc }=2 \text {, } \\ & 1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\text {PCLK }}-2$ | TPCLK | $\mathrm{T}_{\text {PCLK }}+2$ |  |
| $\mathrm{t}_{\text {su(NSS }}$ | NSS setup time | Slave mode, SPI presc $=2$ | $4 \mathrm{~T}_{\text {PCLK }}$ | - | - |  |
| $t_{\text {h(NSS }}$ | NSS hold time | Slave mode, SPI presc = 2 | $2 \mathrm{~T}_{\text {PCLK }}$ |  |  |  |
| $\mathrm{t}_{\text {su(MI) }}$ | Data input setup time | Master mode | 3 | - | - |  |
| $\mathrm{t}_{\mathrm{su}(\mathrm{SI})}$ |  | Slave mode | 0 | - | - |  |
| $\mathrm{t}_{\mathrm{h}}(\mathrm{MI})$ | Data input hold time | Master mode | 0.5 | - | - |  |
| $\mathrm{t}_{\mathrm{h}(\mathrm{SI})}$ |  | Slave mode | 2 | - | - |  |
| $\mathrm{ta}_{\text {(SO) }}$ | Data output access time | Slave mode, SPI presc = 2 | 0 | - | $4 \mathrm{~T}_{\text {PCLK }}$ |  |
| $\mathrm{t}_{\text {dis(SO) }}$ | Data output disable time | Slave mode, SPI1/4/5/6, $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | 0 | - | 8.5 |  |
|  |  | Slave mode, SPI 1/2/3/4/5/6 and $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | 0 | - | 16.5 |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{v}(\mathrm{SO})} \\ & \mathrm{t}_{\mathrm{h}(\mathrm{SO})} \end{aligned}$ | Data output valid/hold time | Slave mode (after enable edge), SPI $1 / 4 / 5 / 6$ and $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | - | 11 | 13 | ns |
|  |  | Slave mode (after enable edge), SPI2/3, 2.7 $\mathrm{V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | - | 14 | 15 |  |
|  |  | Slave mode (after enable edge), SPI1/4/5/6, 1.7 V $\leq V_{D D} \leq 3.6 \mathrm{~V}$ | - | 15.5 | 19 |  |
|  |  | Slave mode (after enable edge), SPI2/3, 1.7 V $\leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | - | 15.5 | 17.5 |  |
| $\mathrm{t}_{\mathrm{v} \text { (MO) }}$ | Data output valid time | Master mode (after enable edge), SPI1/4/5/6, 2.7 V $\leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | - | - | 2.5 |  |
|  |  | Master mode (after enable edge), SPI1/2/3/4/5/6, 1.7 V $\leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | - | - | 4.5 |  |
| $\mathrm{t}_{\mathrm{h} \text { (MO) }}$ | Data output hold time | Master mode (after enable edge) | 0 | - | - |  |

1. Guaranteed by characterization results.
2. Maximum frequency in Slave transmitter mode is determined by the sum of $\mathrm{t}_{\mathrm{v}(\mathrm{SO})}$ and $\mathrm{t}_{\text {su }}$ (MI) which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having $\mathrm{t}_{\mathrm{su}(\mathrm{MI})}=0$ while Duty $($ SCK $)=50 \%$

Figure 38. SPI timing diagram - slave mode and CPHA $=0$


Figure 39. SPI timing diagram - slave mode and CPHA = 1


Figure 40. SPI timing diagram - master mode


## $1^{2}$ S interface characteristics

Unless otherwise specified, the parameters given in Table 63 for the ${ }^{2}$ S interface are derived from tests performed under the ambient temperature, $f_{P C L K x}$ frequency and $V_{D D}$ supply voltage conditions summarized in Table 17, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$
- Measurement points are done at CMOS levels: $0.5 \mathrm{~V}_{\mathrm{DD}}$

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS).

Table 63. $I^{2} S$ dynamic characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MCK }}$ | I2S Main clock output | - | 256x8K | $256 x F s^{(2)}$ | MHz |
| $\mathrm{f}_{\mathrm{CK}}$ | I2S clock frequency | Master data: 32 bits | - | 64xFs | MHz |
|  |  | Slave data: 32 bits | - | 64xFs |  |
| $\mathrm{D}_{\text {CK }}$ | I2S clock frequency duty cycle | Slave receiver | 30 | 70 | \% |
| $\mathrm{t}_{\mathrm{v} \text { (WS) }}$ | WS valid time | Master mode | 0 | 6 | ns |
| $\mathrm{t}_{\mathrm{h} \text { (WS) }}$ | WS hold time | Master mode | 0 | - |  |
| $\mathrm{t}_{\text {su( }}$ (WS) | WS setup time | Slave mode | 1 | - |  |
| $\mathrm{t}_{\mathrm{h} \text { (WS) }}$ | WS hold time | Slave mode | 0 | - |  |
| $\mathrm{t}_{\text {su(SD_MR) }}$ | Data input setup time | Master receiver | 7.5 | - |  |
| $\mathrm{t}_{\text {su(SD_SR) }}$ |  | Slave receiver | 2 | - |  |
| $\mathrm{t}_{\mathrm{h} \text { (SD_MR) }}$ | Data input hold time | Master receiver | 0 | - |  |
| $\mathrm{t}_{\mathrm{h} \text { (SD_SR) }}$ |  | Slave receiver | 0 | - |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{v}(\text { SD_ST }} \\ & \mathrm{t}_{\mathrm{h}(\text { SD_ST }} \end{aligned}$ | Data output valid time | Slave transmitter (after enable edge) | - | 27 |  |
| $\mathrm{t}_{\text {v(SD_MT) }}$ |  | Master transmitter (after enable edge) | - | 20 |  |
| $\mathrm{t}_{\text {h(SD_MT) }}$ | Data output hold time | Master transmitter (after enable edge) | 2.5 | - |  |

1. Guaranteed by characterization results.
2. The maximum value of $256 x F s$ is 45 MHz (APB1 maximum frequency).

Note: $\quad$ Refer to the I2S section of RM0090 reference manual for more details on the sampling frequency ( $F_{S}$ ).
$f_{M C K}, f_{C K}$, and $D_{C K}$ values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision. $D_{C K}$ depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of $\left(I 2 S D I V /\left(2^{*} I 2 S D I V+O D D\right)\right.$ and a maximum value of (I2SDIV+ODD)/(2*I2SDIV+ODD). $F_{S}$ maximum value is supported for each mode/condition.

Figure 41. $I^{2} S$ slave timing diagram (Philips protocol) ${ }^{(1)}$


1. .LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.

Figure 42. $\mathrm{I}^{2} \mathrm{~S}$ master timing diagram (Philips protocol) ${ }^{(1)}$


1. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.

## SAI characteristics

Unless otherwise specified, the parameters given in Table 64 for SAI are derived from tests performed under the ambient temperature, $\mathrm{f}_{\text {PCLKx }}$ frequency and VDD supply voltage conditions summarized in Table 17, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$
- Measurement points are performed at CMOS levels: 0.5 V DD

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (SCK,SD,WS).

Table 64. SAI characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MCKL }}$ | SAI Main clock output | - | $256 \times 8 \mathrm{~K}$ | 256xFs ${ }^{(2)}$ | MHz |
| $\mathrm{F}_{\text {SCK }}$ | SAI clock frequency | Master data: 32 bits | - | 64xFs | MHz |
|  |  | Slave data: 32 bits | - | $64 x F s$ |  |
| DSck | SAI clock frequency duty cycle | Slave receiver | 30 | 70 | \% |
| $\mathrm{t}_{\mathrm{v} \text { (FS) }}$ | FS valid time | Master mode | 8 | 22 | ns |
| $\mathrm{t}_{\text {su(FS }}$ | FS setup time | Slave mode | 2 | - |  |
| $t_{\text {(FSS }}$ | FS hold time | Master mode | 8 | - |  |
|  |  | Slave mode | 0 | - |  |
| $\mathrm{t}_{\text {su(SD_MR) }}$ | Data input setup time | Master receiver | 5 | - |  |
| $\mathrm{t}_{\text {su(SD_SR) }}$ |  | Slave receiver | 3 | - |  |
| $\mathrm{t}_{\mathrm{h} \text { (SD_MR) }}$ | Data input hold time | Master receiver | 0 | - |  |
| $\mathrm{t}_{\mathrm{h} \text { (SD_SR) }}$ |  | Slave receiver | 0 | - |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{v}(\mathrm{SD} \text { _ST }} \\ & \mathrm{t}_{\mathrm{h}\left(\mathrm{SD} \_\mathrm{ST}\right)} \end{aligned}$ | Data output valid time | Slave transmitter (after enable edge) | - | 22 |  |
| $\mathrm{t}_{\mathrm{v} \text { (SD_MT) }}$ |  | Master transmitter (after enable edge) | - | 20 |  |
| $\mathrm{t}_{\text {( }}^{\text {SD_MT) }}$ | Data output hold time | Master transmitter (after enable edge) | 8 | - |  |

1. Guaranteed by characterization results.
2. 256xFs maximum corresponds to 45 MHz (APB2 xaximum frequency)

Figure 43. SAI master timing waveforms


Figure 44. SAI slave timing waveforms


## USB OTG full speed (FS) characteristics

This interface is present in both the USB OTG HS and USB OTG FS controllers.
Table 65. USB OTG full speed startup time

| Symbol | Parameter | Max | Unit |
| :---: | :---: | :---: | :---: |
| tstartup $^{(1)}$ | USB OTG full speed transceiver startup time | 1 | $\mu \mathrm{~s}$ |

1. Guaranteed by design.

Table 66. USB OTG full speed DC electrical characteristics

| Symbol |  | Parameter | Conditions | Min. ${ }^{(1)}$ | Typ. | Max. ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input levels | $V_{D D}$ | USB OTG full speed transceiver operating voltage |  | $3.0{ }^{(2)}$ | - | 3.6 | V |
|  | $V_{D I}{ }^{(3)}$ | Differential input sensitivity | I(USB_FS_DP/DM, USB_HS_DP/DM) | 0.2 | - | - | V |
|  | $V_{C M}{ }^{(3)}$ | Differential common mode range | Includes $\mathrm{V}_{\text {DI }}$ range | 0.8 | - | 2.5 |  |
|  | $V_{S E}{ }^{(3)}$ | Single ended receiver threshold |  | 1.3 | - | 2.0 |  |
| Output levels | $\mathrm{V}_{\text {OL }}$ | Static output level low | $\mathrm{R}_{\mathrm{L}}$ of $1.5 \mathrm{k} \Omega$ to $3.6 \mathrm{~V}^{(4)}$ | - | - | 0.3 | V |
|  | $\mathrm{V}_{\mathrm{OH}}$ | Static output level high | $\mathrm{R}_{\mathrm{L}}$ of $15 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{SS}}{ }^{(4)}$ | 2.8 | - | 3.6 |  |
| RPD |  | PA11, PA12, PB14, PB15 (USB_FS_DP/DM, USB_HS_DP/DM) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}$ | 17 | 21 | 24 | $\mathrm{k} \Omega$ |
|  |  | PA9, PB13 (OTG_FS_VBUS, OTG_HS_VBUS) |  | 0.65 | 1.1 | 2.0 |  |
| $\mathrm{R}_{\mathrm{PU}}$ |  | PA12, PB15 (USB_FS_DP, USB_HS_DP) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}$ | 1.5 | 1.8 | 2.1 |  |
|  |  | PA9, PB13 (OTG_FS_VBUS, OTG_HS_VBUS) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ | 0.25 | 0.37 | 0.55 |  |

1. All the voltages are measured from the local ground potential.
2. The USB OTG full speed transceiver functionality is ensured down to 2.7 V but not the full USB full speed electrical characteristics which are degraded in the 2.7 -to- $3.0 \mathrm{~V} \mathrm{~V}_{\mathrm{DD}}$ voltage range.
3. Guaranteed by design.
4. $R_{L}$ is the load connected on the USB OTG full speed drivers.

Note: $\quad$ When VBUS sensing feature is enabled, PA9 and PB13 should be left at their default state (floating input), not as alternate function. A typical $200 \mu$ A current consumption of the sensing block (current to voltage conversion to determine the different sessions) can be observed on PA9 and PB13 when the feature is enabled.

Figure 45. USB OTG full speed timings: definition of data signal rise and fall time


Table 67. USB OTG full speed electrical characteristics ${ }^{(1)}$

| Driver characteristics |  |  |  |  |  |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Min | Max | Unit |
| $\mathrm{t}_{\mathrm{r}}$ | Rise time $^{(2)}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4 | 20 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Fall time $^{(2)}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4 | 20 | ns |
| $\mathrm{t}_{\mathrm{rfm}}$ | Rise/ fall time matching | $\mathrm{t}_{\mathrm{r}} / \mathrm{t}_{\mathrm{f}}$ | 90 | 110 | $\%$ |
| $\mathrm{~V}_{\mathrm{CRS}}$ | Output signal crossover voltage |  | 1.3 | 2.0 | V |
| $\mathrm{Z}_{\mathrm{DRV}}$ | Output driver impedance $^{(3)}$ | Driving high or <br> low | 28 | 44 | $\Omega$ |

1. Guaranteed by design.
2. Measured from $10 \%$ to $90 \%$ of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0).
3. No external termination series resistors are required on $D P(D+)$ and $D M(D-)$ pins since the matching impedance is included in the embedded driver.

## USB high speed (HS) characteristics

Unless otherwise specified, the parameters given in Table 70 for ULPI are derived from tests performed under the ambient temperature, $\mathrm{f}_{\text {HCLK }}$ frequency summarized in Table 69 and $V_{D D}$ supply voltage conditions summarized in Table 68, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10, unless otherwise specified
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$, unless otherwise specified
- Measurement points are done at CMOS levels: $0.5 \mathrm{~V}_{\text {DD }}$.

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.

Table 68. USB HS DC electrical characteristics

| Symbol |  | Parameter | Min. $^{(1)}$ | Max. $^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input level | $\mathrm{V}_{\mathrm{DD}}$ | USB OTG HS operating voltage | 1.7 | 3.6 | V |

[^3]Table 69. USB HS clock timing parameters ${ }^{(1)}$

| Symbol | Parameter |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{f}_{\text {HCLK }}$ value to guarantee proper operation of USB HS interface |  | 30 | - | - | MHz |
| $\mathrm{F}_{\text {START_8BIT }}$ | Frequency (first transition) | 8-bit $\pm 10 \%$ | 54 | 60 | 66 | MHz |
| $\mathrm{F}_{\text {STEADY }}$ | Frequency (steady state) $\pm 500 \mathrm{ppm}$ |  | 59.97 | 60 | 60.03 | MHz |
| $\mathrm{D}_{\text {START_8BIT }}$ | Duty cycle (first transition) | 8-bit $\pm 10 \%$ | 40 | 50 | 60 | \% |
| $\mathrm{D}_{\text {STEADY }}$ | Duty cycle (steady state) $\pm 500 \mathrm{ppm}$ |  | 49.975 | 50 | 50.025 | \% |
| $\mathrm{t}_{\text {STEADY }}$ | Time to reach the steady state frequency and duty cycle after the first transition |  | - | - | 1.4 | ms |
| $\mathrm{t}_{\text {START_DEV }}$ | Clock startup time after the de-assertion of SuspendM | Peripheral | - | - | 5.6 | ms |
| tstart_host |  | Host | - | - | - |  |
| $t_{\text {PREP }}$ | PHY preparation time after the first transition of the input clock |  | - | - | - | $\mu \mathrm{s}$ |

1. Guaranteed by design.

Figure 46. ULPI timing diagram


Table 70. Dynamic characteristics: USB ULPI ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {SC }}$ | Control in (ULPI_DIR, ULPI_NXT) setup time |  | 2 | - | - | ns |
| $\mathrm{t}_{\mathrm{HC}}$ | Control in (ULPI_DIR, ULPI_NXT) hold time |  | 0.5 | - | - |  |
| $\mathrm{t}_{\text {SD }}$ | Data in setup time |  | 1.5 | - | - |  |
| $t_{\text {HD }}$ | Data in hold time |  | 2 | - | - |  |
| $t_{D C} / t_{D D}$ | Data/control output delay | $\begin{aligned} & 2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \text { and } \\ & \text { OSPEEDRy[1:0] = } 11 \end{aligned}$ | - | 9 | 9.5 |  |
|  |  | $2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$, $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ and OSPEEDRy[1:0] = 10 | - | 12 | 15 |  |
|  |  | $\begin{aligned} & 1.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \text { and } \\ & \text { OSPEEDRy[1:0] = } 11 \end{aligned}$ | - |  |  |  |

1. Guaranteed by characterization results.

## Ethernet characteristics

Unless otherwise specified, the parameters given in Table 71, Table 72 and Table 73 for SMI, RMII and MII are derived from tests performed under the ambient temperature, $\mathrm{f}_{\mathrm{HCLK}}$ frequency summarized in Table 17 with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$ for $2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$
- Capacitive load $\mathrm{C}=20 \mathrm{pF}$ for $1.71 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$
- Measurement points are done at CMOS levels: $0.5 \mathrm{~V}_{\mathrm{DD}}$.

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.

Table 71 gives the list of Ethernet MAC signals for the SMI (station management interface) and Figure 47 shows the corresponding timing diagram.

Figure 47. Ethernet SMI timing diagram


Table 71. Dynamics characteristics: Ethernet MAC signals for SMI ${ }^{(1)}$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {MDC }}$ | MDC cycle time(2.38 MHz) | 411 | 420 | 425 |  |
| $\mathrm{~T}_{\mathrm{d} \text { (MDIO) }}$ | Write data valid time | 6 | 10 | 13 | ns |
|  | $\mathrm{t}_{\text {su(MDIO) }}$ | Read data setup time | 12 | - |  |
| $\mathrm{t}_{\mathrm{h} \text { (MDIO) }}$ | Read data hold time | 0 | - | - |  |

1. Guaranteed by characterization results.

Table 72 gives the list of Ethernet MAC signals for the RMII and Figure 48 shows the corresponding timing diagram.

Figure 48. Ethernet RMII timing diagram


Table 72. Dynamics characteristics: Ethernet MAC signals for RMII ${ }^{(1)}$

| Symbol | Parameter | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{su}(\mathrm{RXD})}$ | Receive data setup time | $1.71 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 1.5 | - | - | ns |
| $\mathrm{tin}_{\text {in(RXD }}$ | Receive data hold time |  | 0 | - | - |  |
| $\mathrm{t}_{\text {su( }}$ (CRS $)$ | Carrier sense setup time |  | 1 | - | - |  |
| $\mathrm{t}_{\mathrm{ih} \text { (CRS) }}$ | Carrier sense hold time |  | 1 | - | - |  |
| $t_{\text {d(TXEN }}$ | Transmit enable valid delay time | $2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 8 | 10.5 | 12 |  |
|  |  | $1.71 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 8 | 10.5 | 14 |  |
| $\mathrm{t}_{\mathrm{d} \text { (TXD) }}$ | Transmit data valid delay time | $2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 8 | 11 | 12.5 |  |
|  |  | $1.71 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 8 | 11 | 14.5 |  |

1. Guaranteed by characterization results.

Table 73 gives the list of Ethernet MAC signals for MII and Figure 48 shows the corresponding timing diagram.

Figure 49. Ethernet MII timing diagram


Table 73. Dynamics characteristics: Ethernet MAC signals for MII ${ }^{(1)}$

| Symbol | Parameter | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {su(RXD })}$ | Receive data setup time | $1.71 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 9 | - | - | ns |
| $\mathrm{t}_{\mathrm{in}(\mathrm{RXD})}$ | Receive data hold time |  | 10 | - | - |  |
| $\left.\mathrm{t}_{\text {su( }} \mathrm{DV}\right)$ | Data valid setup time |  | 9 | - | - |  |
| $\mathrm{t}_{\text {ih( }}(\mathrm{DV})$ | Data valid hold time |  | 8 | - | - |  |
| $\mathrm{t}_{\text {su(ER) }}$ | Error setup time |  | 6 | - | - |  |
| $\mathrm{t}_{\text {ih(ER) }}$ | Error hold time |  | 8 | - | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (TXEN) }}$ | Transmit enable valid delay time | $2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 8 | 10 | 14 |  |
|  |  | $1.71 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 8 | 10 | 16 |  |
| $\mathrm{t}_{\mathrm{d} \text { (TXD })}$ | Transmit data valid delay time | $2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 7.5 | 10 | 15 |  |
|  |  | $1.71 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | 7.5 | 10 | 17 |  |

1. Guaranteed by characterization results.

## CAN (controller area network) interface

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (CANx_TX and CANx_RX).

### 6.3.21 12-bit ADC characteristics

Unless otherwise specified, the parameters given in Table 74 are derived from tests performed under the ambient temperature, $\mathrm{f}_{\text {PCLK2 }}$ frequency and $\mathrm{V}_{\text {DDA }}$ supply voltage conditions summarized in Table 17.

Table 74. ADC characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DDA }}$ | Power supply | $\mathrm{V}_{\mathrm{DDA}}-\mathrm{V}_{\mathrm{REF}+}<1.2 \mathrm{~V}$ | $1.7{ }^{(1)}$ | - | 3.6 | V |
| $\mathrm{V}_{\text {REF+ }}$ | Positive reference voltage |  | $1.7{ }^{(1)}$ | - | $\mathrm{V}_{\text {DDA }}$ |  |
| $\mathrm{V}_{\text {REF- }}$ | Negative reference voltage | - | - | 0 | - |  |
| $\mathrm{f}_{\mathrm{ADC}}$ | ADC clock frequency | $\mathrm{V}_{\text {DDA }}=1.7^{(1)}$ to 2.4 V | 0.6 | 15 | 18 | MHz |
|  |  | $\mathrm{V}_{\text {DDA }}=2.4$ to 3.6 V | 0.6 | 30 | 36 | MHz |
| $\mathrm{f}_{\text {TRIG }}{ }^{(2)}$ | External trigger frequency | $\mathrm{f}_{\mathrm{ADC}}=30 \mathrm{MHz},$ 12-bit resolution | - | - | 1764 | kHz |
|  |  |  | - | - | 17 | $1 / f_{\text {ADC }}$ |
| $\mathrm{V}_{\text {AIN }}$ | Conversion voltage range ${ }^{(3)}$ |  | $\begin{gathered} 0 \\ \left(\mathrm{~V}_{\mathrm{SSA}} \text { or } \mathrm{V}_{\mathrm{REF}}\right. \\ \text { tied to ground }) \end{gathered}$ | - | $\mathrm{V}_{\text {REF+ }}$ | V |
| $\mathrm{R}_{\text {AIN }}{ }^{(2)}$ | External input impedance | See Equation 1 for details | - | - | 50 | k $\Omega$ |
| $\mathrm{R}_{\text {ADC }}{ }^{(2)(4)}$ | Sampling switch resistance |  | 1.5 | - | 6 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\text {ADC }}{ }^{(2)}$ | Internal sample and hold capacitor |  | - | 4 | 7 | pF |
| $\mathrm{t}_{\text {at }}{ }^{(2)}$ | Injection trigger conversion latency | $\mathrm{f}_{\mathrm{ADC}}=30 \mathrm{MHz}$ | - | - | 0.100 | $\mu \mathrm{s}$ |
|  |  |  | - | - | $3^{(5)}$ | $1 / f_{\text {ADC }}$ |
| $\mathrm{t}_{\text {latr }}{ }^{(2)}$ | Regular trigger conversion latency | $\mathrm{f}_{\text {ADC }}=30 \mathrm{MHz}$ | - | - | 0.067 | $\mu \mathrm{s}$ |
|  |  |  | - | - | $2^{(5)}$ | 1/f ${ }_{\text {ADC }}$ |
| $t_{S}{ }^{(2)}$ | Sampling time | $\mathrm{f}_{\text {ADC }}=30 \mathrm{MHz}$ | 0.100 | - | 16 | $\mu \mathrm{s}$ |
|  |  |  | 3 | - | 480 | 1/f ${ }_{\text {ADC }}$ |
| $\mathrm{t}_{\text {STAB }}{ }^{(2)}$ | Power-up time |  | - | 2 | 3 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CONV}}{ }^{(2)}$ | Total conversion time (including sampling time) | $\begin{aligned} & \hline \mathrm{f}_{\mathrm{ADC}}=30 \mathrm{MHz} \\ & \text { 12-bit resolution } \end{aligned}$ | 0.50 | - | 16.40 | $\mu \mathrm{s}$ |
|  |  | $\mathrm{f}_{\mathrm{ADC}}=30 \mathrm{MHz}$ <br> 10-bit resolution | 0.43 | - | 16.34 | $\mu \mathrm{s}$ |
|  |  | $\mathrm{f}_{\mathrm{ADC}}=30 \mathrm{MHz}$ <br> 8-bit resolution | 0.37 | - | 16.27 | $\mu \mathrm{s}$ |
|  |  | $\mathrm{f}_{\mathrm{ADC}}=30 \mathrm{MHz}$ <br> 6-bit resolution | 0.30 | - | 16.20 | $\mu \mathrm{s}$ |
|  |  | 9 to 492 ( $\mathrm{t}_{\mathrm{S}}$ for sampling +n -bit resolution for successive approximation) |  |  |  | $1 /{ }^{\text {ADC }}$ |

Table 74. ADC characteristics (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{S}{ }^{(2)}$ | Sampling rate <br> ( $\mathrm{f}_{\mathrm{ADC}}=30 \mathrm{MHz}$, and $\mathrm{t}_{\mathrm{s}}=3$ ADC cycles) | 12-bit resolution Single ADC | - | - | 2 | Msps |
|  |  | 12-bit resolution Interleave Dual ADC mode | - | - | 3.75 | Msps |
|  |  | 12-bit resolution Interleave Triple ADC mode | - | - | 6 | Msps |
| ${\mathrm{IVREF}+{ }^{(2)}}^{(2)}$ | ADC $V_{\text {REF }}$ DC current consumption in conversion mode |  | - | 300 | 500 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {VDDA }}{ }^{(2)}$ | ADC $V_{\text {DDA }}$ DC current consumption in conversion mode |  | - | 1.6 | 1.8 | mA |

1. $\mathrm{V}_{\text {DDA }}$ minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).
2. Guaranteed by characterization results.
3. $\mathrm{V}_{\text {REF+ }}$ is internally connected to $\mathrm{V}_{\text {DDA }}$ and $\mathrm{V}_{\text {REF- }}$ is internally connected to $\mathrm{V}_{\text {SSA }}$.
4. $R_{A D C}$ maximum value is given for $V_{D D}=1.7 \mathrm{~V}$, and minimum value for $V_{D D}=3.3 \mathrm{~V}$.
5. For external triggers, a delay of $1 / \mathrm{f}_{\text {PCLK2 }}$ must be added to the latency specified in Table 74 .

Equation 1: $\mathbf{R}_{\text {AIN }}$ max formula

$$
R_{A I N}=\frac{(k-0.5)}{f_{A D C} \times C_{A D C} \times \ln \left(2^{N+2}\right)}-R_{A D C}
$$

The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below $1 / 4$ of LSB. $\mathrm{N}=12$ (from 12-bit resolution) and k is the number of sampling periods defined in the ADC_SMPR1 register.

Table 75. ADC static accuracy at $\mathrm{f}_{\text {ADC }}=18 \mathrm{MHz}$

| Symbol | Parameter | Test conditions | Typ | Max ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ET | Total unadjusted error | $\begin{gathered} \mathrm{f}_{\mathrm{ADC}}=18 \mathrm{MHz} \\ \mathrm{~V}_{\mathrm{DDA}}=1.7 \text { to } 3.6 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{REF}}=1.7 \text { to } 3.6 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{DDA}}-\mathrm{V}_{\mathrm{REF}}<1.2 \mathrm{~V} \end{gathered}$ | $\pm 3$ | $\pm 4$ | LSB |
| EO | Offset error |  | $\pm 2$ | $\pm 3$ |  |
| EG | Gain error |  | $\pm 1$ | $\pm 3$ |  |
| ED | Differential linearity error |  | $\pm 1$ | $\pm 2$ |  |
| EL | Integral linearity error |  | $\pm 2$ | $\pm 3$ |  |

1. Guaranteed by characterization results.

Table 76. ADC static accuracy at $\mathrm{f}_{\text {ADC }}=\mathbf{3 0} \mathbf{~ M H z}$

| Symbol | Parameter | Test conditions | Typ | Max ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ET | Total unadjusted error | $\begin{aligned} & \mathrm{f}_{\mathrm{ADC}}=30 \mathrm{MHz}, \\ & \mathrm{R}_{\mathrm{AIN}}<10 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{DDA}}=2.4 \text { to } 3.6 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{REF}}=1.7 \text { to } 3.6 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DDA}}-\mathrm{V}_{\mathrm{REF}}<1.2 \mathrm{~V} \end{aligned}$ | $\pm 2$ | $\pm 5$ | LSB |
| EO | Offset error |  | $\pm 1.5$ | $\pm 2.5$ |  |
| EG | Gain error |  | $\pm 1.5$ | $\pm 3$ |  |
| ED | Differential linearity error |  | $\pm 1$ | $\pm 2$ |  |
| EL | Integral linearity error |  | $\pm 1.5$ | $\pm 3$ |  |

1. Guaranteed by characterization results.

Table 77. ADC static accuracy at $\mathrm{f}_{\text {ADC }}=36 \mathrm{MHz}$

| Symbol | Parameter | Test conditions | Typ | Max ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ET | Total unadjusted error | $\begin{gathered} \mathrm{f}_{\mathrm{ADC}}=36 \mathrm{MHz}, \\ \mathrm{~V}_{\mathrm{DDA}}=2.4 \text { to } 3.6 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{REF}}=1.7 \text { to } 3.6 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{DDA}}-\mathrm{V}_{\mathrm{REF}}<1.2 \mathrm{~V} \end{gathered}$ | $\pm 4$ | $\pm 7$ | LSB |
| EO | Offset error |  | $\pm 2$ | $\pm 3$ |  |
| EG | Gain error |  | $\pm 3$ | $\pm 6$ |  |
| ED | Differential linearity error |  | $\pm 2$ | $\pm 3$ |  |
| EL | Integral linearity error |  | $\pm 3$ | $\pm 6$ |  |

1. Guaranteed by characterization results.

Table 78. ADC dynamic accuracy at $\mathrm{f}_{\text {ADC }}=18 \mathrm{MHz}$ - limited test conditions ${ }^{(1)}$

| Symbol | Parameter | Test conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENOB | Effective number of bits | $\begin{gathered} \mathrm{f}_{\mathrm{ADC}}=18 \mathrm{MHz} \\ \mathrm{~V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{REF}}=1.7 \mathrm{~V} \\ \text { Input Frequency }=20 \mathrm{KHz} \\ \text { Temperature }=25^{\circ} \mathrm{C} \end{gathered}$ | 10.3 | 10.4 | - | bits |
| SINAD | Signal-to-noise and distortion ratio |  | 64 | 64.2 | - | dB |
| SNR | Signal-to-noise ratio |  | 64 | 65 | - |  |
| THD | Total harmonic distortion |  | -67 | -72 | - |  |

1. Guaranteed by characterization results.

Table 79. ADC dynamic accuracy at $\mathrm{f}_{\text {ADC }}=36 \mathrm{MHz}$ - limited test conditions ${ }^{(1)}$

| Symbol | Parameter | Test conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENOB | Effective number of bits | $\begin{gathered} \mathrm{f}_{\mathrm{ADC}}=36 \mathrm{MHz} \\ \mathrm{~V}_{\mathrm{DDA}}=\mathrm{V}_{\text {REF+ }}=3.3 \mathrm{~V} \\ \text { Input Frequency }=20 \mathrm{KHz} \\ \text { Temperature }=25^{\circ} \mathrm{C} \end{gathered}$ | 10.6 | 10.8 | - | bits |
| SINAD | Signal-to noise and distortion ratio |  | 66 | 67 | - | dB |
| SNR | Signal-to noise ratio |  | 64 | 68 | - |  |
| THD | Total harmonic distortion |  | -70 | -72 | - |  |

1. Guaranteed by characterization results.

Note: $\quad$ ADC accuracy vs. negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.
Any positive injection current within the limits specified for $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})}$ and $\Sigma \mathrm{l}_{\mathrm{INJ}(\text { PIN })}$ in Section 6.3.17 does not affect the ADC accuracy.

Figure 50. ADC accuracy characteristics


1. See also Table 76.
. Example of an actual transfer curve.
Ideal transfer curve.
End point correlation line.
$\mathrm{E}_{\mathrm{T}}=$ Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO = Offset Error: deviation between the first actual transition and the first ideal one
EG = Gain Error: deviation between the last ideal transition and the last actual one.
ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one.
EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line.

Figure 51. Typical connection diagram using the ADC


1. Refer to Table 74 for the values of $R_{\text {AIN }}, R_{A D C}$ and $C_{A D C}$.
2. $\mathrm{C}_{\text {parasitic }}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 5 pF ). A high $\mathrm{C}_{\text {parasitic }}$ value downgrades conversion accuracy. To remedy this, $\mathrm{f}_{\mathrm{ADC}}$ should be reduced.

## General PCB design guidelines

Power supply decoupling should be performed as shown in Figure 52 or Figure 53, depending on whether $\mathrm{V}_{\text {REF }}$ is connected to $\mathrm{V}_{\text {DDA }}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip.

Figure 52. Power supply and reference decoupling ( $\mathrm{V}_{\mathrm{REF}+}$ not connected to $\mathrm{V}_{\text {DDA }}$ )


1. $\mathrm{V}_{\mathrm{REF}+}$ and $\mathrm{V}_{R E F-}$ inputs are both available on UFBGA176. $\mathrm{V}_{R E F+}$ is also available on LQFP100, LQFP144, and LQFP176. When $\mathrm{V}_{\text {REF }}$ and $\mathrm{V}_{\text {REF- }}$ are not available, they are internally connected to $\mathrm{V}_{\mathrm{DDA}}$ and $\mathrm{V}_{\mathrm{SSA}}$.

Figure 53. Power supply and reference decoupling ( $\mathrm{V}_{\text {REF+ }}$ connected to $\mathrm{V}_{\text {DDA }}$ )


1. $V_{R E F+}$ and $V_{R E F-}$ inputs are both available on UFBGA176. $V_{R E F+}$ is also available on LQFP100, LQFP144, and LQFP176. When $V_{\text {REF }}$ and $V_{\text {REF- }}$ are not available, they are internally connected to $V_{\text {DDA }}$ and $V_{S S A}$.

### 6.3.22 Temperature sensor characteristics

Table 80. Temperature sensor characteristics

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{L}}{ }^{(1)}$ | $\mathrm{V}_{\text {SENSE }}$ linearity with temperature | - | $\pm 1$ | $\pm 2$ | ${ }^{\circ} \mathrm{C}$ |
| Avg_Slope $^{(1)}$ | Average slope | - | 2.5 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{25}{ }^{(1)}$ | Voltage at $25^{\circ} \mathrm{C}$ | - | 0.76 |  | V |
| $\mathrm{t}_{\text {START }}{ }^{(2)}$ | Startup time | - | 6 | 10 | $\mu \mathrm{~s}$ |
| $\mathrm{~T}_{\text {S_temp }}{ }^{(2)}$ | ADC sampling time when reading the temperature $\left(1{ }^{\circ} \mathrm{C}\right.$ accuracy $)$ | 10 | - | - | $\mu \mathrm{s}$ |

1. Guaranteed by characterization results.
2. Guaranteed by design.

Table 81. Temperature sensor calibration values

| Symbol | Parameter | Memory address |
| :---: | :---: | :---: |
| TS_CAL1 | TS ADC raw data acquired at temperature of $30^{\circ} \mathrm{C}, \mathrm{V}_{\text {DDA }}=3.3 \mathrm{~V}$ | $0 \times 1$ FFF 7A2C - 0x1FFF 7A2D |
| TS_CAL2 | TS ADC raw data acquired at temperature of $110^{\circ} \mathrm{C}, \mathrm{V}_{\text {DDA }}=3.3 \mathrm{~V}$ | $0 \times 1 F F F$ 7A2E - 0x1FFF 7A2F |

### 6.3.23 $\quad V_{B A T}$ monitoring characteristics

Table 82. $\mathrm{V}_{\mathrm{BAT}}$ monitoring characteristics

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| R | Resistor bridge for $\mathrm{V}_{\mathrm{BAT}}$ | - | 50 | - | $\mathrm{K} \Omega$ |
| Q | Ratio on $\mathrm{V}_{\mathrm{BAT}}$ measurement | - | 4 | - |  |
| $\operatorname{Er}^{(1)}$ | Error on Q | -1 | - | +1 | $\%$ |
| $\mathrm{~T}_{\text {S_vat }^{(2)(2)}}{ }^{(2)}$ADC sampling time when reading the $\mathrm{V}_{\mathrm{BAT}}$ <br> 1 mV accuracy | 5 | - | - | $\mu \mathrm{s}$ |  |

1. Guaranteed by design.
2. Shortest sampling time can be determined in the application by multiple iterations.

### 6.3.24 Reference voltage

The parameters given in Table 83 are derived from tests performed under ambient temperature and $V_{D D}$ supply voltage conditions summarized in Table 17.

Table 83. internal reference voltage

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REFINT }}$ | Internal reference voltage | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+105^{\circ} \mathrm{C}$ | 1.18 | 1.21 | 1.24 | V |
| $\mathrm{~T}_{\text {S_vrefint }}{ }^{(1)}$ | ADC sampling time when reading the <br> internal reference voltage |  | 10 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\text {RERINT_s }^{(2)}}{ }^{(2)}$ | Internal reference voltage spread over the <br> temperature range | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \mathrm{mV}$ | - | 3 | 5 | mV |
| $\mathrm{T}_{\text {Coeff }}{ }^{(2)}$ | Temperature coefficient |  | - | 30 | 50 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\text {START }}{ }^{(2)}$ | Startup time |  | - | 6 | 10 | $\mu \mathrm{~s}$ |

1. Shortest sampling time can be determined in the application by multiple iterations.
2. Guaranteed by design, not tested in production

Table 84. Internal reference voltage calibration values

| Symbol | Parameter | Memory address |
| :---: | :---: | :---: |
| $\mathrm{V}_{\text {REFIN_CAL }}$ | Raw data acquired at temperature of $30^{\circ} \mathrm{C}_{\text {VDDA }}=3.3 \mathrm{~V}$ | $0 \times 1$ FFF 7A2A - 0x1FFF 7A2B |

### 6.3.25 DAC electrical characteristics

Table 85. DAC characteristics

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :--- |

Table 85. DAC characteristics (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {DDA }}{ }^{(4)}$ | DAC DC VDDA current consumption in quiescent mode ${ }^{(3)}$ | - | - | 280 | 380 | $\mu \mathrm{A}$ | With no load, middle code ( $0 \times 800$ ) on the inputs |
|  |  | - | - | 475 | 625 | $\mu \mathrm{A}$ | With no load, worst code $(0 x F 1 C)$ at $V_{\text {REF }+}=3.6 \mathrm{~V}$ in terms of DC consumption on the inputs |
| DNL ${ }^{(4)}$ | Differential non linearity Difference between two consecutive code1LSB) | - | - | - | $\pm 0.5$ | LSB | Given for the DAC in 10-bit configuration. |
|  |  | - | - | - | $\pm 2$ | LSB | Given for the DAC in 12-bit configuration. |
| INL ${ }^{(4)}$ | Integral non linearity (difference between measured value at Code $i$ and the value at Code $i$ on a line drawn between Code 0 and last Code 1023) | - | - | - | $\pm 1$ | LSB | Given for the DAC in 10-bit configuration. |
|  |  | - | - | - | $\pm 4$ | LSB | Given for the DAC in 12-bit configuration. |
| Offset ${ }^{(4)}$ | Offset error (difference between measured value at Code ( $0 \times 800$ ) and the ideal value $=\mathrm{V}_{\mathrm{REF}+} / 2$ ) | - | - | - | $\pm 10$ | mV | Given for the DAC in 12-bit configuration |
|  |  | - | - | - | $\pm 3$ | LSB | Given for the DAC in 10-bit at $\mathrm{V}_{\text {REF+ }}=3.6 \mathrm{~V}$ |
|  |  | - | - | - | $\pm 12$ | LSB | Given for the DAC in 12-bit at $\mathrm{V}_{\text {REF+ }}=3.6 \mathrm{~V}$ |
| Gain error ${ }^{(4)}$ | Gain error | - | - | - | $\pm 0.5$ | \% | Given for the DAC in 12-bit configuration |
| $\underset{\mathrm{G}}{\mathrm{t}_{\mathrm{SETT}(4)}}$ | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value $\pm 4$ LSB | - | - | 3 | 6 | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{C}_{\text {LOAD }} \leq 50 \mathrm{pF}, \\ & \mathrm{R}_{\text {LOAD }} \geq 5 \mathrm{k} \Omega \end{aligned}$ |
| THD ${ }^{(4)}$ | Total Harmonic Distortion <br> Buffer ON | - | - | - | - | dB | $\begin{aligned} & \mathrm{C}_{\text {LOAD }} \leq 50 \mathrm{pF}, \\ & \mathrm{R}_{\text {LOAD }} \geq 5 \mathrm{k} \Omega \end{aligned}$ |
| Update rate ${ }^{(2)}$ | Max frequency for a correct DAC_OUT change when small variation in the input code (from code ito i+1LSB) | - | - | - | 1 | $\begin{array}{\|c} \mathrm{MS} / \\ \mathrm{s} \end{array}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{LOAD}} \leq 50 \mathrm{pF}, \\ & \mathrm{R}_{\text {LOAD }} \geq 5 \mathrm{k} \Omega \end{aligned}$ |

Table 85. DAC characteristics (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {WAKE }}{ }^{2}$ | Wakeup time from off state (Setting the ENx bit in the DAC Control register) | - | - | 6.5 | 10 | $\mu \mathrm{s}$ | $\mathrm{C}_{\text {LOAD }} \leq 50 \mathrm{pF}, \mathrm{R}_{\text {LOAD }} \geq 5 \mathrm{k} \Omega$ input code between lowest and highest possible ones. |
| $\underset{(2)}{\text { PSRR }}$ | Power supply rejection ratio (to $\mathrm{V}_{\text {DDA }}$ ) (static DC measurement) | - | - | -67 | -40 | dB | No R LOAD, $\mathrm{C}_{\text {LOAD }}=50 \mathrm{pF}$ |

1. $V_{\text {DDA }}$ minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).
2. Guaranteed by design.
3. The quiescent mode corresponds to a state where the DAC maintains a stable output level to ensure that no dynamic consumption occurs.
4. Guaranteed by characterization.

Figure 54. 12-bit buffered /non-buffered DAC


1. The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC_CR register.

### 6.3.26 FMC characteristics

Unless otherwise specified, the parameters given in Table 86 to Table 101 for the FMC interface are derived from tests performed under the ambient temperature, $\mathrm{f}_{\text {HCLK }}$ frequency and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 17, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10 except at $\mathrm{V}_{\mathrm{DD}}$ range 1.7 to 2.1 V where OSPEEDRy[1:0] = 11
- Measurement points are done at CMOS levels: $0.5 \mathrm{~V}_{\mathrm{DD}}$

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.

## Asynchronous waveforms and timings

Figure 55 through Figure 58 represent asynchronous waveforms and Table 86 through Table 93 provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- AddressSetupTime $=0 \times 1$
- AddressHoldTime $=0 \times 1$
- DataSetupTime $=0 \times 1$ (except for asynchronous NWAIT mode, DataSetupTime $=0 \times 5$ )
- BusTurnAroundDuration $=0 x 0$
- For SDRAM memories, $\mathrm{V}_{\mathrm{DD}}$ ranges from 2.7 to 3.6 V and maximum frequency FMC_SDCLK $=90 \mathrm{MHz}$
- For Mobile LPSDR SDRAM memories, $\mathrm{V}_{\mathrm{DD}}$ ranges from 1.7 to 1.95 V and maximum frequency FMC_SDCLK $=84 \mathrm{MHz}$

Figure 55. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms


1. Mode 2/B, C and D only. In Mode 1, FMC_NADV is not used.

Table 86. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (NE) }}$ | FMC_NE low time | $2 \mathrm{~T}_{\text {HCLK }}-0.5$ | $2 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\text {( }}$ (NOE_NE) | FMC_NEx low to FMC_NOE low | 0 | 1 | ns |
| $\mathrm{t}_{\text {w(NOE) }}$ | FMC_NOE low time | $2 \mathrm{~T}_{\text {HCLK }}$ | $2 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{h} \text { (NE_NOE) }}$ | FMC_NOE high to FMC_NE high hold time | 0 | - | ns |
| $\mathrm{t}_{\mathrm{V} \text { (A_NE) }}$ | FMC_NEx low to FMC_A valid | - | 2 | ns |
| $\mathrm{t}_{\text {h(A_NOE) }}$ | Address hold time after FMC_NOE high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (BL_NE) }}$ | FMC_NEx low to FMC_BL valid | - | 2 | ns |
| $\mathrm{t}_{\mathrm{h}}$ (BL_NOE) | FMC_BL hold time after FMC_NOE high | 0 | - | ns |
| $\mathrm{t}_{\text {su(Data_NE) }}$ | Data to FMC_NEx high setup time | $\mathrm{T}_{\text {HCLK }}+2.5$ | - | ns |
| $\mathrm{t}_{\text {su(Data_NOE) }}$ | Data to FMC_NOEx high setup time | $\mathrm{T}_{\text {HCLK }}+2$ | - | ns |

Table 86. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings ${ }^{(1)(2)}$ (continued)

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{h} \text { (Data_NOE) }}$ | Data hold time after FMC_NOE high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (Data_NE) }}$ | Data hold time after FMC_NEx high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (NADV_NE) }}$ | FMC_NEx low to FMC_NADV low | - | 0 | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NADV) })}$ | FMC_NADV low time | - | $\mathrm{T}_{\text {HCLK }}+1$ | ns |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Table 87. Asynchronous non-multiplexed SRAM/PSRAM/NOR read NWAIT timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (NE) }}$ | FMC_NE low time | $7 \mathrm{~T}_{\text {HCLK }}+0.5$ | $7 \mathrm{~T}_{\text {HCLK }}+1$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NOE) }}$ | FMC_NWE low time | $5 \mathrm{~T}_{\text {HCLK }}-1.5$ | $5 \mathrm{~T}_{\text {HCLK }}+2$ |  |
| $\mathrm{t}_{\text {su( }}$ (NWAIT_NE) | FMC_NWAIT valid before FMC_NEx high | $5 \mathrm{~T}_{\text {HCLK }}+1.5$ | - |  |
| $t_{\text {h(NE_NWAIT }}$ | FMC_NEx hold time after FMC_NWAIT invalid | $4 \mathrm{~T}_{\text {HCLK }}+1$ | - |  |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Figure 56. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms


1. Mode 2/B, C and D only. In Mode 1, FMC_NADV is not used.

Table 88. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (NE) }}$ | FMC_NE low time | $3 \mathrm{~T}_{\text {HCLK }}$ | $3 \mathrm{H}_{\text {HCLK }}+1$ | ns |
| $\mathrm{t}_{\mathrm{v} \text { (NWE_NE) }}$ | FMC_NEx low to FMC_NWE low | $\mathrm{T}_{\text {HCLK }}-0.5$ | $\mathrm{T}_{\mathrm{HCLK}}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NWE) }}$ | FMC_NWE low time | $\mathrm{T}_{\text {HCLK }}$ | $\mathrm{T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{h} \text { (NE_NWE) }}$ | FMC_NWE high to FMC_NE high hold time | $\mathrm{T}_{\text {HCLK }}+1.5$ | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (A_NE) }}$ | FMC_NEx low to FMC_A valid | - | 0 | ns |
| $\mathrm{t}_{\text {h(A_NWE) }}$ | Address hold time after FMC_NWE high | $\mathrm{T}_{\text {HCLK }}+0.5$ | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (BL_NE) }}$ | FMC_NEx low to FMC_BL valid | - | 1.5 | ns |
| $\mathrm{t}_{\mathrm{h} \text { (BL_NWE) }}$ | FMC_BL hold time after FMC_NWE high | $\mathrm{T}_{\text {HCLK }}+0.5$ | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (Data_NE) }}$ | Data to FMC_NEx low to Data valid | - | $\mathrm{T}_{\text {HCLK }}{ }^{2}$ | ns |
| $t_{\text {( }}$ (Data_NWE) | Data hold time after FMC_NWE high | $\mathrm{T}_{\text {HCLK }}+0.5$ | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (NADV_NE) }}$ | FMC_NEx low to FMC_NADV low | - | 0.5 | ns |
| $\mathrm{t}_{\text {w (NADV) }}$ | FMC_NADV low time | - | $\mathrm{T}_{\mathrm{HCLK}}+0.5$ | ns |

1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Table 89. Asynchronous non-multiplexed SRAM/PSRAM/NOR write NWAIT timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {w(NE) }}$ | FMC_NE low time | $8 \mathrm{~T}_{\text {HCLK }}+1$ | $8 \mathrm{~T}_{\text {HCLK }}+2$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NWE) }}$ | FMC_NWE low time | $6 \mathrm{~T}_{\text {HCLK }}-1$ | $6 \mathrm{~T}_{\text {HCLK }}+2$ | ns |
| $\mathrm{t}_{\text {su(NWAIT_NE) }}$ | FMC_NWAIT valid before FMC_NEx high | $6 \mathrm{~T}_{\text {HCLK }}+1.5$ | - | ns |
| $\mathrm{t}_{\mathrm{h}(\text { (NE_NWAIT })}$ | FMC_NEx hold time after FMC_NWAIT <br> invalid | $4 \mathrm{~T}_{\text {HCLK }}+1$ |  | ns |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Figure 57. Asynchronous multiplexed PSRAM/NOR read waveforms


Table 90. Asynchronous multiplexed PSRAM/NOR read timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (NE) }}$ | FMC_NE low time | $3 \mathrm{~T}_{\text {HCLK }}-1$ | $3 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\text {v }}$ (NOE_NE) | FMC_NEx low to FMC_NOE low | $2 \mathrm{~T}_{\text {HCLK }}-0.5$ | $2 \mathrm{~T}_{\text {HCLK }}$ | ns |
| $\mathrm{t}_{\text {tw( }}$ (NOE) | FMC_NOE low time | $\mathrm{T}_{\text {HCLK }}-1$ | $\mathrm{T}_{\text {HCLK }}{ }^{+1}$ | ns |
| $\mathrm{t}_{\text {h(NE_NOE) }}$ | FMC_NOE high to FMC_NE high hold time | 1 | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (A_NE) }}$ | FMC_NEx low to FMC_A valid | - | 2 | ns |
| $\mathrm{t}_{\mathrm{v} \text { (NADV_NE) }}$ | FMC_NEx low to FMC_NADV low | 0 | 2 | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NADV) }}$ | FMC_NADV low time | $\mathrm{T}_{\text {HCLK }}-0.5$ | $\mathrm{T}_{\mathrm{HCLK}}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{h} \text { (AD_NADV) }}$ | FMC_AD(address) valid hold time after FMC_NADV high) | 0 | - | ns |
| $\mathrm{t}_{\text {h(A_NOE) }}$ | Address hold time after FMC_NOE high | $\mathrm{T}_{\text {HCLK }}-0.5$ | - | ns |
| $t_{\text {h(BL_NOE) }}$ | FMC_BL time after FMC_NOE high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (BL_NE) }}$ | FMC_NEx low to FMC_BL valid | - | 2 | ns |
| $t_{\text {su(Data_NE) }}$ | Data to FMC_NEx high setup time | $\mathrm{T}_{\text {HCLK }}+1.5$ | - | ns |
| $\mathrm{t}_{\text {su(Data_NOE) }}$ | Data to FMC_NOE high setup time | $\mathrm{T}_{\text {HCLK }}{ }^{+1}$ | - | ns |
| $\mathrm{t}_{\text {h(Data_NE) }}$ | Data hold time after FMC_NEx high | 0 | - | ns |
| $t_{\text {h(Data_NOE) }}$ | Data hold time after FMC_NOE high | 0 | - | ns |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Table 91. Asynchronous multiplexed PSRAM/NOR read-NWAIT timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w}(\text { NE })}$ | FMC_NE low time | $8 \mathrm{~T}_{\text {HCLK }}+0.5$ | $8 \mathrm{~T}_{\text {HCLK }}+2$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NOE) }}$ | FMC_NWE low time | $5 \mathrm{~T}_{\text {HCLK }}-1$ | $5 \mathrm{~T}_{\text {HCLK }}+1.5$ | ns |
| $\mathrm{t}_{\text {su(NWAIT_NE) }}$ | FMC_NWAIT valid before FMC_NEx high | $5 \mathrm{~T}_{\text {HCLK }}+1.5$ | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (NE_NWAIT) }}$ | FMC_NEx hold time after FMC_NWAIT <br> invalid | $4 \mathrm{~T}_{\text {HCLK }}+1$ |  | ns |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Figure 58. Asynchronous multiplexed PSRAM/NOR write waveforms


Table 92. Asynchronous multiplexed PSRAM/NOR write timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (NE) }}$ | FMC_NE low time | $4 \mathrm{~T}_{\text {HCLK }}$ | $4 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{v} \text { (} \text { (NWE_NE) }}$ | FMC_NEx low to FMC_NWE low | T ${ }_{\text {HCLK }}$ - 1 | $\mathrm{T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NWE) }}$ | FMC_NWE low time | $2 \mathrm{~T}_{\text {HCLK }}$ | $2 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $t_{\text {h( }}$ (NE_NWE) | FMC_NWE high to FMC_NE high hold time | $\mathrm{T}_{\text {HCLK }}$ | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (A_NE) }}$ | FMC_NEx low to FMC_A valid | - | 0 | ns |
| $\mathrm{t}_{\mathrm{v} \text { (NADV_NE) }}$ | FMC_NEx low to FMC_NADV low | 0.5 | 1 | ns |
| $\mathrm{t}_{\text {w(NADV) }}$ | FMC_NADV low time | THCLK ${ }^{-0.5}$ | $\mathrm{T}_{\mathrm{HCLK}}+0.5$ | ns |
| $t_{\text {h(AD_NADV) }}$ | FMC_AD(adress) valid hold time after FMC_NADV high) | $\mathrm{T}_{\text {HCLK }}-2$ | - | ns |
| $t_{\text {h(A_NWE) }}$ | Address hold time after FMC_NWE high | $\mathrm{T}_{\text {HCLK }}$ | - | ns |
| $\mathrm{t}_{\text {(BL_NWE) }}$ | FMC_BL hold time after FMC_NWE high | $\mathrm{T}_{\text {HCLK }}-2$ | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (BL_NE) }}$ | FMC_NEx low to FMC_BL valid | - | 2 | ns |
| $\mathrm{t}_{\text {( }}$ (Data_NADV) | FMC_NADV high to Data valid | - | $\mathrm{T}_{\text {HCLK }}+1.5$ | ns |
| $\mathrm{t}_{\mathrm{h}(\text { Data_NWE) }}$ | Data hold time after FMC_NWE high | $\mathrm{T}_{\text {HCLK }}+0.5$ | - | ns |

1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Table 93. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w}(\mathrm{NE})}$ | FMC_NE low time | $9 \mathrm{~T}_{\text {HCLK }}$ | $9 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{w}(\mathrm{NWE})}$ | FMC_NWE low time | $7 \mathrm{~T}_{\text {HCLK }}$ | $7 \mathrm{~T}_{\text {HCLK }}+2$ | ns |
| $\mathrm{t}_{\text {su(NWAIT_NE) }}$ | FMC_NWAIT valid before FMC_NEx high | $6 \mathrm{~T}_{\text {HCLK }}+1.5$ | - | ns |
| $\mathrm{t}_{\text {h(NE_NWAIT) }}$ | FMC_NEx hold time after FMC_NWAIT <br> invalid | $4 \mathrm{~T}_{\text {HCLK }}-1$ | - | ns |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

## Synchronous waveforms and timings

Figure 59 through Figure 62 represent synchronous waveforms and Table 94 through Table 97 provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- BurstAccessMode = FMC_BurstAccessMode_Enable;
- MemoryType = FMC_MemoryType_CRAM;
- WriteBurst = FMC_WriteBurst_Enable;
- CLKDivision = 1; (0 is not supported, see the STM32F4xx reference manual : RM0090)
- DataLatency = 1 for NOR Flash; DataLatency $=0$ for PSRAM

In all timing tables, the $\mathrm{T}_{\text {HCLK }}$ is the HCLK clock period (with maximum FMC_CLK $=90 \mathrm{MHz}$ ).

Figure 59. Synchronous multiplexed NOR/PSRAM read timings


Table 94. Synchronous multiplexed NOR/PSRAM read timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (CLK) }}$ | FMC_CLK period | $2 \mathrm{~T}_{\text {HCLK }}-1$ | - | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKL}}$-NExL) | FMC_CLK low to FMC_NEx low (x=0..2) | - | 0 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKH_NExH) }}$ | FMC_CLK high to FMC_NEx high (x=0...2) | $\mathrm{T}_{\text {HCLK }}$ | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-NADVL) }}$ | FMC_CLK low to FMC_NADV low | - | 0 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKL}}$-NADVH) | FMC_CLK low to FMC_NADV high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-AV) }}$ | FMC_CLK low to FMC_Ax valid ( $\mathrm{x}=16 \ldots 25$ ) | - | 0 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKH}-\mathrm{AIV})}$ | FMC_CLK high to FMC_Ax invalid ( $\mathrm{x}=16 . . .25$ ) | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-NOEL) }}$ | FMC_CLK low to FMC_NOE low | - | $\mathrm{T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKH-NOEH) }}$ | FMC_CLK high to FMC_NOE high | $\mathrm{T}_{\text {HCLK }}-0.5$ | - | ns |
| $\mathrm{t}_{\text {d(CLKL-ADV) }}$ | FMC_CLK low to FMC_AD[15:0] valid | - | 0.5 | ns |
| $\mathrm{t}_{\mathrm{d}(\text { CLKL-ADIV) }}$ | FMC_CLK low to FMC_AD[15:0] invalid | 0 | - | ns |

Table 94. Synchronous multiplexed NOR/PSRAM read timings ${ }^{(1)(2)}$ (continued)

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {su(ADV-CLKH) }}$ | FMC_A/D[15:0] valid data before FMC_CLK <br> high | 5 | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (CLKH-ADV) }}$ | FMC_A/D[15:0] valid data after FMC_CLK high | 0 | - | ns |
| $\mathrm{t}_{\text {su(NWAIT-CLKH) }}$ | FMC_NWAIT valid before FMC_CLK high | 4 | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (CLKH-NWAIT) }}$ | FMC_NWAIT valid after FMC_CLK high | 0 | - | ns |

1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Figure 60. Synchronous multiplexed PSRAM write timings


Table 95. Synchronous multiplexed PSRAM write timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (CLK) }}$ | FMC_CLK period, VDD range $=2.7$ to 3.6 V | $2 \mathrm{~T}_{\text {HCLK }}-1$ | - | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKL}}$ (NExL) | FMC_CLK low to FMC_NEx low ( $x=0 . .2$ ) | - | 1.5 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKH-NExH) }}$ | FMC_CLK high to FMC_NEx high (x=0...2) | $\mathrm{T}_{\text {HCLK }}$ | - | ns |
| $\mathrm{t}_{\mathrm{d}(\text { CLKL-NADVL) }}$ | FMC_CLK low to FMC_NADV low | - | 0 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKL}} \mathrm{NADVH}^{\text {a }}$ | FMC_CLK low to FMC_NADV high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKL}}$-AV) | FMC_CLK low to FMC_Ax valid ( $\mathrm{x}=16 \ldots 25$ ) | - | 0 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKH}}$-AIV) | FMC_CLK high to FMC_Ax invalid ( $\mathrm{x}=16 . . .25$ ) | $\mathrm{T}_{\mathrm{HC}}$ | - | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKL-NWEL)}}$ | FMC_CLK low to FMC_NWE low | - | 0 | ns |
| ${ }^{\text {t}}$ (CLKH-NWEH) | FMC_CLK high to FMC_NWE high | $\mathrm{T}_{\text {HCLK }}{ }^{-0.5}$ | - | ns |
| $\mathrm{t}_{\text {d(CLKL-ADV) }}$ | FMC_CLK low to FMC_AD[15:0] valid | - | 3 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-ADIV) }}$ | FMC_CLK low to FMC_AD[15:0] invalid | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-DATA) }}$ | FMC_A/D[15:0] valid data after FMC_CLK low | - | 3 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-NBLL) }}$ | FMC_CLK low to FMC_NBL low | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d}(\text { CLKH-NBLH) }}$ | FMC_CLK high to FMC_NBL high | $\mathrm{T}_{\text {HCLK }}{ }^{-0.5}$ | - | ns |
| $\mathrm{t}_{\text {su(NWAIT-CLKH) }}$ | FMC_NWAIT valid before FMC_CLK high | 4 | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (CLKH-NWAIT) }}$ | FMC_NWAIT valid after FMC_CLK high | 0 | - | ns |

1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Figure 61. Synchronous non-multiplexed NOR/PSRAM read timings


Table 96. Synchronous non-multiplexed NOR/PSRAM read timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (CLK) }}$ | FMC_CLK period | $2 \mathrm{~T}_{\text {HCLK }}-1$ | - | ns |
| t (CLKL-NExL) | FMC_CLK low to FMC_NEx low (x=0..2) | - | 0.5 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKH- }}$ <br> NExH) | FMC_CLK high to FMC_NEx high ( $\mathrm{x}=0 . . .2$ ) | $\mathrm{T}_{\text {HCLK }}$ | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL- }}$ NADVL) | FMC_CLK low to FMC_NADV low | - | 0 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CLKL}}$ NADVH) | FMC_CLK low to FMC_NADV high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-AV) }}$ | FMC_CLK low to FMC_Ax valid ( $\mathrm{x}=16 \ldots 25$ ) | - | 0 | ns |
| $\mathrm{t}_{\text {d(CLKH-AIV) }}$ | FMC_CLK high to FMC_Ax invalid ( $\mathrm{x}=16 . .25$ ) | $\mathrm{T}_{\text {HCLK }}-0.5$ | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-NOEL) }}$ | FMC_CLK low to FMC_NOE low | - | $\mathrm{T}_{\mathrm{HCLK}}{ }^{+2}$ | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKH- }}$ NOEH) | FMC_CLK high to FMC_NOE high | $\mathrm{T}_{\text {HCLK }} \mathbf{-} 0.5$ | - | ns |
| $\mathrm{t}_{\text {su( }}$ (DV-CLKH) | FMC_D[15:0] valid data before FMC_CLK high | 5 | - | ns |

Table 96. Synchronous non-multiplexed NOR/PSRAM read timings ${ }^{(1)(2)}$ (continued)

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {h(CLKH-DV) }}$ | FMC_D[15:0] valid data after FMC_CLK high | 0 | - | ns |
| $\mathrm{t}_{\text {(NWAIT-CLKH) }}$ | FMC_NWAIT valid before FMC_CLK high | 4 |  |  |
| $\mathrm{t}_{\mathrm{h} \text { (CLKH- }}$ <br> NWAIT) | FMC_NWAIT valid after FMC_CLK high | 0 |  |  |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Figure 62. Synchronous non-multiplexed PSRAM write timings


Table 97. Synchronous non-multiplexed PSRAM write timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {(CLK) }}$ | FMC_CLK period | $2 \mathrm{~T}_{\text {HCLK }}-1$ | - | ns |
| $\mathrm{t}_{\mathrm{d}(\text { CLKL-NExL })}$ | FMC_CLK low to FMC_NEx low $(\mathrm{x}=0 . .2)$ | - | 0.5 | ns |
| $\mathrm{t}_{\text {(CLKH-NExH) }}$ | FMC_CLK high to FMC_NEx high $(\mathrm{x}=0 \ldots 2)$ | $\mathrm{T}_{\text {HCLK }}$ | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-NADVL) }}$ | FMC_CLK low to FMC_NADV low | - | 0 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-NADVH) }}$ | FMC_CLK low to FMC_NADV high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d}(\text { CLKL-AV })}$ | FMC_CLK low to FMC_Ax valid ( $\mathrm{x}=16 \ldots 25)$ | - | 0 | ns |

Table 97. Synchronous non-multiplexed PSRAM write timings ${ }^{(1)(2)}$ (continued)

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{d}(\text { CLKH-AIV) }}$ | FMC_CLK high to FMC_Ax invalid (x=16...25) | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKL-NWEL) }}$ | FMC_CLK low to FMC_NWE low | - | 0 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKH-NWEH) }}$ | FMC_CLK high to FMC_NWE high | $\mathrm{T}_{\text {HCLK }}-0.5$ | - | ns |
| $\mathrm{t}_{\mathrm{d}(\text { CLKL-Data })}$ | FMC_D[15:0] valid data after FMC_CLK low | - | 2.5 | ns |
| $\mathrm{t}_{\mathrm{d}(\text { CLKL-NBLL })}$ | FMC_CLK low to FMC_NBL low | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CLKH-NBLH) }}$ | FMC_CLK high to FMC_NBL high | $\mathrm{T}_{\text {HCLK }}-0.5$ | - | ns |
| $\mathrm{t}_{\text {su(NWAIT-CLKH) }}$ | FMC_NWAIT valid before FMC_CLK high | 4 |  |  |
| $\mathrm{t}_{\mathrm{h} \text { (CLKH-NWAIT) }}$ | FMC_NWAIT valid after FMC_CLK high | 0 |  |  |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

## PC Card/CompactFlash controller waveforms and timings

Figure 63 through Figure 68 represent synchronous waveforms, and Table 98 and Table 99 provide the corresponding timings. The results shown in this table are obtained with the following FMC configuration:

- COM.FMC_SetupTime $=0 \times 04$;
- COM.FMC_WaitSetupTime $=0 \times 07$;
- COM.FMC_HoldSetupTime $=0 \times 04$;
- COM.FMC_HiZSetupTime $=0 \times 00$;
- ATT.FMC_SetupTime $=0 \times 04$;
- ATT.FMC_WaitSetupTime $=0 \times 07$;
- ATT.FMC_HoldSetupTime $=0 \times 04$;
- ATT.FMC_HiZSetupTime $=0 \times 00$;
- IO.FMC_SetupTime $=0 \times 04$;
- IO.FMC_WaitSetupTime $=0 \times 07$;
- IO.FMC_HoldSetupTime $=0 \times 04$;
- IO.FMC_HiZSetupTime $=0 \times 00$;
- TCLRSetupTime = 0;
- TARSetupTime $=0$.

In all timing tables, the $\mathrm{T}_{\text {HCLK }}$ is the HCLK clock period.

Figure 63. PC Card/CompactFlash controller waveforms for common memory read access


1. FMC_NCE4_2 remains high (inactive during 8-bit access.

Figure 64. PC Card/CompactFlash controller waveforms for common memory write access


Figure 65. PC Card/CompactFlash controller waveforms for attribute memory read access


1. Only data bits $0 \ldots 7$ are read (bits $8 \ldots 15$ are disregarded).

Figure 66. PC Card/CompactFlash controller waveforms for attribute memory write access


1. Only data bits $0 \ldots 7$ are driven (bits $8 \ldots 15$ remains $\mathrm{Hi}-\mathrm{Z}$ ).

Figure 67. PC Card/CompactFlash controller waveforms for I/O space read access


Figure 68. PC Card/CompactFlash controller waveforms for I/O space write access


Table 98. Switching characteristics for PC Card/CF read and write cycles in attribute/common space ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{v} \text { ( }}$ ( ${ }^{\text {cex-A }}$ ) | FMC_Ncex low to FMC_Ay valid | - | 0 | ns |
| $\mathrm{t}_{\text {h(NCEx_AI) }}$ | FMC_NCEx high to FMC_Ax invalid | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (NREG-NCEx) }}$ | FMC_NCEx low to FMC_NREG valid | - | 1 | ns |
| $\mathrm{t}_{\mathrm{h}}$ (NCEx-NREG) | FMC_NCEx high to FMC_NREG invalid | $\mathrm{T}_{\text {HCLK }}-2$ | - | ns |
| $\mathrm{t}_{\text {(NCEX-NWE) }}$ | FMC_NCEx low to FMC_NWE low | - | $5 \mathrm{~T}_{\text {HCLK }}$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NWE) }}$ | FMC_NWE low width | $8 \mathrm{~T}_{\text {HCLK }}-0.5$ | $8 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\mathrm{d} \text { (NWE_NCEx) }}$ | FMC_NWE high to FMC_NCEx high | $5 \mathrm{~T}_{\text {HCLK }}+1$ | - | ns |
| $\mathrm{t}_{\mathrm{V} \text { (NWE-D) }}$ | FMC_NWE low to FMC_D[15:0] valid | - | 0 | ns |
| $t_{\text {h(NWE-D }}$ | FMC_NWE high to FMC_D[15:0] invalid | $9 \mathrm{~T}_{\text {HCLK }}-0.5$ | - | ns |
| $\mathrm{t}_{\text {( }{ }_{\text {( }} \text {-NWE) }}$ | FMC_D[15:0] valid before FMC_NWE high | $13 \mathrm{~T}_{\text {HCLK }}-3$ |  | ns |
| $\mathrm{t}_{\mathrm{d} \text { (NCEx-NOE) }}$ | FMC_NCEx low to FMC_NOE low | - | $5 \mathrm{~T}_{\text {HCLK }}$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (NOE) }}$ | FMC_NOE low width | $8 \mathrm{~T}_{\text {HCLK }}-0.5$ | $8 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\text {d(NOE_NCEx) }}$ | FMC_NOE high to FMC_NCEx high | $5 \mathrm{~T}_{\text {HCLK }}-1$ | - | ns |
| $\mathrm{t}_{\text {su ( }}$ (D-NOE) | FMC_D[15:0] valid data before FMC_NOE high | $\mathrm{T}_{\text {HCLK }}$ | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (NOE-D) }}$ | FMC_NOE high to FMC_D[15:0] invalid | 0 | - | ns |

1. $C_{L}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

Table 99. Switching characteristics for PC Card/CF read and write cycles in I/O space ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| tw(NIOWR) | FMC_NIOWR low width | $8 T_{\text {HCLK }}-0.5$ | - | ns |
| tv(NIOWR-D) | FMC_NIOWR low to FMC_D[15:0] valid | - | 0 | ns |
| th(NIOWR-D) | FMC_NIOWR high to FMC_D[15:0] invalid | $9 T_{\text {HCLK }}-2$ | - | ns |
| td(NCE4_1-NIOWR) | FMC_NCE4_1 low to FMC_NIOWR valid | - | $5 T_{\text {HCLK }}$ | ns |
| th(NCEx-NIOWR) | FMC_NCEx high to FMC_NIOWR invalid | $5 T_{\text {HCLK }}$ | - | ns |
| td(NIORD-NCEx) | FMC_NCEx low to FMC_NIORD valid | - | $5 T_{\text {HCLK }}$ | ns |
| th(NCEx-NIORD) | FMC_NCEx high to FMC_NIORD) valid | $6 T_{\text {HCLK }}+2$ | - | ns |
| tw(NIORD) | FMC_NIORD low width | $8 T_{\text {HCLK }}-0.5$ | $8 T_{\text {HCLK }}+0.5$ | ns |
| tsu(D-NIORD) | FMC_D[15:0] valid before FMC_NIORD high | $\mathrm{T}_{\text {HCLK }}$ | - | ns |
| td(NIORD-D) | FMC_D[15:0] valid after FMC_NIORD high | 0 | - | ns |

1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$.
2. Guaranteed by characterization results.

## NAND controller waveforms and timings

Figure 69 through Figure 72 represent synchronous waveforms, and Table 100 and Table 101 provide the corresponding timings. The results shown in this table are obtained with the following FMC configuration:

- COM.FMC_SetupTime $=0 \times 01$;
- COM.FMC_WaitSetupTime $=0 \times 03$;
- COM.FMC_HoldSetupTime $=0 \times 02$;
- COM.FMC_HiZSetupTime $=0 \times 01$;
- ATT.FMC_SetupTime $=0 \times 01$;
- ATT.FMC_WaitSetupTime $=0 \times 03$;
- ATT.FMC_HoldSetupTime $=0 \times 02$;
- ATT.FMC_HiZSetupTime $=0 \times 01$;
- Bank = FMC_Bank_NAND;
- MemoryDataWidth = FMC_MemoryDataWidth_16b;
- ECC = FMC_ECC_Enable;
- ECCPageSize = FMC_ECCPageSize_512Bytes;
- TCLRSetupTime = 0;
- $\quad$ TARSetupTime $=0$.

In all timing tables, the $\mathrm{T}_{\text {HCLK }}$ is the HCLK clock period.

Figure 69. NAND controller waveforms for read access


Figure 70. NAND controller waveforms for write access


Figure 71. NAND controller waveforms for common memory read access


Figure 72. NAND controller waveforms for common memory write access


Table 100. Switching characteristics for NAND Flash read cycles ${ }^{(1)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (NOE) }}$ | FMC_NOE low width | $4 \mathrm{~T}_{\text {HCLK }}-0.5$ | $4 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\text {su(D-NOE) }}$ | FMC_D[15-0] valid data before FMC_NOE high | 9 | - | ns |
| $\mathrm{t}_{\mathrm{h}(\text { NOE-D })}$ | FMC_D[15-0] valid data after FMC_NOE high | 0 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (ALE-NOE) }}$ | FMC_ALE valid before FMC_NOE low | - | $3 \mathrm{~T}_{\text {HCLK }}-0.5$ | ns |
| $\mathrm{t}_{\mathrm{h} \text { (NOE-ALE) }}$ | FMC_NWE high to FMC_ALE invalid | $3 \mathrm{~T}_{\text {HCLK }}-2$ | - | ns |

1. $C_{L}=30 \mathrm{pF}$.

Table 101. Switching characteristics for NAND Flash write cycles ${ }^{(1)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w}(\mathrm{NWE})}$ | FMC_NWE low width | $4 \mathrm{~T}_{\text {HCLK }}$ | $4 \mathrm{~T}_{\text {HCLK }}+1$ | ns |
| $\mathrm{t}_{\mathrm{v} \text { (NWE-D) }}$ | FMC_NWE low to FMC_D[15-0] valid | 0 | - | ns |
| $\mathrm{t}_{\mathrm{h}(\text { NWE-D })}$ | FMC_NWE high to FMC_D[15-0] invalid | $3 \mathrm{~T}_{\text {HCLK }}-1$ | - | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{D}-\mathrm{NWE})}$ | FMC_D[15-0] valid before FMC_NWE high | $5 \mathrm{~T}_{\text {HCLK }}-3$ | - | ns |
| $\mathrm{t}_{\mathrm{d}(\text { ALE-NWE })}$ | FMC_ALE valid before FMC_NWE low | - | $3 \mathrm{~T}_{\text {HCLK }}-0.5$ | ns |
| $\mathrm{t}_{\mathrm{h} \text { (NWE-ALE) })}$ | FMC_NWE high to FMC_ALE invalid | $3 \mathrm{~T}_{\text {HCLK }}-1$ | - | ns |

1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$.

## SDRAM waveforms and timings

Figure 73. SDRAM read access waveforms (CL = 1)


Table 102. SDRAM read timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (SDCLK) }}$ | FMC_SDCLK period | $2 \mathrm{~T}_{\text {HCLK }}-0.5$ | $2 \mathrm{H}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\text {su(SDCLKH _ Data) }}$ | Data input setup time | 2 | - |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKH_Data) }}$ | Data input hold time | 0 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL_Add) }}$ | Address valid time | - | 1.5 |  |
| $\mathrm{t}_{\mathrm{d}(\text { SDCLKL- }}$ SDNE) | Chip select valid time | - | 0.5 |  |
| $\mathrm{t}_{\mathrm{h}}$ (SDCLKL_SDNE) | Chip select hold time | 0 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL_SDNRAS) }}$ | SDNRAS valid time | - | 0.5 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL_SDNRAS) }}$ | SDNRAS hold time | 0 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL_SDNCAS) }}$ | SDNCAS valid time | - | 0.5 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL_SDNCAS) }}$ | SDNCAS hold time | 0 | - |  |

1. $\mathrm{CL}=30 \mathrm{pF}$ on data and address lines. $\mathrm{CL}=15 \mathrm{pF}$ on FMC_SDCLK.
2. Guaranteed by characterization results.

Table 103. LPSDR SDRAM read timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {W(SDCLK }}$ | FMC_SDCLK period | $2 \mathrm{~T}_{\text {HCLK }}-0.5$ | $2 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\mathrm{t}_{\text {su(SDCLKH_Data) }}$ | Data input setup time | 2.5 | - |  |
| $\mathrm{th}_{\text {(SDCLKH_Data) }}$ | Data input hold time | 0 | - |  |
| $\mathrm{t}_{\text {d(SDCLKL_Add) }}$ | Address valid time | - | 1 |  |
| $\mathrm{t}_{\mathrm{d}(\text { SDCLKL_SDNE) }}$ | Chip select valid time | - | 1 |  |
| $\mathrm{t}_{\text {(SDCLKL_SDNE) }}$ | Chip select hold time | 1 | - |  |
| $\mathrm{t}_{\text {d(SDCLKL_S }}$ SNRAS | SDNRAS valid time | - | 1 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL_SDNRAS) }}$ | SDNRAS hold time | 1 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL_SDNCAS) }}$ | SDNCAS valid time | - | 1 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL_SDNCAS) }}$ | SDNCAS hold time | 1 | - |  |

1. $\mathrm{CL}=10 \mathrm{pF}$.
2. Guaranteed by characterization results.

Figure 74. SDRAM write access waveforms


Table 104. SDRAM write timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (SDCLK) }}$ | FMC_SDCLK period | $2 \mathrm{~T}_{\text {HCLK }}-0.5$ | $2 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\left.\mathrm{t}_{\mathrm{d}(\text { SDCLKL_Data }}\right)$ | Data output valid time | - | 3.5 |  |
| $\mathrm{th}_{\mathrm{h}}$ SDCLKL _Data) | Data output hold time | 0 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL_Add) }}$ | Address valid time | - | 1.5 |  |
| $\mathrm{t}_{\text {d(SDCLKL_S }}$ SDNWE) | SDNWE valid time | - | 1 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL_SDNWE) }}$ | SDNWE hold time | 0 | - |  |
| $\mathrm{t}_{\text {d(SDCLKL_ }}$ SDNE) | Chip select valid time | - | 0.5 |  |
| $\mathrm{t}_{\text {h(SDCLKL-_SDNE) }}$ | Chip select hold time | 0 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL_SDNRAS) }}$ | SDNRAS valid time | - | 2 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL_SDNRAS) }}$ | SDNRAS hold time | 0 | - |  |
| $\mathrm{t}_{\mathrm{d}(\text { SDCLKL_SDNCAS) }}$ | SDNCAS valid time | - | 0.5 |  |
| $\mathrm{t}_{\mathrm{d}(\text { SDCLKL_S }}$ SNCAS) | SDNCAS hold time | 0 | - |  |
| $\mathrm{t}_{\text {d(SDCLKL_NBL) }}$ | NBL valid time | - | 0.5 |  |
| $\mathrm{t}_{\text {(SDCLKL_NBL) }}$ | NBLoutput time | 0 | - |  |

1. $C L=30 \mathrm{pF}$ on data and address lines. $\mathrm{CL=15pF}$ on FMC_SDCLK.
2. Guaranteed by characterization results.

Table 105. LPSDR SDRAM write timings ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} \text { (SDCLK) }}$ | FMC_SDCLK period | $2 \mathrm{~T}_{\text {HCLK }}-0.5$ | $2 \mathrm{~T}_{\text {HCLK }}+0.5$ | ns |
| $\left.\mathrm{t}_{\mathrm{d}(\text { SDCLKL_Data }}\right)$ | Data output valid time | - | 5 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL _Data) }}$ | Data output hold time | 2 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL_Add) }}$ | Address valid time | - | 2.8 |  |
| $\mathrm{t}_{\mathrm{d}(\text { SDCLKL-SDNWE) }}$ | SDNWE valid time | - | 2 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL-SDNWE) }}$ | SDNWE hold time | 1 | - |  |
| $\mathrm{t}_{\mathrm{d}(\text { SDCLKL- SDNE) }}$ | Chip select valid time | - | 1.5 |  |
| $\mathrm{t}_{\mathrm{h}(\text { SDCLKL- SDNE) }}$ | Chip select hold time | 1 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL-SDNRAS) }}$ | SDNRAS valid time | - | 1.5 |  |
| $\mathrm{t}_{\text {h(SDCLKL-SDNRAS) }}$ | SDNRAS hold time | 1.5 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL-SDNCAS) }}$ | SDNCAS valid time | - | 1.5 |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDCLKL-SDNCAS) }}$ | SDNCAS hold time | 1.5 | - |  |
| $\mathrm{t}_{\text {(SDCLKL_NBL) }}$ | NBL valid time | - | 1.5 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SDCLKL-NBL) }}$ | NBL output time | 1.5 | - |  |

1. $C L=10 \mathrm{pF}$.
2. Guaranteed by characterization results.

### 6.3.27 Camera interface (DCMI) timing specifications

Unless otherwise specified, the parameters given in Table 106 for DCMI are derived from tests performed under the ambient temperature, $f_{H C L K}$ frequency and $V_{D D}$ supply voltage summarized in Table 17, with the following configuration:

- DCMI_PIXCLK polarity: falling
- DCMI_VSYNC and DCMI_HSYNC polarity: high
- Data formats: 14 bits

Table 106. DCMI characteristics

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  | Frequency ratio DCMI_PIXCLK/f HCLK | - | 0.4 |  |
| DCMI_PIXCLK | Pixel clock input | - | 54 | MHz |
| $\mathrm{D}_{\text {Pixel }}$ | Pixel clock input duty cycle | 30 | 70 | \% |
| $\mathrm{t}_{\text {su(DATA) }}$ | Data input setup time | 2 | - | ns |
| $\mathrm{t}_{\mathrm{h}}$ (DATA) | Data input hold time | 2.5 | - |  |
| $\mathrm{t}_{\text {su(HSYNC) }}$ $\mathrm{t}_{\text {su(VSYNC) }}$ | DCMI_HSYNC/DCMI_VSYNC input setup time | 0.5 | - |  |
| $\mathrm{t}_{\mathrm{h} \text { (HSYNC) }}$ <br> $t_{h}$ (VSYNC) | DCMI_HSYNC/DCMI_VSYNC input hold time | 1 | - |  |

Figure 75. DCMI timing diagram


### 6.3.2 LCD-TFT controller (LTDC) characteristics

Unless otherwise specified, the parameters given in Table 107 for LCD-TFT are derived from tests performed under the ambient temperature, fhclk frequency and VDD supply voltage summarized in Table 17, with the following configuration:

- LCD_CLK polarity: high
- LCD_DE polarity : low
- LCD_VSYNC and LCD_HSYNC polarity: high
- Pixel formats: 24 bits

Table 107. LTDC characteristics

| Symbol | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {CLK }}$ | LTDC clock output frequency | - | 83 | MHz |
| $\mathrm{D}_{\text {CLK }}$ | LTDC clock output duty cycle | 45 | 55 | \% |
| $\mathrm{t}_{\mathrm{w} \text { (CLKH) }}$ <br> $\mathrm{t}_{\mathrm{w} \text { (CLKL) }}$ | Clock High time, low time | tw(CLK)/2-0.5 | tw(CLK)/2+0.5 | ns |
| $\mathrm{t}_{\mathrm{v} \text { (DATA) }}$ | Data output valid time | - | 3.5 |  |
| $\mathrm{t}_{\mathrm{h} \text { (DATA) }}$ | Data output hold time | 1.5 | - |  |
| $\mathrm{t}_{\mathrm{v} \text { (HSYNC) }}$ | HSYNC/VSYNC/DE output valid time | - | 2.5 |  |
| $\mathrm{t}_{\mathrm{v} \text { (VSYNC) }}$ |  |  |  |  |
| $\mathrm{t}_{\mathrm{v} \text { (DE) }}$ |  |  |  |  |
| $\mathrm{t}_{\text {(HSYNC) }}$ | HSYNC/VSYNC/DE output hold time | 2 | - |  |
| $\mathrm{t}_{\mathrm{h}}$ (VSYNC) |  |  |  |  |
| th(DE) |  |  |  |  |

Figure 76. LCD-TFT horizontal timing diagram


Figure 77. LCD-TFT vertical timing diagram


### 6.3.29 SD/SDIO MMC card host interface (SDIO) characteristics

Unless otherwise specified, the parameters given in Table 108 for the SDIO/MMC interface are derived from tests performed under the ambient temperature, $f_{P C L K 2}$ frequency and $V_{D D}$ supply voltage conditions summarized in Table 17, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$
- Measurement points are done at CMOS levels: $0.5 \mathrm{~V}_{\mathrm{DD}}$

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.

Figure 78. SDIO high-speed mode


Figure 79. SD default mode


Table 108. Dynamic characteristics: SD / MMC characteristics ${ }^{(1)(2)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{PP}}$ | Clock frequency in data transfer mode |  | 0 |  | 48 | MHz |
| - | SDIO_CK/fPCLK2 frequency ratio |  | - | - | 8/3 | - |
| $\mathrm{t}_{\text {W(CKL) }}$ | Clock low time | $\mathrm{fpp}=48 \mathrm{MHz}$ | 8.5 | 9 | - |  |
| $\mathrm{t}_{\text {W(CKH) }}$ | Clock high time | $\mathrm{fpp}=48 \mathrm{MHz}$ | 8.3 | 10 | - |  |
| CMD, D inputs (referenced to CK) in MMC and SD HS mode |  |  |  |  |  |  |
| $\mathrm{t}_{\text {ISU }}$ | Input setup time HS | fpp $=48 \mathrm{MHz}$ | 3.5 | - | - |  |
| $\mathrm{t}_{\mathrm{H}}$ | Input hold time HS | fpp $=48 \mathrm{MHz}$ | 0 | - | - |  |
| CMD, D outputs (referenced to CK) in MMC and SD HS mode |  |  |  |  |  |  |
| tov | Output valid time HS | fpp $=48 \mathrm{MHz}$ | - | 4.5 | 7 |  |
| $\mathrm{t}_{\mathrm{OH}}$ | Output hold time HS | fpp $=48 \mathrm{MHz}$ | 3 | - | - | ns |
| CMD, $D$ inputs (referenced to CK) in SD default mode |  |  |  |  |  |  |
| tISUD | Input setup time SD | fpp $=24 \mathrm{MHz}$ | 1.5 | - | - |  |
| tIHD | Input hold time SD | $\mathrm{fpp}=24 \mathrm{MHz}$ | 0.5 | - | - |  |
| CMD, D outputs (referenced to CK) in SD default mode |  |  |  |  |  |  |
| tOVD | Output valid default time SD | $\mathrm{fpp}=24 \mathrm{MHz}$ | - | 4.5 | 6.5 | ns |
| tOHD | Output hold default time SD | $\mathrm{fpp}=24 \mathrm{MHz}$ | 3.5 | - | - |  |

1. Guaranteed by characterization results.
2. $V_{D D}=2.7$ to 3.6 V .

### 6.3.30 RTC characteristics

Table 109. RTC characteristics

| Symbol | Parameter | Conditions | Min | Max |
| :---: | :---: | :---: | :---: | :---: |
| - | $\mathrm{f}_{\text {PCLK1 }} /$ RTCCLK frequency ratio | Any read/write operation <br> from/to an RTC register | 4 | - |

## 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK ${ }^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com. ECOPACK ${ }^{\circledR}$ is an ST trademark.

### 7.1 LQFP100 package information

Figure 80. LQFP100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package outline


1. Drawing is not to scale.

Table 110. LQPF100 100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | - | - | 1.600 | - | - | 0.0630 |
| A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 |
| A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 |
| b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 |
| c | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 |
| D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 |
| D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 |
| D3 | - | 12.000 | - | - | 0.4724 | - |
| E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 |
| E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 |
| E3 | - | 12.000 | - | - | 0.4724 | - |
| e | - | 0.500 | - | - | 0.0197 | - |
| L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 |
| L1 | - | 1.000 | - | - | 0.0394 | - |
| k | $0.0^{\circ}$ | $3.5^{\circ}$ | $7.0^{\circ}$ | $0.0^{\circ}$ | $3.5^{\circ}$ | $7.0^{\circ}$ |
| ccc | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 81. LQPF100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat recommended footprint


1. Dimensions are expressed in millimeters.

## Device marking for LQFP100

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on assembly location, are not indicated below.

Figure 82. LQFP100 marking example (package top view)


1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

### 7.2 WLCSP143 package information

Figure 83. WLCSP143-143-ball, 4.521x $5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package outline


[^4]Table 111. WLCSP143-143-ball, 4.521x $5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.525 | 0.555 | 0.585 | 0.0207 | 0.0219 | 0.0230 |
| A1 | 0.155 | 0.175 | 0.195 | - | 0.0069 | - |
| A2 | - | 0.380 | - | - | 0.0150 | - |
| A3 $^{(2)}$ | - | 0.025 | - | - | 0.0010 | - |
| $\mathrm{b}^{(3)}$ | 0.220 | 0.250 | 0.280 | 0.0087 | 0.0098 | 0.0110 |
| D | 4.486 | 4.521 | 4.556 | 0.1766 | 0.1780 | 0.1794 |
| E | 5.512 | 5.547 | 5.582 | 0.2170 | 0.2184 | 0.2198 |
| e | - | 0.400 | - | - | 0.0157 | - |
| e1 | - | 4.000 | - | - | 0.1575 | - |
| e2 | - | 4.800 | - | - | 0.1890 | - |
| F | - | 0.2605 | - | - | 0.0103 | - |
| G | - | 0.3735 | - | - | 0.0147 | - |
| aaa | - | - | 0.100 | - | - | 0.0039 |
| bbb | - | - | 0.100 | - | - | 0.0039 |
| ccc | - | - | 0.100 | - | - | 0.0039 |
| ddd | - | - | 0.050 | - | - | 0.0020 |
| eee | - | - | 0.050 | - | - | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.
2. Back side coating.
3. Dimension is measured at the maximum bump diameter parallel to primary datum Z .

Figure 84. WLCSP143-143-ball, 4.521x $5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale recommended footprint


Table 112. WLCSP143 recommended PCB design rules ( 0.4 mm pitch)

| Dimension | Recommended values |
| :--- | :--- |
| Pitch | 0.4 |
| Dpad | $260 \mu \mathrm{~m}$ max. (circular) |
|  | $220 \mu \mathrm{~m}$ recommended |
| Dsm | $300 \mu \mathrm{~m}$ min. (for $260 \mu \mathrm{~m}$ diameter pad) |
| PCB pad design | Non-solder mask defined via underbump allowed. |

## Device marking for WLCSP143

The following figure gives an example of topside marking orientation versus ball A 1 identifier location.

Other optional marking or inset/upset marks, which depend on assembly location, are not indicated below.

Figure 85. WLCSP143 marking example (package top view)


1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity

### 7.3 LQFP144 package information

Figure 86. LQFP144-144-pin, $20 \times 20 \mathrm{~mm}$ low-profile quad flat package outline


1. Drawing is not to scale.

Table 113. LQFP144-144-pin, $20 \times 20 \mathrm{~mm}$ low-profile quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | - | - | 1.600 | - | - | 0.0630 |
| A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 |
| A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 |
| b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 |
| c | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 |
| D | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.874 |
| D1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 |
| D3 | - | 17.500 | - | - | 0.689 | - |
| E | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.8740 |
| E1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 |
| E3 | - | 17.500 | - | - | 0.6890 | - |
| e | - | 0.500 | - | - | 0.0197 | - |
| L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 |
| L1 | - | 1.000 | - | - | 0.0394 | - |
| k | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |
| ccc | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 87. LQPF144-144-pin, $20 \times 20 \mathrm{~mm}$ low-profile quad flat package recommended footprint


1. Dimensions are expressed in millimeters.

## Device marking for LQFP144

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on assembly location, are not indicated below.

Figure 88. LQFP144 marking example (package top view)


1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

### 7.4 LQFP176 package information

Figure 89. LQFP176-176-pin, $24 \times 24$ mm low-profile quad flat package outline


1. Drawing is not to scale.

Table 114. LQFP176-176-pin, $24 \times 24 \mathrm{~mm}$ low-profile quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | - | - | 1.600 | - | - | 0.0630 |
| A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 |
| A2 | 1.350 | - | 1.450 | 0.0531 | - | 0.0571 |
| b | 0.170 | - | 0.270 | 0.0067 | - | 0.0106 |
| c | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 |
| D | 23.900 | - | 24.100 | 0.9409 | - | 0.9488 |
| HD | 25.900 | - | 26.100 | 1.0197 | - | 1.0276 |

Table 114. LQFP176-176-pin, $24 \times 24 \mathrm{~mm}$ low-profile quad flat package mechanical data (continued)

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| ZD | - | 1.250 | - | - | 0.0492 | - |
| E | 23.900 | - | 24.100 | 0.9409 | - | 0.9488 |
| HE | 25.900 | - | 26.100 | 1.0197 | - | 1.0276 |
| ZE | - | 1.250 | - | - | 0.0492 | - |
| e | - | 0.500 | - | - | 0.0197 | - |
| $\mathrm{L}^{(2)}$ | 0.450 | - | 0.750 | 0.0177 | - | 0.0295 |
| L 1 | - | 1.000 | - | - | 0.0394 | - |
| k | $0^{\circ}$ | - | $7^{\circ}$ | $0^{\circ}$ | - | $7^{\circ}$ |
| ccc | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.
2. L dimension is measured at gauge plane at 0.25 mm above the seating plane.

Figure 90. LQFP176-176-pin, $24 \times 24 \mathrm{~mm}$ low profile quad flat recommended footprint


1. Dimensions are expressed in millimeters.

## Device marking for LQFP176

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on assembly location, are not indicated below.

Figure 91. LQFP176 marking (package top view)


1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity

### 7.5 LQFP208 package information

Figure 92. LQFP208-208-pin, $28 \times 28 \mathrm{~mm}$ low-profile quad flat package outline


1. Drawing is not to scale.

Table 115. LQFP208-208-pin, $28 \times 28 \mathrm{~mm}$ low-profile quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | - | - | 1.600 | -- | - | 0.0630 |
| A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 |
| A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 |
| b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 |
| c | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 |
| D | 29.800 | 30.000 | 30.200 | 1.1732 | 1.1811 | 1.1890 |
| D1 | 27.800 | 28.000 | 28.200 | 1.0945 | 1.1024 | 1.1102 |
| D3 | - | 25.500 | - | - | 1.0039 | - |
| E | 29.800 | 30.000 | 30.200 | 1.1732 | 1.1811 | 1.1890 |
| E1 | 27.800 | 28.000 | 28.200 | 1.0945 | 1.1024 | 1.1102 |
| E3 | - | 25.500 | - | - | 1.0039 | - |
| e | - | 0.500 | - | - | 0.0197 | - |
| L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 |
| L1 | - | 1.000 | - | - | 0.0394 | - |
| k | $0^{\circ}$ | $3.5^{\circ}$ | $7.0^{\circ}$ | $0^{\circ}$ | $3.5^{\circ}$ | $7.0^{\circ}$ |
| ccc | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 93. LQFP208-208-pin, $28 \times 28$ mm low-profile quad flat package recommended footprint


1. Dimensions are expressed in millimeters.

## Device marking for LQFP208

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on assembly location, are not indicated below.

Figure 94. LQFP208 marking example (package top view)


1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

### 7.6 UFBGA169 package information

Figure 95. UFBGA169-169-ball $7 \times 7 \mathrm{~mm} 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package outline


1. Drawing is not to scale.

Table 116. UFBGA169-169-ball $7 \times 7 \mathrm{~mm} 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 |
| A1 | 0.050 | 0.080 | 0.110 | 0.0020 | 0.0031 | 0.0043 |
| A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 |
| A3 | - | 0.130 | - | - | 0.0051 | - |
| A4 | 0.270 | 0.320 | 0.370 | 0.0106 | 0.0126 | 0.0146 |
| b | 0.230 | 0.280 | 0.330 | 0.0091 | 0.0110 | 0.0130 |
| D | 6.950 | 7.000 | 7.050 | 0.2736 | 0.2756 | 0.2776 |
| D1 | 5.950 | 6.000 | 6.050 | 0.2343 | 0.2362 | 0.2382 |
| E | 6.950 | 7.000 | 7.050 | 0.2736 | 0.2756 | 0.2776 |
| E1 | 5.950 | 6.000 | 6.050 | 0.2343 | 0.2362 | 0.2382 |
| e | - | 0.500 | - | - | 0.0197 | - |

Table 116. UFBGA169-169-ball $7 \times 7 \mathrm{~mm} 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data (continued)

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| F | 0.450 | 0.500 | 0.550 | 0.0177 | 0.0197 | 0.0217 |
| ddd | - | - | 0.100 | - | - | 0.0039 |
| eee | - | - | 0.150 | - | - | 0.0059 |
| fff | - | - | 0.050 | - | - | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 96. UFBGA169-169-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array recommended footprint


Table 117. UFBGA169 recommended PCB design rules ( 0.5 mm pitch BGA)

| Dimension | Recommended values |
| :--- | :--- |
| Pitch | 0.5 |
| Dpad | 0.27 mm |
| Dsm | 0.35 mm typ. (depends on the soldermask <br> registration tolerance) |
| Solder paste | 0.27 mm aperture diameter. |

Note: $\quad$ Non-solder mask defined (NSMD) pads are recommended.
4 to 6 mils solder paste screen printing process.

## Device marking for UFBGA169

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which depend on assembly location, are not indicated below.

Figure 97. UFBGA169 marking example (package top view)


1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

### 7.7 UFBGA176+25 package information

Figure 98. UFBGA176+25-ball $10 \times 10 \mathrm{~mm}, \mathbf{0 . 6 5} \mathrm{~mm}$ pitch ultra thin fine pitch ball grid array package outline


1. Drawing is not to scale.

Table 118. UFBGA176+25-ball, $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A | - | - | 0.600 | - | - | 0.0236 |
| A1 | - | - | 0.110 | - | - | 0.0043 |
| A2 | - | 0.130 | - | - | 0.0051 | - |
| A3 | - | 0.450 | - | - | 0.0177 | - |
| A4 | - | 0.320 | - | - | 0.0126 | - |
| b | 0.240 | 0.290 | 0.340 | 0.0094 | 0.0114 | 0.0134 |
| D | 9.850 | 10.000 | 10.150 | 0.3878 | 0.3937 | 0.3996 |
| D1 | - | 9.100 | - | - | 0.3583 | - |
| E | 9.850 | 10.000 | 10.150 | 0.3878 | 0.3937 | 0.3996 |
| E1 | - | 9.100 | - | - | 0.3583 | - |
| e | - | 0.650 | - | - | 0.0256 | - |
| Z | - | 0.450 | - | - | 0.0177 | - |
| ddd | - | - | 0.080 | - | - | 0.0031 |

Table 118. UFBGA176+25-ball, $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data (continued)

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| eee | - | - | 0.150 | - | - | 0.0059 |
| fff | - | - | 0.050 | - | - | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 99. UFBGA176+25-ball, $10 \times 10 \mathrm{~mm}, \mathbf{0 . 6 5} \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package recommended footprint


Table 119. UFBGA176+25 recommended PCB design rules ( 0.65 mm pitch BGA)

| Dimension | Recommended values |
| :--- | :--- |
| Pitch | 0.65 mm |
| Dpad | 0.300 mm |
| Dsm | 0.400 mm typ. (depends on the soldermask <br> registration tolerance $)$ |
| Stencil opening | 0.300 mm |
| Stencil thickness | Between 0.100 mm and 0.125 mm |
| Pad trace width | 0.100 mm |

## Device marking for UFBGA176+25

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which depend on assembly location, are not indicated below.

Figure 100. UFBGA176+25 marking example (package top view)


1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

### 7.8 TFBGA216 package information

Figure 101. TFBGA216-216 ball $13 \times 13 \mathrm{~mm} 0.8 \mathrm{~mm}$ pitch thin fine pitch ball grid array package outline


1. Drawing is not to scale.

Table 120. TFBGA216-216 ball $13 \times 13 \mathrm{~mm} 0.8 \mathrm{~mm}$ pitch thin fine pitch ball grid array package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | - | - | 1.100 | - | - | 0.0433 |
| A1 | 0.150 | - | - | 0.0059 | - | - |
| A2 | - | 0.760 | - | - | 0.0299 | - |
| b | 0.350 | 0.400 | 0.450 | 0.0138 | 0.0157 | 0.0177 |
| D | 12.850 | 13.000 | 13.150 | 0.5118 | 0.5118 | 0.5177 |
| D1 | - | 11.200 | - | - | 0.4409 | - |
| E | 12.850 | 13.000 | 13.150 | 0.5118 | 0.5118 | 0.5177 |
| E1 | - | 11.200 | - | - | 0.4409 | - |
| e | - | 0.800 | - | - | 0.0315 | - |
| F | - | 0.900 | - | - | 0.0354 | - |
| ddd | - | - | 0.100 | - | - | 0.0039 |

Table 120. TFBGA216-216 ball $13 \times 13 \mathrm{~mm} 0.8 \mathrm{~mm}$ pitch thin fine pitch ball grid array package mechanical data (continued)

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| eee | - | - | 0.150 | - | - | 0.0059 |
| fff | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

## Device marking for TFBGA176

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which depend on assembly location, are not indicated below.

Figure 102. TFBGA176 marking example (package top view)


1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

### 7.9 Thermal characteristics

The maximum chip-junction temperature, $T_{J}$ max, in degrees Celsius, may be calculated using the following equation:
$\mathrm{T}_{\mathrm{J}} \max =\mathrm{T}_{\mathrm{A}} \max +\left(\mathrm{P}_{\mathrm{D}} \max x \Theta_{\mathrm{JA}}\right)$
Where:

- $\quad \mathrm{T}_{\mathrm{A}}$ max is the maximum ambient temperature in ${ }^{\circ} \mathrm{C}$,
- $\quad \Theta_{J A}$ is the package junction-to-ambient thermal resistance, in ${ }^{\circ} \mathrm{C} / \mathrm{W}$,
- $\quad P_{D} \max$ is the sum of $P_{I N T} \max$ and $P_{I / O} \max \left(P_{D} \max =P_{I N T} \max +P_{1 / O} \max \right)$,
- $\quad P_{I N T}$ max is the product of $I_{D D}$ and $V_{D D}$, expressed in Watts. This is the maximum chip internal power.
$P_{\text {I/O }}$ max represents the maximum power dissipation on output pins where:

$$
\mathrm{P}_{\mathrm{I} / \mathrm{O}} \max =\Sigma\left(\mathrm{V}_{\mathrm{OL}} \times \mathrm{I}_{\mathrm{OL}}\right)+\Sigma\left(\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{OH}}\right) \times \mathrm{I}_{\mathrm{OH}}\right),
$$

taking into account the actual $\mathrm{V}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}} / \mathrm{I}_{\mathrm{OH}}$ of the $\mathrm{I} / \mathrm{Os}$ at low and high level in the application.

Table 121. Package thermal characteristics

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\Theta_{J A}$ | Thermal resistance junction-ambient LQFP100-14×14 mm / 0.5 mm pitch | 43 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal resistance junction-ambient WLCSP143 | 31.2 |  |
|  | Thermal resistance junction-ambient LQFP144-20 $\times 20 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 40 |  |
|  | Thermal resistance junction-ambient LQFP176-24 $\times 24 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 38 |  |
|  | Thermal resistance junction-ambient LQFP208-28 $\times 28 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 19 |  |
|  | Thermal resistance junction-ambient UFBGA169-7 $\times 7 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 52 |  |
|  | Thermal resistance junction-ambient UFBGA176-10× $10 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 39 |  |
|  | Thermal resistance junction-ambient TFBGA216-13 $\times 13 \mathrm{~mm} / 0.8 \mathrm{~mm}$ pitch | 29 |  |

## Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.

## 8 Part numbering

Table 122. Ordering information scheme
Example:
STM32 F
429 V I 6 xxx
Device family
STM32 = Arm-based 32-bit microcontroller
Product type
F = general-purpose
Device subfamily
427= STM32F427xx, USB OTG FS/HS, camera interface, Ethernet
429= STM32F429xx, USB OTG FS/HS, camera interface, Ethernet, LCD-TFT

Pin count
$V=100$ pins
Z = 143 and 144 pins
A $=169$ pins
$\mathrm{I}=176$ pins
$B=208$ pins
$\mathrm{N}=216$ pins
Flash memory size
$\mathrm{E}=512$ Kbytes of Flash memory
G = 1024 Kbytes of Flash memory
I = 2048 Kbytes of Flash memory
Package
T = LQFP
$\mathrm{H}=\mathrm{BGA}$
Y = WLCSP
Temperature range
$6=$ Industrial temperature range, -40 to $85^{\circ} \mathrm{C}$.
7 = Industrial temperature range, -40 to $105^{\circ} \mathrm{C}$.
Options
xxx = programmed parts
TR = tape and reel

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.

## Appendix A Recommendations when using internal reset OFF

When the internal reset is OFF, the following integrated features are no longer supported:

- The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled.
- The brownout reset (BOR) circuitry must be disabled.
- The embedded programmable voltage detector (PVD) is disabled.
- $\quad V_{B A T}$ functionality is no more available and VBAT pin should be connected to $V_{D D}$.
- The over-drive mode is not supported.


## A. 1 Operating conditions

Table 123. Limitations depending on the operating power supply range

| Operating power supply range | ADC operation | Maximum Flash memory access frequency with no wait states ( $\mathrm{f}_{\text {Flashmax }}$ ) | Maximum Flash memory access frequency with wait states ${ }^{(1)(2)}$ | I/O operation | Possible Flash memory operations |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & V_{\mathrm{DD}}=1.7 \text { to } \\ & 2.1 \mathrm{~V}^{(3)} \end{aligned}$ | Conversion time up to 1.2 Msps | $20 \mathrm{MHz}{ }^{(4)}$ | 168 MHz with 8 wait states and over-drive OFF | - No I/O compensation | 8-bit erase and program operations only |

1. Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required.
2. Thanks to the ART accelerator and the 128-bit Flash memory, the number of wait states given here does not impact the execution speed from Flash memory since the ART accelerator allows to achieve a performance equivalent to 0 wait state program execution.
3. $V_{D D} / V_{\text {DDA }}$ minimum value of 1.7 V , with the use of an external power supply supervisor (refer to Section 3.17.1: Internal reset ON).
4. Prefetch is not available. Refer to AN3430 application note for details on how to adjust performance and power.

## Appendix B Application block diagrams

## B. 1 USB OTG full speed (FS) interface solutions

Figure 103. USB controller configured as peripheral-only and used in Full speed mode


1. External voltage regulator only needed when building a $V_{B U S}$ powered device.
2. The same application can be developed using the OTG HS in FS mode to achieve enhanced performance thanks to the large Rx/Tx FIFO and to a dedicated DMA controller.

Figure 104. USB controller configured as host-only and used in full speed mode


1. The current limiter is required only if the application has to support a $V_{B U s}$ powered device. $A$ basic power switch can be used if 5 V are available on the application board.
2. The same application can be developed using the OTG HS in FS mode to achieve enhanced performance thanks to the large Rx/Tx FIFO and to a dedicated DMA controller.

Figure 105. USB controller configured in dual mode and used in full speed mode


1. External voltage regulator only needed when building a $\mathrm{V}_{\text {BUS }}$ powered device.
2. The current limiter is required only if the application has to support a $V_{B u s}$ powered device. A basic power switch can be used if 5 V are available on the application board.
3. The ID pin is required in dual role only.
4. The same application can be developed using the OTG HS in FS mode to achieve enhanced performance thanks to the large Rx/Tx FIFO and to a dedicated DMA controller.

## B. 2 USB OTG high speed (HS) interface solutions

Figure 106. USB controller configured as peripheral, host, or dual-mode and used in high speed mode


1. It is possible to use MCO1 or MCO2 to save a crystal. It is however not mandatory to clock the STM32F42x with a 24 or 26 MHz crystal when using USB HS. The above figure only shows an example of a possible connection
2. The ID pin is required in dual role only.

## B. 3 Ethernet interface solutions

Figure 107. MII mode using a 25 MHz crystal


1. $\mathrm{f}_{\text {HCLK }}$ must be greater than 25 MHz .
2. Pulse per second when using IEEE1588 PTP optional signal.

Figure 108. RMII with a 50 MHz oscillator


1. $\mathrm{f}_{\text {HCLK }}$ must be greater than 25 MHz .

Figure 109. RMII with a 25 MHz crystal and PHY with PLL


1. $\mathrm{f}_{\text {HCLK }}$ must be greater than 25 MHz .
2. The 25 MHz (PHY_CLK) must be derived directly from the HSE oscillator, before the PLL block.

## $9 \quad$ Revision history

Table 124. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 19-Mar-2013 | 1 | Initial release. |
| 10-Sep-2013 | 2 | Added STM32F429xx part numbers and related informations. <br> STM32F427xx part numbers: <br> Replaced FSMC by FMC added Chrom-ART Accelerator and SAI interface. <br> Increased core, timer, GPIOs, SPI maximum frequencies <br> Updated Figure 8.Updated Figure 9. <br> Removed note in Section $\because$ Standby mode. <br> Updated Figure 18. <br> Updated Table 10: STM32F427xx and STM32F429xx pin and ball definitions and Table 12: STM32F427xx and STM32F429xx alternate function mapping.. <br> Modified Figure 19: Memory map. <br> Updated Table 17: General operating conditions, Table 18: Limitations depending on the operating power supply range. Removed note 1 in <br> Table 22: reset and power control block characteristics. Added <br> Table 23: Over-drive switching characteristics. <br> Updated Section : Typical and maximum current consumption, <br> Table 34: Switching output I/O current consumption, Table 35: <br> Peripheral current consumption and Section : On-chip peripheral current consumption. <br> Updated Table 36: Low-power mode wakeup timings. <br> Modified Section : High-speed external user clock generated from an external source, Section : Low-speed external user clock generated from an external source, and Section 6.3.10: Internal clock source characteristics. <br> Updated Table 43: Main PLL characteristics and Table 45: PLLISAI (audio and LCD-TFT PLL) characteristics. <br> Updated Table 52: EMI characteristics. <br> Updated Table 57: Output voltage characteristics and Table 58: I/O AC characteristics. <br> Updated Table 60: TIMx characteristics, Table 61: $I^{2}$ C characteristics, Table 62: SPI dynamic characteristics, Section : SAI characteristics. Updated Table 102: SDRAM read timings and Table 104: SDRAM write timings. |

Table 124. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 24-Jan-2014 | 3 | Added STM32F429xE part numbers featuring 512 Mbytes of Flash memory and UFBGA169 package. <br> Added LPSDR SDRAM. <br> Changed INTN into INTR in Figure 4: STM32F427xx and <br> STM32F429xx block diagram. <br> Added note 4 in Table 2: STM32F427xx and STM32F429xx features and peripheral counts. <br> Updated Section 3.15: Boot modes. <br> Updated for PA4 and PA5 in Table 10: STM32F427xx and STM32F429xx pin and ball definitions. <br> Added $\mathrm{V}_{\mathbb{I N}}$ for BOOTO pins in Table 14: Voltage characteristics. Updated Note 6., added Note 1.,and updated maximum $V_{\text {IN }}$ for $B$ pins in Table 17: General operating conditions. <br> Updated maximum Flash memory access frequency with wait states for $\mathrm{V}_{\mathrm{DD}}=1.8$ to 2.1 V in Table 18: Limitations depending on the operating power supply range. <br> Updated Table 24: Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator enabled except prefetch) or RAM and Table 25: Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator disabled). Updated Table 30: Typical current consumption in Run mode, code with data processing running from Flash memory or RAM, regulator ON (ART accelerator enabled except prefetch), VDD=1.7 V, Table 31: Typical current consumption in Run mode, code with data processing running from Flash memory, regulator OFF (ART accelerator enabled except prefetch), and Table 32: Typical current consumption in Sleep mode, regulator ON, VDD=1.7 V. <br> Updated Table 57: Output voltage characteristics. <br> Updated Table 58: I/O AC characteristics. Added Figure 35. <br> Updated $\mathrm{t}_{\mathrm{h}(\mathrm{SDA})}, \mathrm{t}_{\mathrm{r}(\mathrm{SDA})}$ and $\mathrm{t}_{\mathrm{r}(\mathrm{SCL})}$ and added $\mathrm{t}_{\mathrm{SP}}$ in Table 61: $I^{2} \mathrm{C}$ characteristics. <br> Updated $\mathrm{f}_{\mathrm{SCK}}$ in Table 62: SPI dynamic characteristics. <br> Updated Table 70: Dynamic characteristics: USB ULPI. <br> Updated Section 6.3.26: FMC characteristics conditions. Updated Figure 73: SDRAM read access waveforms (CL = 1) and Figure 74: SDRAM write access waveforms. Added Table 103: LPSDR SDRAM read timings and Table 105: LPSDR SDRAM write timings. Updated Table 102: SDRAM read timings and Table 104: SDRAM write timings and added note 2. Table 108: Dynamic characteristics: SD / MMC characteristics. |

Table 124. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 24-Apr-2014 | 4 | In the whole document, minimum supply voltage changed to 1.7 V when external power supply supervisor is used. <br> Added DCMI_VSYNC alternate function on PG9 and updated note 6. in Table 10: STM32F427xx and STM32F429xx pin and ball definitions and Table 12: STM32F427xx and STM32F429xx alternate function mapping. Added note 2.belowFigure 16: STM32F42x UFBGA169 ballout. <br> Changed SVGA (800x600) into XGA1024×768) on cover page and in Section 3.10: LCD-TFT controller (available only on STM32F429xx). Updated Section 3.18.2: Regulator OFF. <br> Updated signal corresponding to pin L5 in Figure 12: STM32F42x WLCSP143 ballout. <br> Added ACC $_{\text {HSE }}$ in Table 39: HSE 4-26 MHz oscillator characteristics and ACC $_{\text {LSE }}$ in Table 40: LSE oscillator characteristics ( $f L S E=32.768$ kHz ). <br> Updated Table 53: ESD absolute maximum ratings. <br> Updated $\mathrm{V}_{\mathrm{IH}}$ in Table 56: I/O static characteristics. Added condition $\mathrm{V}_{\mathrm{DD}}>1.7 \mathrm{~V}$ in Table 58: I/O AC characteristics. <br> Updated conditions in Table 62: SPI dynamic characteristics. <br> Added $Z_{\text {DRV }}$ in Table 67: USB OTG full speed electrical characteristics <br> Removed note 3 in Table 80: Temperature sensor characteristics. <br> Added Figure 82: LQFP100 marking example (package top view), <br> Figure 85: WLCSP143 marking example (package top view), <br> Figure 88: LQFP144 marking example (package top view), Figure 91: LQFP176 marking (package top view), Figure 94: LQFP208 marking example (package top view), Figure 97: UFBGA169 marking example (package top view) and Figure 100: UFBGA176+25 marking example (package top view). <br> Added Appendix A: Recommendations when using internal reset OFF. Removed Internal reset OFF hardware connection appendix. |

Table 124. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 19-Feb-2015 | 5 | Update SPI/IS2 in Table 2: STM32F427xx and STM32F429xx features and peripheral counts. <br> Updated LQFP208 in Table 4: Regulator ON/OFF and internal reset ON/OFF availability. <br> Updated Figure 19: Memory map. <br> Changed PLS[2:0]=101 (falling edge) maximum value in Table 22: reset and power control block characteristics. <br> Updated current consumption with all peripherals disabled in Table 24: Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator enabled except prefetch) or RAM. Updated note 1. in Table 28: Typical and maximum current consumptions in Standby mode. <br> Updated twustop in Table 36: Low-power mode wakeup timings. Updated ESD standards and Table 53: ESD absolute maximum ratings. <br> Updated Table 56: I/O static characteristics. <br> Section : I2C interface characteristics: updated section introduction, removed Table I2C characteristics, Figure I2C bus AC waveforms and measurement circuit and Table SCL frequency; added Table 61: I2C analog filter characteristics. <br> Updated measurement conditions in Table 62: SPI dynamic characteristics. <br> Updated Figure 51: Typical connection diagram using the ADC. <br> Updated Section : Device marking for LQFP100. <br> Updated Figure 83: WLCSP143-143-ball, 4.521x $5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package outline and Table 111: WLCSP143 - 143-ball, $4.521 \times 5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data; added Figure 84: WLCSP143-143-ball, $4.521 \times 5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale recommended footprint and Table 112: WLCSP143 recommended PCB design rules ( 0.4 mm pitch). Updated Figure 85: WLCSP143 marking example (package top view) and related note. Updated Section : Device marking for WLCSP143. <br> Updated Section : Device marking for LQFP144. <br> Updated Section : Device marking for LQFP176. <br> Updated Figure 92: LQFP208-208-pin, $28 \times 28 \mathrm{~mm}$ low-profile quad flat package outline; Updated Section : Device marking for LQFP208. Modified UFBGA169 pitch, updated Figure 95: UFBGA169-169-ball 7 $x 7 \mathrm{~mm} 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package outline and Table 116: UFBGA169-169-ball $7 \times 7 \mathrm{~mm} 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data; updated Section : Device marking for LQFP208. <br> updated Section : Device marking for UFBGA169, Section : Device marking for UFBGA176+25 and Section : Device marking for TFBGA176. <br> Updated Z pin count in Table 122: Ordering information scheme. |

Table 124. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 17-Sep-2015 | 6 | Updated notes related to the minimum and maximum values guaranteed by design, characterization or test in production. <br> Updated I ID_STOP_UDM in Table 27: Typical and maximum current consumptions in Stop mode. <br> Removed note related to tests in production in Table 24: Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator enabled except prefetch) or RAM and Table 26: Typical and maximum current consumption in Sleep mode. <br> Updated Table 41: HSI oscillator characteristics. Figure 31 renamed ACCHSI accuracy versus temperature and updated. <br> Updated Figure 38: SPI timing diagram - slave mode and CPHA $=0$. Updated Section : Ethernet characteristics. <br> Updated Table 43: Main PLL characteristics, Table 44: PLLI2S (audio PLL) characteristics and Table 45: PLLISAI (audio and LCD-TFT PLL) characteristics. <br> Removed note 1 in Table 75: ADC static accuracy at $f A D C=18 \mathrm{MHz}$, Table 76: ADC static accuracy at fADC $=30 \mathrm{MHz}$ and Table 77: ADC static accuracy at fADC $=36 \mathrm{MHz}$. <br> Updated $\left.\mathrm{t}_{\mathrm{d}(\text { SDCLKL _Data }}\right)$ and $\mathrm{t}_{\mathrm{h}(\text { SDCLKL_ _Data) })}$ in Table 104: SDRAM write timings. <br> Added Figure 96: UFBGA169-169-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array recommended footprint and Table 117: UFBGA169 recommended PCB design rules ( 0.5 mm pitch BGA). Added Figure 99: UFBGA176+25-ball, $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package recommended footprint and Table 119: UFBGA176+25 recommended PCB design rules ( 0.65 mm pitch BGA). |
| 30-Nov-2015 | 7 | Updated $\left\|\mathrm{V}_{\text {SSX }} \mathrm{V}_{\mathrm{SS}}\right\|$ in Table 14: Voltage characteristics to add $\mathrm{V}_{\text {REF-. }}$ Updated $\mathrm{t}_{\mathrm{d}(\text { TXEN })}$ and $\mathrm{t}_{\mathrm{d}(\text { TXD })}$ minimum value in Table 72: Dynamics characteristics: Ethernet MAC signals for RMII and Table 73: Dynamics characteristics: Ethernet MAC signals for MII. <br> Added $\mathrm{V}_{\mathrm{REF}}$ in Table 74: ADC characteristics. <br> Added A1 minimum and maximum values in Table 111: WLCSP143 -143-ball, $4.521 \times 5.547 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data. Updated Figure 86: LQFP144-144-pin, 20 x 20 mm low-profile quad flat package outline. <br> Updated Figure 98: UFBGA176+25-ball $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch ultra thin fine pitch ball grid array package outline and Table 118: UFBGA176+25-ball, $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data. Updated Figure 101: TFBGA216 216 ball $13 \times 13 \mathrm{~mm} 0.8 \mathrm{~mm}$ pitch thin fine pitch ball grid array package outline and Table 120: TFBGA216-216 ball $13 \times 13 \mathrm{~mm}$ 0.8 mm pitch thin fine pitch ball grid array package mechanical data. |
| 21-Jan-2016 | 8 | Updated Figure 22: Power supply scheme. <br> Added $\mathrm{t}_{\mathrm{d}(\mathrm{TXD})}$ values corresponding to $1.71 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ in <br> Table 72: Dynamics characteristics: Ethernet MAC signals for RMII. |

Table 124. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 18-Jul-2016 | 9 | Updated Figure 1: Compatible board design <br> STM32F10xx/STM32F2xx/STM32F4xx for LQFP100 package. <br> Added mission profile compliance with JEDEC JESD47 in <br> Section 6.2: Absolute maximum ratings. <br> Changed Figure 31 HSI deviation versus temperature to ACCHSI versus temperature. <br> Updated $\mathrm{R}_{\mathrm{LOAD}}$ in Table 85: DAC characteristics. <br> Added note 2. related to the position of the $0.1 \mu \mathrm{~F}$ capacitor below Figure 37: Recommended NRST pin protection. <br> Updated Figure 40: SPI timing diagram - master mode. <br> Added reference to optional marking or inset/upset marks in all package device marking sections. Updated Figure 85: WLCSP143 marking example (package top view), Figure 88: LQFP144 marking example (package top view), Figure 91: LQFP176 marking (package top view), Figure 94: LQFP208 marking example (package top view). <br> Updated Figure 98: UFBGA176+25 - ball $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch ultra thin fine pitch ball grid array package outline and Table 118: UFBGA176+25-ball, $10 \times 10 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data. |
| 19-Jan-2018 | 10 | Updated Arm wordmark and added Arm logo in Section 2: Description. Updated LDC-TFT feature on cover page. <br> Updated Table 24: Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator enabled except prefetch) or RAM and Table 26: Typical and maximum current consumption in Sleep mode. <br> $\mathrm{R}_{\mathrm{ADC}}$ minimum value added in Table 74: ADC characteristics. <br> LTDC clock output frequency changed to 83 MHz in Table 107: LTDC characteristics. |

## IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.
© 2018 STMicroelectronics - All rights reserved


[^0]:    For the LQFP100 package, only FMC Bank1 or Bank2 are available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. Bank2 can only support a 16 - or 8-bit

[^1]:    1. The maximum timer clock is either 90 or 180 MHz depending on TIMPRE bit configuration in the RCC_DCKCFGR register.
[^2]:    1. Data based on characterization, tested in production.
[^3]:    1. All the voltages are measured from the local ground potential.
[^4]:    1. Drawing is not to scale.
